Blame | Last modification | View Log | RSS feed
/********************************************************************** Standard register and bit definitions for the Texas Instruments* MSP430 microcontroller.** This file supports assembler and C development for* MSP430FR5738 devices.** Texas Instruments, Version 1.1** Rev. 1.0, Setup* Rev. 1.1 Fixed definition of RTCTEV__0000 and RTCTEV__1200* Removed not availabe bits RTCMODE and RTCSSELx* Added PxSELC registers**********************************************************************/#ifndef __MSP430FR5738#define __MSP430FR5738#ifdef __cplusplusextern "C" {#endif/*----------------------------------------------------------------------------*//* PERIPHERAL FILE MAP *//*----------------------------------------------------------------------------*//* External references resolved by a device-specific linker command file */#define SFR_8BIT(address) extern volatile unsigned char address#define SFR_16BIT(address) extern volatile unsigned int address//#define SFR_20BIT(address) extern volatile unsigned int addresstypedef void (* __SFR_FARPTR)();#define SFR_20BIT(address) extern __SFR_FARPTR address#define SFR_32BIT(address) extern volatile unsigned long address/************************************************************* STANDARD BITS************************************************************/#define BIT0 (0x0001)#define BIT1 (0x0002)#define BIT2 (0x0004)#define BIT3 (0x0008)#define BIT4 (0x0010)#define BIT5 (0x0020)#define BIT6 (0x0040)#define BIT7 (0x0080)#define BIT8 (0x0100)#define BIT9 (0x0200)#define BITA (0x0400)#define BITB (0x0800)#define BITC (0x1000)#define BITD (0x2000)#define BITE (0x4000)#define BITF (0x8000)/************************************************************* STATUS REGISTER BITS************************************************************/#define C (0x0001)#define Z (0x0002)#define N (0x0004)#define V (0x0100)#define GIE (0x0008)#define CPUOFF (0x0010)#define OSCOFF (0x0020)#define SCG0 (0x0040)#define SCG1 (0x0080)/* Low Power Modes coded with Bits 4-7 in SR */#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define LPM0 (CPUOFF)#define LPM1 (SCG0+CPUOFF)#define LPM2 (SCG1+CPUOFF)#define LPM3 (SCG1+SCG0+CPUOFF)#define LPM4 (SCG1+SCG0+OSCOFF+CPUOFF)/* End #defines for assembler */#else /* Begin #defines for C */#define LPM0_bits (CPUOFF)#define LPM1_bits (SCG0+CPUOFF)#define LPM2_bits (SCG1+CPUOFF)#define LPM3_bits (SCG1+SCG0+CPUOFF)#define LPM4_bits (SCG1+SCG0+OSCOFF+CPUOFF)#include "in430.h"#define LPM0 _bis_SR_register(LPM0_bits) /* Enter Low Power Mode 0 */#define LPM0_EXIT _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */#define LPM1 _bis_SR_register(LPM1_bits) /* Enter Low Power Mode 1 */#define LPM1_EXIT _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */#define LPM2 _bis_SR_register(LPM2_bits) /* Enter Low Power Mode 2 */#define LPM2_EXIT _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */#define LPM3 _bis_SR_register(LPM3_bits) /* Enter Low Power Mode 3 */#define LPM3_EXIT _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */#define LPM4 _bis_SR_register(LPM4_bits) /* Enter Low Power Mode 4 */#define LPM4_EXIT _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */#endif /* End #defines for C *//************************************************************* CPU************************************************************/#define __MSP430_HAS_MSP430XV2_CPU__ /* Definition to show that it has MSP430XV2 CPU *//************************************************************* PERIPHERAL FILE MAP************************************************************//************************************************************* ADC10_B************************************************************/#define __MSP430_HAS_ADC10_B__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_ADC10_B__ 0x0700SFR_16BIT(ADC10CTL0); /* ADC10 Control 0 */SFR_8BIT(ADC10CTL0_L); /* ADC10 Control 0 */SFR_8BIT(ADC10CTL0_H); /* ADC10 Control 0 */SFR_16BIT(ADC10CTL1); /* ADC10 Control 1 */SFR_8BIT(ADC10CTL1_L); /* ADC10 Control 1 */SFR_8BIT(ADC10CTL1_H); /* ADC10 Control 1 */SFR_16BIT(ADC10CTL2); /* ADC10 Control 2 */SFR_8BIT(ADC10CTL2_L); /* ADC10 Control 2 */SFR_8BIT(ADC10CTL2_H); /* ADC10 Control 2 */SFR_16BIT(ADC10LO); /* ADC10 Window Comparator High Threshold */SFR_8BIT(ADC10LO_L); /* ADC10 Window Comparator High Threshold */SFR_8BIT(ADC10LO_H); /* ADC10 Window Comparator High Threshold */SFR_16BIT(ADC10HI); /* ADC10 Window Comparator High Threshold */SFR_8BIT(ADC10HI_L); /* ADC10 Window Comparator High Threshold */SFR_8BIT(ADC10HI_H); /* ADC10 Window Comparator High Threshold */SFR_16BIT(ADC10MCTL0); /* ADC10 Memory Control 0 */SFR_8BIT(ADC10MCTL0_L); /* ADC10 Memory Control 0 */SFR_8BIT(ADC10MCTL0_H); /* ADC10 Memory Control 0 */SFR_16BIT(ADC10MEM0); /* ADC10 Conversion Memory 0 */SFR_8BIT(ADC10MEM0_L); /* ADC10 Conversion Memory 0 */SFR_8BIT(ADC10MEM0_H); /* ADC10 Conversion Memory 0 */SFR_16BIT(ADC10IE); /* ADC10 Interrupt Enable */SFR_8BIT(ADC10IE_L); /* ADC10 Interrupt Enable */SFR_8BIT(ADC10IE_H); /* ADC10 Interrupt Enable */SFR_16BIT(ADC10IFG); /* ADC10 Interrupt Flag */SFR_8BIT(ADC10IFG_L); /* ADC10 Interrupt Flag */SFR_8BIT(ADC10IFG_H); /* ADC10 Interrupt Flag */SFR_16BIT(ADC10IV); /* ADC10 Interrupt Vector Word */SFR_8BIT(ADC10IV_L); /* ADC10 Interrupt Vector Word */SFR_8BIT(ADC10IV_H); /* ADC10 Interrupt Vector Word *//* ADC10CTL0 Control Bits */#define ADC10SC (0x0001) /* ADC10 Start Conversion */#define ADC10ENC (0x0002) /* ADC10 Enable Conversion */#define ADC10ON (0x0010) /* ADC10 On/enable */#define ADC10MSC (0x0080) /* ADC10 Multiple SampleConversion */#define ADC10SHT0 (0x0100) /* ADC10 Sample Hold Select Bit: 0 */#define ADC10SHT1 (0x0200) /* ADC10 Sample Hold Select Bit: 1 */#define ADC10SHT2 (0x0400) /* ADC10 Sample Hold Select Bit: 2 */#define ADC10SHT3 (0x0800) /* ADC10 Sample Hold Select Bit: 3 *//* ADC10CTL0 Control Bits */#define ADC10SC_L (0x0001) /* ADC10 Start Conversion */#define ADC10ENC_L (0x0002) /* ADC10 Enable Conversion */#define ADC10ON_L (0x0010) /* ADC10 On/enable */#define ADC10MSC_L (0x0080) /* ADC10 Multiple SampleConversion *//* ADC10CTL0 Control Bits */#define ADC10SHT0_H (0x0001) /* ADC10 Sample Hold Select Bit: 0 */#define ADC10SHT1_H (0x0002) /* ADC10 Sample Hold Select Bit: 1 */#define ADC10SHT2_H (0x0004) /* ADC10 Sample Hold Select Bit: 2 */#define ADC10SHT3_H (0x0008) /* ADC10 Sample Hold Select Bit: 3 */#define ADC10SHT_0 (0*0x100u) /* ADC10 Sample Hold Select 0 */#define ADC10SHT_1 (1*0x100u) /* ADC10 Sample Hold Select 1 */#define ADC10SHT_2 (2*0x100u) /* ADC10 Sample Hold Select 2 */#define ADC10SHT_3 (3*0x100u) /* ADC10 Sample Hold Select 3 */#define ADC10SHT_4 (4*0x100u) /* ADC10 Sample Hold Select 4 */#define ADC10SHT_5 (5*0x100u) /* ADC10 Sample Hold Select 5 */#define ADC10SHT_6 (6*0x100u) /* ADC10 Sample Hold Select 6 */#define ADC10SHT_7 (7*0x100u) /* ADC10 Sample Hold Select 7 */#define ADC10SHT_8 (8*0x100u) /* ADC10 Sample Hold Select 8 */#define ADC10SHT_9 (9*0x100u) /* ADC10 Sample Hold Select 9 */#define ADC10SHT_10 (10*0x100u) /* ADC10 Sample Hold Select 10 */#define ADC10SHT_11 (11*0x100u) /* ADC10 Sample Hold Select 11 */#define ADC10SHT_12 (12*0x100u) /* ADC10 Sample Hold Select 12 */#define ADC10SHT_13 (13*0x100u) /* ADC10 Sample Hold Select 13 */#define ADC10SHT_14 (14*0x100u) /* ADC10 Sample Hold Select 14 */#define ADC10SHT_15 (15*0x100u) /* ADC10 Sample Hold Select 15 *//* ADC10CTL1 Control Bits */#define ADC10BUSY (0x0001) /* ADC10 Busy */#define ADC10CONSEQ0 (0x0002) /* ADC10 Conversion Sequence Select 0 */#define ADC10CONSEQ1 (0x0004) /* ADC10 Conversion Sequence Select 1 */#define ADC10SSEL0 (0x0008) /* ADC10 Clock Source Select 0 */#define ADC10SSEL1 (0x0010) /* ADC10 Clock Source Select 1 */#define ADC10DIV0 (0x0020) /* ADC10 Clock Divider Select 0 */#define ADC10DIV1 (0x0040) /* ADC10 Clock Divider Select 1 */#define ADC10DIV2 (0x0080) /* ADC10 Clock Divider Select 2 */#define ADC10ISSH (0x0100) /* ADC10 Invert Sample Hold Signal */#define ADC10SHP (0x0200) /* ADC10 Sample/Hold Pulse Mode */#define ADC10SHS0 (0x0400) /* ADC10 Sample/Hold Source 0 */#define ADC10SHS1 (0x0800) /* ADC10 Sample/Hold Source 1 *//* ADC10CTL1 Control Bits */#define ADC10BUSY_L (0x0001) /* ADC10 Busy */#define ADC10CONSEQ0_L (0x0002) /* ADC10 Conversion Sequence Select 0 */#define ADC10CONSEQ1_L (0x0004) /* ADC10 Conversion Sequence Select 1 */#define ADC10SSEL0_L (0x0008) /* ADC10 Clock Source Select 0 */#define ADC10SSEL1_L (0x0010) /* ADC10 Clock Source Select 1 */#define ADC10DIV0_L (0x0020) /* ADC10 Clock Divider Select 0 */#define ADC10DIV1_L (0x0040) /* ADC10 Clock Divider Select 1 */#define ADC10DIV2_L (0x0080) /* ADC10 Clock Divider Select 2 *//* ADC10CTL1 Control Bits */#define ADC10ISSH_H (0x0001) /* ADC10 Invert Sample Hold Signal */#define ADC10SHP_H (0x0002) /* ADC10 Sample/Hold Pulse Mode */#define ADC10SHS0_H (0x0004) /* ADC10 Sample/Hold Source 0 */#define ADC10SHS1_H (0x0008) /* ADC10 Sample/Hold Source 1 */#define ADC10CONSEQ_0 (0*2u) /* ADC10 Conversion Sequence Select: 0 */#define ADC10CONSEQ_1 (1*2u) /* ADC10 Conversion Sequence Select: 1 */#define ADC10CONSEQ_2 (2*2u) /* ADC10 Conversion Sequence Select: 2 */#define ADC10CONSEQ_3 (3*2u) /* ADC10 Conversion Sequence Select: 3 */#define ADC10SSEL_0 (0*8u) /* ADC10 Clock Source Select: 0 */#define ADC10SSEL_1 (1*8u) /* ADC10 Clock Source Select: 1 */#define ADC10SSEL_2 (2*8u) /* ADC10 Clock Source Select: 2 */#define ADC10SSEL_3 (3*8u) /* ADC10 Clock Source Select: 3 */#define ADC10DIV_0 (0*0x20u) /* ADC10 Clock Divider Select: 0 */#define ADC10DIV_1 (1*0x20u) /* ADC10 Clock Divider Select: 1 */#define ADC10DIV_2 (2*0x20u) /* ADC10 Clock Divider Select: 2 */#define ADC10DIV_3 (3*0x20u) /* ADC10 Clock Divider Select: 3 */#define ADC10DIV_4 (4*0x20u) /* ADC10 Clock Divider Select: 4 */#define ADC10DIV_5 (5*0x20u) /* ADC10 Clock Divider Select: 5 */#define ADC10DIV_6 (6*0x20u) /* ADC10 Clock Divider Select: 6 */#define ADC10DIV_7 (7*0x20u) /* ADC10 Clock Divider Select: 7 */#define ADC10SHS_0 (0*0x400u) /* ADC10 Sample/Hold Source: 0 */#define ADC10SHS_1 (1*0x400u) /* ADC10 Sample/Hold Source: 1 */#define ADC10SHS_2 (2*0x400u) /* ADC10 Sample/Hold Source: 2 */#define ADC10SHS_3 (3*0x400u) /* ADC10 Sample/Hold Source: 3 *//* ADC10CTL2 Control Bits */#define ADC10REFBURST (0x0001) /* ADC10 Reference Burst */#define ADC10SR (0x0004) /* ADC10 Sampling Rate */#define ADC10DF (0x0008) /* ADC10 Data Format */#define ADC10RES (0x0010) /* ADC10 Resolution Bit */#define ADC10PDIV0 (0x0100) /* ADC10 predivider Bit: 0 */#define ADC10PDIV1 (0x0200) /* ADC10 predivider Bit: 1 *//* ADC10CTL2 Control Bits */#define ADC10REFBURST_L (0x0001) /* ADC10 Reference Burst */#define ADC10SR_L (0x0004) /* ADC10 Sampling Rate */#define ADC10DF_L (0x0008) /* ADC10 Data Format */#define ADC10RES_L (0x0010) /* ADC10 Resolution Bit *//* ADC10CTL2 Control Bits */#define ADC10PDIV0_H (0x0001) /* ADC10 predivider Bit: 0 */#define ADC10PDIV1_H (0x0002) /* ADC10 predivider Bit: 1 */#define ADC10PDIV_0 (0x0000) /* ADC10 predivider /1 */#define ADC10PDIV_1 (0x0100) /* ADC10 predivider /2 */#define ADC10PDIV_2 (0x0200) /* ADC10 predivider /64 */#define ADC10PDIV_3 (0x0300) /* ADC10 predivider reserved */#define ADC10PDIV__1 (0x0000) /* ADC10 predivider /1 */#define ADC10PDIV__4 (0x0100) /* ADC10 predivider /2 */#define ADC10PDIV__64 (0x0200) /* ADC10 predivider /64 *//* ADC10MCTL0 Control Bits */#define ADC10INCH0 (0x0001) /* ADC10 Input Channel Select Bit 0 */#define ADC10INCH1 (0x0002) /* ADC10 Input Channel Select Bit 1 */#define ADC10INCH2 (0x0004) /* ADC10 Input Channel Select Bit 2 */#define ADC10INCH3 (0x0008) /* ADC10 Input Channel Select Bit 3 */#define ADC10SREF0 (0x0010) /* ADC10 Select Reference Bit 0 */#define ADC10SREF1 (0x0020) /* ADC10 Select Reference Bit 1 */#define ADC10SREF2 (0x0040) /* ADC10 Select Reference Bit 2 *//* ADC10MCTL0 Control Bits */#define ADC10INCH0_L (0x0001) /* ADC10 Input Channel Select Bit 0 */#define ADC10INCH1_L (0x0002) /* ADC10 Input Channel Select Bit 1 */#define ADC10INCH2_L (0x0004) /* ADC10 Input Channel Select Bit 2 */#define ADC10INCH3_L (0x0008) /* ADC10 Input Channel Select Bit 3 */#define ADC10SREF0_L (0x0010) /* ADC10 Select Reference Bit 0 */#define ADC10SREF1_L (0x0020) /* ADC10 Select Reference Bit 1 */#define ADC10SREF2_L (0x0040) /* ADC10 Select Reference Bit 2 *//* ADC10MCTL0 Control Bits */#define ADC10INCH_0 (0) /* ADC10 Input Channel 0 */#define ADC10INCH_1 (1) /* ADC10 Input Channel 1 */#define ADC10INCH_2 (2) /* ADC10 Input Channel 2 */#define ADC10INCH_3 (3) /* ADC10 Input Channel 3 */#define ADC10INCH_4 (4) /* ADC10 Input Channel 4 */#define ADC10INCH_5 (5) /* ADC10 Input Channel 5 */#define ADC10INCH_6 (6) /* ADC10 Input Channel 6 */#define ADC10INCH_7 (7) /* ADC10 Input Channel 7 */#define ADC10INCH_8 (8) /* ADC10 Input Channel 8 */#define ADC10INCH_9 (9) /* ADC10 Input Channel 9 */#define ADC10INCH_10 (10) /* ADC10 Input Channel 10 */#define ADC10INCH_11 (11) /* ADC10 Input Channel 11 */#define ADC10INCH_12 (12) /* ADC10 Input Channel 12 */#define ADC10INCH_13 (13) /* ADC10 Input Channel 13 */#define ADC10INCH_14 (14) /* ADC10 Input Channel 14 */#define ADC10INCH_15 (15) /* ADC10 Input Channel 15 */#define ADC10SREF_0 (0*0x10u) /* ADC10 Select Reference 0 */#define ADC10SREF_1 (1*0x10u) /* ADC10 Select Reference 1 */#define ADC10SREF_2 (2*0x10u) /* ADC10 Select Reference 2 */#define ADC10SREF_3 (3*0x10u) /* ADC10 Select Reference 3 */#define ADC10SREF_4 (4*0x10u) /* ADC10 Select Reference 4 */#define ADC10SREF_5 (5*0x10u) /* ADC10 Select Reference 5 */#define ADC10SREF_6 (6*0x10u) /* ADC10 Select Reference 6 */#define ADC10SREF_7 (7*0x10u) /* ADC10 Select Reference 7 *//* ADC10IE Interrupt Enable Bits */#define ADC10IE0 (0x0001) /* ADC10_A Interrupt enable */#define ADC10INIE (0x0002) /* ADC10_A Interrupt enable for the inside of window of the Window comparator */#define ADC10LOIE (0x0004) /* ADC10_A Interrupt enable for lower threshold of the Window comparator */#define ADC10HIIE (0x0008) /* ADC10_A Interrupt enable for upper threshold of the Window comparator */#define ADC10OVIE (0x0010) /* ADC10_A ADC10MEM overflow Interrupt enable */#define ADC10TOVIE (0x0020) /* ADC10_A conversion-time-overflow Interrupt enable *//* ADC10IE Interrupt Enable Bits */#define ADC10IE0_L (0x0001) /* ADC10_A Interrupt enable */#define ADC10INIE_L (0x0002) /* ADC10_A Interrupt enable for the inside of window of the Window comparator */#define ADC10LOIE_L (0x0004) /* ADC10_A Interrupt enable for lower threshold of the Window comparator */#define ADC10HIIE_L (0x0008) /* ADC10_A Interrupt enable for upper threshold of the Window comparator */#define ADC10OVIE_L (0x0010) /* ADC10_A ADC10MEM overflow Interrupt enable */#define ADC10TOVIE_L (0x0020) /* ADC10_A conversion-time-overflow Interrupt enable *//* ADC10IE Interrupt Enable Bits *//* ADC10IFG Interrupt Flag Bits */#define ADC10IFG0 (0x0001) /* ADC10_A Interrupt Flag */#define ADC10INIFG (0x0002) /* ADC10_A Interrupt Flag for the inside of window of the Window comparator */#define ADC10LOIFG (0x0004) /* ADC10_A Interrupt Flag for lower threshold of the Window comparator */#define ADC10HIIFG (0x0008) /* ADC10_A Interrupt Flag for upper threshold of the Window comparator */#define ADC10OVIFG (0x0010) /* ADC10_A ADC10MEM overflow Interrupt Flag */#define ADC10TOVIFG (0x0020) /* ADC10_A conversion-time-overflow Interrupt Flag *//* ADC10IFG Interrupt Flag Bits */#define ADC10IFG0_L (0x0001) /* ADC10_A Interrupt Flag */#define ADC10INIFG_L (0x0002) /* ADC10_A Interrupt Flag for the inside of window of the Window comparator */#define ADC10LOIFG_L (0x0004) /* ADC10_A Interrupt Flag for lower threshold of the Window comparator */#define ADC10HIIFG_L (0x0008) /* ADC10_A Interrupt Flag for upper threshold of the Window comparator */#define ADC10OVIFG_L (0x0010) /* ADC10_A ADC10MEM overflow Interrupt Flag */#define ADC10TOVIFG_L (0x0020) /* ADC10_A conversion-time-overflow Interrupt Flag *//* ADC10IFG Interrupt Flag Bits *//* ADC10IV Definitions */#define ADC10IV_NONE (0x0000) /* No Interrupt pending */#define ADC10IV_ADC10OVIFG (0x0002) /* ADC10OVIFG */#define ADC10IV_ADC10TOVIFG (0x0004) /* ADC10TOVIFG */#define ADC10IV_ADC10HIIFG (0x0006) /* ADC10HIIFG */#define ADC10IV_ADC10LOIFG (0x0008) /* ADC10LOIFG */#define ADC10IV_ADC10INIFG (0x000A) /* ADC10INIFG */#define ADC10IV_ADC10IFG (0x000C) /* ADC10IFG *//************************************************************* CLOCK SYSTEM************************************************************/#define __MSP430_HAS_CS__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_CS__ 0x0160SFR_16BIT(CSCTL0); /* CS Control Register 0 */SFR_8BIT(CSCTL0_L); /* CS Control Register 0 */SFR_8BIT(CSCTL0_H); /* CS Control Register 0 */SFR_16BIT(CSCTL1); /* CS Control Register 1 */SFR_8BIT(CSCTL1_L); /* CS Control Register 1 */SFR_8BIT(CSCTL1_H); /* CS Control Register 1 */SFR_16BIT(CSCTL2); /* CS Control Register 2 */SFR_8BIT(CSCTL2_L); /* CS Control Register 2 */SFR_8BIT(CSCTL2_H); /* CS Control Register 2 */SFR_16BIT(CSCTL3); /* CS Control Register 3 */SFR_8BIT(CSCTL3_L); /* CS Control Register 3 */SFR_8BIT(CSCTL3_H); /* CS Control Register 3 */SFR_16BIT(CSCTL4); /* CS Control Register 4 */SFR_8BIT(CSCTL4_L); /* CS Control Register 4 */SFR_8BIT(CSCTL4_H); /* CS Control Register 4 */SFR_16BIT(CSCTL5); /* CS Control Register 5 */SFR_8BIT(CSCTL5_L); /* CS Control Register 5 */SFR_8BIT(CSCTL5_H); /* CS Control Register 5 */SFR_16BIT(CSCTL6); /* CS Control Register 6 */SFR_8BIT(CSCTL6_L); /* CS Control Register 6 */SFR_8BIT(CSCTL6_H); /* CS Control Register 6 *//* CSCTL0 Control Bits *//* CSCTL0 Control Bits *//* CSCTL0 Control Bits */#define CSKEY (0xA500) /* CS Password *//* CSCTL1 Control Bits */#define DCOFSEL0 (0x0002) /* DCO frequency select Bit: 0 */#define DCOFSEL1 (0x0004) /* DCO frequency select Bit: 1 */#define DCORSEL (0x0080) /* DCO range select. *//* CSCTL1 Control Bits */#define DCOFSEL0_L (0x0002) /* DCO frequency select Bit: 0 */#define DCOFSEL1_L (0x0004) /* DCO frequency select Bit: 1 */#define DCORSEL_L (0x0080) /* DCO range select. *//* CSCTL1 Control Bits */#define DCOFSEL_0 (0x0000) /* DCO frequency select: 0 */#define DCOFSEL_1 (0x0002) /* DCO frequency select: 1 */#define DCOFSEL_2 (0x0004) /* DCO frequency select: 2 */#define DCOFSEL_3 (0x0006) /* DCO frequency select: 3 *//* CSCTL2 Control Bits */#define SELM0 (0x0001) /* MCLK Source Select Bit: 0 */#define SELM1 (0x0002) /* MCLK Source Select Bit: 1 */#define SELM2 (0x0004) /* MCLK Source Select Bit: 2 *///#define RESERVED (0x0004) /* RESERVED *///#define RESERVED (0x0008) /* RESERVED */#define SELS0 (0x0010) /* SMCLK Source Select Bit: 0 */#define SELS1 (0x0020) /* SMCLK Source Select Bit: 1 */#define SELS2 (0x0040) /* SMCLK Source Select Bit: 2 *///#define RESERVED (0x0040) /* RESERVED *///#define RESERVED (0x0080) /* RESERVED */#define SELA0 (0x0100) /* ACLK Source Select Bit: 0 */#define SELA1 (0x0200) /* ACLK Source Select Bit: 1 */#define SELA2 (0x0400) /* ACLK Source Select Bit: 2 *///#define RESERVED (0x0400) /* RESERVED *///#define RESERVED (0x0800) /* RESERVED *///#define RESERVED (0x1000) /* RESERVED *///#define RESERVED (0x2000) /* RESERVED *///#define RESERVED (0x4000) /* RESERVED *///#define RESERVED (0x8000) /* RESERVED *//* CSCTL2 Control Bits */#define SELM0_L (0x0001) /* MCLK Source Select Bit: 0 */#define SELM1_L (0x0002) /* MCLK Source Select Bit: 1 */#define SELM2_L (0x0004) /* MCLK Source Select Bit: 2 *///#define RESERVED (0x0004) /* RESERVED *///#define RESERVED (0x0008) /* RESERVED */#define SELS0_L (0x0010) /* SMCLK Source Select Bit: 0 */#define SELS1_L (0x0020) /* SMCLK Source Select Bit: 1 */#define SELS2_L (0x0040) /* SMCLK Source Select Bit: 2 *///#define RESERVED (0x0040) /* RESERVED *///#define RESERVED (0x0080) /* RESERVED *///#define RESERVED (0x0400) /* RESERVED *///#define RESERVED (0x0800) /* RESERVED *///#define RESERVED (0x1000) /* RESERVED *///#define RESERVED (0x2000) /* RESERVED *///#define RESERVED (0x4000) /* RESERVED *///#define RESERVED (0x8000) /* RESERVED *//* CSCTL2 Control Bits *///#define RESERVED (0x0004) /* RESERVED *///#define RESERVED (0x0008) /* RESERVED *///#define RESERVED (0x0040) /* RESERVED *///#define RESERVED (0x0080) /* RESERVED */#define SELA0_H (0x0001) /* ACLK Source Select Bit: 0 */#define SELA1_H (0x0002) /* ACLK Source Select Bit: 1 */#define SELA2_H (0x0004) /* ACLK Source Select Bit: 2 *///#define RESERVED (0x0400) /* RESERVED *///#define RESERVED (0x0800) /* RESERVED *///#define RESERVED (0x1000) /* RESERVED *///#define RESERVED (0x2000) /* RESERVED *///#define RESERVED (0x4000) /* RESERVED *///#define RESERVED (0x8000) /* RESERVED */#define SELM_0 (0x0000) /* MCLK Source Select 0 */#define SELM_1 (0x0001) /* MCLK Source Select 1 */#define SELM_2 (0x0002) /* MCLK Source Select 2 */#define SELM_3 (0x0003) /* MCLK Source Select 3 */#define SELM_4 (0x0004) /* MCLK Source Select 4 */#define SELM_5 (0x0005) /* MCLK Source Select 5 */#define SELM_6 (0x0006) /* MCLK Source Select 6 */#define SELM_7 (0x0007) /* MCLK Source Select 7 */#define SELM__XT1CLK (0x0000) /* MCLK Source Select XT1CLK */#define SELM__VLOCLK (0x0001) /* MCLK Source Select VLOCLK */#define SELM__DCOCLK (0x0003) /* MCLK Source Select DCOCLK */#define SELM__XT2CLK (0x0005) /* MCLK Source Select XT2CLK */#define SELS_0 (0x0000) /* SMCLK Source Select 0 */#define SELS_1 (0x0010) /* SMCLK Source Select 1 */#define SELS_2 (0x0020) /* SMCLK Source Select 2 */#define SELS_3 (0x0030) /* SMCLK Source Select 3 */#define SELS_4 (0x0040) /* SMCLK Source Select 4 */#define SELS_5 (0x0050) /* SMCLK Source Select 5 */#define SELS_6 (0x0060) /* SMCLK Source Select 6 */#define SELS_7 (0x0070) /* SMCLK Source Select 7 */#define SELS__XT1CLK (0x0000) /* SMCLK Source Select XT1CLK */#define SELS__VLOCLK (0x0010) /* SMCLK Source Select VLOCLK */#define SELS__DCOCLK (0x0030) /* SMCLK Source Select DCOCLK */#define SELS__XT2CLK (0x0050) /* SMCLK Source Select XT2CLK */#define SELA_0 (0x0000) /* ACLK Source Select 0 */#define SELA_1 (0x0100) /* ACLK Source Select 1 */#define SELA_2 (0x0200) /* ACLK Source Select 2 */#define SELA_3 (0x0300) /* ACLK Source Select 3 */#define SELA_4 (0x0400) /* ACLK Source Select 4 */#define SELA_5 (0x0500) /* ACLK Source Select 5 */#define SELA_6 (0x0600) /* ACLK Source Select 6 */#define SELA_7 (0x0700) /* ACLK Source Select 7 */#define SELA__XT1CLK (0x0000) /* ACLK Source Select XT1CLK */#define SELA__VLOCLK (0x0100) /* ACLK Source Select VLOCLK */#define SELA__DCOCLK (0x0300) /* ACLK Source Select DCOCLK */#define SELA__XT2CLK (0x0500) /* ACLK Source Select XT2CLK *//* CSCTL3 Control Bits */#define DIVM0 (0x0001) /* MCLK Divider Bit: 0 */#define DIVM1 (0x0002) /* MCLK Divider Bit: 1 */#define DIVM2 (0x0004) /* MCLK Divider Bit: 2 *///#define RESERVED (0x0004) /* RESERVED *///#define RESERVED (0x0008) /* RESERVED */#define DIVS0 (0x0010) /* SMCLK Divider Bit: 0 */#define DIVS1 (0x0020) /* SMCLK Divider Bit: 1 */#define DIVS2 (0x0040) /* SMCLK Divider Bit: 2 *///#define RESERVED (0x0040) /* RESERVED *///#define RESERVED (0x0080) /* RESERVED */#define DIVA0 (0x0100) /* ACLK Divider Bit: 0 */#define DIVA1 (0x0200) /* ACLK Divider Bit: 1 */#define DIVA2 (0x0400) /* ACLK Divider Bit: 2 *///#define RESERVED (0x0400) /* RESERVED *///#define RESERVED (0x0800) /* RESERVED *///#define RESERVED (0x1000) /* RESERVED *///#define RESERVED (0x2000) /* RESERVED *///#define RESERVED (0x4000) /* RESERVED *///#define RESERVED (0x8000) /* RESERVED *//* CSCTL3 Control Bits */#define DIVM0_L (0x0001) /* MCLK Divider Bit: 0 */#define DIVM1_L (0x0002) /* MCLK Divider Bit: 1 */#define DIVM2_L (0x0004) /* MCLK Divider Bit: 2 *///#define RESERVED (0x0004) /* RESERVED *///#define RESERVED (0x0008) /* RESERVED */#define DIVS0_L (0x0010) /* SMCLK Divider Bit: 0 */#define DIVS1_L (0x0020) /* SMCLK Divider Bit: 1 */#define DIVS2_L (0x0040) /* SMCLK Divider Bit: 2 *///#define RESERVED (0x0040) /* RESERVED *///#define RESERVED (0x0080) /* RESERVED *///#define RESERVED (0x0400) /* RESERVED *///#define RESERVED (0x0800) /* RESERVED *///#define RESERVED (0x1000) /* RESERVED *///#define RESERVED (0x2000) /* RESERVED *///#define RESERVED (0x4000) /* RESERVED *///#define RESERVED (0x8000) /* RESERVED *//* CSCTL3 Control Bits *///#define RESERVED (0x0004) /* RESERVED *///#define RESERVED (0x0008) /* RESERVED *///#define RESERVED (0x0040) /* RESERVED *///#define RESERVED (0x0080) /* RESERVED */#define DIVA0_H (0x0001) /* ACLK Divider Bit: 0 */#define DIVA1_H (0x0002) /* ACLK Divider Bit: 1 */#define DIVA2_H (0x0004) /* ACLK Divider Bit: 2 *///#define RESERVED (0x0400) /* RESERVED *///#define RESERVED (0x0800) /* RESERVED *///#define RESERVED (0x1000) /* RESERVED *///#define RESERVED (0x2000) /* RESERVED *///#define RESERVED (0x4000) /* RESERVED *///#define RESERVED (0x8000) /* RESERVED */#define DIVM_0 (0x0000) /* MCLK Source Divider 0 */#define DIVM_1 (0x0001) /* MCLK Source Divider 1 */#define DIVM_2 (0x0002) /* MCLK Source Divider 2 */#define DIVM_3 (0x0003) /* MCLK Source Divider 3 */#define DIVM_4 (0x0004) /* MCLK Source Divider 4 */#define DIVM_5 (0x0005) /* MCLK Source Divider 5 */#define DIVM__1 (0x0000) /* MCLK Source Divider f(MCLK)/1 */#define DIVM__2 (0x0001) /* MCLK Source Divider f(MCLK)/2 */#define DIVM__4 (0x0002) /* MCLK Source Divider f(MCLK)/4 */#define DIVM__8 (0x0003) /* MCLK Source Divider f(MCLK)/8 */#define DIVM__16 (0x0004) /* MCLK Source Divider f(MCLK)/16 */#define DIVM__32 (0x0005) /* MCLK Source Divider f(MCLK)/32 */#define DIVS_0 (0x0000) /* SMCLK Source Divider 0 */#define DIVS_1 (0x0010) /* SMCLK Source Divider 1 */#define DIVS_2 (0x0020) /* SMCLK Source Divider 2 */#define DIVS_3 (0x0030) /* SMCLK Source Divider 3 */#define DIVS_4 (0x0040) /* SMCLK Source Divider 4 */#define DIVS_5 (0x0050) /* SMCLK Source Divider 5 */#define DIVS__1 (0x0000) /* SMCLK Source Divider f(SMCLK)/1 */#define DIVS__2 (0x0010) /* SMCLK Source Divider f(SMCLK)/2 */#define DIVS__4 (0x0020) /* SMCLK Source Divider f(SMCLK)/4 */#define DIVS__8 (0x0030) /* SMCLK Source Divider f(SMCLK)/8 */#define DIVS__16 (0x0040) /* SMCLK Source Divider f(SMCLK)/16 */#define DIVS__32 (0x0050) /* SMCLK Source Divider f(SMCLK)/32 */#define DIVA_0 (0x0000) /* ACLK Source Divider 0 */#define DIVA_1 (0x0100) /* ACLK Source Divider 1 */#define DIVA_2 (0x0200) /* ACLK Source Divider 2 */#define DIVA_3 (0x0300) /* ACLK Source Divider 3 */#define DIVA_4 (0x0400) /* ACLK Source Divider 4 */#define DIVA_5 (0x0500) /* ACLK Source Divider 5 */#define DIVA__1 (0x0000) /* ACLK Source Divider f(ACLK)/1 */#define DIVA__2 (0x0100) /* ACLK Source Divider f(ACLK)/2 */#define DIVA__4 (0x0200) /* ACLK Source Divider f(ACLK)/4 */#define DIVA__8 (0x0300) /* ACLK Source Divider f(ACLK)/8 */#define DIVA__16 (0x0400) /* ACLK Source Divider f(ACLK)/16 */#define DIVA__32 (0x0500) /* ACLK Source Divider f(ACLK)/32 *//* CSCTL4 Control Bits */#define XT1OFF (0x0001) /* High Frequency Oscillator 1 (XT1) disable */#define SMCLKOFF (0x0002) /* SMCLK Off */#define XT1BYPASS (0x0010) /* XT1 bypass mode : 0: internal 1:sourced from external pin */#define XTS (0x0020) /* 1: Selects high-freq. oscillator */#define XT1DRIVE0 (0x0040) /* XT1 Drive Level mode Bit 0 */#define XT1DRIVE1 (0x0080) /* XT1 Drive Level mode Bit 1 */#define XT2OFF (0x0100) /* High Frequency Oscillator 2 (XT2) disable */#define XT2BYPASS (0x1000) /* XT2 bypass mode : 0: internal 1:sourced from external pin */#define XT2DRIVE0 (0x4000) /* XT2 Drive Level mode Bit 0 */#define XT2DRIVE1 (0x8000) /* XT2 Drive Level mode Bit 1 *//* CSCTL4 Control Bits */#define XT1OFF_L (0x0001) /* High Frequency Oscillator 1 (XT1) disable */#define SMCLKOFF_L (0x0002) /* SMCLK Off */#define XT1BYPASS_L (0x0010) /* XT1 bypass mode : 0: internal 1:sourced from external pin */#define XTS_L (0x0020) /* 1: Selects high-freq. oscillator */#define XT1DRIVE0_L (0x0040) /* XT1 Drive Level mode Bit 0 */#define XT1DRIVE1_L (0x0080) /* XT1 Drive Level mode Bit 1 *//* CSCTL4 Control Bits */#define XT2OFF_H (0x0001) /* High Frequency Oscillator 2 (XT2) disable */#define XT2BYPASS_H (0x0010) /* XT2 bypass mode : 0: internal 1:sourced from external pin */#define XT2DRIVE0_H (0x0040) /* XT2 Drive Level mode Bit 0 */#define XT2DRIVE1_H (0x0080) /* XT2 Drive Level mode Bit 1 */#define XT1DRIVE_0 (0x0000) /* XT1 Drive Level mode: 0 */#define XT1DRIVE_1 (0x0040) /* XT1 Drive Level mode: 1 */#define XT1DRIVE_2 (0x0080) /* XT1 Drive Level mode: 2 */#define XT1DRIVE_3 (0x00C0) /* XT1 Drive Level mode: 3 */#define XT2DRIVE_0 (0x0000) /* XT2 Drive Level mode: 0 */#define XT2DRIVE_1 (0x4000) /* XT2 Drive Level mode: 1 */#define XT2DRIVE_2 (0x8000) /* XT2 Drive Level mode: 2 */#define XT2DRIVE_3 (0xC000) /* XT2 Drive Level mode: 3 *//* CSCTL5 Control Bits */#define XT1OFFG (0x0001) /* XT1 Low Frequency Oscillator Fault Flag */#define XT2OFFG (0x0002) /* High Frequency Oscillator 2 Fault Flag */#define ENSTFCNT1 (0x0040) /* Enable start counter for XT1 */#define ENSTFCNT2 (0x0080) /* Enable start counter for XT2 *//* CSCTL5 Control Bits */#define XT1OFFG_L (0x0001) /* XT1 Low Frequency Oscillator Fault Flag */#define XT2OFFG_L (0x0002) /* High Frequency Oscillator 2 Fault Flag */#define ENSTFCNT1_L (0x0040) /* Enable start counter for XT1 */#define ENSTFCNT2_L (0x0080) /* Enable start counter for XT2 *//* CSCTL5 Control Bits *//* CSCTL6 Control Bits */#define ACLKREQEN (0x0001) /* ACLK Clock Request Enable */#define MCLKREQEN (0x0002) /* MCLK Clock Request Enable */#define SMCLKREQEN (0x0004) /* SMCLK Clock Request Enable */#define MODCLKREQEN (0x0008) /* MODOSC Clock Request Enable *//* CSCTL6 Control Bits */#define ACLKREQEN_L (0x0001) /* ACLK Clock Request Enable */#define MCLKREQEN_L (0x0002) /* MCLK Clock Request Enable */#define SMCLKREQEN_L (0x0004) /* SMCLK Clock Request Enable */#define MODCLKREQEN_L (0x0008) /* MODOSC Clock Request Enable *//* CSCTL6 Control Bits *//************************************************************* Comparator D************************************************************/#define __MSP430_HAS_COMPD__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_COMPD__ 0x08C0SFR_16BIT(CDCTL0); /* Comparator D Control Register 0 */SFR_8BIT(CDCTL0_L); /* Comparator D Control Register 0 */SFR_8BIT(CDCTL0_H); /* Comparator D Control Register 0 */SFR_16BIT(CDCTL1); /* Comparator D Control Register 1 */SFR_8BIT(CDCTL1_L); /* Comparator D Control Register 1 */SFR_8BIT(CDCTL1_H); /* Comparator D Control Register 1 */SFR_16BIT(CDCTL2); /* Comparator D Control Register 2 */SFR_8BIT(CDCTL2_L); /* Comparator D Control Register 2 */SFR_8BIT(CDCTL2_H); /* Comparator D Control Register 2 */SFR_16BIT(CDCTL3); /* Comparator D Control Register 3 */SFR_8BIT(CDCTL3_L); /* Comparator D Control Register 3 */SFR_8BIT(CDCTL3_H); /* Comparator D Control Register 3 */SFR_16BIT(CDINT); /* Comparator D Interrupt Register */SFR_8BIT(CDINT_L); /* Comparator D Interrupt Register */SFR_8BIT(CDINT_H); /* Comparator D Interrupt Register */SFR_16BIT(CDIV); /* Comparator D Interrupt Vector Word */SFR_8BIT(CDIV_L); /* Comparator D Interrupt Vector Word */SFR_8BIT(CDIV_H); /* Comparator D Interrupt Vector Word *//* CDCTL0 Control Bits */#define CDIPSEL0 (0x0001) /* Comp. D Pos. Channel Input Select 0 */#define CDIPSEL1 (0x0002) /* Comp. D Pos. Channel Input Select 1 */#define CDIPSEL2 (0x0004) /* Comp. D Pos. Channel Input Select 2 */#define CDIPSEL3 (0x0008) /* Comp. D Pos. Channel Input Select 3 *///#define RESERVED (0x0010) /* Comp. D *///#define RESERVED (0x0020) /* Comp. D *///#define RESERVED (0x0040) /* Comp. D */#define CDIPEN (0x0080) /* Comp. D Pos. Channel Input Enable */#define CDIMSEL0 (0x0100) /* Comp. D Neg. Channel Input Select 0 */#define CDIMSEL1 (0x0200) /* Comp. D Neg. Channel Input Select 1 */#define CDIMSEL2 (0x0400) /* Comp. D Neg. Channel Input Select 2 */#define CDIMSEL3 (0x0800) /* Comp. D Neg. Channel Input Select 3 *///#define RESERVED (0x1000) /* Comp. D *///#define RESERVED (0x2000) /* Comp. D *///#define RESERVED (0x4000) /* Comp. D */#define CDIMEN (0x8000) /* Comp. D Neg. Channel Input Enable *//* CDCTL0 Control Bits */#define CDIPSEL0_L (0x0001) /* Comp. D Pos. Channel Input Select 0 */#define CDIPSEL1_L (0x0002) /* Comp. D Pos. Channel Input Select 1 */#define CDIPSEL2_L (0x0004) /* Comp. D Pos. Channel Input Select 2 */#define CDIPSEL3_L (0x0008) /* Comp. D Pos. Channel Input Select 3 *///#define RESERVED (0x0010) /* Comp. D *///#define RESERVED (0x0020) /* Comp. D *///#define RESERVED (0x0040) /* Comp. D */#define CDIPEN_L (0x0080) /* Comp. D Pos. Channel Input Enable *///#define RESERVED (0x1000) /* Comp. D *///#define RESERVED (0x2000) /* Comp. D *///#define RESERVED (0x4000) /* Comp. D *//* CDCTL0 Control Bits *///#define RESERVED (0x0010) /* Comp. D *///#define RESERVED (0x0020) /* Comp. D *///#define RESERVED (0x0040) /* Comp. D */#define CDIMSEL0_H (0x0001) /* Comp. D Neg. Channel Input Select 0 */#define CDIMSEL1_H (0x0002) /* Comp. D Neg. Channel Input Select 1 */#define CDIMSEL2_H (0x0004) /* Comp. D Neg. Channel Input Select 2 */#define CDIMSEL3_H (0x0008) /* Comp. D Neg. Channel Input Select 3 *///#define RESERVED (0x1000) /* Comp. D *///#define RESERVED (0x2000) /* Comp. D *///#define RESERVED (0x4000) /* Comp. D */#define CDIMEN_H (0x0080) /* Comp. D Neg. Channel Input Enable */#define CDIPSEL_0 (0x0000) /* Comp. D V+ terminal Input Select: Channel 0 */#define CDIPSEL_1 (0x0001) /* Comp. D V+ terminal Input Select: Channel 1 */#define CDIPSEL_2 (0x0002) /* Comp. D V+ terminal Input Select: Channel 2 */#define CDIPSEL_3 (0x0003) /* Comp. D V+ terminal Input Select: Channel 3 */#define CDIPSEL_4 (0x0004) /* Comp. D V+ terminal Input Select: Channel 4 */#define CDIPSEL_5 (0x0005) /* Comp. D V+ terminal Input Select: Channel 5 */#define CDIPSEL_6 (0x0006) /* Comp. D V+ terminal Input Select: Channel 6 */#define CDIPSEL_7 (0x0007) /* Comp. D V+ terminal Input Select: Channel 7 */#define CDIPSEL_8 (0x0008) /* Comp. D V+ terminal Input Select: Channel 8 */#define CDIPSEL_9 (0x0009) /* Comp. D V+ terminal Input Select: Channel 9 */#define CDIPSEL_10 (0x000A) /* Comp. D V+ terminal Input Select: Channel 10 */#define CDIPSEL_11 (0x000B) /* Comp. D V+ terminal Input Select: Channel 11 */#define CDIPSEL_12 (0x000C) /* Comp. D V+ terminal Input Select: Channel 12 */#define CDIPSEL_13 (0x000D) /* Comp. D V+ terminal Input Select: Channel 13 */#define CDIPSEL_14 (0x000E) /* Comp. D V+ terminal Input Select: Channel 14 */#define CDIPSEL_15 (0x000F) /* Comp. D V+ terminal Input Select: Channel 15 */#define CDIMSEL_0 (0x0000) /* Comp. D V- Terminal Input Select: Channel 0 */#define CDIMSEL_1 (0x0100) /* Comp. D V- Terminal Input Select: Channel 1 */#define CDIMSEL_2 (0x0200) /* Comp. D V- Terminal Input Select: Channel 2 */#define CDIMSEL_3 (0x0300) /* Comp. D V- Terminal Input Select: Channel 3 */#define CDIMSEL_4 (0x0400) /* Comp. D V- Terminal Input Select: Channel 4 */#define CDIMSEL_5 (0x0500) /* Comp. D V- Terminal Input Select: Channel 5 */#define CDIMSEL_6 (0x0600) /* Comp. D V- Terminal Input Select: Channel 6 */#define CDIMSEL_7 (0x0700) /* Comp. D V- Terminal Input Select: Channel 7 */#define CDIMSEL_8 (0x0800) /* Comp. D V- terminal Input Select: Channel 8 */#define CDIMSEL_9 (0x0900) /* Comp. D V- terminal Input Select: Channel 9 */#define CDIMSEL_10 (0x0A00) /* Comp. D V- terminal Input Select: Channel 10 */#define CDIMSEL_11 (0x0B00) /* Comp. D V- terminal Input Select: Channel 11 */#define CDIMSEL_12 (0x0C00) /* Comp. D V- terminal Input Select: Channel 12 */#define CDIMSEL_13 (0x0D00) /* Comp. D V- terminal Input Select: Channel 13 */#define CDIMSEL_14 (0x0E00) /* Comp. D V- terminal Input Select: Channel 14 */#define CDIMSEL_15 (0x0F00) /* Comp. D V- terminal Input Select: Channel 15 *//* CDCTL1 Control Bits */#define CDOUT (0x0001) /* Comp. D Output */#define CDOUTPOL (0x0002) /* Comp. D Output Polarity */#define CDF (0x0004) /* Comp. D Enable Output Filter */#define CDIES (0x0008) /* Comp. D Interrupt Edge Select */#define CDSHORT (0x0010) /* Comp. D Input Short */#define CDEX (0x0020) /* Comp. D Exchange Inputs */#define CDFDLY0 (0x0040) /* Comp. D Filter delay Bit 0 */#define CDFDLY1 (0x0080) /* Comp. D Filter delay Bit 1 *///#define RESERVED (0x0100) /* Comp. D *///#define RESERVED (0x0200) /* Comp. D */#define CDON (0x0400) /* Comp. D enable */#define CDMRVL (0x0800) /* Comp. D CDMRV Level */#define CDMRVS (0x1000) /* Comp. D Output selects between VREF0 or VREF1*///#define RESERVED (0x2000) /* Comp. D *///#define RESERVED (0x4000) /* Comp. D *///#define RESERVED (0x8000) /* Comp. D *//* CDCTL1 Control Bits */#define CDOUT_L (0x0001) /* Comp. D Output */#define CDOUTPOL_L (0x0002) /* Comp. D Output Polarity */#define CDF_L (0x0004) /* Comp. D Enable Output Filter */#define CDIES_L (0x0008) /* Comp. D Interrupt Edge Select */#define CDSHORT_L (0x0010) /* Comp. D Input Short */#define CDEX_L (0x0020) /* Comp. D Exchange Inputs */#define CDFDLY0_L (0x0040) /* Comp. D Filter delay Bit 0 */#define CDFDLY1_L (0x0080) /* Comp. D Filter delay Bit 1 *///#define RESERVED (0x0100) /* Comp. D *///#define RESERVED (0x0200) /* Comp. D *///#define RESERVED (0x2000) /* Comp. D *///#define RESERVED (0x4000) /* Comp. D *///#define RESERVED (0x8000) /* Comp. D *//* CDCTL1 Control Bits *///#define RESERVED (0x0100) /* Comp. D *///#define RESERVED (0x0200) /* Comp. D */#define CDON_H (0x0004) /* Comp. D enable */#define CDMRVL_H (0x0008) /* Comp. D CDMRV Level */#define CDMRVS_H (0x0010) /* Comp. D Output selects between VREF0 or VREF1*///#define RESERVED (0x2000) /* Comp. D *///#define RESERVED (0x4000) /* Comp. D *///#define RESERVED (0x8000) /* Comp. D */#define CDFDLY_0 (0x0000) /* Comp. D Filter delay 0 : 450ns */#define CDFDLY_1 (0x0040) /* Comp. D Filter delay 1 : 900ns */#define CDFDLY_2 (0x0080) /* Comp. D Filter delay 2 : 1800ns */#define CDFDLY_3 (0x00C0) /* Comp. D Filter delay 3 : 3600ns *//* CDCTL2 Control Bits */#define CDREF00 (0x0001) /* Comp. D Reference 0 Resistor Select Bit : 0 */#define CDREF01 (0x0002) /* Comp. D Reference 0 Resistor Select Bit : 1 */#define CDREF02 (0x0004) /* Comp. D Reference 0 Resistor Select Bit : 2 */#define CDREF03 (0x0008) /* Comp. D Reference 0 Resistor Select Bit : 3 */#define CDREF04 (0x0010) /* Comp. D Reference 0 Resistor Select Bit : 4 */#define CDRSEL (0x0020) /* Comp. D Reference select */#define CDRS0 (0x0040) /* Comp. D Reference Source Bit : 0 */#define CDRS1 (0x0080) /* Comp. D Reference Source Bit : 1 */#define CDREF10 (0x0100) /* Comp. D Reference 1 Resistor Select Bit : 0 */#define CDREF11 (0x0200) /* Comp. D Reference 1 Resistor Select Bit : 1 */#define CDREF12 (0x0400) /* Comp. D Reference 1 Resistor Select Bit : 2 */#define CDREF13 (0x0800) /* Comp. D Reference 1 Resistor Select Bit : 3 */#define CDREF14 (0x1000) /* Comp. D Reference 1 Resistor Select Bit : 4 */#define CDREFL0 (0x2000) /* Comp. D Reference voltage level Bit : 0 */#define CDREFL1 (0x4000) /* Comp. D Reference voltage level Bit : 1 */#define CDREFACC (0x8000) /* Comp. D Reference Accuracy *//* CDCTL2 Control Bits */#define CDREF00_L (0x0001) /* Comp. D Reference 0 Resistor Select Bit : 0 */#define CDREF01_L (0x0002) /* Comp. D Reference 0 Resistor Select Bit : 1 */#define CDREF02_L (0x0004) /* Comp. D Reference 0 Resistor Select Bit : 2 */#define CDREF03_L (0x0008) /* Comp. D Reference 0 Resistor Select Bit : 3 */#define CDREF04_L (0x0010) /* Comp. D Reference 0 Resistor Select Bit : 4 */#define CDRSEL_L (0x0020) /* Comp. D Reference select */#define CDRS0_L (0x0040) /* Comp. D Reference Source Bit : 0 */#define CDRS1_L (0x0080) /* Comp. D Reference Source Bit : 1 *//* CDCTL2 Control Bits */#define CDREF10_H (0x0001) /* Comp. D Reference 1 Resistor Select Bit : 0 */#define CDREF11_H (0x0002) /* Comp. D Reference 1 Resistor Select Bit : 1 */#define CDREF12_H (0x0004) /* Comp. D Reference 1 Resistor Select Bit : 2 */#define CDREF13_H (0x0008) /* Comp. D Reference 1 Resistor Select Bit : 3 */#define CDREF14_H (0x0010) /* Comp. D Reference 1 Resistor Select Bit : 4 */#define CDREFL0_H (0x0020) /* Comp. D Reference voltage level Bit : 0 */#define CDREFL1_H (0x0040) /* Comp. D Reference voltage level Bit : 1 */#define CDREFACC_H (0x0080) /* Comp. D Reference Accuracy */#define CDREF0_0 (0x0000) /* Comp. D Int. Ref.0 Select 0 : 1/32 */#define CDREF0_1 (0x0001) /* Comp. D Int. Ref.0 Select 1 : 2/32 */#define CDREF0_2 (0x0002) /* Comp. D Int. Ref.0 Select 2 : 3/32 */#define CDREF0_3 (0x0003) /* Comp. D Int. Ref.0 Select 3 : 4/32 */#define CDREF0_4 (0x0004) /* Comp. D Int. Ref.0 Select 4 : 5/32 */#define CDREF0_5 (0x0005) /* Comp. D Int. Ref.0 Select 5 : 6/32 */#define CDREF0_6 (0x0006) /* Comp. D Int. Ref.0 Select 6 : 7/32 */#define CDREF0_7 (0x0007) /* Comp. D Int. Ref.0 Select 7 : 8/32 */#define CDREF0_8 (0x0008) /* Comp. D Int. Ref.0 Select 0 : 9/32 */#define CDREF0_9 (0x0009) /* Comp. D Int. Ref.0 Select 1 : 10/32 */#define CDREF0_10 (0x000A) /* Comp. D Int. Ref.0 Select 2 : 11/32 */#define CDREF0_11 (0x000B) /* Comp. D Int. Ref.0 Select 3 : 12/32 */#define CDREF0_12 (0x000C) /* Comp. D Int. Ref.0 Select 4 : 13/32 */#define CDREF0_13 (0x000D) /* Comp. D Int. Ref.0 Select 5 : 14/32 */#define CDREF0_14 (0x000E) /* Comp. D Int. Ref.0 Select 6 : 15/32 */#define CDREF0_15 (0x000F) /* Comp. D Int. Ref.0 Select 7 : 16/32 */#define CDREF0_16 (0x0010) /* Comp. D Int. Ref.0 Select 0 : 17/32 */#define CDREF0_17 (0x0011) /* Comp. D Int. Ref.0 Select 1 : 18/32 */#define CDREF0_18 (0x0012) /* Comp. D Int. Ref.0 Select 2 : 19/32 */#define CDREF0_19 (0x0013) /* Comp. D Int. Ref.0 Select 3 : 20/32 */#define CDREF0_20 (0x0014) /* Comp. D Int. Ref.0 Select 4 : 21/32 */#define CDREF0_21 (0x0015) /* Comp. D Int. Ref.0 Select 5 : 22/32 */#define CDREF0_22 (0x0016) /* Comp. D Int. Ref.0 Select 6 : 23/32 */#define CDREF0_23 (0x0017) /* Comp. D Int. Ref.0 Select 7 : 24/32 */#define CDREF0_24 (0x0018) /* Comp. D Int. Ref.0 Select 0 : 25/32 */#define CDREF0_25 (0x0019) /* Comp. D Int. Ref.0 Select 1 : 26/32 */#define CDREF0_26 (0x001A) /* Comp. D Int. Ref.0 Select 2 : 27/32 */#define CDREF0_27 (0x001B) /* Comp. D Int. Ref.0 Select 3 : 28/32 */#define CDREF0_28 (0x001C) /* Comp. D Int. Ref.0 Select 4 : 29/32 */#define CDREF0_29 (0x001D) /* Comp. D Int. Ref.0 Select 5 : 30/32 */#define CDREF0_30 (0x001E) /* Comp. D Int. Ref.0 Select 6 : 31/32 */#define CDREF0_31 (0x001F) /* Comp. D Int. Ref.0 Select 7 : 32/32 */#define CDRS_0 (0x0000) /* Comp. D Reference Source 0 : Off */#define CDRS_1 (0x0040) /* Comp. D Reference Source 1 : Vcc */#define CDRS_2 (0x0080) /* Comp. D Reference Source 2 : Shared Ref. */#define CDRS_3 (0x00C0) /* Comp. D Reference Source 3 : Shared Ref. / Off */#define CDREF1_0 (0x0000) /* Comp. D Int. Ref.1 Select 0 : 1/32 */#define CDREF1_1 (0x0100) /* Comp. D Int. Ref.1 Select 1 : 2/32 */#define CDREF1_2 (0x0200) /* Comp. D Int. Ref.1 Select 2 : 3/32 */#define CDREF1_3 (0x0300) /* Comp. D Int. Ref.1 Select 3 : 4/32 */#define CDREF1_4 (0x0400) /* Comp. D Int. Ref.1 Select 4 : 5/32 */#define CDREF1_5 (0x0500) /* Comp. D Int. Ref.1 Select 5 : 6/32 */#define CDREF1_6 (0x0600) /* Comp. D Int. Ref.1 Select 6 : 7/32 */#define CDREF1_7 (0x0700) /* Comp. D Int. Ref.1 Select 7 : 8/32 */#define CDREF1_8 (0x0800) /* Comp. D Int. Ref.1 Select 0 : 9/32 */#define CDREF1_9 (0x0900) /* Comp. D Int. Ref.1 Select 1 : 10/32 */#define CDREF1_10 (0x0A00) /* Comp. D Int. Ref.1 Select 2 : 11/32 */#define CDREF1_11 (0x0B00) /* Comp. D Int. Ref.1 Select 3 : 12/32 */#define CDREF1_12 (0x0C00) /* Comp. D Int. Ref.1 Select 4 : 13/32 */#define CDREF1_13 (0x0D00) /* Comp. D Int. Ref.1 Select 5 : 14/32 */#define CDREF1_14 (0x0E00) /* Comp. D Int. Ref.1 Select 6 : 15/32 */#define CDREF1_15 (0x0F00) /* Comp. D Int. Ref.1 Select 7 : 16/32 */#define CDREF1_16 (0x1000) /* Comp. D Int. Ref.1 Select 0 : 17/32 */#define CDREF1_17 (0x1100) /* Comp. D Int. Ref.1 Select 1 : 18/32 */#define CDREF1_18 (0x1200) /* Comp. D Int. Ref.1 Select 2 : 19/32 */#define CDREF1_19 (0x1300) /* Comp. D Int. Ref.1 Select 3 : 20/32 */#define CDREF1_20 (0x1400) /* Comp. D Int. Ref.1 Select 4 : 21/32 */#define CDREF1_21 (0x1500) /* Comp. D Int. Ref.1 Select 5 : 22/32 */#define CDREF1_22 (0x1600) /* Comp. D Int. Ref.1 Select 6 : 23/32 */#define CDREF1_23 (0x1700) /* Comp. D Int. Ref.1 Select 7 : 24/32 */#define CDREF1_24 (0x1800) /* Comp. D Int. Ref.1 Select 0 : 25/32 */#define CDREF1_25 (0x1900) /* Comp. D Int. Ref.1 Select 1 : 26/32 */#define CDREF1_26 (0x1A00) /* Comp. D Int. Ref.1 Select 2 : 27/32 */#define CDREF1_27 (0x1B00) /* Comp. D Int. Ref.1 Select 3 : 28/32 */#define CDREF1_28 (0x1C00) /* Comp. D Int. Ref.1 Select 4 : 29/32 */#define CDREF1_29 (0x1D00) /* Comp. D Int. Ref.1 Select 5 : 30/32 */#define CDREF1_30 (0x1E00) /* Comp. D Int. Ref.1 Select 6 : 31/32 */#define CDREF1_31 (0x1F00) /* Comp. D Int. Ref.1 Select 7 : 32/32 */#define CDREFL_0 (0x0000) /* Comp. D Reference voltage level 0 : None */#define CDREFL_1 (0x2000) /* Comp. D Reference voltage level 1 : 1.5V */#define CDREFL_2 (0x4000) /* Comp. D Reference voltage level 2 : 2.0V */#define CDREFL_3 (0x6000) /* Comp. D Reference voltage level 3 : 2.5V */#define CDPD0 (0x0001) /* Comp. D Disable Input Buffer of Port Register .0 */#define CDPD1 (0x0002) /* Comp. D Disable Input Buffer of Port Register .1 */#define CDPD2 (0x0004) /* Comp. D Disable Input Buffer of Port Register .2 */#define CDPD3 (0x0008) /* Comp. D Disable Input Buffer of Port Register .3 */#define CDPD4 (0x0010) /* Comp. D Disable Input Buffer of Port Register .4 */#define CDPD5 (0x0020) /* Comp. D Disable Input Buffer of Port Register .5 */#define CDPD6 (0x0040) /* Comp. D Disable Input Buffer of Port Register .6 */#define CDPD7 (0x0080) /* Comp. D Disable Input Buffer of Port Register .7 */#define CDPD8 (0x0100) /* Comp. D Disable Input Buffer of Port Register .8 */#define CDPD9 (0x0200) /* Comp. D Disable Input Buffer of Port Register .9 */#define CDPD10 (0x0400) /* Comp. D Disable Input Buffer of Port Register .10 */#define CDPD11 (0x0800) /* Comp. D Disable Input Buffer of Port Register .11 */#define CDPD12 (0x1000) /* Comp. D Disable Input Buffer of Port Register .12 */#define CDPD13 (0x2000) /* Comp. D Disable Input Buffer of Port Register .13 */#define CDPD14 (0x4000) /* Comp. D Disable Input Buffer of Port Register .14 */#define CDPD15 (0x8000) /* Comp. D Disable Input Buffer of Port Register .15 */#define CDPD0_L (0x0001) /* Comp. D Disable Input Buffer of Port Register .0 */#define CDPD1_L (0x0002) /* Comp. D Disable Input Buffer of Port Register .1 */#define CDPD2_L (0x0004) /* Comp. D Disable Input Buffer of Port Register .2 */#define CDPD3_L (0x0008) /* Comp. D Disable Input Buffer of Port Register .3 */#define CDPD4_L (0x0010) /* Comp. D Disable Input Buffer of Port Register .4 */#define CDPD5_L (0x0020) /* Comp. D Disable Input Buffer of Port Register .5 */#define CDPD6_L (0x0040) /* Comp. D Disable Input Buffer of Port Register .6 */#define CDPD7_L (0x0080) /* Comp. D Disable Input Buffer of Port Register .7 */#define CDPD8_H (0x0001) /* Comp. D Disable Input Buffer of Port Register .8 */#define CDPD9_H (0x0002) /* Comp. D Disable Input Buffer of Port Register .9 */#define CDPD10_H (0x0004) /* Comp. D Disable Input Buffer of Port Register .10 */#define CDPD11_H (0x0008) /* Comp. D Disable Input Buffer of Port Register .11 */#define CDPD12_H (0x0010) /* Comp. D Disable Input Buffer of Port Register .12 */#define CDPD13_H (0x0020) /* Comp. D Disable Input Buffer of Port Register .13 */#define CDPD14_H (0x0040) /* Comp. D Disable Input Buffer of Port Register .14 */#define CDPD15_H (0x0080) /* Comp. D Disable Input Buffer of Port Register .15 *//* CDINT Control Bits */#define CDIFG (0x0001) /* Comp. D Interrupt Flag */#define CDIIFG (0x0002) /* Comp. D Interrupt Flag Inverted Polarity *///#define RESERVED (0x0004) /* Comp. D *///#define RESERVED (0x0008) /* Comp. D *///#define RESERVED (0x0010) /* Comp. D *///#define RESERVED (0x0020) /* Comp. D *///#define RESERVED (0x0040) /* Comp. D *///#define RESERVED (0x0080) /* Comp. D */#define CDIE (0x0100) /* Comp. D Interrupt Enable */#define CDIIE (0x0200) /* Comp. D Interrupt Enable Inverted Polarity *///#define RESERVED (0x0400) /* Comp. D *///#define RESERVED (0x0800) /* Comp. D *///#define RESERVED (0x1000) /* Comp. D *///#define RESERVED (0x2000) /* Comp. D *///#define RESERVED (0x4000) /* Comp. D *///#define RESERVED (0x8000) /* Comp. D *//* CDINT Control Bits */#define CDIFG_L (0x0001) /* Comp. D Interrupt Flag */#define CDIIFG_L (0x0002) /* Comp. D Interrupt Flag Inverted Polarity *///#define RESERVED (0x0004) /* Comp. D *///#define RESERVED (0x0008) /* Comp. D *///#define RESERVED (0x0010) /* Comp. D *///#define RESERVED (0x0020) /* Comp. D *///#define RESERVED (0x0040) /* Comp. D *///#define RESERVED (0x0080) /* Comp. D *///#define RESERVED (0x0400) /* Comp. D *///#define RESERVED (0x0800) /* Comp. D *///#define RESERVED (0x1000) /* Comp. D *///#define RESERVED (0x2000) /* Comp. D *///#define RESERVED (0x4000) /* Comp. D *///#define RESERVED (0x8000) /* Comp. D *//* CDINT Control Bits *///#define RESERVED (0x0004) /* Comp. D *///#define RESERVED (0x0008) /* Comp. D *///#define RESERVED (0x0010) /* Comp. D *///#define RESERVED (0x0020) /* Comp. D *///#define RESERVED (0x0040) /* Comp. D *///#define RESERVED (0x0080) /* Comp. D */#define CDIE_H (0x0001) /* Comp. D Interrupt Enable */#define CDIIE_H (0x0002) /* Comp. D Interrupt Enable Inverted Polarity *///#define RESERVED (0x0400) /* Comp. D *///#define RESERVED (0x0800) /* Comp. D *///#define RESERVED (0x1000) /* Comp. D *///#define RESERVED (0x2000) /* Comp. D *///#define RESERVED (0x4000) /* Comp. D *///#define RESERVED (0x8000) /* Comp. D *//* CDIV Definitions */#define CDIV_NONE (0x0000) /* No Interrupt pending */#define CDIV_CDIFG (0x0002) /* CDIFG */#define CDIV_CDIIFG (0x0004) /* CDIIFG *//************************************************************** CRC Module*************************************************************/#define __MSP430_HAS_CRC__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_CRC__ 0x0150SFR_16BIT(CRCDI); /* CRC Data In Register */SFR_8BIT(CRCDI_L); /* CRC Data In Register */SFR_8BIT(CRCDI_H); /* CRC Data In Register */SFR_16BIT(CRCDIRB); /* CRC data in reverse byte Register */SFR_8BIT(CRCDIRB_L); /* CRC data in reverse byte Register */SFR_8BIT(CRCDIRB_H); /* CRC data in reverse byte Register */SFR_16BIT(CRCINIRES); /* CRC Initialisation Register and Result Register */SFR_8BIT(CRCINIRES_L); /* CRC Initialisation Register and Result Register */SFR_8BIT(CRCINIRES_H); /* CRC Initialisation Register and Result Register */SFR_16BIT(CRCRESR); /* CRC reverse result Register */SFR_8BIT(CRCRESR_L); /* CRC reverse result Register */SFR_8BIT(CRCRESR_H); /* CRC reverse result Register *//************************************************************* DMA_X************************************************************/#define __MSP430_HAS_DMAX_3__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_DMAX_3__ 0x0500SFR_16BIT(DMACTL0); /* DMA Module Control 0 */SFR_8BIT(DMACTL0_L); /* DMA Module Control 0 */SFR_8BIT(DMACTL0_H); /* DMA Module Control 0 */SFR_16BIT(DMACTL1); /* DMA Module Control 1 */SFR_8BIT(DMACTL1_L); /* DMA Module Control 1 */SFR_8BIT(DMACTL1_H); /* DMA Module Control 1 */SFR_16BIT(DMACTL2); /* DMA Module Control 2 */SFR_8BIT(DMACTL2_L); /* DMA Module Control 2 */SFR_8BIT(DMACTL2_H); /* DMA Module Control 2 */SFR_16BIT(DMACTL3); /* DMA Module Control 3 */SFR_8BIT(DMACTL3_L); /* DMA Module Control 3 */SFR_8BIT(DMACTL3_H); /* DMA Module Control 3 */SFR_16BIT(DMACTL4); /* DMA Module Control 4 */SFR_8BIT(DMACTL4_L); /* DMA Module Control 4 */SFR_8BIT(DMACTL4_H); /* DMA Module Control 4 */SFR_16BIT(DMAIV); /* DMA Interrupt Vector Word */SFR_8BIT(DMAIV_L); /* DMA Interrupt Vector Word */SFR_8BIT(DMAIV_H); /* DMA Interrupt Vector Word */SFR_16BIT(DMA0CTL); /* DMA Channel 0 Control */SFR_8BIT(DMA0CTL_L); /* DMA Channel 0 Control */SFR_8BIT(DMA0CTL_H); /* DMA Channel 0 Control */SFR_20BIT(DMA0SA); /* DMA Channel 0 Source Address */SFR_16BIT(DMA0SAL); /* DMA Channel 0 Source Address */SFR_20BIT(DMA0DA); /* DMA Channel 0 Destination Address */SFR_16BIT(DMA0DAL); /* DMA Channel 0 Destination Address */SFR_16BIT(DMA0SZ); /* DMA Channel 0 Transfer Size */SFR_16BIT(DMA1CTL); /* DMA Channel 1 Control */SFR_8BIT(DMA1CTL_L); /* DMA Channel 1 Control */SFR_8BIT(DMA1CTL_H); /* DMA Channel 1 Control */SFR_20BIT(DMA1SA); /* DMA Channel 1 Source Address */SFR_16BIT(DMA1SAL); /* DMA Channel 1 Source Address */SFR_20BIT(DMA1DA); /* DMA Channel 1 Destination Address */SFR_16BIT(DMA1DAL); /* DMA Channel 1 Destination Address */SFR_16BIT(DMA1SZ); /* DMA Channel 1 Transfer Size */SFR_16BIT(DMA2CTL); /* DMA Channel 2 Control */SFR_8BIT(DMA2CTL_L); /* DMA Channel 2 Control */SFR_8BIT(DMA2CTL_H); /* DMA Channel 2 Control */SFR_20BIT(DMA2SA); /* DMA Channel 2 Source Address */SFR_16BIT(DMA2SAL); /* DMA Channel 2 Source Address */SFR_20BIT(DMA2DA); /* DMA Channel 2 Destination Address */SFR_16BIT(DMA2DAL); /* DMA Channel 2 Destination Address */SFR_16BIT(DMA2SZ); /* DMA Channel 2 Transfer Size *//* DMACTL0 Control Bits */#define DMA0TSEL0 (0x0001) /* DMA channel 0 transfer select bit 0 */#define DMA0TSEL1 (0x0002) /* DMA channel 0 transfer select bit 1 */#define DMA0TSEL2 (0x0004) /* DMA channel 0 transfer select bit 2 */#define DMA0TSEL3 (0x0008) /* DMA channel 0 transfer select bit 3 */#define DMA0TSEL4 (0x0010) /* DMA channel 0 transfer select bit 4 */#define DMA1TSEL0 (0x0100) /* DMA channel 1 transfer select bit 0 */#define DMA1TSEL1 (0x0200) /* DMA channel 1 transfer select bit 1 */#define DMA1TSEL2 (0x0400) /* DMA channel 1 transfer select bit 2 */#define DMA1TSEL3 (0x0800) /* DMA channel 1 transfer select bit 3 */#define DMA1TSEL4 (0x1000) /* DMA channel 1 transfer select bit 4 *//* DMACTL0 Control Bits */#define DMA0TSEL0_L (0x0001) /* DMA channel 0 transfer select bit 0 */#define DMA0TSEL1_L (0x0002) /* DMA channel 0 transfer select bit 1 */#define DMA0TSEL2_L (0x0004) /* DMA channel 0 transfer select bit 2 */#define DMA0TSEL3_L (0x0008) /* DMA channel 0 transfer select bit 3 */#define DMA0TSEL4_L (0x0010) /* DMA channel 0 transfer select bit 4 *//* DMACTL0 Control Bits */#define DMA1TSEL0_H (0x0001) /* DMA channel 1 transfer select bit 0 */#define DMA1TSEL1_H (0x0002) /* DMA channel 1 transfer select bit 1 */#define DMA1TSEL2_H (0x0004) /* DMA channel 1 transfer select bit 2 */#define DMA1TSEL3_H (0x0008) /* DMA channel 1 transfer select bit 3 */#define DMA1TSEL4_H (0x0010) /* DMA channel 1 transfer select bit 4 *//* DMACTL01 Control Bits */#define DMA2TSEL0 (0x0001) /* DMA channel 2 transfer select bit 0 */#define DMA2TSEL1 (0x0002) /* DMA channel 2 transfer select bit 1 */#define DMA2TSEL2 (0x0004) /* DMA channel 2 transfer select bit 2 */#define DMA2TSEL3 (0x0008) /* DMA channel 2 transfer select bit 3 */#define DMA2TSEL4 (0x0010) /* DMA channel 2 transfer select bit 4 *//* DMACTL01 Control Bits */#define DMA2TSEL0_L (0x0001) /* DMA channel 2 transfer select bit 0 */#define DMA2TSEL1_L (0x0002) /* DMA channel 2 transfer select bit 1 */#define DMA2TSEL2_L (0x0004) /* DMA channel 2 transfer select bit 2 */#define DMA2TSEL3_L (0x0008) /* DMA channel 2 transfer select bit 3 */#define DMA2TSEL4_L (0x0010) /* DMA channel 2 transfer select bit 4 *//* DMACTL01 Control Bits *//* DMACTL4 Control Bits */#define ENNMI (0x0001) /* Enable NMI interruption of DMA */#define ROUNDROBIN (0x0002) /* Round-Robin DMA channel priorities */#define DMARMWDIS (0x0004) /* Inhibited DMA transfers during read-modify-write CPU operations *//* DMACTL4 Control Bits */#define ENNMI_L (0x0001) /* Enable NMI interruption of DMA */#define ROUNDROBIN_L (0x0002) /* Round-Robin DMA channel priorities */#define DMARMWDIS_L (0x0004) /* Inhibited DMA transfers during read-modify-write CPU operations *//* DMACTL4 Control Bits *//* DMAxCTL Control Bits */#define DMAREQ (0x0001) /* Initiate DMA transfer with DMATSEL */#define DMAABORT (0x0002) /* DMA transfer aborted by NMI */#define DMAIE (0x0004) /* DMA interrupt enable */#define DMAIFG (0x0008) /* DMA interrupt flag */#define DMAEN (0x0010) /* DMA enable */#define DMALEVEL (0x0020) /* DMA level sensitive trigger select */#define DMASRCBYTE (0x0040) /* DMA source byte */#define DMADSTBYTE (0x0080) /* DMA destination byte */#define DMASRCINCR0 (0x0100) /* DMA source increment bit 0 */#define DMASRCINCR1 (0x0200) /* DMA source increment bit 1 */#define DMADSTINCR0 (0x0400) /* DMA destination increment bit 0 */#define DMADSTINCR1 (0x0800) /* DMA destination increment bit 1 */#define DMADT0 (0x1000) /* DMA transfer mode bit 0 */#define DMADT1 (0x2000) /* DMA transfer mode bit 1 */#define DMADT2 (0x4000) /* DMA transfer mode bit 2 *//* DMAxCTL Control Bits */#define DMAREQ_L (0x0001) /* Initiate DMA transfer with DMATSEL */#define DMAABORT_L (0x0002) /* DMA transfer aborted by NMI */#define DMAIE_L (0x0004) /* DMA interrupt enable */#define DMAIFG_L (0x0008) /* DMA interrupt flag */#define DMAEN_L (0x0010) /* DMA enable */#define DMALEVEL_L (0x0020) /* DMA level sensitive trigger select */#define DMASRCBYTE_L (0x0040) /* DMA source byte */#define DMADSTBYTE_L (0x0080) /* DMA destination byte *//* DMAxCTL Control Bits */#define DMASRCINCR0_H (0x0001) /* DMA source increment bit 0 */#define DMASRCINCR1_H (0x0002) /* DMA source increment bit 1 */#define DMADSTINCR0_H (0x0004) /* DMA destination increment bit 0 */#define DMADSTINCR1_H (0x0008) /* DMA destination increment bit 1 */#define DMADT0_H (0x0010) /* DMA transfer mode bit 0 */#define DMADT1_H (0x0020) /* DMA transfer mode bit 1 */#define DMADT2_H (0x0040) /* DMA transfer mode bit 2 */#define DMASWDW (0*0x0040u) /* DMA transfer: source word to destination word */#define DMASBDW (1*0x0040u) /* DMA transfer: source byte to destination word */#define DMASWDB (2*0x0040u) /* DMA transfer: source word to destination byte */#define DMASBDB (3*0x0040u) /* DMA transfer: source byte to destination byte */#define DMASRCINCR_0 (0*0x0100u) /* DMA source increment 0: source address unchanged */#define DMASRCINCR_1 (1*0x0100u) /* DMA source increment 1: source address unchanged */#define DMASRCINCR_2 (2*0x0100u) /* DMA source increment 2: source address decremented */#define DMASRCINCR_3 (3*0x0100u) /* DMA source increment 3: source address incremented */#define DMADSTINCR_0 (0*0x0400u) /* DMA destination increment 0: destination address unchanged */#define DMADSTINCR_1 (1*0x0400u) /* DMA destination increment 1: destination address unchanged */#define DMADSTINCR_2 (2*0x0400u) /* DMA destination increment 2: destination address decremented */#define DMADSTINCR_3 (3*0x0400u) /* DMA destination increment 3: destination address incremented */#define DMADT_0 (0*0x1000u) /* DMA transfer mode 0: Single transfer */#define DMADT_1 (1*0x1000u) /* DMA transfer mode 1: Block transfer */#define DMADT_2 (2*0x1000u) /* DMA transfer mode 2: Burst-Block transfer */#define DMADT_3 (3*0x1000u) /* DMA transfer mode 3: Burst-Block transfer */#define DMADT_4 (4*0x1000u) /* DMA transfer mode 4: Repeated Single transfer */#define DMADT_5 (5*0x1000u) /* DMA transfer mode 5: Repeated Block transfer */#define DMADT_6 (6*0x1000u) /* DMA transfer mode 6: Repeated Burst-Block transfer */#define DMADT_7 (7*0x1000u) /* DMA transfer mode 7: Repeated Burst-Block transfer *//* DMAIV Definitions */#define DMAIV_NONE (0x0000) /* No Interrupt pending */#define DMAIV_DMA0IFG (0x0002) /* DMA0IFG*/#define DMAIV_DMA1IFG (0x0004) /* DMA1IFG*/#define DMAIV_DMA2IFG (0x0006) /* DMA2IFG*/#define DMA0TSEL_0 (0*0x0001u) /* DMA channel 0 transfer select 0: DMA_REQ (sw) */#define DMA0TSEL_1 (1*0x0001u) /* DMA channel 0 transfer select 1: */#define DMA0TSEL_2 (2*0x0001u) /* DMA channel 0 transfer select 2: */#define DMA0TSEL_3 (3*0x0001u) /* DMA channel 0 transfer select 3: */#define DMA0TSEL_4 (4*0x0001u) /* DMA channel 0 transfer select 4: */#define DMA0TSEL_5 (5*0x0001u) /* DMA channel 0 transfer select 5: */#define DMA0TSEL_6 (6*0x0001u) /* DMA channel 0 transfer select 6: */#define DMA0TSEL_7 (7*0x0001u) /* DMA channel 0 transfer select 7: */#define DMA0TSEL_8 (8*0x0001u) /* DMA channel 0 transfer select 8: */#define DMA0TSEL_9 (9*0x0001u) /* DMA channel 0 transfer select 9: */#define DMA0TSEL_10 (10*0x0001u) /* DMA channel 0 transfer select 10: */#define DMA0TSEL_11 (11*0x0001u) /* DMA channel 0 transfer select 11: */#define DMA0TSEL_12 (12*0x0001u) /* DMA channel 0 transfer select 12: */#define DMA0TSEL_13 (13*0x0001u) /* DMA channel 0 transfer select 13: */#define DMA0TSEL_14 (14*0x0001u) /* DMA channel 0 transfer select 14: */#define DMA0TSEL_15 (15*0x0001u) /* DMA channel 0 transfer select 15: */#define DMA0TSEL_16 (16*0x0001u) /* DMA channel 0 transfer select 16: */#define DMA0TSEL_17 (17*0x0001u) /* DMA channel 0 transfer select 17: */#define DMA0TSEL_18 (18*0x0001u) /* DMA channel 0 transfer select 18: */#define DMA0TSEL_19 (19*0x0001u) /* DMA channel 0 transfer select 19: */#define DMA0TSEL_20 (20*0x0001u) /* DMA channel 0 transfer select 20: */#define DMA0TSEL_21 (21*0x0001u) /* DMA channel 0 transfer select 21: */#define DMA0TSEL_22 (22*0x0001u) /* DMA channel 0 transfer select 22: */#define DMA0TSEL_23 (23*0x0001u) /* DMA channel 0 transfer select 23: */#define DMA0TSEL_24 (24*0x0001u) /* DMA channel 0 transfer select 24: */#define DMA0TSEL_25 (25*0x0001u) /* DMA channel 0 transfer select 25: */#define DMA0TSEL_26 (26*0x0001u) /* DMA channel 0 transfer select 26: */#define DMA0TSEL_27 (27*0x0001u) /* DMA channel 0 transfer select 27: */#define DMA0TSEL_28 (28*0x0001u) /* DMA channel 0 transfer select 28: */#define DMA0TSEL_29 (29*0x0001u) /* DMA channel 0 transfer select 29: */#define DMA0TSEL_30 (30*0x0001u) /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */#define DMA0TSEL_31 (31*0x0001u) /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */#define DMA1TSEL_0 (0*0x0100u) /* DMA channel 1 transfer select 0: DMA_REQ (sw) */#define DMA1TSEL_1 (1*0x0100u) /* DMA channel 1 transfer select 1: */#define DMA1TSEL_2 (2*0x0100u) /* DMA channel 1 transfer select 2: */#define DMA1TSEL_3 (3*0x0100u) /* DMA channel 1 transfer select 3: */#define DMA1TSEL_4 (4*0x0100u) /* DMA channel 1 transfer select 4: */#define DMA1TSEL_5 (5*0x0100u) /* DMA channel 1 transfer select 5: */#define DMA1TSEL_6 (6*0x0100u) /* DMA channel 1 transfer select 6: */#define DMA1TSEL_7 (7*0x0100u) /* DMA channel 1 transfer select 7: */#define DMA1TSEL_8 (8*0x0100u) /* DMA channel 1 transfer select 8: */#define DMA1TSEL_9 (9*0x0100u) /* DMA channel 1 transfer select 9: */#define DMA1TSEL_10 (10*0x0100u) /* DMA channel 1 transfer select 10: */#define DMA1TSEL_11 (11*0x0100u) /* DMA channel 1 transfer select 11: */#define DMA1TSEL_12 (12*0x0100u) /* DMA channel 1 transfer select 12: */#define DMA1TSEL_13 (13*0x0100u) /* DMA channel 1 transfer select 13: */#define DMA1TSEL_14 (14*0x0100u) /* DMA channel 1 transfer select 14: */#define DMA1TSEL_15 (15*0x0100u) /* DMA channel 1 transfer select 15: */#define DMA1TSEL_16 (16*0x0100u) /* DMA channel 1 transfer select 16: */#define DMA1TSEL_17 (17*0x0100u) /* DMA channel 1 transfer select 17: */#define DMA1TSEL_18 (18*0x0100u) /* DMA channel 1 transfer select 18: */#define DMA1TSEL_19 (19*0x0100u) /* DMA channel 1 transfer select 19: */#define DMA1TSEL_20 (20*0x0100u) /* DMA channel 1 transfer select 20: */#define DMA1TSEL_21 (21*0x0100u) /* DMA channel 1 transfer select 21: */#define DMA1TSEL_22 (22*0x0100u) /* DMA channel 1 transfer select 22: */#define DMA1TSEL_23 (23*0x0100u) /* DMA channel 1 transfer select 23: */#define DMA1TSEL_24 (24*0x0100u) /* DMA channel 1 transfer select 24: */#define DMA1TSEL_25 (25*0x0100u) /* DMA channel 1 transfer select 25: */#define DMA1TSEL_26 (26*0x0100u) /* DMA channel 1 transfer select 26: */#define DMA1TSEL_27 (27*0x0100u) /* DMA channel 1 transfer select 27: */#define DMA1TSEL_28 (28*0x0100u) /* DMA channel 1 transfer select 28: */#define DMA1TSEL_29 (29*0x0100u) /* DMA channel 1 transfer select 29: */#define DMA1TSEL_30 (30*0x0100u) /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */#define DMA1TSEL_31 (31*0x0100u) /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */#define DMA2TSEL_0 (0*0x0001u) /* DMA channel 2 transfer select 0: DMA_REQ (sw) */#define DMA2TSEL_1 (1*0x0001u) /* DMA channel 2 transfer select 1: */#define DMA2TSEL_2 (2*0x0001u) /* DMA channel 2 transfer select 2: */#define DMA2TSEL_3 (3*0x0001u) /* DMA channel 2 transfer select 3: */#define DMA2TSEL_4 (4*0x0001u) /* DMA channel 2 transfer select 4: */#define DMA2TSEL_5 (5*0x0001u) /* DMA channel 2 transfer select 5: */#define DMA2TSEL_6 (6*0x0001u) /* DMA channel 2 transfer select 6: */#define DMA2TSEL_7 (7*0x0001u) /* DMA channel 2 transfer select 7: */#define DMA2TSEL_8 (8*0x0001u) /* DMA channel 2 transfer select 8: */#define DMA2TSEL_9 (9*0x0001u) /* DMA channel 2 transfer select 9: */#define DMA2TSEL_10 (10*0x0001u) /* DMA channel 2 transfer select 10: */#define DMA2TSEL_11 (11*0x0001u) /* DMA channel 2 transfer select 11: */#define DMA2TSEL_12 (12*0x0001u) /* DMA channel 2 transfer select 12: */#define DMA2TSEL_13 (13*0x0001u) /* DMA channel 2 transfer select 13: */#define DMA2TSEL_14 (14*0x0001u) /* DMA channel 2 transfer select 14: */#define DMA2TSEL_15 (15*0x0001u) /* DMA channel 2 transfer select 15: */#define DMA2TSEL_16 (16*0x0001u) /* DMA channel 2 transfer select 16: */#define DMA2TSEL_17 (17*0x0001u) /* DMA channel 2 transfer select 17: */#define DMA2TSEL_18 (18*0x0001u) /* DMA channel 2 transfer select 18: */#define DMA2TSEL_19 (19*0x0001u) /* DMA channel 2 transfer select 19: */#define DMA2TSEL_20 (20*0x0001u) /* DMA channel 2 transfer select 20: */#define DMA2TSEL_21 (21*0x0001u) /* DMA channel 2 transfer select 21: */#define DMA2TSEL_22 (22*0x0001u) /* DMA channel 2 transfer select 22: */#define DMA2TSEL_23 (23*0x0001u) /* DMA channel 2 transfer select 23: */#define DMA2TSEL_24 (24*0x0001u) /* DMA channel 2 transfer select 24: */#define DMA2TSEL_25 (25*0x0001u) /* DMA channel 2 transfer select 25: */#define DMA2TSEL_26 (26*0x0001u) /* DMA channel 2 transfer select 26: */#define DMA2TSEL_27 (27*0x0001u) /* DMA channel 2 transfer select 27: */#define DMA2TSEL_28 (28*0x0001u) /* DMA channel 2 transfer select 28: */#define DMA2TSEL_29 (29*0x0001u) /* DMA channel 2 transfer select 29: */#define DMA2TSEL_30 (30*0x0001u) /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */#define DMA2TSEL_31 (31*0x0001u) /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */#define DMA0TSEL__DMAREQ (0*0x0001u) /* DMA channel 0 transfer select 0: DMA_REQ (sw) */#define DMA0TSEL__TA0CCR0 (1*0x0001u) /* DMA channel 0 transfer select 1: TA0CCR0 */#define DMA0TSEL__TA0CCR2 (2*0x0001u) /* DMA channel 0 transfer select 2: TA0CCR2 */#define DMA0TSEL__TA1CCR0 (3*0x0001u) /* DMA channel 0 transfer select 3: TA1CCR0 */#define DMA0TSEL__TA1CCR2 (4*0x0001u) /* DMA channel 0 transfer select 4: TA1CCR2 */#define DMA0TSEL__RES5 (5*0x0001u) /* DMA channel 0 transfer select 5: RES5 */#define DMA0TSEL__RES6 (6*0x0001u) /* DMA channel 0 transfer select 6: RES6 */#define DMA0TSEL__TB0CCR0 (7*0x0001u) /* DMA channel 0 transfer select 7: TB0CCR0 */#define DMA0TSEL__TB0CCR2 (8*0x0001u) /* DMA channel 0 transfer select 8: TB0CCR2 */#define DMA0TSEL__TB1CCR0 (9*0x0001u) /* DMA channel 0 transfer select 9: TB1CCR0 */#define DMA0TSEL__TB1CCR2 (10*0x0001u) /* DMA channel 0 transfer select 10: TB1CCR2 */#define DMA0TSEL__TB2CCR0 (11*0x0001u) /* DMA channel 0 transfer select 11: TB2CCR0 */#define DMA0TSEL__TB2CCR2 (12*0x0001u) /* DMA channel 0 transfer select 12: TB2CCR2 */#define DMA0TSEL__RES13 (13*0x0001u) /* DMA channel 0 transfer select 13: RES13 */#define DMA0TSEL__UCA0RXIFG (14*0x0001u) /* DMA channel 0 transfer select 14: UCA0RXIFG */#define DMA0TSEL__UCA0TXIFG (15*0x0001u) /* DMA channel 0 transfer select 15: UCA0TXIFG */#define DMA0TSEL__UCA1RXIFG (16*0x0001u) /* DMA channel 0 transfer select 16: UCA1RXIFG */#define DMA0TSEL__UCA1TXIFG (17*0x0001u) /* DMA channel 0 transfer select 17: UCA1TXIFG */#define DMA0TSEL__UCB0RXIFG0 (18*0x0001u) /* DMA channel 0 transfer select 18: UCB0RXIFG0 */#define DMA0TSEL__UCB0TXIFG0 (19*0x0001u) /* DMA channel 0 transfer select 19: UCB0TXIFG0 */#define DMA0TSEL__UCB0RXIFG1 (20*0x0001u) /* DMA channel 0 transfer select 20: UCB0RXIFG1 */#define DMA0TSEL__UCB0TXIFG1 (21*0x0001u) /* DMA channel 0 transfer select 21: UCB0TXIFG1 */#define DMA0TSEL__UCB0RXIFG2 (22*0x0001u) /* DMA channel 0 transfer select 22: UCB0RXIFG2 */#define DMA0TSEL__UCB0TXIFG2 (23*0x0001u) /* DMA channel 0 transfer select 23: UCB0TXIFG2 */#define DMA0TSEL__UCB0RXIFG3 (24*0x0001u) /* DMA channel 0 transfer select 24: UCB0RXIFG3 */#define DMA0TSEL__UCB0TXIFG3 (25*0x0001u) /* DMA channel 0 transfer select 25: UCB0TXIFG3 */#define DMA0TSEL__ADC10IFG (26*0x0001u) /* DMA channel 0 transfer select 26: ADC10IFG */#define DMA0TSEL__RES27 (27*0x0001u) /* DMA channel 0 transfer select 27: RES27 */#define DMA0TSEL__RES28 (28*0x0001u) /* DMA channel 0 transfer select 28: RES28 */#define DMA0TSEL__MPY (29*0x0001u) /* DMA channel 0 transfer select 29: MPY */#define DMA0TSEL__DMA2IFG (30*0x0001u) /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */#define DMA0TSEL__DMAE0 (31*0x0001u) /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */#define DMA1TSEL__DMAREQ (0*0x0100u) /* DMA channel 1 transfer select 0: DMA_REQ (sw) */#define DMA1TSEL__TA0CCR0 (1*0x0100u) /* DMA channel 1 transfer select 1: TA0CCR0 */#define DMA1TSEL__TA0CCR2 (2*0x0100u) /* DMA channel 1 transfer select 2: TA0CCR2 */#define DMA1TSEL__TA1CCR0 (3*0x0100u) /* DMA channel 1 transfer select 3: TA1CCR0 */#define DMA1TSEL__TA1CCR2 (4*0x0100u) /* DMA channel 1 transfer select 4: TA1CCR2 */#define DMA1TSEL__RES5 (5*0x0100u) /* DMA channel 1 transfer select 5: RES5 */#define DMA1TSEL__RES6 (6*0x0100u) /* DMA channel 1 transfer select 6: RES6 */#define DMA1TSEL__TB0CCR0 (7*0x0100u) /* DMA channel 1 transfer select 7: TB0CCR0 */#define DMA1TSEL__TB0CCR2 (8*0x0100u) /* DMA channel 1 transfer select 8: TB0CCR2 */#define DMA1TSEL__TB1CCR0 (9*0x0100u) /* DMA channel 1 transfer select 9: TB1CCR0 */#define DMA1TSEL__TB1CCR2 (10*0x0100u) /* DMA channel 1 transfer select 10: TB1CCR2 */#define DMA1TSEL__TB2CCR0 (11*0x0100u) /* DMA channel 1 transfer select 11: TB2CCR0 */#define DMA1TSEL__TB2CCR2 (12*0x0100u) /* DMA channel 1 transfer select 12: TB2CCR2 */#define DMA1TSEL__RES13 (13*0x0100u) /* DMA channel 1 transfer select 13: RES13 */#define DMA1TSEL__UCA0RXIFG (14*0x0100u) /* DMA channel 1 transfer select 14: UCA0RXIFG */#define DMA1TSEL__UCA0TXIFG (15*0x0100u) /* DMA channel 1 transfer select 15: UCA0TXIFG */#define DMA1TSEL__UCA1RXIFG (16*0x0100u) /* DMA channel 1 transfer select 16: UCA1RXIFG */#define DMA1TSEL__UCA1TXIFG (17*0x0100u) /* DMA channel 1 transfer select 17: UCA1TXIFG */#define DMA1TSEL__UCB0RXIFG0 (18*0x0100u) /* DMA channel 1 transfer select 18: UCB0RXIFG0 */#define DMA1TSEL__UCB0TXIFG0 (19*0x0100u) /* DMA channel 1 transfer select 19: UCB0TXIFG0 */#define DMA1TSEL__UCB0RXIFG1 (20*0x0100u) /* DMA channel 1 transfer select 20: UCB0RXIFG1 */#define DMA1TSEL__UCB0TXIFG1 (21*0x0100u) /* DMA channel 1 transfer select 21: UCB0TXIFG1 */#define DMA1TSEL__UCB0RXIFG2 (22*0x0100u) /* DMA channel 1 transfer select 22: UCB0RXIFG2 */#define DMA1TSEL__UCB0TXIFG2 (23*0x0100u) /* DMA channel 1 transfer select 23: UCB0TXIFG2 */#define DMA1TSEL__UCB0RXIFG3 (24*0x0100u) /* DMA channel 1 transfer select 24: UCB0RXIFG3 */#define DMA1TSEL__UCB0TXIFG3 (25*0x0100u) /* DMA channel 1 transfer select 25: UCB0TXIFG3 */#define DMA1TSEL__ADC10IFG (26*0x0100u) /* DMA channel 1 transfer select 26: ADC10IFG */#define DMA1TSEL__RES27 (27*0x0100u) /* DMA channel 1 transfer select 27: RES27 */#define DMA1TSEL__RES28 (28*0x0100u) /* DMA channel 1 transfer select 28: RES28 */#define DMA1TSEL__MPY (29*0x0100u) /* DMA channel 1 transfer select 29: MPY */#define DMA1TSEL__DMA0IFG (30*0x0100u) /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */#define DMA1TSEL__DMAE0 (31*0x0100u) /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */#define DMA2TSEL__DMAREQ (0*0x0001u) /* DMA channel 2 transfer select 0: DMA_REQ (sw) */#define DMA2TSEL__TA0CCR0 (1*0x0001u) /* DMA channel 2 transfer select 1: TA0CCR0 */#define DMA2TSEL__TA0CCR2 (2*0x0001u) /* DMA channel 2 transfer select 2: TA0CCR2 */#define DMA2TSEL__TA1CCR0 (3*0x0001u) /* DMA channel 2 transfer select 3: TA1CCR0 */#define DMA2TSEL__TA1CCR2 (4*0x0001u) /* DMA channel 2 transfer select 4: TA1CCR2 */#define DMA2TSEL__RES5 (5*0x0001u) /* DMA channel 2 transfer select 5: RES5 */#define DMA2TSEL__RES6 (6*0x0001u) /* DMA channel 2 transfer select 6: RES6 */#define DMA2TSEL__TB0CCR0 (7*0x0001u) /* DMA channel 2 transfer select 7: TB0CCR0 */#define DMA2TSEL__TB0CCR2 (8*0x0001u) /* DMA channel 2 transfer select 8: TB0CCR2 */#define DMA2TSEL__TB1CCR0 (9*0x0001u) /* DMA channel 2 transfer select 9: TB1CCR0 */#define DMA2TSEL__TB1CCR2 (10*0x0001u) /* DMA channel 2 transfer select 10: TB1CCR2 */#define DMA2TSEL__TB2CCR0 (11*0x0001u) /* DMA channel 2 transfer select 11: TB2CCR0 */#define DMA2TSEL__TB2CCR2 (12*0x0001u) /* DMA channel 2 transfer select 12: TB2CCR2 */#define DMA2TSEL__RES13 (13*0x0001u) /* DMA channel 2 transfer select 13: RES13 */#define DMA2TSEL__UCA0RXIFG (14*0x0001u) /* DMA channel 2 transfer select 14: UCA0RXIFG */#define DMA2TSEL__UCA0TXIFG (15*0x0001u) /* DMA channel 2 transfer select 15: UCA0TXIFG */#define DMA2TSEL__UCA1RXIFG (16*0x0001u) /* DMA channel 2 transfer select 16: UCA1RXIFG */#define DMA2TSEL__UCA1TXIFG (17*0x0001u) /* DMA channel 2 transfer select 17: UCA1TXIFG */#define DMA2TSEL__UCB0RXIFG0 (18*0x0001u) /* DMA channel 2 transfer select 18: UCB0RXIFG0 */#define DMA2TSEL__UCB0TXIFG0 (19*0x0001u) /* DMA channel 2 transfer select 19: UCB0TXIFG0 */#define DMA2TSEL__UCB0RXIFG1 (20*0x0001u) /* DMA channel 2 transfer select 20: UCB0RXIFG1 */#define DMA2TSEL__UCB0TXIFG1 (21*0x0001u) /* DMA channel 2 transfer select 21: UCB0TXIFG1 */#define DMA2TSEL__UCB0RXIFG2 (22*0x0001u) /* DMA channel 2 transfer select 22: UCB0RXIFG2 */#define DMA2TSEL__UCB0TXIFG2 (23*0x0001u) /* DMA channel 2 transfer select 23: UCB0TXIFG2 */#define DMA2TSEL__UCB0RXIFG3 (24*0x0001u) /* DMA channel 2 transfer select 24: UCB0RXIFG3 */#define DMA2TSEL__UCB0TXIFG3 (25*0x0001u) /* DMA channel 2 transfer select 25: UCB0TXIFG3 */#define DMA2TSEL__ADC10IFG (26*0x0001u) /* DMA channel 2 transfer select 26: ADC10IFG */#define DMA2TSEL__RES27 (27*0x0001u) /* DMA channel 2 transfer select 27: RES27 */#define DMA2TSEL__RES28 (28*0x0001u) /* DMA channel 2 transfer select 28: RES28 */#define DMA2TSEL__MPY (29*0x0001u) /* DMA channel 2 transfer select 29: MPY */#define DMA2TSEL__DMA1IFG (30*0x0001u) /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */#define DMA2TSEL__DMAE0 (31*0x0001u) /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) *//************************************************************** FRAM Memory*************************************************************/#define __MSP430_HAS_FRAM_FR5XX__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_FRAM_FR5XX__ 0x0140SFR_16BIT(FRCTL0); /* FRAM Controller Control 0 */SFR_8BIT(FRCTL0_L); /* FRAM Controller Control 0 */SFR_8BIT(FRCTL0_H); /* FRAM Controller Control 0 */SFR_16BIT(GCCTL0); /* General Control 0 */SFR_8BIT(GCCTL0_L); /* General Control 0 */SFR_8BIT(GCCTL0_H); /* General Control 0 */SFR_16BIT(GCCTL1); /* General Control 1 */SFR_8BIT(GCCTL1_L); /* General Control 1 */SFR_8BIT(GCCTL1_H); /* General Control 1 */#define FRPW (0x9600) /* FRAM password returned by read */#define FWPW (0xA500) /* FRAM password for write */#define FXPW (0x3300) /* for use with XOR instruction *//* FRCTL0 Control Bits */#define NPRECHG0 (0x0001) /* FRAM Wait state Generator Precharge Time control Bit: 0 */#define NPRECHG1 (0x0002) /* FRAM Wait state Generator Precharge Time control Bit: 1 */#define NPRECHG2 (0x0004) /* FRAM Wait state Generator Precharge Time control Bit: 2 */#define NAUTO (0x0008) /* FRAM Disables the wait state generator */#define NACCESS0 (0x0010) /* FRAM Wait state Generator Access Time control Bit: 0 */#define NACCESS1 (0x0020) /* FRAM Wait state Generator Access Time control Bit: 1 */#define NACCESS2 (0x0040) /* FRAM Wait state Generator Access Time control Bit: 2 *///#define RESERVED (0x0080) /* RESERVED *//* FRCTL0 Control Bits */#define NPRECHG0_L (0x0001) /* FRAM Wait state Generator Precharge Time control Bit: 0 */#define NPRECHG1_L (0x0002) /* FRAM Wait state Generator Precharge Time control Bit: 1 */#define NPRECHG2_L (0x0004) /* FRAM Wait state Generator Precharge Time control Bit: 2 */#define NAUTO_L (0x0008) /* FRAM Disables the wait state generator */#define NACCESS0_L (0x0010) /* FRAM Wait state Generator Access Time control Bit: 0 */#define NACCESS1_L (0x0020) /* FRAM Wait state Generator Access Time control Bit: 1 */#define NACCESS2_L (0x0040) /* FRAM Wait state Generator Access Time control Bit: 2 *///#define RESERVED (0x0080) /* RESERVED *//* FRCTL0 Control Bits *///#define RESERVED (0x0080) /* RESERVED */#define NPRECHG_0 (0x0000) /* FRAM Wait state Generator Precharge Time control: 0 */#define NPRECHG_1 (0x0001) /* FRAM Wait state Generator Precharge Time control: 1 */#define NPRECHG_2 (0x0002) /* FRAM Wait state Generator Precharge Time control: 2 */#define NPRECHG_3 (0x0003) /* FRAM Wait state Generator Precharge Time control: 3 */#define NPRECHG_4 (0x0004) /* FRAM Wait state Generator Precharge Time control: 4 */#define NPRECHG_5 (0x0005) /* FRAM Wait state Generator Precharge Time control: 5 */#define NPRECHG_6 (0x0006) /* FRAM Wait state Generator Precharge Time control: 6 */#define NPRECHG_7 (0x0007) /* FRAM Wait state Generator Precharge Time control: 7 */#define NACCESS_0 (0x0000) /* FRAM Wait state Generator Access Time control: 0 */#define NACCESS_1 (0x0010) /* FRAM Wait state Generator Access Time control: 1 */#define NACCESS_2 (0x0020) /* FRAM Wait state Generator Access Time control: 2 */#define NACCESS_3 (0x0030) /* FRAM Wait state Generator Access Time control: 3 */#define NACCESS_4 (0x0040) /* FRAM Wait state Generator Access Time control: 4 */#define NACCESS_5 (0x0050) /* FRAM Wait state Generator Access Time control: 5 */#define NACCESS_6 (0x0060) /* FRAM Wait state Generator Access Time control: 6 */#define NACCESS_7 (0x0070) /* FRAM Wait state Generator Access Time control: 7 *//* GCCTL0 Control Bits */#define BUSY (0x0001) /* FRAM is currently busy programming *///#define RESERVED (0x0002) /* RESERVED *///#define RESERVED (0x0004) /* RESERVED */#define ACCTEIE (0x0008) /* Enable NMI event if Access time error occurs */#define ACCVIE (0x0010) /* Enable NMI event if Access Violation occurs */#define SBDIEN (0x0020) /* Enable NMI event if single bit error detected */#define DBDIEN (0x0040) /* Enable NMI event if double bit error detected */#define DBDRSTEN (0x0080) /* Enable Power Up Clear on double bit error *//* GCCTL0 Control Bits */#define BUSY_L (0x0001) /* FRAM is currently busy programming *///#define RESERVED (0x0002) /* RESERVED *///#define RESERVED (0x0004) /* RESERVED */#define ACCTEIE_L (0x0008) /* Enable NMI event if Access time error occurs */#define ACCVIE_L (0x0010) /* Enable NMI event if Access Violation occurs */#define SBDIEN_L (0x0020) /* Enable NMI event if single bit error detected */#define DBDIEN_L (0x0040) /* Enable NMI event if double bit error detected */#define DBDRSTEN_L (0x0080) /* Enable Power Up Clear on double bit error *//* GCCTL0 Control Bits *///#define RESERVED (0x0002) /* RESERVED *///#define RESERVED (0x0004) /* RESERVED *//* GCCTL1 Control Bits */#define ACCVIFG (0x0001) /* Access Violation Interrupt Flag */#define SBDIFG (0x0002) /* FRAM single bit error flag */#define DBDIFG (0x0004) /* FRAM double bit error flag */#define ACCTEIFG (0x0008) /* Access time error flag *//* GCCTL1 Control Bits */#define ACCVIFG_L (0x0001) /* Access Violation Interrupt Flag */#define SBDIFG_L (0x0002) /* FRAM single bit error flag */#define DBDIFG_L (0x0004) /* FRAM double bit error flag */#define ACCTEIFG_L (0x0008) /* Access time error flag *//* GCCTL1 Control Bits *//************************************************************* Memory Protection Unit************************************************************/#define __MSP430_HAS_MPU__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_MPU__ 0x05A0SFR_16BIT(MPUCTL0); /* MPU Control Register 0 */SFR_8BIT(MPUCTL0_L); /* MPU Control Register 0 */SFR_8BIT(MPUCTL0_H); /* MPU Control Register 0 */SFR_16BIT(MPUCTL1); /* MPU Control Register 1 */SFR_8BIT(MPUCTL1_L); /* MPU Control Register 1 */SFR_8BIT(MPUCTL1_H); /* MPU Control Register 1 */SFR_16BIT(MPUSEG); /* MPU Segmentation Register */SFR_8BIT(MPUSEG_L); /* MPU Segmentation Register */SFR_8BIT(MPUSEG_H); /* MPU Segmentation Register */SFR_16BIT(MPUSAM); /* MPU Access Management Register */SFR_8BIT(MPUSAM_L); /* MPU Access Management Register */SFR_8BIT(MPUSAM_H); /* MPU Access Management Register *//* MPUCTL0 Control Bits */#define MPUENA (0x0001) /* MPU Enable */#define MPULOCK (0x0002) /* MPU Lock */#define MPUSEGIE (0x0010) /* MPU Enable NMI on Segment violation *//* MPUCTL0 Control Bits */#define MPUENA_L (0x0001) /* MPU Enable */#define MPULOCK_L (0x0002) /* MPU Lock */#define MPUSEGIE_L (0x0010) /* MPU Enable NMI on Segment violation *//* MPUCTL0 Control Bits */#define MPUPW (0xA500) /* MPU Access Password */#define MPUPW_H (0xA5) /* MPU Access Password *//* MPUCTL1 Control Bits */#define MPUSEG1IFG (0x0001) /* MPU Main Memory Segment 1 violation interupt flag */#define MPUSEG2IFG (0x0002) /* MPU Main Memory Segment 2 violation interupt flag */#define MPUSEG3IFG (0x0004) /* MPU Main Memory Segment 3 violation interupt flag */#define MPUSEGIIFG (0x0008) /* MPU Info Memory Segment violation interupt flag *//* MPUCTL1 Control Bits */#define MPUSEG1IFG_L (0x0001) /* MPU Main Memory Segment 1 violation interupt flag */#define MPUSEG2IFG_L (0x0002) /* MPU Main Memory Segment 2 violation interupt flag */#define MPUSEG3IFG_L (0x0004) /* MPU Main Memory Segment 3 violation interupt flag */#define MPUSEGIIFG_L (0x0008) /* MPU Info Memory Segment violation interupt flag *//* MPUCTL1 Control Bits *//* MPUSEG Control Bits */#define MPUSB10 (0x0001) /* MPU Segment Border 1 Bit: 0 */#define MPUSB11 (0x0002) /* MPU Segment Border 1 Bit: 1 */#define MPUSB12 (0x0004) /* MPU Segment Border 1 Bit: 2 */#define MPUSB13 (0x0008) /* MPU Segment Border 1 Bit: 3 */#define MPUSB14 (0x0010) /* MPU Segment Border 1 Bit: 4 */#define MPUSB20 (0x0100) /* MPU Segment Border 2 Bit: 0 */#define MPUSB21 (0x0200) /* MPU Segment Border 2 Bit: 1 */#define MPUSB22 (0x0400) /* MPU Segment Border 2 Bit: 2 */#define MPUSB23 (0x0800) /* MPU Segment Border 2 Bit: 3 */#define MPUSB24 (0x1000) /* MPU Segment Border 2 Bit: 4 *//* MPUSEG Control Bits */#define MPUSB10_L (0x0001) /* MPU Segment Border 1 Bit: 0 */#define MPUSB11_L (0x0002) /* MPU Segment Border 1 Bit: 1 */#define MPUSB12_L (0x0004) /* MPU Segment Border 1 Bit: 2 */#define MPUSB13_L (0x0008) /* MPU Segment Border 1 Bit: 3 */#define MPUSB14_L (0x0010) /* MPU Segment Border 1 Bit: 4 *//* MPUSEG Control Bits */#define MPUSB20_H (0x0001) /* MPU Segment Border 2 Bit: 0 */#define MPUSB21_H (0x0002) /* MPU Segment Border 2 Bit: 1 */#define MPUSB22_H (0x0004) /* MPU Segment Border 2 Bit: 2 */#define MPUSB23_H (0x0008) /* MPU Segment Border 2 Bit: 3 */#define MPUSB24_H (0x0010) /* MPU Segment Border 2 Bit: 4 *//* MPUSAM Control Bits */#define MPUSEG1RE (0x0001) /* MPU Main memory Segment 1 Read enable */#define MPUSEG1WE (0x0002) /* MPU Main memory Segment 1 Write enable */#define MPUSEG1XE (0x0004) /* MPU Main memory Segment 1 Execute enable */#define MPUSEG1VS (0x0008) /* MPU Main memory Segment 1 Violation select */#define MPUSEG2RE (0x0010) /* MPU Main memory Segment 2 Read enable */#define MPUSEG2WE (0x0020) /* MPU Main memory Segment 2 Write enable */#define MPUSEG2XE (0x0040) /* MPU Main memory Segment 2 Execute enable */#define MPUSEG2VS (0x0080) /* MPU Main memory Segment 2 Violation select */#define MPUSEG3RE (0x0100) /* MPU Main memory Segment 3 Read enable */#define MPUSEG3WE (0x0200) /* MPU Main memory Segment 3 Write enable */#define MPUSEG3XE (0x0400) /* MPU Main memory Segment 3 Execute enable */#define MPUSEG3VS (0x0800) /* MPU Main memory Segment 3 Violation select */#define MPUSEGIRE (0x1000) /* MPU Info memory Segment Read enable */#define MPUSEGIWE (0x2000) /* MPU Info memory Segment Write enable */#define MPUSEGIXE (0x4000) /* MPU Info memory Segment Execute enable */#define MPUSEGIVS (0x8000) /* MPU Info memory Segment Violation select *//* MPUSAM Control Bits */#define MPUSEG1RE_L (0x0001) /* MPU Main memory Segment 1 Read enable */#define MPUSEG1WE_L (0x0002) /* MPU Main memory Segment 1 Write enable */#define MPUSEG1XE_L (0x0004) /* MPU Main memory Segment 1 Execute enable */#define MPUSEG1VS_L (0x0008) /* MPU Main memory Segment 1 Violation select */#define MPUSEG2RE_L (0x0010) /* MPU Main memory Segment 2 Read enable */#define MPUSEG2WE_L (0x0020) /* MPU Main memory Segment 2 Write enable */#define MPUSEG2XE_L (0x0040) /* MPU Main memory Segment 2 Execute enable */#define MPUSEG2VS_L (0x0080) /* MPU Main memory Segment 2 Violation select *//* MPUSAM Control Bits */#define MPUSEG3RE_H (0x0001) /* MPU Main memory Segment 3 Read enable */#define MPUSEG3WE_H (0x0002) /* MPU Main memory Segment 3 Write enable */#define MPUSEG3XE_H (0x0004) /* MPU Main memory Segment 3 Execute enable */#define MPUSEG3VS_H (0x0008) /* MPU Main memory Segment 3 Violation select */#define MPUSEGIRE_H (0x0010) /* MPU Info memory Segment Read enable */#define MPUSEGIWE_H (0x0020) /* MPU Info memory Segment Write enable */#define MPUSEGIXE_H (0x0040) /* MPU Info memory Segment Execute enable */#define MPUSEGIVS_H (0x0080) /* MPU Info memory Segment Violation select *//************************************************************* HARDWARE MULTIPLIER 32Bit************************************************************/#define __MSP430_HAS_MPY32__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_MPY32__ 0x04C0SFR_16BIT(MPY); /* Multiply Unsigned/Operand 1 */SFR_8BIT(MPY_L); /* Multiply Unsigned/Operand 1 */SFR_8BIT(MPY_H); /* Multiply Unsigned/Operand 1 */SFR_16BIT(MPYS); /* Multiply Signed/Operand 1 */SFR_8BIT(MPYS_L); /* Multiply Signed/Operand 1 */SFR_8BIT(MPYS_H); /* Multiply Signed/Operand 1 */SFR_16BIT(MAC); /* Multiply Unsigned and Accumulate/Operand 1 */SFR_8BIT(MAC_L); /* Multiply Unsigned and Accumulate/Operand 1 */SFR_8BIT(MAC_H); /* Multiply Unsigned and Accumulate/Operand 1 */SFR_16BIT(MACS); /* Multiply Signed and Accumulate/Operand 1 */SFR_8BIT(MACS_L); /* Multiply Signed and Accumulate/Operand 1 */SFR_8BIT(MACS_H); /* Multiply Signed and Accumulate/Operand 1 */SFR_16BIT(OP2); /* Operand 2 */SFR_8BIT(OP2_L); /* Operand 2 */SFR_8BIT(OP2_H); /* Operand 2 */SFR_16BIT(RESLO); /* Result Low Word */SFR_8BIT(RESLO_L); /* Result Low Word */SFR_8BIT(RESLO_H); /* Result Low Word */SFR_16BIT(RESHI); /* Result High Word */SFR_8BIT(RESHI_L); /* Result High Word */SFR_8BIT(RESHI_H); /* Result High Word */SFR_16BIT(SUMEXT); /* Sum Extend */SFR_8BIT(SUMEXT_L); /* Sum Extend */SFR_8BIT(SUMEXT_H); /* Sum Extend */SFR_16BIT(MPY32L); /* 32-bit operand 1 - multiply - low word */SFR_8BIT(MPY32L_L); /* 32-bit operand 1 - multiply - low word */SFR_8BIT(MPY32L_H); /* 32-bit operand 1 - multiply - low word */SFR_16BIT(MPY32H); /* 32-bit operand 1 - multiply - high word */SFR_8BIT(MPY32H_L); /* 32-bit operand 1 - multiply - high word */SFR_8BIT(MPY32H_H); /* 32-bit operand 1 - multiply - high word */SFR_16BIT(MPYS32L); /* 32-bit operand 1 - signed multiply - low word */SFR_8BIT(MPYS32L_L); /* 32-bit operand 1 - signed multiply - low word */SFR_8BIT(MPYS32L_H); /* 32-bit operand 1 - signed multiply - low word */SFR_16BIT(MPYS32H); /* 32-bit operand 1 - signed multiply - high word */SFR_8BIT(MPYS32H_L); /* 32-bit operand 1 - signed multiply - high word */SFR_8BIT(MPYS32H_H); /* 32-bit operand 1 - signed multiply - high word */SFR_16BIT(MAC32L); /* 32-bit operand 1 - multiply accumulate - low word */SFR_8BIT(MAC32L_L); /* 32-bit operand 1 - multiply accumulate - low word */SFR_8BIT(MAC32L_H); /* 32-bit operand 1 - multiply accumulate - low word */SFR_16BIT(MAC32H); /* 32-bit operand 1 - multiply accumulate - high word */SFR_8BIT(MAC32H_L); /* 32-bit operand 1 - multiply accumulate - high word */SFR_8BIT(MAC32H_H); /* 32-bit operand 1 - multiply accumulate - high word */SFR_16BIT(MACS32L); /* 32-bit operand 1 - signed multiply accumulate - low word */SFR_8BIT(MACS32L_L); /* 32-bit operand 1 - signed multiply accumulate - low word */SFR_8BIT(MACS32L_H); /* 32-bit operand 1 - signed multiply accumulate - low word */SFR_16BIT(MACS32H); /* 32-bit operand 1 - signed multiply accumulate - high word */SFR_8BIT(MACS32H_L); /* 32-bit operand 1 - signed multiply accumulate - high word */SFR_8BIT(MACS32H_H); /* 32-bit operand 1 - signed multiply accumulate - high word */SFR_16BIT(OP2L); /* 32-bit operand 2 - low word */SFR_8BIT(OP2L_L); /* 32-bit operand 2 - low word */SFR_8BIT(OP2L_H); /* 32-bit operand 2 - low word */SFR_16BIT(OP2H); /* 32-bit operand 2 - high word */SFR_8BIT(OP2H_L); /* 32-bit operand 2 - high word */SFR_8BIT(OP2H_H); /* 32-bit operand 2 - high word */SFR_16BIT(RES0); /* 32x32-bit result 0 - least significant word */SFR_8BIT(RES0_L); /* 32x32-bit result 0 - least significant word */SFR_8BIT(RES0_H); /* 32x32-bit result 0 - least significant word */SFR_16BIT(RES1); /* 32x32-bit result 1 */SFR_8BIT(RES1_L); /* 32x32-bit result 1 */SFR_8BIT(RES1_H); /* 32x32-bit result 1 */SFR_16BIT(RES2); /* 32x32-bit result 2 */SFR_8BIT(RES2_L); /* 32x32-bit result 2 */SFR_8BIT(RES2_H); /* 32x32-bit result 2 */SFR_16BIT(RES3); /* 32x32-bit result 3 - most significant word */SFR_8BIT(RES3_L); /* 32x32-bit result 3 - most significant word */SFR_8BIT(RES3_H); /* 32x32-bit result 3 - most significant word */SFR_16BIT(MPY32CTL0); /* MPY32 Control Register 0 */SFR_8BIT(MPY32CTL0_L); /* MPY32 Control Register 0 */SFR_8BIT(MPY32CTL0_H); /* MPY32 Control Register 0 */#define MPY_B MPY_L /* Multiply Unsigned/Operand 1 (Byte Access) */#define MPYS_B MPYS_L /* Multiply Signed/Operand 1 (Byte Access) */#define MAC_B MAC_L /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */#define MACS_B MACS_L /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */#define OP2_B OP2_L /* Operand 2 (Byte Access) */#define MPY32L_B MPY32L_L /* 32-bit operand 1 - multiply - low word (Byte Access) */#define MPY32H_B MPY32H_L /* 32-bit operand 1 - multiply - high word (Byte Access) */#define MPYS32L_B MPYS32L_L /* 32-bit operand 1 - signed multiply - low word (Byte Access) */#define MPYS32H_B MPYS32H_L /* 32-bit operand 1 - signed multiply - high word (Byte Access) */#define MAC32L_B MAC32L_L /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */#define MAC32H_B MAC32H_L /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */#define MACS32L_B MACS32L_L /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */#define MACS32H_B MACS32H_L /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */#define OP2L_B OP2L_L /* 32-bit operand 2 - low word (Byte Access) */#define OP2H_B OP2H_L /* 32-bit operand 2 - high word (Byte Access) *//* MPY32CTL0 Control Bits */#define MPYC (0x0001) /* Carry of the multiplier *///#define RESERVED (0x0002) /* Reserved */#define MPYFRAC (0x0004) /* Fractional mode */#define MPYSAT (0x0008) /* Saturation mode */#define MPYM0 (0x0010) /* Multiplier mode Bit:0 */#define MPYM1 (0x0020) /* Multiplier mode Bit:1 */#define OP1_32 (0x0040) /* Bit-width of operand 1 0:16Bit / 1:32Bit */#define OP2_32 (0x0080) /* Bit-width of operand 2 0:16Bit / 1:32Bit */#define MPYDLYWRTEN (0x0100) /* Delayed write enable */#define MPYDLY32 (0x0200) /* Delayed write mode *//* MPY32CTL0 Control Bits */#define MPYC_L (0x0001) /* Carry of the multiplier *///#define RESERVED (0x0002) /* Reserved */#define MPYFRAC_L (0x0004) /* Fractional mode */#define MPYSAT_L (0x0008) /* Saturation mode */#define MPYM0_L (0x0010) /* Multiplier mode Bit:0 */#define MPYM1_L (0x0020) /* Multiplier mode Bit:1 */#define OP1_32_L (0x0040) /* Bit-width of operand 1 0:16Bit / 1:32Bit */#define OP2_32_L (0x0080) /* Bit-width of operand 2 0:16Bit / 1:32Bit *//* MPY32CTL0 Control Bits *///#define RESERVED (0x0002) /* Reserved */#define MPYDLYWRTEN_H (0x0001) /* Delayed write enable */#define MPYDLY32_H (0x0002) /* Delayed write mode */#define MPYM_0 (0x0000) /* Multiplier mode: MPY */#define MPYM_1 (0x0010) /* Multiplier mode: MPYS */#define MPYM_2 (0x0020) /* Multiplier mode: MAC */#define MPYM_3 (0x0030) /* Multiplier mode: MACS */#define MPYM__MPY (0x0000) /* Multiplier mode: MPY */#define MPYM__MPYS (0x0010) /* Multiplier mode: MPYS */#define MPYM__MAC (0x0020) /* Multiplier mode: MAC */#define MPYM__MACS (0x0030) /* Multiplier mode: MACS *//************************************************************* PMM - Power Management System************************************************************/#define __MSP430_HAS_PMM_FR5xx__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_PMM_FR5xx__ 0x0120SFR_16BIT(PMMCTL0); /* PMM Control 0 */SFR_8BIT(PMMCTL0_L); /* PMM Control 0 */SFR_8BIT(PMMCTL0_H); /* PMM Control 0 */SFR_16BIT(PMMIFG); /* PMM Interrupt Flag */SFR_8BIT(PMMIFG_L); /* PMM Interrupt Flag */SFR_8BIT(PMMIFG_H); /* PMM Interrupt Flag */SFR_16BIT(PM5CTL0); /* PMM Power Mode 5 Control Register 0 */SFR_8BIT(PM5CTL0_L); /* PMM Power Mode 5 Control Register 0 */SFR_8BIT(PM5CTL0_H); /* PMM Power Mode 5 Control Register 0 */#define PMMPW (0xA500) /* PMM Register Write Password */#define PMMPW_H (0xA5) /* PMM Register Write Password for high word access *//* PMMCTL0 Control Bits */#define PMMSWBOR (0x0004) /* PMM Software BOR */#define PMMSWPOR (0x0008) /* PMM Software POR */#define PMMREGOFF (0x0010) /* PMM Turn Regulator off */#define SVSLE (0x0020) /* SVS low side enable */#define SVSHE (0x0040) /* SVS high side enable *//* PMMCTL0 Control Bits */#define PMMSWBOR_L (0x0004) /* PMM Software BOR */#define PMMSWPOR_L (0x0008) /* PMM Software POR */#define PMMREGOFF_L (0x0010) /* PMM Turn Regulator off */#define SVSLE_L (0x0020) /* SVS low side enable */#define SVSHE_L (0x0040) /* SVS high side enable *//* PMMCTL0 Control Bits *//* PMMIFG Control Bits */#define PMMBORIFG (0x0100) /* PMM Software BOR interrupt flag */#define PMMRSTIFG (0x0200) /* PMM RESET pin interrupt flag */#define PMMPORIFG (0x0400) /* PMM Software POR interrupt flag */#define SVSLIFG (0x1000) /* SVS high side interrupt flag */#define SVSHIFG (0x2000) /* SVS low side interrupt flag */#define PMMLPM5IFG (0x8000) /* LPM5 indication Flag *//* PMMIFG Control Bits *//* PMMIFG Control Bits */#define PMMBORIFG_H (0x0001) /* PMM Software BOR interrupt flag */#define PMMRSTIFG_H (0x0002) /* PMM RESET pin interrupt flag */#define PMMPORIFG_H (0x0004) /* PMM Software POR interrupt flag */#define SVSLIFG_H (0x0010) /* SVS high side interrupt flag */#define SVSHIFG_H (0x0020) /* SVS low side interrupt flag */#define PMMLPM5IFG_H (0x0080) /* LPM5 indication Flag *//* PM5CTL0 Power Mode 5 Control Bits */#define LOCKLPM5 (0x0001) /* Lock I/O pin configuration upon entry/exit to/from LPM5 *//* PM5CTL0 Power Mode 5 Control Bits */#define LOCKLPM5_L (0x0001) /* Lock I/O pin configuration upon entry/exit to/from LPM5 *//* PM5CTL0 Power Mode 5 Control Bits *//************************************************************* DIGITAL I/O Port1/2 Pull up / Pull down Resistors************************************************************/#define __MSP430_HAS_PORT1_R__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200#define __MSP430_HAS_PORT2_R__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200#define __MSP430_HAS_PORTA_R__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200SFR_16BIT(PAIN); /* Port A Input */SFR_8BIT(PAIN_L); /* Port A Input */SFR_8BIT(PAIN_H); /* Port A Input */SFR_16BIT(PAOUT); /* Port A Output */SFR_8BIT(PAOUT_L); /* Port A Output */SFR_8BIT(PAOUT_H); /* Port A Output */SFR_16BIT(PADIR); /* Port A Direction */SFR_8BIT(PADIR_L); /* Port A Direction */SFR_8BIT(PADIR_H); /* Port A Direction */SFR_16BIT(PAREN); /* Port A Resistor Enable */SFR_8BIT(PAREN_L); /* Port A Resistor Enable */SFR_8BIT(PAREN_H); /* Port A Resistor Enable */SFR_16BIT(PADS); /* Port A Resistor Drive Strenght */SFR_8BIT(PADS_L); /* Port A Resistor Drive Strenght */SFR_8BIT(PADS_H); /* Port A Resistor Drive Strenght */SFR_16BIT(PASEL0); /* Port A Selection 0 */SFR_8BIT(PASEL0_L); /* Port A Selection 0 */SFR_8BIT(PASEL0_H); /* Port A Selection 0 */SFR_16BIT(PASEL1); /* Port A Selection 1 */SFR_8BIT(PASEL1_L); /* Port A Selection 1 */SFR_8BIT(PASEL1_H); /* Port A Selection 1 */SFR_16BIT(PASELC); /* Port A Complement Selection */SFR_8BIT(PASELC_L); /* Port A Complement Selection */SFR_8BIT(PASELC_H); /* Port A Complement Selection */SFR_16BIT(PAIES); /* Port A Interrupt Edge Select */SFR_8BIT(PAIES_L); /* Port A Interrupt Edge Select */SFR_8BIT(PAIES_H); /* Port A Interrupt Edge Select */SFR_16BIT(PAIE); /* Port A Interrupt Enable */SFR_8BIT(PAIE_L); /* Port A Interrupt Enable */SFR_8BIT(PAIE_H); /* Port A Interrupt Enable */SFR_16BIT(PAIFG); /* Port A Interrupt Flag */SFR_8BIT(PAIFG_L); /* Port A Interrupt Flag */SFR_8BIT(PAIFG_H); /* Port A Interrupt Flag */SFR_16BIT(P1IV); /* Port 1 Interrupt Vector Word */SFR_16BIT(P2IV); /* Port 2 Interrupt Vector Word */#define P1IN (PAIN_L) /* Port 1 Input */#define P1OUT (PAOUT_L) /* Port 1 Output */#define P1DIR (PADIR_L) /* Port 1 Direction */#define P1REN (PAREN_L) /* Port 1 Resistor Enable */#define P1DS (PADS_L) /* Port 1 Resistor Drive Strenght */#define P1SEL0 (PASEL0_L) /* Port 1 Selection 0 */#define P1SEL1 (PASEL1_L) /* Port 1 Selection 1 */#define P1SELC (PASELC_L) /* Port 1 Complement Selection */#define P1IES (PAIES_L) /* Port 1 Interrupt Edge Select */#define P1IE (PAIE_L) /* Port 1 Interrupt Enable */#define P1IFG (PAIFG_L) /* Port 1 Interrupt Flag *///Definitions for P1IV#define P1IV_NONE (0x0000) /* No Interrupt pending */#define P1IV_P1IFG0 (0x0002) /* P1IV P1IFG.0 */#define P1IV_P1IFG1 (0x0004) /* P1IV P1IFG.1 */#define P1IV_P1IFG2 (0x0006) /* P1IV P1IFG.2 */#define P1IV_P1IFG3 (0x0008) /* P1IV P1IFG.3 */#define P1IV_P1IFG4 (0x000A) /* P1IV P1IFG.4 */#define P1IV_P1IFG5 (0x000C) /* P1IV P1IFG.5 */#define P1IV_P1IFG6 (0x000E) /* P1IV P1IFG.6 */#define P1IV_P1IFG7 (0x0010) /* P1IV P1IFG.7 */#define P2IN (PAIN_H) /* Port 2 Input */#define P2OUT (PAOUT_H) /* Port 2 Output */#define P2DIR (PADIR_H) /* Port 2 Direction */#define P2REN (PAREN_H) /* Port 2 Resistor Enable */#define P2DS (PADS_H) /* Port 2 Resistor Drive Strenght */#define P2SEL0 (PASEL0_H) /* Port 2 Selection 0 */#define P2SEL1 (PASEL1_H) /* Port 2 Selection 1 */#define P2SELC (PASELC_H) /* Port 2 Complement Selection */#define P2IES (PAIES_H) /* Port 2 Interrupt Edge Select */#define P2IE (PAIE_H) /* Port 2 Interrupt Enable */#define P2IFG (PAIFG_H) /* Port 2 Interrupt Flag *///Definitions for P2IV#define P2IV_NONE (0x0000) /* No Interrupt pending */#define P2IV_P2IFG0 (0x0002) /* P2IV P2IFG.0 */#define P2IV_P2IFG1 (0x0004) /* P2IV P2IFG.1 */#define P2IV_P2IFG2 (0x0006) /* P2IV P2IFG.2 */#define P2IV_P2IFG3 (0x0008) /* P2IV P2IFG.3 */#define P2IV_P2IFG4 (0x000A) /* P2IV P2IFG.4 */#define P2IV_P2IFG5 (0x000C) /* P2IV P2IFG.5 */#define P2IV_P2IFG6 (0x000E) /* P2IV P2IFG.6 */#define P2IV_P2IFG7 (0x0010) /* P2IV P2IFG.7 *//************************************************************* DIGITAL I/O PortJ Pull up / Pull down Resistors************************************************************/#define __MSP430_HAS_PORTJ_R__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320SFR_16BIT(PJIN); /* Port J Input */SFR_8BIT(PJIN_L); /* Port J Input */SFR_8BIT(PJIN_H); /* Port J Input */SFR_16BIT(PJOUT); /* Port J Output */SFR_8BIT(PJOUT_L); /* Port J Output */SFR_8BIT(PJOUT_H); /* Port J Output */SFR_16BIT(PJDIR); /* Port J Direction */SFR_8BIT(PJDIR_L); /* Port J Direction */SFR_8BIT(PJDIR_H); /* Port J Direction */SFR_16BIT(PJREN); /* Port J Resistor Enable */SFR_8BIT(PJREN_L); /* Port J Resistor Enable */SFR_8BIT(PJREN_H); /* Port J Resistor Enable */SFR_16BIT(PJDS); /* Port J Resistor Drive Strenght */SFR_8BIT(PJDS_L); /* Port J Resistor Drive Strenght */SFR_8BIT(PJDS_H); /* Port J Resistor Drive Strenght */SFR_16BIT(PJSEL0); /* Port J Selection 0 */SFR_8BIT(PJSEL0_L); /* Port J Selection 0 */SFR_8BIT(PJSEL0_H); /* Port J Selection 0 */SFR_16BIT(PJSEL1); /* Port J Selection 1 */SFR_8BIT(PJSEL1_L); /* Port J Selection 1 */SFR_8BIT(PJSEL1_H); /* Port J Selection 1 *//************************************************************* Shared Reference************************************************************/#define __MSP430_HAS_REF__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_REF__ 0x01B0SFR_16BIT(REFCTL0); /* REF Shared Reference control register 0 */SFR_8BIT(REFCTL0_L); /* REF Shared Reference control register 0 */SFR_8BIT(REFCTL0_H); /* REF Shared Reference control register 0 *//* REFCTL0 Control Bits */#define REFON (0x0001) /* REF Reference On *///#define RESERVED (0x0002) /* Reserved *///#define RESERVED (0x0004) /* Reserved */#define REFTCOFF (0x0008) /* REF Temp.Sensor off */#define REFVSEL0 (0x0010) /* REF Reference Voltage Level Select Bit:0 */#define REFVSEL1 (0x0020) /* REF Reference Voltage Level Select Bit:1 *///#define RESERVED (0x0040) /* Reserved *///#define RESERVED (0x0080) /* Reserved */#define REFGENACT (0x0100) /* REF Reference generator active */#define REFBGACT (0x0200) /* REF Reference bandgap active */#define REFGENBUSY (0x0400) /* REF Reference generator busy */#define BGMODE (0x0800) /* REF Bandgap mode *///#define RESERVED (0x1000) /* Reserved *///#define RESERVED (0x2000) /* Reserved *///#define RESERVED (0x4000) /* Reserved *///#define RESERVED (0x8000) /* Reserved *//* REFCTL0 Control Bits */#define REFON_L (0x0001) /* REF Reference On *///#define RESERVED (0x0002) /* Reserved *///#define RESERVED (0x0004) /* Reserved */#define REFTCOFF_L (0x0008) /* REF Temp.Sensor off */#define REFVSEL0_L (0x0010) /* REF Reference Voltage Level Select Bit:0 */#define REFVSEL1_L (0x0020) /* REF Reference Voltage Level Select Bit:1 *///#define RESERVED (0x0040) /* Reserved *///#define RESERVED (0x0080) /* Reserved *///#define RESERVED (0x1000) /* Reserved *///#define RESERVED (0x2000) /* Reserved *///#define RESERVED (0x4000) /* Reserved *///#define RESERVED (0x8000) /* Reserved *//* REFCTL0 Control Bits *///#define RESERVED (0x0002) /* Reserved *///#define RESERVED (0x0004) /* Reserved *///#define RESERVED (0x0040) /* Reserved *///#define RESERVED (0x0080) /* Reserved */#define REFGENACT_H (0x0001) /* REF Reference generator active */#define REFBGACT_H (0x0002) /* REF Reference bandgap active */#define REFGENBUSY_H (0x0004) /* REF Reference generator busy */#define BGMODE_H (0x0008) /* REF Bandgap mode *///#define RESERVED (0x1000) /* Reserved *///#define RESERVED (0x2000) /* Reserved *///#define RESERVED (0x4000) /* Reserved *///#define RESERVED (0x8000) /* Reserved */#define REFVSEL_0 (0x0000) /* REF Reference Voltage Level Select 1.5V */#define REFVSEL_1 (0x0010) /* REF Reference Voltage Level Select 2.0V */#define REFVSEL_2 (0x0020) /* REF Reference Voltage Level Select 2.5V */#define REFVSEL_3 (0x0030) /* REF Reference Voltage Level Select 2.5V *//************************************************************* Real Time Clock************************************************************/#define __MSP430_HAS_RTC_B__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_RTC_B__ 0x04A0SFR_16BIT(RTCCTL01); /* Real Timer Control 0/1 */SFR_8BIT(RTCCTL01_L); /* Real Timer Control 0/1 */SFR_8BIT(RTCCTL01_H); /* Real Timer Control 0/1 */SFR_16BIT(RTCCTL23); /* Real Timer Control 2/3 */SFR_8BIT(RTCCTL23_L); /* Real Timer Control 2/3 */SFR_8BIT(RTCCTL23_H); /* Real Timer Control 2/3 */SFR_16BIT(RTCPS0CTL); /* Real Timer Prescale Timer 0 Control */SFR_8BIT(RTCPS0CTL_L); /* Real Timer Prescale Timer 0 Control */SFR_8BIT(RTCPS0CTL_H); /* Real Timer Prescale Timer 0 Control */SFR_16BIT(RTCPS1CTL); /* Real Timer Prescale Timer 1 Control */SFR_8BIT(RTCPS1CTL_L); /* Real Timer Prescale Timer 1 Control */SFR_8BIT(RTCPS1CTL_H); /* Real Timer Prescale Timer 1 Control */SFR_16BIT(RTCPS); /* Real Timer Prescale Timer Control */SFR_8BIT(RTCPS_L); /* Real Timer Prescale Timer Control */SFR_8BIT(RTCPS_H); /* Real Timer Prescale Timer Control */SFR_16BIT(RTCIV); /* Real Time Clock Interrupt Vector */SFR_16BIT(RTCTIM0); /* Real Time Clock Time 0 */SFR_8BIT(RTCTIM0_L); /* Real Time Clock Time 0 */SFR_8BIT(RTCTIM0_H); /* Real Time Clock Time 0 */SFR_16BIT(RTCTIM1); /* Real Time Clock Time 1 */SFR_8BIT(RTCTIM1_L); /* Real Time Clock Time 1 */SFR_8BIT(RTCTIM1_H); /* Real Time Clock Time 1 */SFR_16BIT(RTCDATE); /* Real Time Clock Date */SFR_8BIT(RTCDATE_L); /* Real Time Clock Date */SFR_8BIT(RTCDATE_H); /* Real Time Clock Date */SFR_16BIT(RTCYEAR); /* Real Time Clock Year */SFR_8BIT(RTCYEAR_L); /* Real Time Clock Year */SFR_8BIT(RTCYEAR_H); /* Real Time Clock Year */SFR_16BIT(RTCAMINHR); /* Real Time Clock Alarm Min/Hour */SFR_8BIT(RTCAMINHR_L); /* Real Time Clock Alarm Min/Hour */SFR_8BIT(RTCAMINHR_H); /* Real Time Clock Alarm Min/Hour */SFR_16BIT(RTCADOWDAY); /* Real Time Clock Alarm day of week/day */SFR_8BIT(RTCADOWDAY_L); /* Real Time Clock Alarm day of week/day */SFR_8BIT(RTCADOWDAY_H); /* Real Time Clock Alarm day of week/day */SFR_16BIT(BIN2BCD); /* Real Time Binary-to-BCD conversion register */SFR_16BIT(BCD2BIN); /* Real Time BCD-to-binary conversion register */#define RTCCTL0 RTCCTL01_L /* Real Time Clock Control 0 */#define RTCCTL1 RTCCTL01_H /* Real Time Clock Control 1 */#define RTCCTL2 RTCCTL23_L /* Real Time Clock Control 2 */#define RTCCTL3 RTCCTL23_H /* Real Time Clock Control 3 */#define RTCNT12 RTCTIM0#define RTCNT34 RTCTIM1#define RTCNT1 RTCTIM0_L#define RTCNT2 RTCTIM0_H#define RTCNT3 RTCTIM1_L#define RTCNT4 RTCTIM1_H#define RTCSEC RTCTIM0_L#define RTCMIN RTCTIM0_H#define RTCHOUR RTCTIM1_L#define RTCDOW RTCTIM1_H#define RTCDAY RTCDATE_L#define RTCMON RTCDATE_H#define RTCYEARL RTCYEAR_L#define RTCYEARH RTCYEAR_H#define RT0PS RTCPS_L#define RT1PS RTCPS_H#define RTCAMIN RTCAMINHR_L /* Real Time Clock Alarm Min */#define RTCAHOUR RTCAMINHR_H /* Real Time Clock Alarm Hour */#define RTCADOW RTCADOWDAY_L /* Real Time Clock Alarm day of week */#define RTCADAY RTCADOWDAY_H /* Real Time Clock Alarm day *//* RTCCTL01 Control Bits */#define RTCBCD (0x8000) /* RTC BCD 0:Binary / 1:BCD */#define RTCHOLD (0x4000) /* RTC Hold *///#define RESERVED (0x2000) /* RESERVED */#define RTCRDY (0x1000) /* RTC Ready *///#define RESERVED (0x0800) /* RESERVED *///#define RESERVED (0x0400) /* RESERVED */#define RTCTEV1 (0x0200) /* RTC Time Event 1 */#define RTCTEV0 (0x0100) /* RTC Time Event 0 */#define RTCOFIE (0x0080) /* RTC 32kHz cyrstal oscillator fault interrupt enable */#define RTCTEVIE (0x0040) /* RTC Time Event Interrupt Enable Flag */#define RTCAIE (0x0020) /* RTC Alarm Interrupt Enable Flag */#define RTCRDYIE (0x0010) /* RTC Ready Interrupt Enable Flag */#define RTCOFIFG (0x0008) /* RTC 32kHz cyrstal oscillator fault interrupt flag */#define RTCTEVIFG (0x0004) /* RTC Time Event Interrupt Flag */#define RTCAIFG (0x0002) /* RTC Alarm Interrupt Flag */#define RTCRDYIFG (0x0001) /* RTC Ready Interrupt Flag *//* RTCCTL01 Control Bits *///#define RESERVED (0x2000) /* RESERVED *///#define RESERVED (0x0800) /* RESERVED *///#define RESERVED (0x0400) /* RESERVED */#define RTCOFIE_L (0x0080) /* RTC 32kHz cyrstal oscillator fault interrupt enable */#define RTCTEVIE_L (0x0040) /* RTC Time Event Interrupt Enable Flag */#define RTCAIE_L (0x0020) /* RTC Alarm Interrupt Enable Flag */#define RTCRDYIE_L (0x0010) /* RTC Ready Interrupt Enable Flag */#define RTCOFIFG_L (0x0008) /* RTC 32kHz cyrstal oscillator fault interrupt flag */#define RTCTEVIFG_L (0x0004) /* RTC Time Event Interrupt Flag */#define RTCAIFG_L (0x0002) /* RTC Alarm Interrupt Flag */#define RTCRDYIFG_L (0x0001) /* RTC Ready Interrupt Flag *//* RTCCTL01 Control Bits */#define RTCBCD_H (0x0080) /* RTC BCD 0:Binary / 1:BCD */#define RTCHOLD_H (0x0040) /* RTC Hold *///#define RESERVED (0x2000) /* RESERVED */#define RTCRDY_H (0x0010) /* RTC Ready *///#define RESERVED (0x0800) /* RESERVED *///#define RESERVED (0x0400) /* RESERVED */#define RTCTEV1_H (0x0002) /* RTC Time Event 1 */#define RTCTEV0_H (0x0001) /* RTC Time Event 0 */#define RTCTEV_0 (0x0000) /* RTC Time Event: 0 (Min. changed) */#define RTCTEV_1 (0x0100) /* RTC Time Event: 1 (Hour changed) */#define RTCTEV_2 (0x0200) /* RTC Time Event: 2 (12:00 changed) */#define RTCTEV_3 (0x0300) /* RTC Time Event: 3 (00:00 changed) */#define RTCTEV__MIN (0x0000) /* RTC Time Event: 0 (Min. changed) */#define RTCTEV__HOUR (0x0100) /* RTC Time Event: 1 (Hour changed) */#define RTCTEV__0000 (0x0200) /* RTC Time Event: 3 (00:00 changed) */#define RTCTEV__1200 (0x0300) /* RTC Time Event: 2 (12:00 changed) *//* RTCCTL23 Control Bits */#define RTCCALF1 (0x0200) /* RTC Calibration Frequency Bit 1 */#define RTCCALF0 (0x0100) /* RTC Calibration Frequency Bit 0 */#define RTCCALS (0x0080) /* RTC Calibration Sign *///#define Reserved (0x0040)#define RTCCAL5 (0x0020) /* RTC Calibration Bit 5 */#define RTCCAL4 (0x0010) /* RTC Calibration Bit 4 */#define RTCCAL3 (0x0008) /* RTC Calibration Bit 3 */#define RTCCAL2 (0x0004) /* RTC Calibration Bit 2 */#define RTCCAL1 (0x0002) /* RTC Calibration Bit 1 */#define RTCCAL0 (0x0001) /* RTC Calibration Bit 0 *//* RTCCTL23 Control Bits */#define RTCCALS_L (0x0080) /* RTC Calibration Sign *///#define Reserved (0x0040)#define RTCCAL5_L (0x0020) /* RTC Calibration Bit 5 */#define RTCCAL4_L (0x0010) /* RTC Calibration Bit 4 */#define RTCCAL3_L (0x0008) /* RTC Calibration Bit 3 */#define RTCCAL2_L (0x0004) /* RTC Calibration Bit 2 */#define RTCCAL1_L (0x0002) /* RTC Calibration Bit 1 */#define RTCCAL0_L (0x0001) /* RTC Calibration Bit 0 *//* RTCCTL23 Control Bits */#define RTCCALF1_H (0x0002) /* RTC Calibration Frequency Bit 1 */#define RTCCALF0_H (0x0001) /* RTC Calibration Frequency Bit 0 *///#define Reserved (0x0040)#define RTCCALF_0 (0x0000) /* RTC Calibration Frequency: No Output */#define RTCCALF_1 (0x0100) /* RTC Calibration Frequency: 512 Hz */#define RTCCALF_2 (0x0200) /* RTC Calibration Frequency: 256 Hz */#define RTCCALF_3 (0x0300) /* RTC Calibration Frequency: 1 Hz *//* RTCPS0CTL Control Bits *///#define Reserved (0x0080)//#define Reserved (0x0040)//#define Reserved (0x0020)#define RT0IP2 (0x0010) /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */#define RT0IP1 (0x0008) /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */#define RT0IP0 (0x0004) /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */#define RT0PSIE (0x0002) /* RTC Prescale Timer 0 Interrupt Enable Flag */#define RT0PSIFG (0x0001) /* RTC Prescale Timer 0 Interrupt Flag *//* RTCPS0CTL Control Bits *///#define Reserved (0x0080)//#define Reserved (0x0040)//#define Reserved (0x0020)#define RT0IP2_L (0x0010) /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */#define RT0IP1_L (0x0008) /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */#define RT0IP0_L (0x0004) /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */#define RT0PSIE_L (0x0002) /* RTC Prescale Timer 0 Interrupt Enable Flag */#define RT0PSIFG_L (0x0001) /* RTC Prescale Timer 0 Interrupt Flag *//* RTCPS0CTL Control Bits *///#define Reserved (0x0080)//#define Reserved (0x0040)//#define Reserved (0x0020)#define RT0IP_0 (0x0000) /* RTC Prescale Timer 0 Interrupt Interval /2 */#define RT0IP_1 (0x0004) /* RTC Prescale Timer 0 Interrupt Interval /4 */#define RT0IP_2 (0x0008) /* RTC Prescale Timer 0 Interrupt Interval /8 */#define RT0IP_3 (0x000C) /* RTC Prescale Timer 0 Interrupt Interval /16 */#define RT0IP_4 (0x0010) /* RTC Prescale Timer 0 Interrupt Interval /32 */#define RT0IP_5 (0x0014) /* RTC Prescale Timer 0 Interrupt Interval /64 */#define RT0IP_6 (0x0018) /* RTC Prescale Timer 0 Interrupt Interval /128 */#define RT0IP_7 (0x001C) /* RTC Prescale Timer 0 Interrupt Interval /256 */#define RT0IP__2 (0x0000) /* RTC Prescale Timer 0 Interrupt Interval /2 */#define RT0IP__4 (0x0004) /* RTC Prescale Timer 0 Interrupt Interval /4 */#define RT0IP__8 (0x0008) /* RTC Prescale Timer 0 Interrupt Interval /8 */#define RT0IP__16 (0x000C) /* RTC Prescale Timer 0 Interrupt Interval /16 */#define RT0IP__32 (0x0010) /* RTC Prescale Timer 0 Interrupt Interval /32 */#define RT0IP__64 (0x0014) /* RTC Prescale Timer 0 Interrupt Interval /64 */#define RT0IP__128 (0x0018) /* RTC Prescale Timer 0 Interrupt Interval /128 */#define RT0IP__256 (0x001C) /* RTC Prescale Timer 0 Interrupt Interval /256 *//* RTCPS1CTL Control Bits *///#define Reserved (0x0080)//#define Reserved (0x0040)//#define Reserved (0x0020)#define RT1IP2 (0x0010) /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */#define RT1IP1 (0x0008) /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */#define RT1IP0 (0x0004) /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */#define RT1PSIE (0x0002) /* RTC Prescale Timer 1 Interrupt Enable Flag */#define RT1PSIFG (0x0001) /* RTC Prescale Timer 1 Interrupt Flag *//* RTCPS1CTL Control Bits *///#define Reserved (0x0080)//#define Reserved (0x0040)//#define Reserved (0x0020)#define RT1IP2_L (0x0010) /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */#define RT1IP1_L (0x0008) /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */#define RT1IP0_L (0x0004) /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */#define RT1PSIE_L (0x0002) /* RTC Prescale Timer 1 Interrupt Enable Flag */#define RT1PSIFG_L (0x0001) /* RTC Prescale Timer 1 Interrupt Flag *//* RTCPS1CTL Control Bits *///#define Reserved (0x0080)//#define Reserved (0x0040)//#define Reserved (0x0020)#define RT1IP_0 (0x0000) /* RTC Prescale Timer 1 Interrupt Interval /2 */#define RT1IP_1 (0x0004) /* RTC Prescale Timer 1 Interrupt Interval /4 */#define RT1IP_2 (0x0008) /* RTC Prescale Timer 1 Interrupt Interval /8 */#define RT1IP_3 (0x000C) /* RTC Prescale Timer 1 Interrupt Interval /16 */#define RT1IP_4 (0x0010) /* RTC Prescale Timer 1 Interrupt Interval /32 */#define RT1IP_5 (0x0014) /* RTC Prescale Timer 1 Interrupt Interval /64 */#define RT1IP_6 (0x0018) /* RTC Prescale Timer 1 Interrupt Interval /128 */#define RT1IP_7 (0x001C) /* RTC Prescale Timer 1 Interrupt Interval /256 */#define RT1IP__2 (0x0000) /* RTC Prescale Timer 1 Interrupt Interval /2 */#define RT1IP__4 (0x0004) /* RTC Prescale Timer 1 Interrupt Interval /4 */#define RT1IP__8 (0x0008) /* RTC Prescale Timer 1 Interrupt Interval /8 */#define RT1IP__16 (0x000C) /* RTC Prescale Timer 1 Interrupt Interval /16 */#define RT1IP__32 (0x0010) /* RTC Prescale Timer 1 Interrupt Interval /32 */#define RT1IP__64 (0x0014) /* RTC Prescale Timer 1 Interrupt Interval /64 */#define RT1IP__128 (0x0018) /* RTC Prescale Timer 1 Interrupt Interval /128 */#define RT1IP__256 (0x001C) /* RTC Prescale Timer 1 Interrupt Interval /256 *//* RTC Definitions */#define RTCIV_NONE (0x0000) /* No Interrupt pending */#define RTCIV_RTCRDYIFG (0x0002) /* RTC ready: RTCRDYIFG */#define RTCIV_RTCTEVIFG (0x0004) /* RTC interval timer: RTCTEVIFG */#define RTCIV_RTCAIFG (0x0006) /* RTC user alarm: RTCAIFG */#define RTCIV_RT0PSIFG (0x0008) /* RTC prescaler 0: RT0PSIFG */#define RTCIV_RT1PSIFG (0x000A) /* RTC prescaler 1: RT1PSIFG */#define RTCIV_RTCOFIFG (0x000C) /* RTC Oscillator fault *//* Legacy Definitions */#define RTC_NONE (0x0000) /* No Interrupt pending */#define RTC_RTCRDYIFG (0x0002) /* RTC ready: RTCRDYIFG */#define RTC_RTCTEVIFG (0x0004) /* RTC interval timer: RTCTEVIFG */#define RTC_RTCAIFG (0x0006) /* RTC user alarm: RTCAIFG */#define RTC_RT0PSIFG (0x0008) /* RTC prescaler 0: RT0PSIFG */#define RTC_RT1PSIFG (0x000A) /* RTC prescaler 1: RT1PSIFG */#define RTC_RTCOFIFG (0x000C) /* RTC Oscillator fault *//************************************************************* SFR - Special Function Register Module************************************************************/#define __MSP430_HAS_SFR__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_SFR__ 0x0100SFR_16BIT(SFRIE1); /* Interrupt Enable 1 */SFR_8BIT(SFRIE1_L); /* Interrupt Enable 1 */SFR_8BIT(SFRIE1_H); /* Interrupt Enable 1 *//* SFRIE1 Control Bits */#define WDTIE (0x0001) /* WDT Interrupt Enable */#define OFIE (0x0002) /* Osc Fault Enable *///#define Reserved (0x0004)#define VMAIE (0x0008) /* Vacant Memory Interrupt Enable */#define NMIIE (0x0010) /* NMI Interrupt Enable */#define JMBINIE (0x0040) /* JTAG Mail Box input Interrupt Enable */#define JMBOUTIE (0x0080) /* JTAG Mail Box output Interrupt Enable */#define WDTIE_L (0x0001) /* WDT Interrupt Enable */#define OFIE_L (0x0002) /* Osc Fault Enable *///#define Reserved (0x0004)#define VMAIE_L (0x0008) /* Vacant Memory Interrupt Enable */#define NMIIE_L (0x0010) /* NMI Interrupt Enable */#define JMBINIE_L (0x0040) /* JTAG Mail Box input Interrupt Enable */#define JMBOUTIE_L (0x0080) /* JTAG Mail Box output Interrupt Enable *///#define Reserved (0x0004)SFR_16BIT(SFRIFG1); /* Interrupt Flag 1 */SFR_8BIT(SFRIFG1_L); /* Interrupt Flag 1 */SFR_8BIT(SFRIFG1_H); /* Interrupt Flag 1 *//* SFRIFG1 Control Bits */#define WDTIFG (0x0001) /* WDT Interrupt Flag */#define OFIFG (0x0002) /* Osc Fault Flag *///#define Reserved (0x0004)#define VMAIFG (0x0008) /* Vacant Memory Interrupt Flag */#define NMIIFG (0x0010) /* NMI Interrupt Flag *///#define Reserved (0x0020)#define JMBINIFG (0x0040) /* JTAG Mail Box input Interrupt Flag */#define JMBOUTIFG (0x0080) /* JTAG Mail Box output Interrupt Flag */#define WDTIFG_L (0x0001) /* WDT Interrupt Flag */#define OFIFG_L (0x0002) /* Osc Fault Flag *///#define Reserved (0x0004)#define VMAIFG_L (0x0008) /* Vacant Memory Interrupt Flag */#define NMIIFG_L (0x0010) /* NMI Interrupt Flag *///#define Reserved (0x0020)#define JMBINIFG_L (0x0040) /* JTAG Mail Box input Interrupt Flag */#define JMBOUTIFG_L (0x0080) /* JTAG Mail Box output Interrupt Flag *///#define Reserved (0x0004)//#define Reserved (0x0020)SFR_16BIT(SFRRPCR); /* RESET Pin Control Register */SFR_8BIT(SFRRPCR_L); /* RESET Pin Control Register */SFR_8BIT(SFRRPCR_H); /* RESET Pin Control Register *//* SFRRPCR Control Bits */#define SYSNMI (0x0001) /* NMI select */#define SYSNMIIES (0x0002) /* NMI edge select */#define SYSRSTUP (0x0004) /* RESET Pin pull down/up select */#define SYSRSTRE (0x0008) /* RESET Pin Resistor enable */#define SYSNMI_L (0x0001) /* NMI select */#define SYSNMIIES_L (0x0002) /* NMI edge select */#define SYSRSTUP_L (0x0004) /* RESET Pin pull down/up select */#define SYSRSTRE_L (0x0008) /* RESET Pin Resistor enable *//************************************************************* SYS - System Module************************************************************/#define __MSP430_HAS_SYS__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_SYS__ 0x0180SFR_16BIT(SYSCTL); /* System control */SFR_8BIT(SYSCTL_L); /* System control */SFR_8BIT(SYSCTL_H); /* System control */SFR_16BIT(SYSBSLC); /* Boot strap configuration area */SFR_8BIT(SYSBSLC_L); /* Boot strap configuration area */SFR_8BIT(SYSBSLC_H); /* Boot strap configuration area */SFR_16BIT(SYSJMBC); /* JTAG mailbox control */SFR_8BIT(SYSJMBC_L); /* JTAG mailbox control */SFR_8BIT(SYSJMBC_H); /* JTAG mailbox control */SFR_16BIT(SYSJMBI0); /* JTAG mailbox input 0 */SFR_8BIT(SYSJMBI0_L); /* JTAG mailbox input 0 */SFR_8BIT(SYSJMBI0_H); /* JTAG mailbox input 0 */SFR_16BIT(SYSJMBI1); /* JTAG mailbox input 1 */SFR_8BIT(SYSJMBI1_L); /* JTAG mailbox input 1 */SFR_8BIT(SYSJMBI1_H); /* JTAG mailbox input 1 */SFR_16BIT(SYSJMBO0); /* JTAG mailbox output 0 */SFR_8BIT(SYSJMBO0_L); /* JTAG mailbox output 0 */SFR_8BIT(SYSJMBO0_H); /* JTAG mailbox output 0 */SFR_16BIT(SYSJMBO1); /* JTAG mailbox output 1 */SFR_8BIT(SYSJMBO1_L); /* JTAG mailbox output 1 */SFR_8BIT(SYSJMBO1_H); /* JTAG mailbox output 1 */SFR_16BIT(SYSBERRIV); /* Bus Error vector generator */SFR_8BIT(SYSBERRIV_L); /* Bus Error vector generator */SFR_8BIT(SYSBERRIV_H); /* Bus Error vector generator */SFR_16BIT(SYSUNIV); /* User NMI vector generator */SFR_8BIT(SYSUNIV_L); /* User NMI vector generator */SFR_8BIT(SYSUNIV_H); /* User NMI vector generator */SFR_16BIT(SYSSNIV); /* System NMI vector generator */SFR_8BIT(SYSSNIV_L); /* System NMI vector generator */SFR_8BIT(SYSSNIV_H); /* System NMI vector generator */SFR_16BIT(SYSRSTIV); /* Reset vector generator */SFR_8BIT(SYSRSTIV_L); /* Reset vector generator */SFR_8BIT(SYSRSTIV_H); /* Reset vector generator *//* SYSCTL Control Bits */#define SYSRIVECT (0x0001) /* SYS - RAM based interrupt vectors *///#define RESERVED (0x0002) /* SYS - Reserved */#define SYSPMMPE (0x0004) /* SYS - PMM access protect *///#define RESERVED (0x0008) /* SYS - Reserved */#define SYSBSLIND (0x0010) /* SYS - TCK/RST indication detected */#define SYSJTAGPIN (0x0020) /* SYS - Dedicated JTAG pins enabled *///#define RESERVED (0x0040) /* SYS - Reserved *///#define RESERVED (0x0080) /* SYS - Reserved *///#define RESERVED (0x0100) /* SYS - Reserved *///#define RESERVED (0x0200) /* SYS - Reserved *///#define RESERVED (0x0400) /* SYS - Reserved *///#define RESERVED (0x0800) /* SYS - Reserved *///#define RESERVED (0x1000) /* SYS - Reserved *///#define RESERVED (0x2000) /* SYS - Reserved *///#define RESERVED (0x4000) /* SYS - Reserved *///#define RESERVED (0x8000) /* SYS - Reserved *//* SYSCTL Control Bits */#define SYSRIVECT_L (0x0001) /* SYS - RAM based interrupt vectors *///#define RESERVED (0x0002) /* SYS - Reserved */#define SYSPMMPE_L (0x0004) /* SYS - PMM access protect *///#define RESERVED (0x0008) /* SYS - Reserved */#define SYSBSLIND_L (0x0010) /* SYS - TCK/RST indication detected */#define SYSJTAGPIN_L (0x0020) /* SYS - Dedicated JTAG pins enabled *///#define RESERVED (0x0040) /* SYS - Reserved *///#define RESERVED (0x0080) /* SYS - Reserved *///#define RESERVED (0x0100) /* SYS - Reserved *///#define RESERVED (0x0200) /* SYS - Reserved *///#define RESERVED (0x0400) /* SYS - Reserved *///#define RESERVED (0x0800) /* SYS - Reserved *///#define RESERVED (0x1000) /* SYS - Reserved *///#define RESERVED (0x2000) /* SYS - Reserved *///#define RESERVED (0x4000) /* SYS - Reserved *///#define RESERVED (0x8000) /* SYS - Reserved *//* SYSCTL Control Bits *///#define RESERVED (0x0002) /* SYS - Reserved *///#define RESERVED (0x0008) /* SYS - Reserved *///#define RESERVED (0x0040) /* SYS - Reserved *///#define RESERVED (0x0080) /* SYS - Reserved *///#define RESERVED (0x0100) /* SYS - Reserved *///#define RESERVED (0x0200) /* SYS - Reserved *///#define RESERVED (0x0400) /* SYS - Reserved *///#define RESERVED (0x0800) /* SYS - Reserved *///#define RESERVED (0x1000) /* SYS - Reserved *///#define RESERVED (0x2000) /* SYS - Reserved *///#define RESERVED (0x4000) /* SYS - Reserved *///#define RESERVED (0x8000) /* SYS - Reserved *//* SYSBSLC Control Bits */#define SYSBSLSIZE0 (0x0001) /* SYS - BSL Protection Size 0 */#define SYSBSLSIZE1 (0x0002) /* SYS - BSL Protection Size 1 */#define SYSBSLR (0x0004) /* SYS - RAM assigned to BSL *///#define RESERVED (0x0008) /* SYS - Reserved *///#define RESERVED (0x0010) /* SYS - Reserved *///#define RESERVED (0x0020) /* SYS - Reserved *///#define RESERVED (0x0040) /* SYS - Reserved *///#define RESERVED (0x0080) /* SYS - Reserved *///#define RESERVED (0x0100) /* SYS - Reserved *///#define RESERVED (0x0200) /* SYS - Reserved *///#define RESERVED (0x0400) /* SYS - Reserved *///#define RESERVED (0x0800) /* SYS - Reserved *///#define RESERVED (0x1000) /* SYS - Reserved *///#define RESERVED (0x2000) /* SYS - Reserved */#define SYSBSLOFF (0x4000) /* SYS - BSL Memeory disabled */#define SYSBSLPE (0x8000) /* SYS - BSL Memory protection enabled *//* SYSBSLC Control Bits */#define SYSBSLSIZE0_L (0x0001) /* SYS - BSL Protection Size 0 */#define SYSBSLSIZE1_L (0x0002) /* SYS - BSL Protection Size 1 */#define SYSBSLR_L (0x0004) /* SYS - RAM assigned to BSL *///#define RESERVED (0x0008) /* SYS - Reserved *///#define RESERVED (0x0010) /* SYS - Reserved *///#define RESERVED (0x0020) /* SYS - Reserved *///#define RESERVED (0x0040) /* SYS - Reserved *///#define RESERVED (0x0080) /* SYS - Reserved *///#define RESERVED (0x0100) /* SYS - Reserved *///#define RESERVED (0x0200) /* SYS - Reserved *///#define RESERVED (0x0400) /* SYS - Reserved *///#define RESERVED (0x0800) /* SYS - Reserved *///#define RESERVED (0x1000) /* SYS - Reserved *///#define RESERVED (0x2000) /* SYS - Reserved *//* SYSBSLC Control Bits *///#define RESERVED (0x0008) /* SYS - Reserved *///#define RESERVED (0x0010) /* SYS - Reserved *///#define RESERVED (0x0020) /* SYS - Reserved *///#define RESERVED (0x0040) /* SYS - Reserved *///#define RESERVED (0x0080) /* SYS - Reserved *///#define RESERVED (0x0100) /* SYS - Reserved *///#define RESERVED (0x0200) /* SYS - Reserved *///#define RESERVED (0x0400) /* SYS - Reserved *///#define RESERVED (0x0800) /* SYS - Reserved *///#define RESERVED (0x1000) /* SYS - Reserved *///#define RESERVED (0x2000) /* SYS - Reserved */#define SYSBSLOFF_H (0x0040) /* SYS - BSL Memeory disabled */#define SYSBSLPE_H (0x0080) /* SYS - BSL Memory protection enabled *//* SYSJMBC Control Bits */#define JMBIN0FG (0x0001) /* SYS - Incoming JTAG Mailbox 0 Flag */#define JMBIN1FG (0x0002) /* SYS - Incoming JTAG Mailbox 1 Flag */#define JMBOUT0FG (0x0004) /* SYS - Outgoing JTAG Mailbox 0 Flag */#define JMBOUT1FG (0x0008) /* SYS - Outgoing JTAG Mailbox 1 Flag */#define JMBMODE (0x0010) /* SYS - JMB 16/32 Bit Mode *///#define RESERVED (0x0020) /* SYS - Reserved */#define JMBCLR0OFF (0x0040) /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */#define JMBCLR1OFF (0x0080) /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe *///#define RESERVED (0x0100) /* SYS - Reserved *///#define RESERVED (0x0200) /* SYS - Reserved *///#define RESERVED (0x0400) /* SYS - Reserved *///#define RESERVED (0x0800) /* SYS - Reserved *///#define RESERVED (0x1000) /* SYS - Reserved *///#define RESERVED (0x2000) /* SYS - Reserved *///#define RESERVED (0x4000) /* SYS - Reserved *///#define RESERVED (0x8000) /* SYS - Reserved *//* SYSJMBC Control Bits */#define JMBIN0FG_L (0x0001) /* SYS - Incoming JTAG Mailbox 0 Flag */#define JMBIN1FG_L (0x0002) /* SYS - Incoming JTAG Mailbox 1 Flag */#define JMBOUT0FG_L (0x0004) /* SYS - Outgoing JTAG Mailbox 0 Flag */#define JMBOUT1FG_L (0x0008) /* SYS - Outgoing JTAG Mailbox 1 Flag */#define JMBMODE_L (0x0010) /* SYS - JMB 16/32 Bit Mode *///#define RESERVED (0x0020) /* SYS - Reserved */#define JMBCLR0OFF_L (0x0040) /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */#define JMBCLR1OFF_L (0x0080) /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe *///#define RESERVED (0x0100) /* SYS - Reserved *///#define RESERVED (0x0200) /* SYS - Reserved *///#define RESERVED (0x0400) /* SYS - Reserved *///#define RESERVED (0x0800) /* SYS - Reserved *///#define RESERVED (0x1000) /* SYS - Reserved *///#define RESERVED (0x2000) /* SYS - Reserved *///#define RESERVED (0x4000) /* SYS - Reserved *///#define RESERVED (0x8000) /* SYS - Reserved *//* SYSJMBC Control Bits *///#define RESERVED (0x0020) /* SYS - Reserved *///#define RESERVED (0x0100) /* SYS - Reserved *///#define RESERVED (0x0200) /* SYS - Reserved *///#define RESERVED (0x0400) /* SYS - Reserved *///#define RESERVED (0x0800) /* SYS - Reserved *///#define RESERVED (0x1000) /* SYS - Reserved *///#define RESERVED (0x2000) /* SYS - Reserved *///#define RESERVED (0x4000) /* SYS - Reserved *///#define RESERVED (0x8000) /* SYS - Reserved *//* SYSUNIV Definitions */#define SYSUNIV_NONE (0x0000) /* No Interrupt pending */#define SYSUNIV_NMIIFG (0x0002) /* SYSUNIV : NMIIFG */#define SYSUNIV_OFIFG (0x0004) /* SYSUNIV : Osc. Fail - OFIFG *//* SYSSNIV Definitions */#define SYSSNIV_NONE (0x0000) /* No Interrupt pending */#define SYSSNIV_DBDIFG (0x0002) /* SYSSNIV : FRAM Double bit Error */#define SYSSNIV_ACCTIMIFG (0x0004) /* SYSSNIV : Access time error */#define SYSSNIV_MPUSEGIIFG (0x0006) /* SYSSNIV : MPUSEGIIFG violation */#define SYSSNIV_MPUSEG1IFG (0x0008) /* SYSSNIV : MPUSEG1IFG violation */#define SYSSNIV_MPUSEG2IFG (0x000A) /* SYSSNIV : MPUSEG2IFG violation */#define SYSSNIV_MPUSEG3IFG (0x000C) /* SYSSNIV : MPUSEG3IFG violation */#define SYSSNIV_ACCVIFG (0x000E) /* SYSSNIV : Access violation */#define SYSSNIV_VMAIFG (0x0010) /* SYSSNIV : VMAIFG */#define SYSSNIV_JMBINIFG (0x0012) /* SYSSNIV : JMBINIFG */#define SYSSNIV_JMBOUTIFG (0x0014) /* SYSSNIV : JMBOUTIFG */#define SYSSNIV_SBDIFG (0x0016) /* SYSSNIV : FRAM Single Bit error *//* SYSRSTIV Definitions */#define SYSRSTIV_NONE (0x0000) /* No Interrupt pending */#define SYSRSTIV_BOR (0x0002) /* SYSRSTIV : BOR */#define SYSRSTIV_RSTNMI (0x0004) /* SYSRSTIV : RST/NMI */#define SYSRSTIV_DOBOR (0x0006) /* SYSRSTIV : Do BOR */#define SYSRSTIV_LPM5WU (0x0008) /* SYSRSTIV : Port LPM5 Wake Up */#define SYSRSTIV_SECYV (0x000A) /* SYSRSTIV : Security violation */#define SYSRSTIV_SVSLIFG (0x000C) /* SYSRSTIV : SVSLIFG */#define SYSRSTIV_SVSHIFG (0x000E) /* SYSRSTIV : SVSHIFG */#define SYSRSTIV_RES10 (0x0010) /* SYSRSTIV : Reserved */#define SYSRSTIV_RES12 (0x0012) /* SYSRSTIV : Reserved */#define SYSRSTIV_DOPOR (0x0014) /* SYSRSTIV : Do POR */#define SYSRSTIV_WDTTO (0x0016) /* SYSRSTIV : WDT Time out */#define SYSRSTIV_WDTKEY (0x0018) /* SYSRSTIV : WDTKEY violation */#define SYSRSTIV_FRCTLPW (0x001A) /* SYSRSTIV : FRAM Key violation */#define SYSRSTIV_DBDIFG (0x001C) /* SYSRSTIV : FRAM Double bit Error */#define SYSRSTIV_PERF (0x001E) /* SYSRSTIV : peripheral/config area fetch */#define SYSRSTIV_PMMKEY (0x0020) /* SYSRSTIV : PMMKEY violation */#define SYSRSTIV_MPUKEY (0x0022) /* SYSRSTIV : MPUKEY violation */#define SYSRSTIV_CSKEY (0x0024) /* SYSRSTIV : CSKEY violation */#define SYSRSTIV_MPUSEGIIFG (0x0026) /* SYSRSTIV : MPUSEGIIFG violation */#define SYSRSTIV_MPUSEG1IFG (0x0028) /* SYSRSTIV : MPUSEG1IFG violation */#define SYSRSTIV_MPUSEG2IFG (0x002A) /* SYSRSTIV : MPUSEG2IFG violation */#define SYSRSTIV_MPUSEG3IFG (0x002C) /* SYSRSTIV : MPUSEG3IFG violation *//************************************************************* Timer0_A3************************************************************/#define __MSP430_HAS_T0A3__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_T0A3__ 0x0340SFR_16BIT(TA0CTL); /* Timer0_A3 Control */SFR_16BIT(TA0CCTL0); /* Timer0_A3 Capture/Compare Control 0 */SFR_16BIT(TA0CCTL1); /* Timer0_A3 Capture/Compare Control 1 */SFR_16BIT(TA0CCTL2); /* Timer0_A3 Capture/Compare Control 2 */SFR_16BIT(TA0R); /* Timer0_A3 */SFR_16BIT(TA0CCR0); /* Timer0_A3 Capture/Compare 0 */SFR_16BIT(TA0CCR1); /* Timer0_A3 Capture/Compare 1 */SFR_16BIT(TA0CCR2); /* Timer0_A3 Capture/Compare 2 */SFR_16BIT(TA0IV); /* Timer0_A3 Interrupt Vector Word */SFR_16BIT(TA0EX0); /* Timer0_A3 Expansion Register 0 *//* TAxCTL Control Bits */#define TASSEL1 (0x0200) /* Timer A clock source select 0 */#define TASSEL0 (0x0100) /* Timer A clock source select 1 */#define ID1 (0x0080) /* Timer A clock input divider 1 */#define ID0 (0x0040) /* Timer A clock input divider 0 */#define MC1 (0x0020) /* Timer A mode control 1 */#define MC0 (0x0010) /* Timer A mode control 0 */#define TACLR (0x0004) /* Timer A counter clear */#define TAIE (0x0002) /* Timer A counter interrupt enable */#define TAIFG (0x0001) /* Timer A counter interrupt flag */#define MC_0 (0*0x10u) /* Timer A mode control: 0 - Stop */#define MC_1 (1*0x10u) /* Timer A mode control: 1 - Up to CCR0 */#define MC_2 (2*0x10u) /* Timer A mode control: 2 - Continous up */#define MC_3 (3*0x10u) /* Timer A mode control: 3 - Up/Down */#define ID_0 (0*0x40u) /* Timer A input divider: 0 - /1 */#define ID_1 (1*0x40u) /* Timer A input divider: 1 - /2 */#define ID_2 (2*0x40u) /* Timer A input divider: 2 - /4 */#define ID_3 (3*0x40u) /* Timer A input divider: 3 - /8 */#define TASSEL_0 (0*0x100u) /* Timer A clock source select: 0 - TACLK */#define TASSEL_1 (1*0x100u) /* Timer A clock source select: 1 - ACLK */#define TASSEL_2 (2*0x100u) /* Timer A clock source select: 2 - SMCLK */#define TASSEL_3 (3*0x100u) /* Timer A clock source select: 3 - INCLK */#define MC__STOP (0*0x10u) /* Timer A mode control: 0 - Stop */#define MC__UP (1*0x10u) /* Timer A mode control: 1 - Up to CCR0 */#define MC__CONTINOUS (2*0x10u) /* Timer A mode control: 2 - Continous up */#define MC__UPDOWN (3*0x10u) /* Timer A mode control: 3 - Up/Down */#define ID__1 (0*0x40u) /* Timer A input divider: 0 - /1 */#define ID__2 (1*0x40u) /* Timer A input divider: 1 - /2 */#define ID__4 (2*0x40u) /* Timer A input divider: 2 - /4 */#define ID__8 (3*0x40u) /* Timer A input divider: 3 - /8 */#define TASSEL__TACLK (0*0x100u) /* Timer A clock source select: 0 - TACLK */#define TASSEL__ACLK (1*0x100u) /* Timer A clock source select: 1 - ACLK */#define TASSEL__SMCLK (2*0x100u) /* Timer A clock source select: 2 - SMCLK */#define TASSEL__INCLK (3*0x100u) /* Timer A clock source select: 3 - INCLK *//* TAxCCTLx Control Bits */#define CM1 (0x8000) /* Capture mode 1 */#define CM0 (0x4000) /* Capture mode 0 */#define CCIS1 (0x2000) /* Capture input select 1 */#define CCIS0 (0x1000) /* Capture input select 0 */#define SCS (0x0800) /* Capture sychronize */#define SCCI (0x0400) /* Latched capture signal (read) */#define CAP (0x0100) /* Capture mode: 1 /Compare mode : 0 */#define OUTMOD2 (0x0080) /* Output mode 2 */#define OUTMOD1 (0x0040) /* Output mode 1 */#define OUTMOD0 (0x0020) /* Output mode 0 */#define CCIE (0x0010) /* Capture/compare interrupt enable */#define CCI (0x0008) /* Capture input signal (read) */#define OUT (0x0004) /* PWM Output signal if output mode 0 */#define COV (0x0002) /* Capture/compare overflow flag */#define CCIFG (0x0001) /* Capture/compare interrupt flag */#define OUTMOD_0 (0*0x20u) /* PWM output mode: 0 - output only */#define OUTMOD_1 (1*0x20u) /* PWM output mode: 1 - set */#define OUTMOD_2 (2*0x20u) /* PWM output mode: 2 - PWM toggle/reset */#define OUTMOD_3 (3*0x20u) /* PWM output mode: 3 - PWM set/reset */#define OUTMOD_4 (4*0x20u) /* PWM output mode: 4 - toggle */#define OUTMOD_5 (5*0x20u) /* PWM output mode: 5 - Reset */#define OUTMOD_6 (6*0x20u) /* PWM output mode: 6 - PWM toggle/set */#define OUTMOD_7 (7*0x20u) /* PWM output mode: 7 - PWM reset/set */#define CCIS_0 (0*0x1000u) /* Capture input select: 0 - CCIxA */#define CCIS_1 (1*0x1000u) /* Capture input select: 1 - CCIxB */#define CCIS_2 (2*0x1000u) /* Capture input select: 2 - GND */#define CCIS_3 (3*0x1000u) /* Capture input select: 3 - Vcc */#define CM_0 (0*0x4000u) /* Capture mode: 0 - disabled */#define CM_1 (1*0x4000u) /* Capture mode: 1 - pos. edge */#define CM_2 (2*0x4000u) /* Capture mode: 1 - neg. edge */#define CM_3 (3*0x4000u) /* Capture mode: 1 - both edges *//* TAxEX0 Control Bits */#define TAIDEX0 (0x0001) /* Timer A Input divider expansion Bit: 0 */#define TAIDEX1 (0x0002) /* Timer A Input divider expansion Bit: 1 */#define TAIDEX2 (0x0004) /* Timer A Input divider expansion Bit: 2 */#define TAIDEX_0 (0*0x0001u) /* Timer A Input divider expansion : /1 */#define TAIDEX_1 (1*0x0001u) /* Timer A Input divider expansion : /2 */#define TAIDEX_2 (2*0x0001u) /* Timer A Input divider expansion : /3 */#define TAIDEX_3 (3*0x0001u) /* Timer A Input divider expansion : /4 */#define TAIDEX_4 (4*0x0001u) /* Timer A Input divider expansion : /5 */#define TAIDEX_5 (5*0x0001u) /* Timer A Input divider expansion : /6 */#define TAIDEX_6 (6*0x0001u) /* Timer A Input divider expansion : /7 */#define TAIDEX_7 (7*0x0001u) /* Timer A Input divider expansion : /8 *//* T0A3IV Definitions */#define TA0IV_NONE (0x0000) /* No Interrupt pending */#define TA0IV_TA0CCR1 (0x0002) /* TA0CCR1_CCIFG */#define TA0IV_TA0CCR2 (0x0004) /* TA0CCR2_CCIFG */#define TA0IV_3 (0x0006) /* Reserved */#define TA0IV_4 (0x0008) /* Reserved */#define TA0IV_5 (0x000A) /* Reserved */#define TA0IV_6 (0x000C) /* Reserved */#define TA0IV_TA0IFG (0x000E) /* TA0IFG *//************************************************************* Timer1_A3************************************************************/#define __MSP430_HAS_T1A3__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_T1A3__ 0x0380SFR_16BIT(TA1CTL); /* Timer1_A3 Control */SFR_16BIT(TA1CCTL0); /* Timer1_A3 Capture/Compare Control 0 */SFR_16BIT(TA1CCTL1); /* Timer1_A3 Capture/Compare Control 1 */SFR_16BIT(TA1CCTL2); /* Timer1_A3 Capture/Compare Control 2 */SFR_16BIT(TA1R); /* Timer1_A3 */SFR_16BIT(TA1CCR0); /* Timer1_A3 Capture/Compare 0 */SFR_16BIT(TA1CCR1); /* Timer1_A3 Capture/Compare 1 */SFR_16BIT(TA1CCR2); /* Timer1_A3 Capture/Compare 2 */SFR_16BIT(TA1IV); /* Timer1_A3 Interrupt Vector Word */SFR_16BIT(TA1EX0); /* Timer1_A3 Expansion Register 0 *//* Bits are already defined within the Timer0_Ax *//* TA1IV Definitions */#define TA1IV_NONE (0x0000) /* No Interrupt pending */#define TA1IV_TA1CCR1 (0x0002) /* TA1CCR1_CCIFG */#define TA1IV_TA1CCR2 (0x0004) /* TA1CCR2_CCIFG */#define TA1IV_3 (0x0006) /* Reserved */#define TA1IV_4 (0x0008) /* Reserved */#define TA1IV_5 (0x000A) /* Reserved */#define TA1IV_6 (0x000C) /* Reserved */#define TA1IV_TA1IFG (0x000E) /* TA1IFG *//************************************************************* Timer0_B3************************************************************/#define __MSP430_HAS_T0B3__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_T0B3__ 0x03C0SFR_16BIT(TB0CTL); /* Timer0_B7 Control */SFR_16BIT(TB0CCTL0); /* Timer0_B7 Capture/Compare Control 0 */SFR_16BIT(TB0CCTL1); /* Timer0_B7 Capture/Compare Control 1 */SFR_16BIT(TB0CCTL2); /* Timer0_B7 Capture/Compare Control 2 */SFR_16BIT(TB0R); /* Timer0_B7 */SFR_16BIT(TB0CCR0); /* Timer0_B7 Capture/Compare 0 */SFR_16BIT(TB0CCR1); /* Timer0_B7 Capture/Compare 1 */SFR_16BIT(TB0CCR2); /* Timer0_B7 Capture/Compare 2 */SFR_16BIT(TB0EX0); /* Timer0_B7 Expansion Register 0 */SFR_16BIT(TB0IV); /* Timer0_B7 Interrupt Vector Word *//* Legacy Type Definitions for TimerB */#define TBCTL TB0CTL /* Timer0_B7 Control */#define TBCCTL0 TB0CCTL0 /* Timer0_B7 Capture/Compare Control 0 */#define TBCCTL1 TB0CCTL1 /* Timer0_B7 Capture/Compare Control 1 */#define TBCCTL2 TB0CCTL2 /* Timer0_B7 Capture/Compare Control 2 */#define TBR TB0R /* Timer0_B7 */#define TBCCR0 TB0CCR0 /* Timer0_B7 Capture/Compare 0 */#define TBCCR1 TB0CCR1 /* Timer0_B7 Capture/Compare 1 */#define TBCCR2 TB0CCR2 /* Timer0_B7 Capture/Compare 2 */#define TBEX0 TB0EX0 /* Timer0_B7 Expansion Register 0 */#define TBIV TB0IV /* Timer0_B7 Interrupt Vector Word */#define TIMERB1_VECTOR TIMER0_B1_VECTOR /* Timer0_B7 CC1-6, TB */#define TIMERB0_VECTOR TIMER0_B0_VECTOR /* Timer0_B7 CC0 *//* TBxCTL Control Bits */#define TBCLGRP1 (0x4000) /* Timer0_B7 Compare latch load group 1 */#define TBCLGRP0 (0x2000) /* Timer0_B7 Compare latch load group 0 */#define CNTL1 (0x1000) /* Counter lenght 1 */#define CNTL0 (0x0800) /* Counter lenght 0 */#define TBSSEL1 (0x0200) /* Clock source 1 */#define TBSSEL0 (0x0100) /* Clock source 0 */#define TBCLR (0x0004) /* Timer0_B7 counter clear */#define TBIE (0x0002) /* Timer0_B7 interrupt enable */#define TBIFG (0x0001) /* Timer0_B7 interrupt flag */#define SHR1 (0x4000) /* Timer0_B7 Compare latch load group 1 */#define SHR0 (0x2000) /* Timer0_B7 Compare latch load group 0 */#define TBSSEL_0 (0*0x0100u) /* Clock Source: TBCLK */#define TBSSEL_1 (1*0x0100u) /* Clock Source: ACLK */#define TBSSEL_2 (2*0x0100u) /* Clock Source: SMCLK */#define TBSSEL_3 (3*0x0100u) /* Clock Source: INCLK */#define CNTL_0 (0*0x0800u) /* Counter lenght: 16 bit */#define CNTL_1 (1*0x0800u) /* Counter lenght: 12 bit */#define CNTL_2 (2*0x0800u) /* Counter lenght: 10 bit */#define CNTL_3 (3*0x0800u) /* Counter lenght: 8 bit */#define SHR_0 (0*0x2000u) /* Timer0_B7 Group: 0 - individually */#define SHR_1 (1*0x2000u) /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */#define SHR_2 (2*0x2000u) /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/#define SHR_3 (3*0x2000u) /* Timer0_B7 Group: 3 - 1 group (all) */#define TBCLGRP_0 (0*0x2000u) /* Timer0_B7 Group: 0 - individually */#define TBCLGRP_1 (1*0x2000u) /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */#define TBCLGRP_2 (2*0x2000u) /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/#define TBCLGRP_3 (3*0x2000u) /* Timer0_B7 Group: 3 - 1 group (all) */#define TBSSEL__TACLK (0*0x100u) /* Timer0_B7 clock source select: 0 - TACLK */#define TBSSEL__ACLK (1*0x100u) /* Timer0_B7 clock source select: 1 - ACLK */#define TBSSEL__SMCLK (2*0x100u) /* Timer0_B7 clock source select: 2 - SMCLK */#define TBSSEL__INCLK (3*0x100u) /* Timer0_B7 clock source select: 3 - INCLK */#define CNTL__16 (0*0x0800u) /* Counter lenght: 16 bit */#define CNTL__12 (1*0x0800u) /* Counter lenght: 12 bit */#define CNTL__10 (2*0x0800u) /* Counter lenght: 10 bit */#define CNTL__8 (3*0x0800u) /* Counter lenght: 8 bit *//* Additional Timer B Control Register bits are defined in Timer A *//* TBxCCTLx Control Bits */#define CLLD1 (0x0400) /* Compare latch load source 1 */#define CLLD0 (0x0200) /* Compare latch load source 0 */#define SLSHR1 (0x0400) /* Compare latch load source 1 */#define SLSHR0 (0x0200) /* Compare latch load source 0 */#define SLSHR_0 (0*0x0200u) /* Compare latch load sourec : 0 - immediate */#define SLSHR_1 (1*0x0200u) /* Compare latch load sourec : 1 - TBR counts to 0 */#define SLSHR_2 (2*0x0200u) /* Compare latch load sourec : 2 - up/down */#define SLSHR_3 (3*0x0200u) /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */#define CLLD_0 (0*0x0200u) /* Compare latch load sourec : 0 - immediate */#define CLLD_1 (1*0x0200u) /* Compare latch load sourec : 1 - TBR counts to 0 */#define CLLD_2 (2*0x0200u) /* Compare latch load sourec : 2 - up/down */#define CLLD_3 (3*0x0200u) /* Compare latch load sourec : 3 - TBR counts to TBCTL0 *//* TBxEX0 Control Bits */#define TBIDEX0 (0x0001) /* Timer0_B7 Input divider expansion Bit: 0 */#define TBIDEX1 (0x0002) /* Timer0_B7 Input divider expansion Bit: 1 */#define TBIDEX2 (0x0004) /* Timer0_B7 Input divider expansion Bit: 2 */#define TBIDEX_0 (0*0x0001u) /* Timer0_B7 Input divider expansion : /1 */#define TBIDEX_1 (1*0x0001u) /* Timer0_B7 Input divider expansion : /2 */#define TBIDEX_2 (2*0x0001u) /* Timer0_B7 Input divider expansion : /3 */#define TBIDEX_3 (3*0x0001u) /* Timer0_B7 Input divider expansion : /4 */#define TBIDEX_4 (4*0x0001u) /* Timer0_B7 Input divider expansion : /5 */#define TBIDEX_5 (5*0x0001u) /* Timer0_B7 Input divider expansion : /6 */#define TBIDEX_6 (6*0x0001u) /* Timer0_B7 Input divider expansion : /7 */#define TBIDEX_7 (7*0x0001u) /* Timer0_B7 Input divider expansion : /8 */#define TBIDEX__1 (0*0x0001u) /* Timer0_B7 Input divider expansion : /1 */#define TBIDEX__2 (1*0x0001u) /* Timer0_B7 Input divider expansion : /2 */#define TBIDEX__3 (2*0x0001u) /* Timer0_B7 Input divider expansion : /3 */#define TBIDEX__4 (3*0x0001u) /* Timer0_B7 Input divider expansion : /4 */#define TBIDEX__5 (4*0x0001u) /* Timer0_B7 Input divider expansion : /5 */#define TBIDEX__6 (5*0x0001u) /* Timer0_B7 Input divider expansion : /6 */#define TBIDEX__7 (6*0x0001u) /* Timer0_B7 Input divider expansion : /7 */#define TBIDEX__8 (7*0x0001u) /* Timer0_B7 Input divider expansion : /8 *//* TB0IV Definitions */#define TB0IV_NONE (0x0000) /* No Interrupt pending */#define TB0IV_TB1CCR1 (0x0002) /* TBCCR1_CCIFG */#define TB0IV_TB1CCR2 (0x0004) /* TBCCR2_CCIFG */#define TB0IV_3 (0x0006) /* Reserved */#define TB0IV_4 (0x0008) /* Reserved */#define TB0IV_5 (0x000A) /* Reserved */#define TB0IV_6 (0x000C) /* Reserved */#define TB0IV_TB0IFG (0x000E) /* TBIFG *//************************************************************* USCI A0************************************************************/#define __MSP430_HAS_EUSCI_A0__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_EUSCI_A0__ 0x05C0SFR_16BIT(UCA0CTLW0); /* USCI A0 Control Word Register 0 */SFR_8BIT(UCA0CTLW0_L); /* USCI A0 Control Word Register 0 */SFR_8BIT(UCA0CTLW0_H); /* USCI A0 Control Word Register 0 */#define UCA0CTL1 UCA0CTLW0_L /* USCI A0 Control Register 1 */#define UCA0CTL0 UCA0CTLW0_H /* USCI A0 Control Register 0 */SFR_16BIT(UCA0CTLW1); /* USCI A0 Control Word Register 1 */SFR_8BIT(UCA0CTLW1_L); /* USCI A0 Control Word Register 1 */SFR_8BIT(UCA0CTLW1_H); /* USCI A0 Control Word Register 1 */SFR_16BIT(UCA0BRW); /* USCI A0 Baud Word Rate 0 */SFR_8BIT(UCA0BRW_L); /* USCI A0 Baud Word Rate 0 */SFR_8BIT(UCA0BRW_H); /* USCI A0 Baud Word Rate 0 */#define UCA0BR0 UCA0BRW_L /* USCI A0 Baud Rate 0 */#define UCA0BR1 UCA0BRW_H /* USCI A0 Baud Rate 1 */SFR_16BIT(UCA0MCTLW); /* USCI A0 Modulation Control */SFR_8BIT(UCA0MCTLW_L); /* USCI A0 Modulation Control */SFR_8BIT(UCA0MCTLW_H); /* USCI A0 Modulation Control */SFR_8BIT(UCA0STATW); /* USCI A0 Status Register */SFR_16BIT(UCA0RXBUF); /* USCI A0 Receive Buffer */SFR_8BIT(UCA0RXBUF_L); /* USCI A0 Receive Buffer */SFR_8BIT(UCA0RXBUF_H); /* USCI A0 Receive Buffer */SFR_16BIT(UCA0TXBUF); /* USCI A0 Transmit Buffer */SFR_8BIT(UCA0TXBUF_L); /* USCI A0 Transmit Buffer */SFR_8BIT(UCA0TXBUF_H); /* USCI A0 Transmit Buffer */SFR_8BIT(UCA0ABCTL); /* USCI A0 LIN Control */SFR_16BIT(UCA0IRCTL); /* USCI A0 IrDA Transmit Control */SFR_8BIT(UCA0IRCTL_L); /* USCI A0 IrDA Transmit Control */SFR_8BIT(UCA0IRCTL_H); /* USCI A0 IrDA Transmit Control */#define UCA0IRTCTL UCA0IRCTL_L /* USCI A0 IrDA Transmit Control */#define UCA0IRRCTL UCA0IRCTL_H /* USCI A0 IrDA Receive Control */SFR_16BIT(UCA0IE); /* USCI A0 Interrupt Enable Register */SFR_8BIT(UCA0IE_L); /* USCI A0 Interrupt Enable Register */SFR_8BIT(UCA0IE_H); /* USCI A0 Interrupt Enable Register */SFR_16BIT(UCA0IFG); /* USCI A0 Interrupt Flags Register */SFR_8BIT(UCA0IFG_L); /* USCI A0 Interrupt Flags Register */SFR_8BIT(UCA0IFG_H); /* USCI A0 Interrupt Flags Register */SFR_16BIT(UCA0IV); /* USCI A0 Interrupt Vector Register *//************************************************************* USCI B0************************************************************/#define __MSP430_HAS_EUSCI_B0__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_EUSCI_B0__ 0x0640SFR_16BIT(UCB0CTLW0); /* USCI B0 Control Word Register 0 */SFR_8BIT(UCB0CTLW0_L); /* USCI B0 Control Word Register 0 */SFR_8BIT(UCB0CTLW0_H); /* USCI B0 Control Word Register 0 */#define UCB0CTL1 UCB0CTLW0_L /* USCI B0 Control Register 1 */#define UCB0CTL0 UCB0CTLW0_H /* USCI B0 Control Register 0 */SFR_16BIT(UCB0CTLW1); /* USCI B0 Control Word Register 1 */SFR_8BIT(UCB0CTLW1_L); /* USCI B0 Control Word Register 1 */SFR_8BIT(UCB0CTLW1_H); /* USCI B0 Control Word Register 1 */SFR_16BIT(UCB0BRW); /* USCI B0 Baud Word Rate 0 */SFR_8BIT(UCB0BRW_L); /* USCI B0 Baud Word Rate 0 */SFR_8BIT(UCB0BRW_H); /* USCI B0 Baud Word Rate 0 */#define UCB0BR0 UCB0BRW_L /* USCI B0 Baud Rate 0 */#define UCB0BR1 UCB0BRW_H /* USCI B0 Baud Rate 1 */SFR_16BIT(UCB0STATW); /* USCI B0 Status Word Register */SFR_8BIT(UCB0STATW_L); /* USCI B0 Status Word Register */SFR_8BIT(UCB0STATW_H); /* USCI B0 Status Word Register */#define UCB0STAT UCB0STATW_L /* USCI B0 Status Register */#define UCB0BCNT UCB0STATW_H /* USCI B0 Byte Counter Register */SFR_16BIT(UCB0TBCNT); /* USCI B0 Byte Counter Threshold Register */SFR_8BIT(UCB0TBCNT_L); /* USCI B0 Byte Counter Threshold Register */SFR_8BIT(UCB0TBCNT_H); /* USCI B0 Byte Counter Threshold Register */SFR_16BIT(UCB0RXBUF); /* USCI B0 Receive Buffer */SFR_8BIT(UCB0RXBUF_L); /* USCI B0 Receive Buffer */SFR_8BIT(UCB0RXBUF_H); /* USCI B0 Receive Buffer */SFR_16BIT(UCB0TXBUF); /* USCI B0 Transmit Buffer */SFR_8BIT(UCB0TXBUF_L); /* USCI B0 Transmit Buffer */SFR_8BIT(UCB0TXBUF_H); /* USCI B0 Transmit Buffer */SFR_16BIT(UCB0I2COA0); /* USCI B0 I2C Own Address 0 */SFR_8BIT(UCB0I2COA0_L); /* USCI B0 I2C Own Address 0 */SFR_8BIT(UCB0I2COA0_H); /* USCI B0 I2C Own Address 0 */SFR_16BIT(UCB0I2COA1); /* USCI B0 I2C Own Address 1 */SFR_8BIT(UCB0I2COA1_L); /* USCI B0 I2C Own Address 1 */SFR_8BIT(UCB0I2COA1_H); /* USCI B0 I2C Own Address 1 */SFR_16BIT(UCB0I2COA2); /* USCI B0 I2C Own Address 2 */SFR_8BIT(UCB0I2COA2_L); /* USCI B0 I2C Own Address 2 */SFR_8BIT(UCB0I2COA2_H); /* USCI B0 I2C Own Address 2 */SFR_16BIT(UCB0I2COA3); /* USCI B0 I2C Own Address 3 */SFR_8BIT(UCB0I2COA3_L); /* USCI B0 I2C Own Address 3 */SFR_8BIT(UCB0I2COA3_H); /* USCI B0 I2C Own Address 3 */SFR_16BIT(UCB0ADDRX); /* USCI B0 Received Address Register */SFR_8BIT(UCB0ADDRX_L); /* USCI B0 Received Address Register */SFR_8BIT(UCB0ADDRX_H); /* USCI B0 Received Address Register */SFR_16BIT(UCB0ADDMASK); /* USCI B0 Address Mask Register */SFR_8BIT(UCB0ADDMASK_L); /* USCI B0 Address Mask Register */SFR_8BIT(UCB0ADDMASK_H); /* USCI B0 Address Mask Register */SFR_16BIT(UCB0I2CSA); /* USCI B0 I2C Slave Address */SFR_8BIT(UCB0I2CSA_L); /* USCI B0 I2C Slave Address */SFR_8BIT(UCB0I2CSA_H); /* USCI B0 I2C Slave Address */SFR_16BIT(UCB0IE); /* USCI B0 Interrupt Enable Register */SFR_8BIT(UCB0IE_L); /* USCI B0 Interrupt Enable Register */SFR_8BIT(UCB0IE_H); /* USCI B0 Interrupt Enable Register */SFR_16BIT(UCB0IFG); /* USCI B0 Interrupt Flags Register */SFR_8BIT(UCB0IFG_L); /* USCI B0 Interrupt Flags Register */SFR_8BIT(UCB0IFG_H); /* USCI B0 Interrupt Flags Register */SFR_16BIT(UCB0IV); /* USCI B0 Interrupt Vector Register */// UCAxCTLW0 UART-Mode Control Bits#define UCPEN (0x8000) /* Async. Mode: Parity enable */#define UCPAR (0x4000) /* Async. Mode: Parity 0:odd / 1:even */#define UCMSB (0x2000) /* Async. Mode: MSB first 0:LSB / 1:MSB */#define UC7BIT (0x1000) /* Async. Mode: Data Bits 0:8-bits / 1:7-bits */#define UCSPB (0x0800) /* Async. Mode: Stop Bits 0:one / 1: two */#define UCMODE1 (0x0400) /* Async. Mode: USCI Mode 1 */#define UCMODE0 (0x0200) /* Async. Mode: USCI Mode 0 */#define UCSYNC (0x0100) /* Sync-Mode 0:UART-Mode / 1:SPI-Mode */#define UCSSEL1 (0x0080) /* USCI 0 Clock Source Select 1 */#define UCSSEL0 (0x0040) /* USCI 0 Clock Source Select 0 */#define UCRXEIE (0x0020) /* RX Error interrupt enable */#define UCBRKIE (0x0010) /* Break interrupt enable */#define UCDORM (0x0008) /* Dormant (Sleep) Mode */#define UCTXADDR (0x0004) /* Send next Data as Address */#define UCTXBRK (0x0002) /* Send next Data as Break */#define UCSWRST (0x0001) /* USCI Software Reset */// UCAxCTLW0 UART-Mode Control Bits#define UCSSEL1_L (0x0080) /* USCI 0 Clock Source Select 1 */#define UCSSEL0_L (0x0040) /* USCI 0 Clock Source Select 0 */#define UCRXEIE_L (0x0020) /* RX Error interrupt enable */#define UCBRKIE_L (0x0010) /* Break interrupt enable */#define UCDORM_L (0x0008) /* Dormant (Sleep) Mode */#define UCTXADDR_L (0x0004) /* Send next Data as Address */#define UCTXBRK_L (0x0002) /* Send next Data as Break */#define UCSWRST_L (0x0001) /* USCI Software Reset */// UCAxCTLW0 UART-Mode Control Bits#define UCPEN_H (0x0080) /* Async. Mode: Parity enable */#define UCPAR_H (0x0040) /* Async. Mode: Parity 0:odd / 1:even */#define UCMSB_H (0x0020) /* Async. Mode: MSB first 0:LSB / 1:MSB */#define UC7BIT_H (0x0010) /* Async. Mode: Data Bits 0:8-bits / 1:7-bits */#define UCSPB_H (0x0008) /* Async. Mode: Stop Bits 0:one / 1: two */#define UCMODE1_H (0x0004) /* Async. Mode: USCI Mode 1 */#define UCMODE0_H (0x0002) /* Async. Mode: USCI Mode 0 */#define UCSYNC_H (0x0001) /* Sync-Mode 0:UART-Mode / 1:SPI-Mode */// UCxxCTLW0 SPI-Mode Control Bits#define UCCKPH (0x8000) /* Sync. Mode: Clock Phase */#define UCCKPL (0x4000) /* Sync. Mode: Clock Polarity */#define UCMST (0x0800) /* Sync. Mode: Master Select *///#define res (0x0020) /* reserved *///#define res (0x0010) /* reserved *///#define res (0x0008) /* reserved *///#define res (0x0004) /* reserved */#define UCSTEM (0x0002) /* USCI STE Mode */// UCBxCTLW0 I2C-Mode Control Bits#define UCA10 (0x8000) /* 10-bit Address Mode */#define UCSLA10 (0x4000) /* 10-bit Slave Address Mode */#define UCMM (0x2000) /* Multi-Master Environment *///#define res (0x1000) /* reserved *///#define res (0x0100) /* reserved */#define UCTXACK (0x0020) /* Transmit ACK */#define UCTR (0x0010) /* Transmit/Receive Select/Flag */#define UCTXNACK (0x0008) /* Transmit NACK */#define UCTXSTP (0x0004) /* Transmit STOP */#define UCTXSTT (0x0002) /* Transmit START */// UCBxCTLW0 I2C-Mode Control Bits//#define res (0x1000) /* reserved *///#define res (0x0100) /* reserved */#define UCTXACK_L (0x0020) /* Transmit ACK */#define UCTR_L (0x0010) /* Transmit/Receive Select/Flag */#define UCTXNACK_L (0x0008) /* Transmit NACK */#define UCTXSTP_L (0x0004) /* Transmit STOP */#define UCTXSTT_L (0x0002) /* Transmit START */// UCBxCTLW0 I2C-Mode Control Bits#define UCA10_H (0x0080) /* 10-bit Address Mode */#define UCSLA10_H (0x0040) /* 10-bit Slave Address Mode */#define UCMM_H (0x0020) /* Multi-Master Environment *///#define res (0x1000) /* reserved *///#define res (0x0100) /* reserved */#define UCMODE_0 (0x0000) /* Sync. Mode: USCI Mode: 0 */#define UCMODE_1 (0x0200) /* Sync. Mode: USCI Mode: 1 */#define UCMODE_2 (0x0400) /* Sync. Mode: USCI Mode: 2 */#define UCMODE_3 (0x0600) /* Sync. Mode: USCI Mode: 3 */#define UCSSEL_0 (0x0000) /* USCI 0 Clock Source: 0 */#define UCSSEL_1 (0x0040) /* USCI 0 Clock Source: 1 */#define UCSSEL_2 (0x0080) /* USCI 0 Clock Source: 2 */#define UCSSEL_3 (0x00C0) /* USCI 0 Clock Source: 3 */#define UCSSEL__UCLK (0x0000) /* USCI 0 Clock Source: UCLK */#define UCSSEL__ACLK (0x0040) /* USCI 0 Clock Source: ACLK */#define UCSSEL__SMCLK (0x0080) /* USCI 0 Clock Source: SMCLK */// UCAxCTLW1 UART-Mode Control Bits#define UCGLIT1 (0x0002) /* USCI Deglitch Time Bit 1 */#define UCGLIT0 (0x0001) /* USCI Deglitch Time Bit 0 */// UCAxCTLW1 UART-Mode Control Bits#define UCGLIT1_L (0x0002) /* USCI Deglitch Time Bit 1 */#define UCGLIT0_L (0x0001) /* USCI Deglitch Time Bit 0 */// UCAxCTLW1 UART-Mode Control Bits// UCBxCTLW1 I2C-Mode Control Bits#define UCETXINT (0x0100) /* USCI Early UCTXIFG0 */#define UCCLTO1 (0x0080) /* USCI Clock low timeout Bit: 1 */#define UCCLTO0 (0x0040) /* USCI Clock low timeout Bit: 0 */#define UCSTPNACK (0x0020) /* USCI Acknowledge Stop last byte */#define UCSWACK (0x0010) /* USCI Software controlled ACK */#define UCASTP1 (0x0008) /* USCI Automatic Stop condition generation Bit: 1 */#define UCASTP0 (0x0004) /* USCI Automatic Stop condition generation Bit: 0 */#define UCGLIT1 (0x0002) /* USCI Deglitch time Bit: 1 */#define UCGLIT0 (0x0001) /* USCI Deglitch time Bit: 0 */// UCBxCTLW1 I2C-Mode Control Bits#define UCCLTO1_L (0x0080) /* USCI Clock low timeout Bit: 1 */#define UCCLTO0_L (0x0040) /* USCI Clock low timeout Bit: 0 */#define UCSTPNACK_L (0x0020) /* USCI Acknowledge Stop last byte */#define UCSWACK_L (0x0010) /* USCI Software controlled ACK */#define UCASTP1_L (0x0008) /* USCI Automatic Stop condition generation Bit: 1 */#define UCASTP0_L (0x0004) /* USCI Automatic Stop condition generation Bit: 0 */#define UCGLIT1_L (0x0002) /* USCI Deglitch time Bit: 1 */#define UCGLIT0_L (0x0001) /* USCI Deglitch time Bit: 0 */// UCBxCTLW1 I2C-Mode Control Bits#define UCETXINT_H (0x0001) /* USCI Early UCTXIFG0 */#define UCGLIT_0 (0x0000) /* USCI Deglitch time: 0 */#define UCGLIT_1 (0x0001) /* USCI Deglitch time: 1 */#define UCGLIT_2 (0x0002) /* USCI Deglitch time: 2 */#define UCGLIT_3 (0x0003) /* USCI Deglitch time: 3 */#define UCASTP_0 (0x0000) /* USCI Automatic Stop condition generation: 0 */#define UCASTP_1 (0x0004) /* USCI Automatic Stop condition generation: 1 */#define UCASTP_2 (0x0008) /* USCI Automatic Stop condition generation: 2 */#define UCASTP_3 (0x000C) /* USCI Automatic Stop condition generation: 3 */#define UCCLTO_0 (0x0000) /* USCI Clock low timeout: 0 */#define UCCLTO_1 (0x0040) /* USCI Clock low timeout: 1 */#define UCCLTO_2 (0x0080) /* USCI Clock low timeout: 2 */#define UCCLTO_3 (0x00C0) /* USCI Clock low timeout: 3 *//* UCAxMCTLW Control Bits */#define UCBRS7 (0x8000) /* USCI Second Stage Modulation Select 7 */#define UCBRS6 (0x4000) /* USCI Second Stage Modulation Select 6 */#define UCBRS5 (0x2000) /* USCI Second Stage Modulation Select 5 */#define UCBRS4 (0x1000) /* USCI Second Stage Modulation Select 4 */#define UCBRS3 (0x0800) /* USCI Second Stage Modulation Select 3 */#define UCBRS2 (0x0400) /* USCI Second Stage Modulation Select 2 */#define UCBRS1 (0x0200) /* USCI Second Stage Modulation Select 1 */#define UCBRS0 (0x0100) /* USCI Second Stage Modulation Select 0 */#define UCBRF3 (0x0080) /* USCI First Stage Modulation Select 3 */#define UCBRF2 (0x0040) /* USCI First Stage Modulation Select 2 */#define UCBRF1 (0x0020) /* USCI First Stage Modulation Select 1 */#define UCBRF0 (0x0010) /* USCI First Stage Modulation Select 0 */#define UCOS16 (0x0001) /* USCI 16-times Oversampling enable *//* UCAxMCTLW Control Bits */#define UCBRF3_L (0x0080) /* USCI First Stage Modulation Select 3 */#define UCBRF2_L (0x0040) /* USCI First Stage Modulation Select 2 */#define UCBRF1_L (0x0020) /* USCI First Stage Modulation Select 1 */#define UCBRF0_L (0x0010) /* USCI First Stage Modulation Select 0 */#define UCOS16_L (0x0001) /* USCI 16-times Oversampling enable *//* UCAxMCTLW Control Bits */#define UCBRS7_H (0x0080) /* USCI Second Stage Modulation Select 7 */#define UCBRS6_H (0x0040) /* USCI Second Stage Modulation Select 6 */#define UCBRS5_H (0x0020) /* USCI Second Stage Modulation Select 5 */#define UCBRS4_H (0x0010) /* USCI Second Stage Modulation Select 4 */#define UCBRS3_H (0x0008) /* USCI Second Stage Modulation Select 3 */#define UCBRS2_H (0x0004) /* USCI Second Stage Modulation Select 2 */#define UCBRS1_H (0x0002) /* USCI Second Stage Modulation Select 1 */#define UCBRS0_H (0x0001) /* USCI Second Stage Modulation Select 0 */#define UCBRF_0 (0x00) /* USCI First Stage Modulation: 0 */#define UCBRF_1 (0x10) /* USCI First Stage Modulation: 1 */#define UCBRF_2 (0x20) /* USCI First Stage Modulation: 2 */#define UCBRF_3 (0x30) /* USCI First Stage Modulation: 3 */#define UCBRF_4 (0x40) /* USCI First Stage Modulation: 4 */#define UCBRF_5 (0x50) /* USCI First Stage Modulation: 5 */#define UCBRF_6 (0x60) /* USCI First Stage Modulation: 6 */#define UCBRF_7 (0x70) /* USCI First Stage Modulation: 7 */#define UCBRF_8 (0x80) /* USCI First Stage Modulation: 8 */#define UCBRF_9 (0x90) /* USCI First Stage Modulation: 9 */#define UCBRF_10 (0xA0) /* USCI First Stage Modulation: A */#define UCBRF_11 (0xB0) /* USCI First Stage Modulation: B */#define UCBRF_12 (0xC0) /* USCI First Stage Modulation: C */#define UCBRF_13 (0xD0) /* USCI First Stage Modulation: D */#define UCBRF_14 (0xE0) /* USCI First Stage Modulation: E */#define UCBRF_15 (0xF0) /* USCI First Stage Modulation: F *//* UCAxSTATW Control Bits */#define UCLISTEN (0x0080) /* USCI Listen mode */#define UCFE (0x0040) /* USCI Frame Error Flag */#define UCOE (0x0020) /* USCI Overrun Error Flag */#define UCPE (0x0010) /* USCI Parity Error Flag */#define UCBRK (0x0008) /* USCI Break received */#define UCRXERR (0x0004) /* USCI RX Error Flag */#define UCADDR (0x0002) /* USCI Address received Flag */#define UCBUSY (0x0001) /* USCI Busy Flag */#define UCIDLE (0x0002) /* USCI Idle line detected Flag *//* UCBxSTATW I2C Control Bits */#define UCBCNT7 (0x8000) /* USCI Byte Counter Bit 7 */#define UCBCNT6 (0x4000) /* USCI Byte Counter Bit 6 */#define UCBCNT5 (0x2000) /* USCI Byte Counter Bit 5 */#define UCBCNT4 (0x1000) /* USCI Byte Counter Bit 4 */#define UCBCNT3 (0x0800) /* USCI Byte Counter Bit 3 */#define UCBCNT2 (0x0400) /* USCI Byte Counter Bit 2 */#define UCBCNT1 (0x0200) /* USCI Byte Counter Bit 1 */#define UCBCNT0 (0x0100) /* USCI Byte Counter Bit 0 */#define UCSCLLOW (0x0040) /* SCL low */#define UCGC (0x0020) /* General Call address received Flag */#define UCBBUSY (0x0010) /* Bus Busy Flag *//* UCBxTBCNT I2C Control Bits */#define UCTBCNT7 (0x0080) /* USCI Byte Counter Bit 7 */#define UCTBCNT6 (0x0040) /* USCI Byte Counter Bit 6 */#define UCTBCNT5 (0x0020) /* USCI Byte Counter Bit 5 */#define UCTBCNT4 (0x0010) /* USCI Byte Counter Bit 4 */#define UCTBCNT3 (0x0008) /* USCI Byte Counter Bit 3 */#define UCTBCNT2 (0x0004) /* USCI Byte Counter Bit 2 */#define UCTBCNT1 (0x0002) /* USCI Byte Counter Bit 1 */#define UCTBCNT0 (0x0001) /* USCI Byte Counter Bit 0 *//* UCAxIRCTL Control Bits */#define UCIRRXFL5 (0x8000) /* IRDA Receive Filter Length 5 */#define UCIRRXFL4 (0x4000) /* IRDA Receive Filter Length 4 */#define UCIRRXFL3 (0x2000) /* IRDA Receive Filter Length 3 */#define UCIRRXFL2 (0x1000) /* IRDA Receive Filter Length 2 */#define UCIRRXFL1 (0x0800) /* IRDA Receive Filter Length 1 */#define UCIRRXFL0 (0x0400) /* IRDA Receive Filter Length 0 */#define UCIRRXPL (0x0200) /* IRDA Receive Input Polarity */#define UCIRRXFE (0x0100) /* IRDA Receive Filter enable */#define UCIRTXPL5 (0x0080) /* IRDA Transmit Pulse Length 5 */#define UCIRTXPL4 (0x0040) /* IRDA Transmit Pulse Length 4 */#define UCIRTXPL3 (0x0020) /* IRDA Transmit Pulse Length 3 */#define UCIRTXPL2 (0x0010) /* IRDA Transmit Pulse Length 2 */#define UCIRTXPL1 (0x0008) /* IRDA Transmit Pulse Length 1 */#define UCIRTXPL0 (0x0004) /* IRDA Transmit Pulse Length 0 */#define UCIRTXCLK (0x0002) /* IRDA Transmit Pulse Clock Select */#define UCIREN (0x0001) /* IRDA Encoder/Decoder enable *//* UCAxIRCTL Control Bits */#define UCIRTXPL5_L (0x0080) /* IRDA Transmit Pulse Length 5 */#define UCIRTXPL4_L (0x0040) /* IRDA Transmit Pulse Length 4 */#define UCIRTXPL3_L (0x0020) /* IRDA Transmit Pulse Length 3 */#define UCIRTXPL2_L (0x0010) /* IRDA Transmit Pulse Length 2 */#define UCIRTXPL1_L (0x0008) /* IRDA Transmit Pulse Length 1 */#define UCIRTXPL0_L (0x0004) /* IRDA Transmit Pulse Length 0 */#define UCIRTXCLK_L (0x0002) /* IRDA Transmit Pulse Clock Select */#define UCIREN_L (0x0001) /* IRDA Encoder/Decoder enable *//* UCAxIRCTL Control Bits */#define UCIRRXFL5_H (0x0080) /* IRDA Receive Filter Length 5 */#define UCIRRXFL4_H (0x0040) /* IRDA Receive Filter Length 4 */#define UCIRRXFL3_H (0x0020) /* IRDA Receive Filter Length 3 */#define UCIRRXFL2_H (0x0010) /* IRDA Receive Filter Length 2 */#define UCIRRXFL1_H (0x0008) /* IRDA Receive Filter Length 1 */#define UCIRRXFL0_H (0x0004) /* IRDA Receive Filter Length 0 */#define UCIRRXPL_H (0x0002) /* IRDA Receive Input Polarity */#define UCIRRXFE_H (0x0001) /* IRDA Receive Filter enable *//* UCAxABCTL Control Bits *///#define res (0x80) /* reserved *///#define res (0x40) /* reserved */#define UCDELIM1 (0x20) /* Break Sync Delimiter 1 */#define UCDELIM0 (0x10) /* Break Sync Delimiter 0 */#define UCSTOE (0x08) /* Sync-Field Timeout error */#define UCBTOE (0x04) /* Break Timeout error *///#define res (0x02) /* reserved */#define UCABDEN (0x01) /* Auto Baud Rate detect enable *//* UCBxI2COA0 Control Bits */#define UCGCEN (0x8000) /* I2C General Call enable */#define UCOAEN (0x0400) /* I2C Own Address enable */#define UCOA9 (0x0200) /* I2C Own Address Bit 9 */#define UCOA8 (0x0100) /* I2C Own Address Bit 8 */#define UCOA7 (0x0080) /* I2C Own Address Bit 7 */#define UCOA6 (0x0040) /* I2C Own Address Bit 6 */#define UCOA5 (0x0020) /* I2C Own Address Bit 5 */#define UCOA4 (0x0010) /* I2C Own Address Bit 4 */#define UCOA3 (0x0008) /* I2C Own Address Bit 3 */#define UCOA2 (0x0004) /* I2C Own Address Bit 2 */#define UCOA1 (0x0002) /* I2C Own Address Bit 1 */#define UCOA0 (0x0001) /* I2C Own Address Bit 0 *//* UCBxI2COA0 Control Bits */#define UCOA7_L (0x0080) /* I2C Own Address Bit 7 */#define UCOA6_L (0x0040) /* I2C Own Address Bit 6 */#define UCOA5_L (0x0020) /* I2C Own Address Bit 5 */#define UCOA4_L (0x0010) /* I2C Own Address Bit 4 */#define UCOA3_L (0x0008) /* I2C Own Address Bit 3 */#define UCOA2_L (0x0004) /* I2C Own Address Bit 2 */#define UCOA1_L (0x0002) /* I2C Own Address Bit 1 */#define UCOA0_L (0x0001) /* I2C Own Address Bit 0 *//* UCBxI2COA0 Control Bits */#define UCGCEN_H (0x0080) /* I2C General Call enable */#define UCOAEN_H (0x0004) /* I2C Own Address enable */#define UCOA9_H (0x0002) /* I2C Own Address Bit 9 */#define UCOA8_H (0x0001) /* I2C Own Address Bit 8 *//* UCBxI2COAx Control Bits */#define UCOAEN (0x0400) /* I2C Own Address enable */#define UCOA9 (0x0200) /* I2C Own Address Bit 9 */#define UCOA8 (0x0100) /* I2C Own Address Bit 8 */#define UCOA7 (0x0080) /* I2C Own Address Bit 7 */#define UCOA6 (0x0040) /* I2C Own Address Bit 6 */#define UCOA5 (0x0020) /* I2C Own Address Bit 5 */#define UCOA4 (0x0010) /* I2C Own Address Bit 4 */#define UCOA3 (0x0008) /* I2C Own Address Bit 3 */#define UCOA2 (0x0004) /* I2C Own Address Bit 2 */#define UCOA1 (0x0002) /* I2C Own Address Bit 1 */#define UCOA0 (0x0001) /* I2C Own Address Bit 0 *//* UCBxI2COAx Control Bits */#define UCOA7_L (0x0080) /* I2C Own Address Bit 7 */#define UCOA6_L (0x0040) /* I2C Own Address Bit 6 */#define UCOA5_L (0x0020) /* I2C Own Address Bit 5 */#define UCOA4_L (0x0010) /* I2C Own Address Bit 4 */#define UCOA3_L (0x0008) /* I2C Own Address Bit 3 */#define UCOA2_L (0x0004) /* I2C Own Address Bit 2 */#define UCOA1_L (0x0002) /* I2C Own Address Bit 1 */#define UCOA0_L (0x0001) /* I2C Own Address Bit 0 *//* UCBxI2COAx Control Bits */#define UCOAEN_H (0x0004) /* I2C Own Address enable */#define UCOA9_H (0x0002) /* I2C Own Address Bit 9 */#define UCOA8_H (0x0001) /* I2C Own Address Bit 8 *//* UCBxADDRX Control Bits */#define UCADDRX9 (0x0200) /* I2C Receive Address Bit 9 */#define UCADDRX8 (0x0100) /* I2C Receive Address Bit 8 */#define UCADDRX7 (0x0080) /* I2C Receive Address Bit 7 */#define UCADDRX6 (0x0040) /* I2C Receive Address Bit 6 */#define UCADDRX5 (0x0020) /* I2C Receive Address Bit 5 */#define UCADDRX4 (0x0010) /* I2C Receive Address Bit 4 */#define UCADDRX3 (0x0008) /* I2C Receive Address Bit 3 */#define UCADDRX2 (0x0004) /* I2C Receive Address Bit 2 */#define UCADDRX1 (0x0002) /* I2C Receive Address Bit 1 */#define UCADDRX0 (0x0001) /* I2C Receive Address Bit 0 *//* UCBxADDRX Control Bits */#define UCADDRX7_L (0x0080) /* I2C Receive Address Bit 7 */#define UCADDRX6_L (0x0040) /* I2C Receive Address Bit 6 */#define UCADDRX5_L (0x0020) /* I2C Receive Address Bit 5 */#define UCADDRX4_L (0x0010) /* I2C Receive Address Bit 4 */#define UCADDRX3_L (0x0008) /* I2C Receive Address Bit 3 */#define UCADDRX2_L (0x0004) /* I2C Receive Address Bit 2 */#define UCADDRX1_L (0x0002) /* I2C Receive Address Bit 1 */#define UCADDRX0_L (0x0001) /* I2C Receive Address Bit 0 *//* UCBxADDRX Control Bits */#define UCADDRX9_H (0x0002) /* I2C Receive Address Bit 9 */#define UCADDRX8_H (0x0001) /* I2C Receive Address Bit 8 *//* UCBxADDMASK Control Bits */#define UCADDMASK9 (0x0200) /* I2C Address Mask Bit 9 */#define UCADDMASK8 (0x0100) /* I2C Address Mask Bit 8 */#define UCADDMASK7 (0x0080) /* I2C Address Mask Bit 7 */#define UCADDMASK6 (0x0040) /* I2C Address Mask Bit 6 */#define UCADDMASK5 (0x0020) /* I2C Address Mask Bit 5 */#define UCADDMASK4 (0x0010) /* I2C Address Mask Bit 4 */#define UCADDMASK3 (0x0008) /* I2C Address Mask Bit 3 */#define UCADDMASK2 (0x0004) /* I2C Address Mask Bit 2 */#define UCADDMASK1 (0x0002) /* I2C Address Mask Bit 1 */#define UCADDMASK0 (0x0001) /* I2C Address Mask Bit 0 *//* UCBxADDMASK Control Bits */#define UCADDMASK7_L (0x0080) /* I2C Address Mask Bit 7 */#define UCADDMASK6_L (0x0040) /* I2C Address Mask Bit 6 */#define UCADDMASK5_L (0x0020) /* I2C Address Mask Bit 5 */#define UCADDMASK4_L (0x0010) /* I2C Address Mask Bit 4 */#define UCADDMASK3_L (0x0008) /* I2C Address Mask Bit 3 */#define UCADDMASK2_L (0x0004) /* I2C Address Mask Bit 2 */#define UCADDMASK1_L (0x0002) /* I2C Address Mask Bit 1 */#define UCADDMASK0_L (0x0001) /* I2C Address Mask Bit 0 *//* UCBxADDMASK Control Bits */#define UCADDMASK9_H (0x0002) /* I2C Address Mask Bit 9 */#define UCADDMASK8_H (0x0001) /* I2C Address Mask Bit 8 *//* UCBxI2CSA Control Bits */#define UCSA9 (0x0200) /* I2C Slave Address Bit 9 */#define UCSA8 (0x0100) /* I2C Slave Address Bit 8 */#define UCSA7 (0x0080) /* I2C Slave Address Bit 7 */#define UCSA6 (0x0040) /* I2C Slave Address Bit 6 */#define UCSA5 (0x0020) /* I2C Slave Address Bit 5 */#define UCSA4 (0x0010) /* I2C Slave Address Bit 4 */#define UCSA3 (0x0008) /* I2C Slave Address Bit 3 */#define UCSA2 (0x0004) /* I2C Slave Address Bit 2 */#define UCSA1 (0x0002) /* I2C Slave Address Bit 1 */#define UCSA0 (0x0001) /* I2C Slave Address Bit 0 *//* UCBxI2CSA Control Bits */#define UCSA7_L (0x0080) /* I2C Slave Address Bit 7 */#define UCSA6_L (0x0040) /* I2C Slave Address Bit 6 */#define UCSA5_L (0x0020) /* I2C Slave Address Bit 5 */#define UCSA4_L (0x0010) /* I2C Slave Address Bit 4 */#define UCSA3_L (0x0008) /* I2C Slave Address Bit 3 */#define UCSA2_L (0x0004) /* I2C Slave Address Bit 2 */#define UCSA1_L (0x0002) /* I2C Slave Address Bit 1 */#define UCSA0_L (0x0001) /* I2C Slave Address Bit 0 *//* UCBxI2CSA Control Bits */#define UCSA9_H (0x0002) /* I2C Slave Address Bit 9 */#define UCSA8_H (0x0001) /* I2C Slave Address Bit 8 *//* UCAxIE UART Control Bits */#define UCTXCPTIE (0x0008) /* UART Transmit Complete Interrupt Enable */#define UCSTTIE (0x0004) /* UART Start Bit Interrupt Enalble */#define UCTXIE (0x0002) /* UART Transmit Interrupt Enable */#define UCRXIE (0x0001) /* UART Receive Interrupt Enable *//* UCAxIE/UCBxIE SPI Control Bits *//* UCBxIE I2C Control Bits */#define UCBIT9IE (0x4000) /* I2C Bit 9 Position Interrupt Enable 3 */#define UCTXIE3 (0x2000) /* I2C Transmit Interrupt Enable 3 */#define UCRXIE3 (0x1000) /* I2C Receive Interrupt Enable 3 */#define UCTXIE2 (0x0800) /* I2C Transmit Interrupt Enable 2 */#define UCRXIE2 (0x0400) /* I2C Receive Interrupt Enable 2 */#define UCTXIE1 (0x0200) /* I2C Transmit Interrupt Enable 1 */#define UCRXIE1 (0x0100) /* I2C Receive Interrupt Enable 1 */#define UCCLTOIE (0x0080) /* I2C Clock Low Timeout interrupt enable */#define UCBCNTIE (0x0040) /* I2C Automatic stop assertion interrupt enable */#define UCNACKIE (0x0020) /* I2C NACK Condition interrupt enable */#define UCALIE (0x0010) /* I2C Arbitration Lost interrupt enable */#define UCSTPIE (0x0008) /* I2C STOP Condition interrupt enable */#define UCSTTIE (0x0004) /* I2C START Condition interrupt enable */#define UCTXIE0 (0x0002) /* I2C Transmit Interrupt Enable 0 */#define UCRXIE0 (0x0001) /* I2C Receive Interrupt Enable 0 *//* UCAxIFG UART Control Bits */#define UCTXCPTIFG (0x0008) /* UART Transmit Complete Interrupt Flag */#define UCSTTIFG (0x0004) /* UART Start Bit Interrupt Flag */#define UCTXIFG (0x0002) /* UART Transmit Interrupt Flag */#define UCRXIFG (0x0001) /* UART Receive Interrupt Flag *//* UCAxIFG/UCBxIFG SPI Control Bits */#define UCTXIFG (0x0002) /* SPI Transmit Interrupt Flag */#define UCRXIFG (0x0001) /* SPI Receive Interrupt Flag *//* UCBxIFG Control Bits */#define UCBIT9IFG (0x4000) /* I2C Bit 9 Possition Interrupt Flag 3 */#define UCTXIFG3 (0x2000) /* I2C Transmit Interrupt Flag 3 */#define UCRXIFG3 (0x1000) /* I2C Receive Interrupt Flag 3 */#define UCTXIFG2 (0x0800) /* I2C Transmit Interrupt Flag 2 */#define UCRXIFG2 (0x0400) /* I2C Receive Interrupt Flag 2 */#define UCTXIFG1 (0x0200) /* I2C Transmit Interrupt Flag 1 */#define UCRXIFG1 (0x0100) /* I2C Receive Interrupt Flag 1 */#define UCCLTOIFG (0x0080) /* I2C Clock low Timeout interrupt Flag */#define UCBCNTIFG (0x0040) /* I2C Byte counter interrupt flag */#define UCNACKIFG (0x0020) /* I2C NACK Condition interrupt Flag */#define UCALIFG (0x0010) /* I2C Arbitration Lost interrupt Flag */#define UCSTPIFG (0x0008) /* I2C STOP Condition interrupt Flag */#define UCSTTIFG (0x0004) /* I2C START Condition interrupt Flag */#define UCTXIFG0 (0x0002) /* I2C Transmit Interrupt Flag 0 */#define UCRXIFG0 (0x0001) /* I2C Receive Interrupt Flag 0 *//* USCI UART Definitions */#define USCI_NONE (0x0000) /* No Interrupt pending */#define USCI_UART_UCRXIFG (0x0002) /* USCI UCRXIFG */#define USCI_UART_UCTXIFG (0x0004) /* USCI UCTXIFG */#define USCI_UART_UCSTTIFG (0x0006) /* USCI UCSTTIFG */#define USCI_UART_UCTXCPTIFG (0x0008) /* USCI UCTXCPTIFG *//* USCI SPI Definitions */#define USCI_SPI_UCRXIFG (0x0002) /* USCI UCRXIFG */#define USCI_SPI_UCTXIFG (0x0004) /* USCI UCTXIFG *//* USCI I2C Definitions */#define USCI_I2C_UCALIFG (0x0002) /* USCI I2C Mode: UCALIFG */#define USCI_I2C_UCNACKIFG (0x0004) /* USCI I2C Mode: UCNACKIFG */#define USCI_I2C_UCSTTIFG (0x0006) /* USCI I2C Mode: UCSTTIFG*/#define USCI_I2C_UCSTPIFG (0x0008) /* USCI I2C Mode: UCSTPIFG*/#define USCI_I2C_UCRXIFG3 (0x000A) /* USCI I2C Mode: UCRXIFG3 */#define USCI_I2C_UCTXIFG3 (0x000C) /* USCI I2C Mode: UCTXIFG3 */#define USCI_I2C_UCRXIFG2 (0x000E) /* USCI I2C Mode: UCRXIFG2 */#define USCI_I2C_UCTXIFG2 (0x0010) /* USCI I2C Mode: UCTXIFG2 */#define USCI_I2C_UCRXIFG1 (0x0012) /* USCI I2C Mode: UCRXIFG1 */#define USCI_I2C_UCTXIFG1 (0x0014) /* USCI I2C Mode: UCTXIFG1 */#define USCI_I2C_UCRXIFG0 (0x0016) /* USCI I2C Mode: UCRXIFG0 */#define USCI_I2C_UCTXIFG0 (0x0018) /* USCI I2C Mode: UCTXIFG0 */#define USCI_I2C_UCBCNTIFG (0x001A) /* USCI I2C Mode: UCBCNTIFG */#define USCI_I2C_UCCLTOIFG (0x001C) /* USCI I2C Mode: UCCLTOIFG */#define USCI_I2C_UCBIT9IFG (0x001E) /* USCI I2C Mode: UCBIT9IFG *//************************************************************* WATCHDOG TIMER A************************************************************/#define __MSP430_HAS_WDT_A__ /* Definition to show that Module is available */#define __MSP430_BASEADDRESS_WDT_A__ 0x0150SFR_16BIT(WDTCTL); /* Watchdog Timer Control */SFR_8BIT(WDTCTL_L); /* Watchdog Timer Control */SFR_8BIT(WDTCTL_H); /* Watchdog Timer Control *//* The bit names have been prefixed with "WDT" *//* WDTCTL Control Bits */#define WDTIS0 (0x0001) /* WDT - Timer Interval Select 0 */#define WDTIS1 (0x0002) /* WDT - Timer Interval Select 1 */#define WDTIS2 (0x0004) /* WDT - Timer Interval Select 2 */#define WDTCNTCL (0x0008) /* WDT - Timer Clear */#define WDTTMSEL (0x0010) /* WDT - Timer Mode Select */#define WDTSSEL0 (0x0020) /* WDT - Timer Clock Source Select 0 */#define WDTSSEL1 (0x0040) /* WDT - Timer Clock Source Select 1 */#define WDTHOLD (0x0080) /* WDT - Timer hold *//* WDTCTL Control Bits */#define WDTIS0_L (0x0001) /* WDT - Timer Interval Select 0 */#define WDTIS1_L (0x0002) /* WDT - Timer Interval Select 1 */#define WDTIS2_L (0x0004) /* WDT - Timer Interval Select 2 */#define WDTCNTCL_L (0x0008) /* WDT - Timer Clear */#define WDTTMSEL_L (0x0010) /* WDT - Timer Mode Select */#define WDTSSEL0_L (0x0020) /* WDT - Timer Clock Source Select 0 */#define WDTSSEL1_L (0x0040) /* WDT - Timer Clock Source Select 1 */#define WDTHOLD_L (0x0080) /* WDT - Timer hold *//* WDTCTL Control Bits */#define WDTPW (0x5A00)#define WDTIS_0 (0*0x0001u) /* WDT - Timer Interval Select: /2G */#define WDTIS_1 (1*0x0001u) /* WDT - Timer Interval Select: /128M */#define WDTIS_2 (2*0x0001u) /* WDT - Timer Interval Select: /8192k */#define WDTIS_3 (3*0x0001u) /* WDT - Timer Interval Select: /512k */#define WDTIS_4 (4*0x0001u) /* WDT - Timer Interval Select: /32k */#define WDTIS_5 (5*0x0001u) /* WDT - Timer Interval Select: /8192 */#define WDTIS_6 (6*0x0001u) /* WDT - Timer Interval Select: /512 */#define WDTIS_7 (7*0x0001u) /* WDT - Timer Interval Select: /64 */#define WDTIS__2G (0*0x0001u) /* WDT - Timer Interval Select: /2G */#define WDTIS__128M (1*0x0001u) /* WDT - Timer Interval Select: /128M */#define WDTIS__8192K (2*0x0001u) /* WDT - Timer Interval Select: /8192k */#define WDTIS__512K (3*0x0001u) /* WDT - Timer Interval Select: /512k */#define WDTIS__32K (4*0x0001u) /* WDT - Timer Interval Select: /32k */#define WDTIS__8192 (5*0x0001u) /* WDT - Timer Interval Select: /8192 */#define WDTIS__512 (6*0x0001u) /* WDT - Timer Interval Select: /512 */#define WDTIS__64 (7*0x0001u) /* WDT - Timer Interval Select: /64 */#define WDTSSEL_0 (0*0x0020u) /* WDT - Timer Clock Source Select: SMCLK */#define WDTSSEL_1 (1*0x0020u) /* WDT - Timer Clock Source Select: ACLK */#define WDTSSEL_2 (2*0x0020u) /* WDT - Timer Clock Source Select: VLO_CLK */#define WDTSSEL_3 (3*0x0020u) /* WDT - Timer Clock Source Select: reserved */#define WDTSSEL__SMCLK (0*0x0020u) /* WDT - Timer Clock Source Select: SMCLK */#define WDTSSEL__ACLK (1*0x0020u) /* WDT - Timer Clock Source Select: ACLK */#define WDTSSEL__VLO (2*0x0020u) /* WDT - Timer Clock Source Select: VLO_CLK *//* WDT-interval times [1ms] coded with Bits 0-2 *//* WDT is clocked by fSMCLK (assumed 1MHz) */#define WDT_MDLY_32 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2) /* 32ms interval (default) */#define WDT_MDLY_8 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0) /* 8ms " */#define WDT_MDLY_0_5 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1) /* 0.5ms " */#define WDT_MDLY_0_064 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0) /* 0.064ms " *//* WDT is clocked by fACLK (assumed 32KHz) */#define WDT_ADLY_1000 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0) /* 1000ms " */#define WDT_ADLY_250 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0) /* 250ms " */#define WDT_ADLY_16 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1) /* 16ms " */#define WDT_ADLY_1_9 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0) /* 1.9ms " *//* Watchdog mode -> reset after expired time *//* WDT is clocked by fSMCLK (assumed 1MHz) */#define WDT_MRST_32 (WDTPW+WDTCNTCL+WDTIS2) /* 32ms interval (default) */#define WDT_MRST_8 (WDTPW+WDTCNTCL+WDTIS2+WDTIS0) /* 8ms " */#define WDT_MRST_0_5 (WDTPW+WDTCNTCL+WDTIS2+WDTIS1) /* 0.5ms " */#define WDT_MRST_0_064 (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0) /* 0.064ms " *//* WDT is clocked by fACLK (assumed 32KHz) */#define WDT_ARST_1000 (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2) /* 1000ms " */#define WDT_ARST_250 (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0) /* 250ms " */#define WDT_ARST_16 (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1) /* 16ms " */#define WDT_ARST_1_9 (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0) /* 1.9ms " *//************************************************************* Interrupt Vectors (offset from 0xFF80)************************************************************/#pragma diag_suppress 1107#define VECTOR_NAME(name) name##_ptr#define EMIT_PRAGMA(x) _Pragma(#x)#define CREATE_VECTOR(name) void * const VECTOR_NAME(name) = (void *)(long)&name#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))#define PLACE_INTERRUPT(func) EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \PLACE_VECTOR(VECTOR_NAME(func), offset) \PLACE_INTERRUPT(func)#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define RTC_VECTOR ".int39" /* 0xFFCE RTC */#else#define RTC_VECTOR (39 * 1u) /* 0xFFCE RTC *//*#define RTC_ISR(func) ISR_VECTOR(func, ".int39") */ /* 0xFFCE RTC */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define PORT2_VECTOR ".int44" /* 0xFFD8 Port 2 */#else#define PORT2_VECTOR (44 * 1u) /* 0xFFD8 Port 2 *//*#define PORT2_ISR(func) ISR_VECTOR(func, ".int44") */ /* 0xFFD8 Port 2 */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define PORT1_VECTOR ".int47" /* 0xFFDE Port 1 */#else#define PORT1_VECTOR (47 * 1u) /* 0xFFDE Port 1 *//*#define PORT1_ISR(func) ISR_VECTOR(func, ".int47") */ /* 0xFFDE Port 1 */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define TIMER1_A1_VECTOR ".int48" /* 0xFFE0 Timer1_A3 CC1-2, TA1 */#else#define TIMER1_A1_VECTOR (48 * 1u) /* 0xFFE0 Timer1_A3 CC1-2, TA1 *//*#define TIMER1_A1_ISR(func) ISR_VECTOR(func, ".int48") */ /* 0xFFE0 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define TIMER1_A0_VECTOR ".int49" /* 0xFFE2 Timer1_A3 CC0 */#else#define TIMER1_A0_VECTOR (49 * 1u) /* 0xFFE2 Timer1_A3 CC0 *//*#define TIMER1_A0_ISR(func) ISR_VECTOR(func, ".int49") */ /* 0xFFE2 Timer1_A3 CC0 */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define DMA_VECTOR ".int50" /* 0xFFE4 DMA */#else#define DMA_VECTOR (50 * 1u) /* 0xFFE4 DMA *//*#define DMA_ISR(func) ISR_VECTOR(func, ".int50") */ /* 0xFFE4 DMA */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define TIMER0_A1_VECTOR ".int52" /* 0xFFE8 Timer0_A5 CC1-4, TA */#else#define TIMER0_A1_VECTOR (52 * 1u) /* 0xFFE8 Timer0_A5 CC1-4, TA *//*#define TIMER0_A1_ISR(func) ISR_VECTOR(func, ".int52") */ /* 0xFFE8 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define TIMER0_A0_VECTOR ".int53" /* 0xFFEA Timer0_A5 CC0 */#else#define TIMER0_A0_VECTOR (53 * 1u) /* 0xFFEA Timer0_A5 CC0 *//*#define TIMER0_A0_ISR(func) ISR_VECTOR(func, ".int53") */ /* 0xFFEA Timer0_A5 CC0 */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define ADC10_VECTOR ".int54" /* 0xFFEC ADC */#else#define ADC10_VECTOR (54 * 1u) /* 0xFFEC ADC *//*#define ADC10_ISR(func) ISR_VECTOR(func, ".int54") */ /* 0xFFEC ADC */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define USCI_B0_VECTOR ".int55" /* 0xFFEE USCI B0 Receive/Transmit */#else#define USCI_B0_VECTOR (55 * 1u) /* 0xFFEE USCI B0 Receive/Transmit *//*#define USCI_B0_ISR(func) ISR_VECTOR(func, ".int55") */ /* 0xFFEE USCI B0 Receive/Transmit */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define USCI_A0_VECTOR ".int56" /* 0xFFF0 USCI A0 Receive/Transmit */#else#define USCI_A0_VECTOR (56 * 1u) /* 0xFFF0 USCI A0 Receive/Transmit *//*#define USCI_A0_ISR(func) ISR_VECTOR(func, ".int56") */ /* 0xFFF0 USCI A0 Receive/Transmit */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define WDT_VECTOR ".int57" /* 0xFFF2 Watchdog Timer */#else#define WDT_VECTOR (57 * 1u) /* 0xFFF2 Watchdog Timer *//*#define WDT_ISR(func) ISR_VECTOR(func, ".int57") */ /* 0xFFF2 Watchdog Timer */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define TIMER0_B1_VECTOR ".int58" /* 0xFFF4 Timer0_B3 CC1-2, TB */#else#define TIMER0_B1_VECTOR (58 * 1u) /* 0xFFF4 Timer0_B3 CC1-2, TB *//*#define TIMER0_B1_ISR(func) ISR_VECTOR(func, ".int58") */ /* 0xFFF4 Timer0_B3 CC1-2, TB */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define TIMER0_B0_VECTOR ".int59" /* 0xFFF6 Timer0_B3 CC0 */#else#define TIMER0_B0_VECTOR (59 * 1u) /* 0xFFF6 Timer0_B3 CC0 *//*#define TIMER0_B0_ISR(func) ISR_VECTOR(func, ".int59") */ /* 0xFFF6 Timer0_B3 CC0 */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define COMP_D_VECTOR ".int60" /* 0xFFF8 Comparator D */#else#define COMP_D_VECTOR (60 * 1u) /* 0xFFF8 Comparator D *//*#define COMP_D_ISR(func) ISR_VECTOR(func, ".int60") */ /* 0xFFF8 Comparator D */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define UNMI_VECTOR ".int61" /* 0xFFFA User Non-maskable */#else#define UNMI_VECTOR (61 * 1u) /* 0xFFFA User Non-maskable *//*#define UNMI_ISR(func) ISR_VECTOR(func, ".int61") */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define SYSNMI_VECTOR ".int62" /* 0xFFFC System Non-maskable */#else#define SYSNMI_VECTOR (62 * 1u) /* 0xFFFC System Non-maskable *//*#define SYSNMI_ISR(func) ISR_VECTOR(func, ".int62") */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */#endif#ifdef __ASM_HEADER__ /* Begin #defines for assembler */#define RESET_VECTOR ".reset" /* 0xFFFE Reset [Highest Priority] */#else#define RESET_VECTOR (63 * 1u) /* 0xFFFE Reset [Highest Priority] *//*#define RESET_ISR(func) ISR_VECTOR(func, ".int63") */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */#endif/************************************************************* End of Modules************************************************************/#ifdef __cplusplus}#endif /* extern "C" */#endif /* #ifndef __MSP430FR5738 */