Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/******************************************************************************/
2
/* Legacy Header File                                                         */
3
/* Not recommended for use in new projects.                                   */
4
/* Please use the msp430.h file or the device specific header file            */
5
/******************************************************************************/
6
 
7
/********************************************************************
8
*
9
* Standard register and bit definitions for the Texas Instruments
10
* MSP430 microcontroller.
11
*
12
* This file supports assembler and C development for
13
* MSP430x54xA devices.
14
*
15
* Texas Instruments, Version 1.4
16
*
17
* Rev. 1.0, Setup
18
* Rev. 1.1, added PM5CTL0
19
* Rev. 1.2, fixed wrong bit definition in PM5CTL0 (LOCKLPM5)
20
* Rev. 1.3, Changed access type of DMAxSZ registers to word only
21
* Rev. 1.4  Changed access type of TimerA/B registers to word only
22
*
23
********************************************************************/
24
 
25
#ifndef __msp430x54xA
26
#define __msp430x54xA
27
 
28
#ifdef __cplusplus
29
extern "C" {
30
#endif
31
 
32
 
33
/*----------------------------------------------------------------------------*/
34
/* PERIPHERAL FILE MAP                                                        */
35
/*----------------------------------------------------------------------------*/
36
 
37
/* External references resolved by a device-specific linker command file */
38
#define SFR_8BIT(address)   extern volatile unsigned char address
39
#define SFR_16BIT(address)  extern volatile unsigned int address
40
//#define SFR_20BIT(address)  extern volatile unsigned int address
41
typedef void (* __SFR_FARPTR)();
42
#define SFR_20BIT(address) extern __SFR_FARPTR address
43
#define SFR_32BIT(address)  extern volatile unsigned long address
44
 
45
 
46
 
47
/************************************************************
48
* STANDARD BITS
49
************************************************************/
50
 
51
#define BIT0                   (0x0001)
52
#define BIT1                   (0x0002)
53
#define BIT2                   (0x0004)
54
#define BIT3                   (0x0008)
55
#define BIT4                   (0x0010)
56
#define BIT5                   (0x0020)
57
#define BIT6                   (0x0040)
58
#define BIT7                   (0x0080)
59
#define BIT8                   (0x0100)
60
#define BIT9                   (0x0200)
61
#define BITA                   (0x0400)
62
#define BITB                   (0x0800)
63
#define BITC                   (0x1000)
64
#define BITD                   (0x2000)
65
#define BITE                   (0x4000)
66
#define BITF                   (0x8000)
67
 
68
/************************************************************
69
* STATUS REGISTER BITS
70
************************************************************/
71
 
72
#define C                      (0x0001)
73
#define Z                      (0x0002)
74
#define N                      (0x0004)
75
#define V                      (0x0100)
76
#define GIE                    (0x0008)
77
#define CPUOFF                 (0x0010)
78
#define OSCOFF                 (0x0020)
79
#define SCG0                   (0x0040)
80
#define SCG1                   (0x0080)
81
 
82
/* Low Power Modes coded with Bits 4-7 in SR */
83
 
84
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
85
#define LPM0                   (CPUOFF)
86
#define LPM1                   (SCG0+CPUOFF)
87
#define LPM2                   (SCG1+CPUOFF)
88
#define LPM3                   (SCG1+SCG0+CPUOFF)
89
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
90
/* End #defines for assembler */
91
 
92
#else /* Begin #defines for C */
93
#define LPM0_bits              (CPUOFF)
94
#define LPM1_bits              (SCG0+CPUOFF)
95
#define LPM2_bits              (SCG1+CPUOFF)
96
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
97
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
98
 
99
#include "in430.h"
100
 
101
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
102
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
103
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
104
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
105
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
106
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
107
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
108
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
109
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
110
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
111
#endif /* End #defines for C */
112
 
113
/************************************************************
114
* CPU
115
************************************************************/
116
#define __MSP430_HAS_MSP430XV2_CPU__                /* Definition to show that it has MSP430XV2 CPU */
117
 
118
/************************************************************
119
* PERIPHERAL FILE MAP
120
************************************************************/
121
 
122
/************************************************************
123
* ADC12 PLUS
124
************************************************************/
125
#define __MSP430_HAS_ADC12_PLUS__                /* Definition to show that Module is available */
126
#define __MSP430_BASEADDRESS_ADC12_PLUS__ 0x0700
127
 
128
SFR_16BIT(ADC12CTL0);                         /* ADC12+ Control 0 */
129
SFR_8BIT(ADC12CTL0_L);                        /* ADC12+ Control 0 */
130
SFR_8BIT(ADC12CTL0_H);                        /* ADC12+ Control 0 */
131
SFR_16BIT(ADC12CTL1);                         /* ADC12+ Control 1 */
132
SFR_8BIT(ADC12CTL1_L);                        /* ADC12+ Control 1 */
133
SFR_8BIT(ADC12CTL1_H);                        /* ADC12+ Control 1 */
134
SFR_16BIT(ADC12CTL2);                         /* ADC12+ Control 2 */
135
SFR_8BIT(ADC12CTL2_L);                        /* ADC12+ Control 2 */
136
SFR_8BIT(ADC12CTL2_H);                        /* ADC12+ Control 2 */
137
SFR_16BIT(ADC12IFG);                          /* ADC12+ Interrupt Flag */
138
SFR_8BIT(ADC12IFG_L);                         /* ADC12+ Interrupt Flag */
139
SFR_8BIT(ADC12IFG_H);                         /* ADC12+ Interrupt Flag */
140
SFR_16BIT(ADC12IE);                           /* ADC12+ Interrupt Enable */
141
SFR_8BIT(ADC12IE_L);                          /* ADC12+ Interrupt Enable */
142
SFR_8BIT(ADC12IE_H);                          /* ADC12+ Interrupt Enable */
143
SFR_16BIT(ADC12IV);                           /* ADC12+ Interrupt Vector Word */
144
SFR_8BIT(ADC12IV_L);                          /* ADC12+ Interrupt Vector Word */
145
SFR_8BIT(ADC12IV_H);                          /* ADC12+ Interrupt Vector Word */
146
 
147
SFR_16BIT(ADC12MEM0);                         /* ADC12 Conversion Memory 0 */
148
SFR_8BIT(ADC12MEM0_L);                        /* ADC12 Conversion Memory 0 */
149
SFR_8BIT(ADC12MEM0_H);                        /* ADC12 Conversion Memory 0 */
150
SFR_16BIT(ADC12MEM1);                         /* ADC12 Conversion Memory 1 */
151
SFR_8BIT(ADC12MEM1_L);                        /* ADC12 Conversion Memory 1 */
152
SFR_8BIT(ADC12MEM1_H);                        /* ADC12 Conversion Memory 1 */
153
SFR_16BIT(ADC12MEM2);                         /* ADC12 Conversion Memory 2 */
154
SFR_8BIT(ADC12MEM2_L);                        /* ADC12 Conversion Memory 2 */
155
SFR_8BIT(ADC12MEM2_H);                        /* ADC12 Conversion Memory 2 */
156
SFR_16BIT(ADC12MEM3);                         /* ADC12 Conversion Memory 3 */
157
SFR_8BIT(ADC12MEM3_L);                        /* ADC12 Conversion Memory 3 */
158
SFR_8BIT(ADC12MEM3_H);                        /* ADC12 Conversion Memory 3 */
159
SFR_16BIT(ADC12MEM4);                         /* ADC12 Conversion Memory 4 */
160
SFR_8BIT(ADC12MEM4_L);                        /* ADC12 Conversion Memory 4 */
161
SFR_8BIT(ADC12MEM4_H);                        /* ADC12 Conversion Memory 4 */
162
SFR_16BIT(ADC12MEM5);                         /* ADC12 Conversion Memory 5 */
163
SFR_8BIT(ADC12MEM5_L);                        /* ADC12 Conversion Memory 5 */
164
SFR_8BIT(ADC12MEM5_H);                        /* ADC12 Conversion Memory 5 */
165
SFR_16BIT(ADC12MEM6);                         /* ADC12 Conversion Memory 6 */
166
SFR_8BIT(ADC12MEM6_L);                        /* ADC12 Conversion Memory 6 */
167
SFR_8BIT(ADC12MEM6_H);                        /* ADC12 Conversion Memory 6 */
168
SFR_16BIT(ADC12MEM7);                         /* ADC12 Conversion Memory 7 */
169
SFR_8BIT(ADC12MEM7_L);                        /* ADC12 Conversion Memory 7 */
170
SFR_8BIT(ADC12MEM7_H);                        /* ADC12 Conversion Memory 7 */
171
SFR_16BIT(ADC12MEM8);                         /* ADC12 Conversion Memory 8 */
172
SFR_8BIT(ADC12MEM8_L);                        /* ADC12 Conversion Memory 8 */
173
SFR_8BIT(ADC12MEM8_H);                        /* ADC12 Conversion Memory 8 */
174
SFR_16BIT(ADC12MEM9);                         /* ADC12 Conversion Memory 9 */
175
SFR_8BIT(ADC12MEM9_L);                        /* ADC12 Conversion Memory 9 */
176
SFR_8BIT(ADC12MEM9_H);                        /* ADC12 Conversion Memory 9 */
177
SFR_16BIT(ADC12MEM10);                        /* ADC12 Conversion Memory 10 */
178
SFR_8BIT(ADC12MEM10_L);                       /* ADC12 Conversion Memory 10 */
179
SFR_8BIT(ADC12MEM10_H);                       /* ADC12 Conversion Memory 10 */
180
SFR_16BIT(ADC12MEM11);                        /* ADC12 Conversion Memory 11 */
181
SFR_8BIT(ADC12MEM11_L);                       /* ADC12 Conversion Memory 11 */
182
SFR_8BIT(ADC12MEM11_H);                       /* ADC12 Conversion Memory 11 */
183
SFR_16BIT(ADC12MEM12);                        /* ADC12 Conversion Memory 12 */
184
SFR_8BIT(ADC12MEM12_L);                       /* ADC12 Conversion Memory 12 */
185
SFR_8BIT(ADC12MEM12_H);                       /* ADC12 Conversion Memory 12 */
186
SFR_16BIT(ADC12MEM13);                        /* ADC12 Conversion Memory 13 */
187
SFR_8BIT(ADC12MEM13_L);                       /* ADC12 Conversion Memory 13 */
188
SFR_8BIT(ADC12MEM13_H);                       /* ADC12 Conversion Memory 13 */
189
SFR_16BIT(ADC12MEM14);                        /* ADC12 Conversion Memory 14 */
190
SFR_8BIT(ADC12MEM14_L);                       /* ADC12 Conversion Memory 14 */
191
SFR_8BIT(ADC12MEM14_H);                       /* ADC12 Conversion Memory 14 */
192
SFR_16BIT(ADC12MEM15);                        /* ADC12 Conversion Memory 15 */
193
SFR_8BIT(ADC12MEM15_L);                       /* ADC12 Conversion Memory 15 */
194
SFR_8BIT(ADC12MEM15_H);                       /* ADC12 Conversion Memory 15 */
195
#define ADC12MEM_              ADC12MEM       /* ADC12 Conversion Memory */
196
#ifdef __ASM_HEADER__
197
#define ADC12MEM               ADC12MEM0      /* ADC12 Conversion Memory (for assembler) */
198
#else
199
#define ADC12MEM               ((int*)        &ADC12MEM0) /* ADC12 Conversion Memory (for C) */
200
#endif
201
 
202
SFR_8BIT(ADC12MCTL0);                         /* ADC12 Memory Control 0 */
203
SFR_8BIT(ADC12MCTL1);                         /* ADC12 Memory Control 1 */
204
SFR_8BIT(ADC12MCTL2);                         /* ADC12 Memory Control 2 */
205
SFR_8BIT(ADC12MCTL3);                         /* ADC12 Memory Control 3 */
206
SFR_8BIT(ADC12MCTL4);                         /* ADC12 Memory Control 4 */
207
SFR_8BIT(ADC12MCTL5);                         /* ADC12 Memory Control 5 */
208
SFR_8BIT(ADC12MCTL6);                         /* ADC12 Memory Control 6 */
209
SFR_8BIT(ADC12MCTL7);                         /* ADC12 Memory Control 7 */
210
SFR_8BIT(ADC12MCTL8);                         /* ADC12 Memory Control 8 */
211
SFR_8BIT(ADC12MCTL9);                         /* ADC12 Memory Control 9 */
212
SFR_8BIT(ADC12MCTL10);                        /* ADC12 Memory Control 10 */
213
SFR_8BIT(ADC12MCTL11);                        /* ADC12 Memory Control 11 */
214
SFR_8BIT(ADC12MCTL12);                        /* ADC12 Memory Control 12 */
215
SFR_8BIT(ADC12MCTL13);                        /* ADC12 Memory Control 13 */
216
SFR_8BIT(ADC12MCTL14);                        /* ADC12 Memory Control 14 */
217
SFR_8BIT(ADC12MCTL15);                        /* ADC12 Memory Control 15 */
218
#define ADC12MCTL_             ADC12MCTL      /* ADC12 Memory Control */
219
#ifdef __ASM_HEADER__
220
#define ADC12MCTL              ADC12MCTL0     /* ADC12 Memory Control (for assembler) */
221
#else
222
#define ADC12MCTL              ((char*)       &ADC12MCTL0) /* ADC12 Memory Control (for C) */
223
#endif
224
 
225
/* ADC12CTL0 Control Bits */
226
#define ADC12SC                (0x0001)       /* ADC12 Start Conversion */
227
#define ADC12ENC               (0x0002)       /* ADC12 Enable Conversion */
228
#define ADC12TOVIE             (0x0004)       /* ADC12 Timer Overflow interrupt enable */
229
#define ADC12OVIE              (0x0008)       /* ADC12 Overflow interrupt enable */
230
#define ADC12ON                (0x0010)       /* ADC12 On/enable */
231
#define ADC12REFON             (0x0020)       /* ADC12 Reference on */
232
#define ADC12REF2_5V           (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
233
#define ADC12MSC               (0x0080)       /* ADC12 Multiple SampleConversion */
234
#define ADC12SHT00             (0x0100)       /* ADC12 Sample Hold 0 Select Bit: 0 */
235
#define ADC12SHT01             (0x0200)       /* ADC12 Sample Hold 0 Select Bit: 1 */
236
#define ADC12SHT02             (0x0400)       /* ADC12 Sample Hold 0 Select Bit: 2 */
237
#define ADC12SHT03             (0x0800)       /* ADC12 Sample Hold 0 Select Bit: 3 */
238
#define ADC12SHT10             (0x1000)       /* ADC12 Sample Hold 1 Select Bit: 0 */
239
#define ADC12SHT11             (0x2000)       /* ADC12 Sample Hold 1 Select Bit: 1 */
240
#define ADC12SHT12             (0x4000)       /* ADC12 Sample Hold 1 Select Bit: 2 */
241
#define ADC12SHT13             (0x8000)       /* ADC12 Sample Hold 1 Select Bit: 3 */
242
 
243
/* ADC12CTL0 Control Bits */
244
#define ADC12SC_L              (0x0001)       /* ADC12 Start Conversion */
245
#define ADC12ENC_L             (0x0002)       /* ADC12 Enable Conversion */
246
#define ADC12TOVIE_L           (0x0004)       /* ADC12 Timer Overflow interrupt enable */
247
#define ADC12OVIE_L            (0x0008)       /* ADC12 Overflow interrupt enable */
248
#define ADC12ON_L              (0x0010)       /* ADC12 On/enable */
249
#define ADC12REFON_L           (0x0020)       /* ADC12 Reference on */
250
#define ADC12REF2_5V_L         (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
251
#define ADC12MSC_L             (0x0080)       /* ADC12 Multiple SampleConversion */
252
 
253
/* ADC12CTL0 Control Bits */
254
#define ADC12SHT00_H           (0x0001)       /* ADC12 Sample Hold 0 Select Bit: 0 */
255
#define ADC12SHT01_H           (0x0002)       /* ADC12 Sample Hold 0 Select Bit: 1 */
256
#define ADC12SHT02_H           (0x0004)       /* ADC12 Sample Hold 0 Select Bit: 2 */
257
#define ADC12SHT03_H           (0x0008)       /* ADC12 Sample Hold 0 Select Bit: 3 */
258
#define ADC12SHT10_H           (0x0010)       /* ADC12 Sample Hold 1 Select Bit: 0 */
259
#define ADC12SHT11_H           (0x0020)       /* ADC12 Sample Hold 1 Select Bit: 1 */
260
#define ADC12SHT12_H           (0x0040)       /* ADC12 Sample Hold 1 Select Bit: 2 */
261
#define ADC12SHT13_H           (0x0080)       /* ADC12 Sample Hold 1 Select Bit: 3 */
262
 
263
#define ADC12SHT0_0            (0*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 0 */
264
#define ADC12SHT0_1            (1*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 1 */
265
#define ADC12SHT0_2            (2*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 2 */
266
#define ADC12SHT0_3            (3*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 3 */
267
#define ADC12SHT0_4            (4*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 4 */
268
#define ADC12SHT0_5            (5*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 5 */
269
#define ADC12SHT0_6            (6*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 6 */
270
#define ADC12SHT0_7            (7*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 7 */
271
#define ADC12SHT0_8            (8*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 8 */
272
#define ADC12SHT0_9            (9*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 9 */
273
#define ADC12SHT0_10           (10*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 10 */
274
#define ADC12SHT0_11           (11*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 11 */
275
#define ADC12SHT0_12           (12*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 12 */
276
#define ADC12SHT0_13           (13*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 13 */
277
#define ADC12SHT0_14           (14*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 14 */
278
#define ADC12SHT0_15           (15*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 15 */
279
 
280
#define ADC12SHT1_0            (0*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 0 */
281
#define ADC12SHT1_1            (1*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 1 */
282
#define ADC12SHT1_2            (2*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 2 */
283
#define ADC12SHT1_3            (3*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 3 */
284
#define ADC12SHT1_4            (4*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 4 */
285
#define ADC12SHT1_5            (5*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 5 */
286
#define ADC12SHT1_6            (6*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 6 */
287
#define ADC12SHT1_7            (7*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 7 */
288
#define ADC12SHT1_8            (8*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 8 */
289
#define ADC12SHT1_9            (9*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 9 */
290
#define ADC12SHT1_10           (10*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 10 */
291
#define ADC12SHT1_11           (11*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 11 */
292
#define ADC12SHT1_12           (12*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 12 */
293
#define ADC12SHT1_13           (13*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 13 */
294
#define ADC12SHT1_14           (14*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 14 */
295
#define ADC12SHT1_15           (15*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 15 */
296
 
297
/* ADC12CTL1 Control Bits */
298
#define ADC12BUSY              (0x0001)       /* ADC12 Busy */
299
#define ADC12CONSEQ0           (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
300
#define ADC12CONSEQ1           (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
301
#define ADC12SSEL0             (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
302
#define ADC12SSEL1             (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
303
#define ADC12DIV0              (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
304
#define ADC12DIV1              (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
305
#define ADC12DIV2              (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
306
#define ADC12ISSH              (0x0100)       /* ADC12 Invert Sample Hold Signal */
307
#define ADC12SHP               (0x0200)       /* ADC12 Sample/Hold Pulse Mode */
308
#define ADC12SHS0              (0x0400)       /* ADC12 Sample/Hold Source Bit: 0 */
309
#define ADC12SHS1              (0x0800)       /* ADC12 Sample/Hold Source Bit: 1 */
310
#define ADC12CSTARTADD0        (0x1000)       /* ADC12 Conversion Start Address Bit: 0 */
311
#define ADC12CSTARTADD1        (0x2000)       /* ADC12 Conversion Start Address Bit: 1 */
312
#define ADC12CSTARTADD2        (0x4000)       /* ADC12 Conversion Start Address Bit: 2 */
313
#define ADC12CSTARTADD3        (0x8000)       /* ADC12 Conversion Start Address Bit: 3 */
314
 
315
/* ADC12CTL1 Control Bits */
316
#define ADC12BUSY_L            (0x0001)       /* ADC12 Busy */
317
#define ADC12CONSEQ0_L         (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
318
#define ADC12CONSEQ1_L         (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
319
#define ADC12SSEL0_L           (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
320
#define ADC12SSEL1_L           (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
321
#define ADC12DIV0_L            (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
322
#define ADC12DIV1_L            (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
323
#define ADC12DIV2_L            (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
324
 
325
/* ADC12CTL1 Control Bits */
326
#define ADC12ISSH_H            (0x0001)       /* ADC12 Invert Sample Hold Signal */
327
#define ADC12SHP_H             (0x0002)       /* ADC12 Sample/Hold Pulse Mode */
328
#define ADC12SHS0_H            (0x0004)       /* ADC12 Sample/Hold Source Bit: 0 */
329
#define ADC12SHS1_H            (0x0008)       /* ADC12 Sample/Hold Source Bit: 1 */
330
#define ADC12CSTARTADD0_H      (0x0010)       /* ADC12 Conversion Start Address Bit: 0 */
331
#define ADC12CSTARTADD1_H      (0x0020)       /* ADC12 Conversion Start Address Bit: 1 */
332
#define ADC12CSTARTADD2_H      (0x0040)       /* ADC12 Conversion Start Address Bit: 2 */
333
#define ADC12CSTARTADD3_H      (0x0080)       /* ADC12 Conversion Start Address Bit: 3 */
334
 
335
#define ADC12CONSEQ_0          (0*2u)         /* ADC12 Conversion Sequence Select: 0 */
336
#define ADC12CONSEQ_1          (1*2u)         /* ADC12 Conversion Sequence Select: 1 */
337
#define ADC12CONSEQ_2          (2*2u)         /* ADC12 Conversion Sequence Select: 2 */
338
#define ADC12CONSEQ_3          (3*2u)         /* ADC12 Conversion Sequence Select: 3 */
339
 
340
#define ADC12SSEL_0            (0*8u)         /* ADC12 Clock Source Select: 0 */
341
#define ADC12SSEL_1            (1*8u)         /* ADC12 Clock Source Select: 1 */
342
#define ADC12SSEL_2            (2*8u)         /* ADC12 Clock Source Select: 2 */
343
#define ADC12SSEL_3            (3*8u)         /* ADC12 Clock Source Select: 3 */
344
 
345
#define ADC12DIV_0             (0*0x20u)      /* ADC12 Clock Divider Select: 0 */
346
#define ADC12DIV_1             (1*0x20u)      /* ADC12 Clock Divider Select: 1 */
347
#define ADC12DIV_2             (2*0x20u)      /* ADC12 Clock Divider Select: 2 */
348
#define ADC12DIV_3             (3*0x20u)      /* ADC12 Clock Divider Select: 3 */
349
#define ADC12DIV_4             (4*0x20u)      /* ADC12 Clock Divider Select: 4 */
350
#define ADC12DIV_5             (5*0x20u)      /* ADC12 Clock Divider Select: 5 */
351
#define ADC12DIV_6             (6*0x20u)      /* ADC12 Clock Divider Select: 6 */
352
#define ADC12DIV_7             (7*0x20u)      /* ADC12 Clock Divider Select: 7 */
353
 
354
#define ADC12SHS_0             (0*0x400u)     /* ADC12 Sample/Hold Source: 0 */
355
#define ADC12SHS_1             (1*0x400u)     /* ADC12 Sample/Hold Source: 1 */
356
#define ADC12SHS_2             (2*0x400u)     /* ADC12 Sample/Hold Source: 2 */
357
#define ADC12SHS_3             (3*0x400u)     /* ADC12 Sample/Hold Source: 3 */
358
 
359
#define ADC12CSTARTADD_0       (0*0x1000u)    /* ADC12 Conversion Start Address: 0 */
360
#define ADC12CSTARTADD_1       (1*0x1000u)    /* ADC12 Conversion Start Address: 1 */
361
#define ADC12CSTARTADD_2       (2*0x1000u)    /* ADC12 Conversion Start Address: 2 */
362
#define ADC12CSTARTADD_3       (3*0x1000u)    /* ADC12 Conversion Start Address: 3 */
363
#define ADC12CSTARTADD_4       (4*0x1000u)    /* ADC12 Conversion Start Address: 4 */
364
#define ADC12CSTARTADD_5       (5*0x1000u)    /* ADC12 Conversion Start Address: 5 */
365
#define ADC12CSTARTADD_6       (6*0x1000u)    /* ADC12 Conversion Start Address: 6 */
366
#define ADC12CSTARTADD_7       (7*0x1000u)    /* ADC12 Conversion Start Address: 7 */
367
#define ADC12CSTARTADD_8       (8*0x1000u)    /* ADC12 Conversion Start Address: 8 */
368
#define ADC12CSTARTADD_9       (9*0x1000u)    /* ADC12 Conversion Start Address: 9 */
369
#define ADC12CSTARTADD_10      (10*0x1000u)   /* ADC12 Conversion Start Address: 10 */
370
#define ADC12CSTARTADD_11      (11*0x1000u)   /* ADC12 Conversion Start Address: 11 */
371
#define ADC12CSTARTADD_12      (12*0x1000u)   /* ADC12 Conversion Start Address: 12 */
372
#define ADC12CSTARTADD_13      (13*0x1000u)   /* ADC12 Conversion Start Address: 13 */
373
#define ADC12CSTARTADD_14      (14*0x1000u)   /* ADC12 Conversion Start Address: 14 */
374
#define ADC12CSTARTADD_15      (15*0x1000u)   /* ADC12 Conversion Start Address: 15 */
375
 
376
/* ADC12CTL2 Control Bits */
377
#define ADC12REFBURST          (0x0001)       /* ADC12+ Reference Burst */
378
#define ADC12REFOUT            (0x0002)       /* ADC12+ Reference Out */
379
#define ADC12SR                (0x0004)       /* ADC12+ Sampling Rate */
380
#define ADC12DF                (0x0008)       /* ADC12+ Data Format */
381
#define ADC12RES0              (0x0010)       /* ADC12+ Resolution Bit: 0 */
382
#define ADC12RES1              (0x0020)       /* ADC12+ Resolution Bit: 1 */
383
#define ADC12TCOFF             (0x0080)       /* ADC12+ Temperature Sensor Off */
384
#define ADC12PDIV              (0x0100)       /* ADC12+ predivider 0:/1   1:/4 */
385
 
386
/* ADC12CTL2 Control Bits */
387
#define ADC12REFBURST_L        (0x0001)       /* ADC12+ Reference Burst */
388
#define ADC12REFOUT_L          (0x0002)       /* ADC12+ Reference Out */
389
#define ADC12SR_L              (0x0004)       /* ADC12+ Sampling Rate */
390
#define ADC12DF_L              (0x0008)       /* ADC12+ Data Format */
391
#define ADC12RES0_L            (0x0010)       /* ADC12+ Resolution Bit: 0 */
392
#define ADC12RES1_L            (0x0020)       /* ADC12+ Resolution Bit: 1 */
393
#define ADC12TCOFF_L           (0x0080)       /* ADC12+ Temperature Sensor Off */
394
 
395
/* ADC12CTL2 Control Bits */
396
#define ADC12PDIV_H            (0x0001)       /* ADC12+ predivider 0:/1   1:/4 */
397
 
398
#define ADC12RES_0             (0x0000)       /* ADC12+ Resolution : 8 Bit */
399
#define ADC12RES_1             (0x0010)       /* ADC12+ Resolution : 10 Bit */
400
#define ADC12RES_2             (0x0020)       /* ADC12+ Resolution : 12 Bit */
401
#define ADC12RES_3             (0x0030)       /* ADC12+ Resolution : reserved */
402
 
403
/* ADC12MCTLx Control Bits */
404
#define ADC12INCH0             (0x0001)       /* ADC12 Input Channel Select Bit 0 */
405
#define ADC12INCH1             (0x0002)       /* ADC12 Input Channel Select Bit 1 */
406
#define ADC12INCH2             (0x0004)       /* ADC12 Input Channel Select Bit 2 */
407
#define ADC12INCH3             (0x0008)       /* ADC12 Input Channel Select Bit 3 */
408
#define ADC12SREF0             (0x0010)       /* ADC12 Select Reference Bit 0 */
409
#define ADC12SREF1             (0x0020)       /* ADC12 Select Reference Bit 1 */
410
#define ADC12SREF2             (0x0040)       /* ADC12 Select Reference Bit 2 */
411
#define ADC12EOS               (0x0080)       /* ADC12 End of Sequence */
412
 
413
#define ADC12INCH_0            (0x0000)       /* ADC12 Input Channel 0 */
414
#define ADC12INCH_1            (0x0001)       /* ADC12 Input Channel 1 */
415
#define ADC12INCH_2            (0x0002)       /* ADC12 Input Channel 2 */
416
#define ADC12INCH_3            (0x0003)       /* ADC12 Input Channel 3 */
417
#define ADC12INCH_4            (0x0004)       /* ADC12 Input Channel 4 */
418
#define ADC12INCH_5            (0x0005)       /* ADC12 Input Channel 5 */
419
#define ADC12INCH_6            (0x0006)       /* ADC12 Input Channel 6 */
420
#define ADC12INCH_7            (0x0007)       /* ADC12 Input Channel 7 */
421
#define ADC12INCH_8            (0x0008)       /* ADC12 Input Channel 8 */
422
#define ADC12INCH_9            (0x0009)       /* ADC12 Input Channel 9 */
423
#define ADC12INCH_10           (0x000A)       /* ADC12 Input Channel 10 */
424
#define ADC12INCH_11           (0x000B)       /* ADC12 Input Channel 11 */
425
#define ADC12INCH_12           (0x000C)       /* ADC12 Input Channel 12 */
426
#define ADC12INCH_13           (0x000D)       /* ADC12 Input Channel 13 */
427
#define ADC12INCH_14           (0x000E)       /* ADC12 Input Channel 14 */
428
#define ADC12INCH_15           (0x000F)       /* ADC12 Input Channel 15 */
429
 
430
#define ADC12SREF_0            (0*0x10u)      /* ADC12 Select Reference 0 */
431
#define ADC12SREF_1            (1*0x10u)      /* ADC12 Select Reference 1 */
432
#define ADC12SREF_2            (2*0x10u)      /* ADC12 Select Reference 2 */
433
#define ADC12SREF_3            (3*0x10u)      /* ADC12 Select Reference 3 */
434
#define ADC12SREF_4            (4*0x10u)      /* ADC12 Select Reference 4 */
435
#define ADC12SREF_5            (5*0x10u)      /* ADC12 Select Reference 5 */
436
#define ADC12SREF_6            (6*0x10u)      /* ADC12 Select Reference 6 */
437
#define ADC12SREF_7            (7*0x10u)      /* ADC12 Select Reference 7 */
438
 
439
#define ADC12IE0               (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
440
#define ADC12IE1               (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
441
#define ADC12IE2               (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
442
#define ADC12IE3               (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
443
#define ADC12IE4               (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
444
#define ADC12IE5               (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
445
#define ADC12IE6               (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
446
#define ADC12IE7               (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
447
#define ADC12IE8               (0x0100)       /* ADC12 Memory 8      Interrupt Enable */
448
#define ADC12IE9               (0x0200)       /* ADC12 Memory 9      Interrupt Enable */
449
#define ADC12IE10              (0x0400)       /* ADC12 Memory 10      Interrupt Enable */
450
#define ADC12IE11              (0x0800)       /* ADC12 Memory 11      Interrupt Enable */
451
#define ADC12IE12              (0x1000)       /* ADC12 Memory 12      Interrupt Enable */
452
#define ADC12IE13              (0x2000)       /* ADC12 Memory 13      Interrupt Enable */
453
#define ADC12IE14              (0x4000)       /* ADC12 Memory 14      Interrupt Enable */
454
#define ADC12IE15              (0x8000)       /* ADC12 Memory 15      Interrupt Enable */
455
 
456
#define ADC12IE0_L             (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
457
#define ADC12IE1_L             (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
458
#define ADC12IE2_L             (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
459
#define ADC12IE3_L             (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
460
#define ADC12IE4_L             (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
461
#define ADC12IE5_L             (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
462
#define ADC12IE6_L             (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
463
#define ADC12IE7_L             (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
464
 
465
#define ADC12IE8_H             (0x0001)       /* ADC12 Memory 8      Interrupt Enable */
466
#define ADC12IE9_H             (0x0002)       /* ADC12 Memory 9      Interrupt Enable */
467
#define ADC12IE10_H            (0x0004)       /* ADC12 Memory 10      Interrupt Enable */
468
#define ADC12IE11_H            (0x0008)       /* ADC12 Memory 11      Interrupt Enable */
469
#define ADC12IE12_H            (0x0010)       /* ADC12 Memory 12      Interrupt Enable */
470
#define ADC12IE13_H            (0x0020)       /* ADC12 Memory 13      Interrupt Enable */
471
#define ADC12IE14_H            (0x0040)       /* ADC12 Memory 14      Interrupt Enable */
472
#define ADC12IE15_H            (0x0080)       /* ADC12 Memory 15      Interrupt Enable */
473
 
474
#define ADC12IFG0              (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
475
#define ADC12IFG1              (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
476
#define ADC12IFG2              (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
477
#define ADC12IFG3              (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
478
#define ADC12IFG4              (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
479
#define ADC12IFG5              (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
480
#define ADC12IFG6              (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
481
#define ADC12IFG7              (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
482
#define ADC12IFG8              (0x0100)       /* ADC12 Memory 8      Interrupt Flag */
483
#define ADC12IFG9              (0x0200)       /* ADC12 Memory 9      Interrupt Flag */
484
#define ADC12IFG10             (0x0400)       /* ADC12 Memory 10      Interrupt Flag */
485
#define ADC12IFG11             (0x0800)       /* ADC12 Memory 11      Interrupt Flag */
486
#define ADC12IFG12             (0x1000)       /* ADC12 Memory 12      Interrupt Flag */
487
#define ADC12IFG13             (0x2000)       /* ADC12 Memory 13      Interrupt Flag */
488
#define ADC12IFG14             (0x4000)       /* ADC12 Memory 14      Interrupt Flag */
489
#define ADC12IFG15             (0x8000)       /* ADC12 Memory 15      Interrupt Flag */
490
 
491
#define ADC12IFG0_L            (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
492
#define ADC12IFG1_L            (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
493
#define ADC12IFG2_L            (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
494
#define ADC12IFG3_L            (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
495
#define ADC12IFG4_L            (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
496
#define ADC12IFG5_L            (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
497
#define ADC12IFG6_L            (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
498
#define ADC12IFG7_L            (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
499
 
500
#define ADC12IFG8_H            (0x0001)       /* ADC12 Memory 8      Interrupt Flag */
501
#define ADC12IFG9_H            (0x0002)       /* ADC12 Memory 9      Interrupt Flag */
502
#define ADC12IFG10_H           (0x0004)       /* ADC12 Memory 10      Interrupt Flag */
503
#define ADC12IFG11_H           (0x0008)       /* ADC12 Memory 11      Interrupt Flag */
504
#define ADC12IFG12_H           (0x0010)       /* ADC12 Memory 12      Interrupt Flag */
505
#define ADC12IFG13_H           (0x0020)       /* ADC12 Memory 13      Interrupt Flag */
506
#define ADC12IFG14_H           (0x0040)       /* ADC12 Memory 14      Interrupt Flag */
507
#define ADC12IFG15_H           (0x0080)       /* ADC12 Memory 15      Interrupt Flag */
508
 
509
/* ADC12IV Definitions */
510
#define ADC12IV_NONE           (0x0000)       /* No Interrupt pending */
511
#define ADC12IV_ADC12OVIFG     (0x0002)       /* ADC12OVIFG */
512
#define ADC12IV_ADC12TOVIFG    (0x0004)       /* ADC12TOVIFG */
513
#define ADC12IV_ADC12IFG0      (0x0006)       /* ADC12IFG0 */
514
#define ADC12IV_ADC12IFG1      (0x0008)       /* ADC12IFG1 */
515
#define ADC12IV_ADC12IFG2      (0x000A)       /* ADC12IFG2 */
516
#define ADC12IV_ADC12IFG3      (0x000C)       /* ADC12IFG3 */
517
#define ADC12IV_ADC12IFG4      (0x000E)       /* ADC12IFG4 */
518
#define ADC12IV_ADC12IFG5      (0x0010)       /* ADC12IFG5 */
519
#define ADC12IV_ADC12IFG6      (0x0012)       /* ADC12IFG6 */
520
#define ADC12IV_ADC12IFG7      (0x0014)       /* ADC12IFG7 */
521
#define ADC12IV_ADC12IFG8      (0x0016)       /* ADC12IFG8 */
522
#define ADC12IV_ADC12IFG9      (0x0018)       /* ADC12IFG9 */
523
#define ADC12IV_ADC12IFG10     (0x001A)       /* ADC12IFG10 */
524
#define ADC12IV_ADC12IFG11     (0x001C)       /* ADC12IFG11 */
525
#define ADC12IV_ADC12IFG12     (0x001E)       /* ADC12IFG12 */
526
#define ADC12IV_ADC12IFG13     (0x0020)       /* ADC12IFG13 */
527
#define ADC12IV_ADC12IFG14     (0x0022)       /* ADC12IFG14 */
528
#define ADC12IV_ADC12IFG15     (0x0024)       /* ADC12IFG15 */
529
 
530
/*************************************************************
531
* CRC Module
532
*************************************************************/
533
#define __MSP430_HAS_CRC__                    /* Definition to show that Module is available */
534
#define __MSP430_BASEADDRESS_CRC__ 0x0150
535
 
536
SFR_16BIT(CRCDI);                             /* CRC Data In Register */
537
SFR_8BIT(CRCDI_L);                            /* CRC Data In Register */
538
SFR_8BIT(CRCDI_H);                            /* CRC Data In Register */
539
SFR_16BIT(CRCDIRB);                           /* CRC data in reverse byte Register */
540
SFR_8BIT(CRCDIRB_L);                          /* CRC data in reverse byte Register */
541
SFR_8BIT(CRCDIRB_H);                          /* CRC data in reverse byte Register */
542
SFR_16BIT(CRCINIRES);                         /* CRC Initialisation Register and Result Register */
543
SFR_8BIT(CRCINIRES_L);                        /* CRC Initialisation Register and Result Register */
544
SFR_8BIT(CRCINIRES_H);                        /* CRC Initialisation Register and Result Register */
545
SFR_16BIT(CRCRESR);                           /* CRC reverse result Register */
546
SFR_8BIT(CRCRESR_L);                          /* CRC reverse result Register */
547
SFR_8BIT(CRCRESR_H);                          /* CRC reverse result Register */
548
 
549
/************************************************************
550
* DMA_X
551
************************************************************/
552
#define __MSP430_HAS_DMAX_3__                 /* Definition to show that Module is available */
553
#define __MSP430_BASEADDRESS_DMAX_3__ 0x0500
554
 
555
SFR_16BIT(DMACTL0);                           /* DMA Module Control 0 */
556
SFR_8BIT(DMACTL0_L);                          /* DMA Module Control 0 */
557
SFR_8BIT(DMACTL0_H);                          /* DMA Module Control 0 */
558
SFR_16BIT(DMACTL1);                           /* DMA Module Control 1 */
559
SFR_8BIT(DMACTL1_L);                          /* DMA Module Control 1 */
560
SFR_8BIT(DMACTL1_H);                          /* DMA Module Control 1 */
561
SFR_16BIT(DMACTL2);                           /* DMA Module Control 2 */
562
SFR_8BIT(DMACTL2_L);                          /* DMA Module Control 2 */
563
SFR_8BIT(DMACTL2_H);                          /* DMA Module Control 2 */
564
SFR_16BIT(DMACTL3);                           /* DMA Module Control 3 */
565
SFR_8BIT(DMACTL3_L);                          /* DMA Module Control 3 */
566
SFR_8BIT(DMACTL3_H);                          /* DMA Module Control 3 */
567
SFR_16BIT(DMACTL4);                           /* DMA Module Control 4 */
568
SFR_8BIT(DMACTL4_L);                          /* DMA Module Control 4 */
569
SFR_8BIT(DMACTL4_H);                          /* DMA Module Control 4 */
570
SFR_16BIT(DMAIV);                             /* DMA Interrupt Vector Word */
571
SFR_8BIT(DMAIV_L);                            /* DMA Interrupt Vector Word */
572
SFR_8BIT(DMAIV_H);                            /* DMA Interrupt Vector Word */
573
 
574
SFR_16BIT(DMA0CTL);                           /* DMA Channel 0 Control */
575
SFR_8BIT(DMA0CTL_L);                          /* DMA Channel 0 Control */
576
SFR_8BIT(DMA0CTL_H);                          /* DMA Channel 0 Control */
577
SFR_20BIT(DMA0SA);                            /* DMA Channel 0 Source Address */
578
SFR_16BIT(DMA0SAL);                           /* DMA Channel 0 Source Address */
579
SFR_20BIT(DMA0DA);                            /* DMA Channel 0 Destination Address */
580
SFR_16BIT(DMA0DAL);                           /* DMA Channel 0 Destination Address */
581
SFR_16BIT(DMA0SZ);                            /* DMA Channel 0 Transfer Size */
582
 
583
SFR_16BIT(DMA1CTL);                           /* DMA Channel 1 Control */
584
SFR_8BIT(DMA1CTL_L);                          /* DMA Channel 1 Control */
585
SFR_8BIT(DMA1CTL_H);                          /* DMA Channel 1 Control */
586
SFR_20BIT(DMA1SA);                            /* DMA Channel 1 Source Address */
587
SFR_16BIT(DMA1SAL);                           /* DMA Channel 1 Source Address */
588
SFR_20BIT(DMA1DA);                            /* DMA Channel 1 Destination Address */
589
SFR_16BIT(DMA1DAL);                           /* DMA Channel 1 Destination Address */
590
SFR_16BIT(DMA1SZ);                            /* DMA Channel 1 Transfer Size */
591
 
592
SFR_16BIT(DMA2CTL);                           /* DMA Channel 2 Control */
593
SFR_8BIT(DMA2CTL_L);                          /* DMA Channel 2 Control */
594
SFR_8BIT(DMA2CTL_H);                          /* DMA Channel 2 Control */
595
SFR_20BIT(DMA2SA);                            /* DMA Channel 2 Source Address */
596
SFR_16BIT(DMA2SAL);                           /* DMA Channel 2 Source Address */
597
SFR_20BIT(DMA2DA);                            /* DMA Channel 2 Destination Address */
598
SFR_16BIT(DMA2DAL);                           /* DMA Channel 2 Destination Address */
599
SFR_16BIT(DMA2SZ);                            /* DMA Channel 2 Transfer Size */
600
 
601
/* DMACTL0 Control Bits */
602
#define DMA0TSEL0              (0x0001)       /* DMA channel 0 transfer select bit 0 */
603
#define DMA0TSEL1              (0x0002)       /* DMA channel 0 transfer select bit 1 */
604
#define DMA0TSEL2              (0x0004)       /* DMA channel 0 transfer select bit 2 */
605
#define DMA0TSEL3              (0x0008)       /* DMA channel 0 transfer select bit 3 */
606
#define DMA0TSEL4              (0x0010)       /* DMA channel 0 transfer select bit 4 */
607
#define DMA1TSEL0              (0x0100)       /* DMA channel 1 transfer select bit 0 */
608
#define DMA1TSEL1              (0x0200)       /* DMA channel 1 transfer select bit 1 */
609
#define DMA1TSEL2              (0x0400)       /* DMA channel 1 transfer select bit 2 */
610
#define DMA1TSEL3              (0x0800)       /* DMA channel 1 transfer select bit 3 */
611
#define DMA1TSEL4              (0x1000)       /* DMA channel 1 transfer select bit 4 */
612
 
613
/* DMACTL0 Control Bits */
614
#define DMA0TSEL0_L            (0x0001)       /* DMA channel 0 transfer select bit 0 */
615
#define DMA0TSEL1_L            (0x0002)       /* DMA channel 0 transfer select bit 1 */
616
#define DMA0TSEL2_L            (0x0004)       /* DMA channel 0 transfer select bit 2 */
617
#define DMA0TSEL3_L            (0x0008)       /* DMA channel 0 transfer select bit 3 */
618
#define DMA0TSEL4_L            (0x0010)       /* DMA channel 0 transfer select bit 4 */
619
 
620
/* DMACTL0 Control Bits */
621
#define DMA1TSEL0_H            (0x0001)       /* DMA channel 1 transfer select bit 0 */
622
#define DMA1TSEL1_H            (0x0002)       /* DMA channel 1 transfer select bit 1 */
623
#define DMA1TSEL2_H            (0x0004)       /* DMA channel 1 transfer select bit 2 */
624
#define DMA1TSEL3_H            (0x0008)       /* DMA channel 1 transfer select bit 3 */
625
#define DMA1TSEL4_H            (0x0010)       /* DMA channel 1 transfer select bit 4 */
626
 
627
/* DMACTL01 Control Bits */
628
#define DMA2TSEL0              (0x0001)       /* DMA channel 2 transfer select bit 0 */
629
#define DMA2TSEL1              (0x0002)       /* DMA channel 2 transfer select bit 1 */
630
#define DMA2TSEL2              (0x0004)       /* DMA channel 2 transfer select bit 2 */
631
#define DMA2TSEL3              (0x0008)       /* DMA channel 2 transfer select bit 3 */
632
#define DMA2TSEL4              (0x0010)       /* DMA channel 2 transfer select bit 4 */
633
 
634
/* DMACTL01 Control Bits */
635
#define DMA2TSEL0_L            (0x0001)       /* DMA channel 2 transfer select bit 0 */
636
#define DMA2TSEL1_L            (0x0002)       /* DMA channel 2 transfer select bit 1 */
637
#define DMA2TSEL2_L            (0x0004)       /* DMA channel 2 transfer select bit 2 */
638
#define DMA2TSEL3_L            (0x0008)       /* DMA channel 2 transfer select bit 3 */
639
#define DMA2TSEL4_L            (0x0010)       /* DMA channel 2 transfer select bit 4 */
640
 
641
/* DMACTL01 Control Bits */
642
 
643
/* DMACTL4 Control Bits */
644
#define ENNMI                  (0x0001)       /* Enable NMI interruption of DMA */
645
#define ROUNDROBIN             (0x0002)       /* Round-Robin DMA channel priorities */
646
#define DMARMWDIS              (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
647
 
648
/* DMACTL4 Control Bits */
649
#define ENNMI_L                (0x0001)       /* Enable NMI interruption of DMA */
650
#define ROUNDROBIN_L           (0x0002)       /* Round-Robin DMA channel priorities */
651
#define DMARMWDIS_L            (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
652
 
653
/* DMACTL4 Control Bits */
654
 
655
/* DMAxCTL Control Bits */
656
#define DMAREQ                 (0x0001)       /* Initiate DMA transfer with DMATSEL */
657
#define DMAABORT               (0x0002)       /* DMA transfer aborted by NMI */
658
#define DMAIE                  (0x0004)       /* DMA interrupt enable */
659
#define DMAIFG                 (0x0008)       /* DMA interrupt flag */
660
#define DMAEN                  (0x0010)       /* DMA enable */
661
#define DMALEVEL               (0x0020)       /* DMA level sensitive trigger select */
662
#define DMASRCBYTE             (0x0040)       /* DMA source byte */
663
#define DMADSTBYTE             (0x0080)       /* DMA destination byte */
664
#define DMASRCINCR0            (0x0100)       /* DMA source increment bit 0 */
665
#define DMASRCINCR1            (0x0200)       /* DMA source increment bit 1 */
666
#define DMADSTINCR0            (0x0400)       /* DMA destination increment bit 0 */
667
#define DMADSTINCR1            (0x0800)       /* DMA destination increment bit 1 */
668
#define DMADT0                 (0x1000)       /* DMA transfer mode bit 0 */
669
#define DMADT1                 (0x2000)       /* DMA transfer mode bit 1 */
670
#define DMADT2                 (0x4000)       /* DMA transfer mode bit 2 */
671
 
672
/* DMAxCTL Control Bits */
673
#define DMAREQ_L               (0x0001)       /* Initiate DMA transfer with DMATSEL */
674
#define DMAABORT_L             (0x0002)       /* DMA transfer aborted by NMI */
675
#define DMAIE_L                (0x0004)       /* DMA interrupt enable */
676
#define DMAIFG_L               (0x0008)       /* DMA interrupt flag */
677
#define DMAEN_L                (0x0010)       /* DMA enable */
678
#define DMALEVEL_L             (0x0020)       /* DMA level sensitive trigger select */
679
#define DMASRCBYTE_L           (0x0040)       /* DMA source byte */
680
#define DMADSTBYTE_L           (0x0080)       /* DMA destination byte */
681
 
682
/* DMAxCTL Control Bits */
683
#define DMASRCINCR0_H          (0x0001)       /* DMA source increment bit 0 */
684
#define DMASRCINCR1_H          (0x0002)       /* DMA source increment bit 1 */
685
#define DMADSTINCR0_H          (0x0004)       /* DMA destination increment bit 0 */
686
#define DMADSTINCR1_H          (0x0008)       /* DMA destination increment bit 1 */
687
#define DMADT0_H               (0x0010)       /* DMA transfer mode bit 0 */
688
#define DMADT1_H               (0x0020)       /* DMA transfer mode bit 1 */
689
#define DMADT2_H               (0x0040)       /* DMA transfer mode bit 2 */
690
 
691
#define DMASWDW                (0*0x0040u)    /* DMA transfer: source word to destination word */
692
#define DMASBDW                (1*0x0040u)    /* DMA transfer: source byte to destination word */
693
#define DMASWDB                (2*0x0040u)    /* DMA transfer: source word to destination byte */
694
#define DMASBDB                (3*0x0040u)    /* DMA transfer: source byte to destination byte */
695
 
696
#define DMASRCINCR_0           (0*0x0100u)    /* DMA source increment 0: source address unchanged */
697
#define DMASRCINCR_1           (1*0x0100u)    /* DMA source increment 1: source address unchanged */
698
#define DMASRCINCR_2           (2*0x0100u)    /* DMA source increment 2: source address decremented */
699
#define DMASRCINCR_3           (3*0x0100u)    /* DMA source increment 3: source address incremented */
700
 
701
#define DMADSTINCR_0           (0*0x0400u)    /* DMA destination increment 0: destination address unchanged */
702
#define DMADSTINCR_1           (1*0x0400u)    /* DMA destination increment 1: destination address unchanged */
703
#define DMADSTINCR_2           (2*0x0400u)    /* DMA destination increment 2: destination address decremented */
704
#define DMADSTINCR_3           (3*0x0400u)    /* DMA destination increment 3: destination address incremented */
705
 
706
#define DMADT_0                (0*0x1000u)    /* DMA transfer mode 0: Single transfer */
707
#define DMADT_1                (1*0x1000u)    /* DMA transfer mode 1: Block transfer */
708
#define DMADT_2                (2*0x1000u)    /* DMA transfer mode 2: Burst-Block transfer */
709
#define DMADT_3                (3*0x1000u)    /* DMA transfer mode 3: Burst-Block transfer */
710
#define DMADT_4                (4*0x1000u)    /* DMA transfer mode 4: Repeated Single transfer */
711
#define DMADT_5                (5*0x1000u)    /* DMA transfer mode 5: Repeated Block transfer */
712
#define DMADT_6                (6*0x1000u)    /* DMA transfer mode 6: Repeated Burst-Block transfer */
713
#define DMADT_7                (7*0x1000u)    /* DMA transfer mode 7: Repeated Burst-Block transfer */
714
 
715
/* DMAIV Definitions */
716
#define DMAIV_NONE             (0x0000)       /* No Interrupt pending */
717
#define DMAIV_DMA0IFG          (0x0002)       /* DMA0IFG*/
718
#define DMAIV_DMA1IFG          (0x0004)       /* DMA1IFG*/
719
#define DMAIV_DMA2IFG          (0x0006)       /* DMA2IFG*/
720
 
721
#define DMA0TSEL_0             (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
722
#define DMA0TSEL_1             (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
723
#define DMA0TSEL_2             (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
724
#define DMA0TSEL_3             (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
725
#define DMA0TSEL_4             (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
726
#define DMA0TSEL_5             (5*0x0001u)    /* DMA channel 0 transfer select 5:  TimerB (TB0CCR0.IFG) */
727
#define DMA0TSEL_6             (6*0x0001u)    /* DMA channel 0 transfer select 6:  TimerB (TB0CCR2.IFG) */
728
#define DMA0TSEL_7             (7*0x0001u)    /* DMA channel 0 transfer select 7:  Reserved */
729
#define DMA0TSEL_8             (8*0x0001u)    /* DMA channel 0 transfer select 8:  Reserved */
730
#define DMA0TSEL_9             (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
731
#define DMA0TSEL_10            (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
732
#define DMA0TSEL_11            (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
733
#define DMA0TSEL_12            (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
734
#define DMA0TSEL_13            (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
735
#define DMA0TSEL_14            (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
736
#define DMA0TSEL_15            (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
737
#define DMA0TSEL_16            (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
738
#define DMA0TSEL_17            (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
739
#define DMA0TSEL_18            (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
740
#define DMA0TSEL_19            (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
741
#define DMA0TSEL_20            (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
742
#define DMA0TSEL_21            (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
743
#define DMA0TSEL_22            (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
744
#define DMA0TSEL_23            (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
745
#define DMA0TSEL_24            (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
746
#define DMA0TSEL_25            (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
747
#define DMA0TSEL_26            (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
748
#define DMA0TSEL_27            (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
749
#define DMA0TSEL_28            (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
750
#define DMA0TSEL_29            (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
751
#define DMA0TSEL_30            (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
752
#define DMA0TSEL_31            (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
753
 
754
#define DMA1TSEL_0             (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
755
#define DMA1TSEL_1             (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
756
#define DMA1TSEL_2             (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
757
#define DMA1TSEL_3             (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
758
#define DMA1TSEL_4             (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
759
#define DMA1TSEL_5             (5*0x0100u)    /* DMA channel 1 transfer select 5:  TimerB (TB0CCR0.IFG) */
760
#define DMA1TSEL_6             (6*0x0100u)    /* DMA channel 1 transfer select 6:  TimerB (TB0CCR2.IFG) */
761
#define DMA1TSEL_7             (7*0x0100u)    /* DMA channel 1 transfer select 7:  Reserved */
762
#define DMA1TSEL_8             (8*0x0100u)    /* DMA channel 1 transfer select 8:  Reserved */
763
#define DMA1TSEL_9             (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
764
#define DMA1TSEL_10            (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
765
#define DMA1TSEL_11            (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
766
#define DMA1TSEL_12            (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
767
#define DMA1TSEL_13            (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
768
#define DMA1TSEL_14            (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
769
#define DMA1TSEL_15            (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
770
#define DMA1TSEL_16            (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
771
#define DMA1TSEL_17            (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
772
#define DMA1TSEL_18            (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
773
#define DMA1TSEL_19            (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
774
#define DMA1TSEL_20            (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
775
#define DMA1TSEL_21            (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
776
#define DMA1TSEL_22            (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
777
#define DMA1TSEL_23            (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
778
#define DMA1TSEL_24            (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
779
#define DMA1TSEL_25            (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
780
#define DMA1TSEL_26            (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
781
#define DMA1TSEL_27            (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
782
#define DMA1TSEL_28            (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
783
#define DMA1TSEL_29            (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
784
#define DMA1TSEL_30            (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
785
#define DMA1TSEL_31            (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
786
 
787
#define DMA2TSEL_0             (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
788
#define DMA2TSEL_1             (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
789
#define DMA2TSEL_2             (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
790
#define DMA2TSEL_3             (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
791
#define DMA2TSEL_4             (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
792
#define DMA2TSEL_5             (5*0x0001u)    /* DMA channel 2 transfer select 5:  TimerB (TB0CCR0.IFG) */
793
#define DMA2TSEL_6             (6*0x0001u)    /* DMA channel 2 transfer select 6:  TimerB (TB0CCR2.IFG) */
794
#define DMA2TSEL_7             (7*0x0001u)    /* DMA channel 2 transfer select 7:  Reserved */
795
#define DMA2TSEL_8             (8*0x0001u)    /* DMA channel 2 transfer select 8:  Reserved */
796
#define DMA2TSEL_9             (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
797
#define DMA2TSEL_10            (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
798
#define DMA2TSEL_11            (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
799
#define DMA2TSEL_12            (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
800
#define DMA2TSEL_13            (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
801
#define DMA2TSEL_14            (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
802
#define DMA2TSEL_15            (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
803
#define DMA2TSEL_16            (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
804
#define DMA2TSEL_17            (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
805
#define DMA2TSEL_18            (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
806
#define DMA2TSEL_19            (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
807
#define DMA2TSEL_20            (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
808
#define DMA2TSEL_21            (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
809
#define DMA2TSEL_22            (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
810
#define DMA2TSEL_23            (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
811
#define DMA2TSEL_24            (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
812
#define DMA2TSEL_25            (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
813
#define DMA2TSEL_26            (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
814
#define DMA2TSEL_27            (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
815
#define DMA2TSEL_28            (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
816
#define DMA2TSEL_29            (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
817
#define DMA2TSEL_30            (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
818
#define DMA2TSEL_31            (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
819
 
820
#define DMA0TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
821
#define DMA0TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
822
#define DMA0TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
823
#define DMA0TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
824
#define DMA0TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
825
#define DMA0TSEL__TB0CCR0      (5*0x0001u)    /* DMA channel 0 transfer select 5:  TimerB (TB0CCR0.IFG) */
826
#define DMA0TSEL__TB0CCR2      (6*0x0001u)    /* DMA channel 0 transfer select 6:  TimerB (TB0CCR2.IFG) */
827
#define DMA0TSEL__RES7         (7*0x0001u)    /* DMA channel 0 transfer select 7:  Reserved */
828
#define DMA0TSEL__RES8         (8*0x0001u)    /* DMA channel 0 transfer select 8:  Reserved */
829
#define DMA0TSEL__RES9         (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
830
#define DMA0TSEL__RES10        (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
831
#define DMA0TSEL__RES11        (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
832
#define DMA0TSEL__RES12        (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
833
#define DMA0TSEL__RES13        (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
834
#define DMA0TSEL__RES14        (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
835
#define DMA0TSEL__RES15        (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
836
#define DMA0TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
837
#define DMA0TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
838
#define DMA0TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
839
#define DMA0TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
840
#define DMA0TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
841
#define DMA0TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
842
#define DMA0TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
843
#define DMA0TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
844
#define DMA0TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
845
#define DMA0TSEL__RES25        (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
846
#define DMA0TSEL__RES26        (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
847
#define DMA0TSEL__RES27        (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
848
#define DMA0TSEL__RES28        (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
849
#define DMA0TSEL__MPY          (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
850
#define DMA0TSEL__DMA2IFG      (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
851
#define DMA0TSEL__DMAE0        (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
852
 
853
#define DMA1TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
854
#define DMA1TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
855
#define DMA1TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
856
#define DMA1TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
857
#define DMA1TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
858
#define DMA1TSEL__TB0CCR0      (5*0x0100u)    /* DMA channel 1 transfer select 5:  TimerB (TB0CCR0.IFG) */
859
#define DMA1TSEL__TB0CCR2      (6*0x0100u)    /* DMA channel 1 transfer select 6:  TimerB (TB0CCR2.IFG) */
860
#define DMA1TSEL__RES7         (7*0x0100u)    /* DMA channel 1 transfer select 7:  Reserved */
861
#define DMA1TSEL__RES8         (8*0x0100u)    /* DMA channel 1 transfer select 8:  Reserved */
862
#define DMA1TSEL__RES9         (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
863
#define DMA1TSEL__RES10        (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
864
#define DMA1TSEL__RES11        (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
865
#define DMA1TSEL__RES12        (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
866
#define DMA1TSEL__RES13        (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
867
#define DMA1TSEL__RES14        (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
868
#define DMA1TSEL__RES15        (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
869
#define DMA1TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
870
#define DMA1TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
871
#define DMA1TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
872
#define DMA1TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
873
#define DMA1TSEL__USCIA1RX     (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
874
#define DMA1TSEL__USCIA1TX     (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
875
#define DMA1TSEL__USCIB1RX     (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
876
#define DMA1TSEL__USCIB1TX     (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
877
#define DMA1TSEL__ADC12IFG     (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
878
#define DMA1TSEL__RES25        (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
879
#define DMA1TSEL__RES26        (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
880
#define DMA1TSEL__RES27        (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
881
#define DMA1TSEL__RES28        (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
882
#define DMA1TSEL__MPY          (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
883
#define DMA1TSEL__DMA0IFG      (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
884
#define DMA1TSEL__DMAE0        (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
885
 
886
#define DMA2TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
887
#define DMA2TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
888
#define DMA2TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
889
#define DMA2TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
890
#define DMA2TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
891
#define DMA2TSEL__TB0CCR0      (5*0x0001u)    /* DMA channel 2 transfer select 5:  TimerB (TB0CCR0.IFG) */
892
#define DMA2TSEL__TB0CCR2      (6*0x0001u)    /* DMA channel 2 transfer select 6:  TimerB (TB0CCR2.IFG) */
893
#define DMA2TSEL__RES7         (7*0x0001u)    /* DMA channel 2 transfer select 7:  Reserved */
894
#define DMA2TSEL__RES8         (8*0x0001u)    /* DMA channel 2 transfer select 8:  Reserved */
895
#define DMA2TSEL__RES9         (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
896
#define DMA2TSEL__RES10        (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
897
#define DMA2TSEL__RES11        (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
898
#define DMA2TSEL__RES12        (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
899
#define DMA2TSEL__RES13        (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
900
#define DMA2TSEL__RES14        (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
901
#define DMA2TSEL__RES15        (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
902
#define DMA2TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
903
#define DMA2TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
904
#define DMA2TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
905
#define DMA2TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
906
#define DMA2TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
907
#define DMA2TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
908
#define DMA2TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
909
#define DMA2TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
910
#define DMA2TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
911
#define DMA2TSEL__RES25        (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
912
#define DMA2TSEL__RES26        (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
913
#define DMA2TSEL__RES27        (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
914
#define DMA2TSEL__RES28        (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
915
#define DMA2TSEL__MPY          (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
916
#define DMA2TSEL__DMA1IFG      (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
917
#define DMA2TSEL__DMAE0        (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
918
 
919
/*************************************************************
920
* Flash Memory
921
*************************************************************/
922
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
923
#define __MSP430_BASEADDRESS_FLASH__ 0x0140
924
 
925
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
926
SFR_8BIT(FCTL1_L);                            /* FLASH Control 1 */
927
SFR_8BIT(FCTL1_H);                            /* FLASH Control 1 */
928
//sfrbw    FCTL2               (0x0142)  /* FLASH Control 2 */
929
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
930
SFR_8BIT(FCTL3_L);                            /* FLASH Control 3 */
931
SFR_8BIT(FCTL3_H);                            /* FLASH Control 3 */
932
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
933
SFR_8BIT(FCTL4_L);                            /* FLASH Control 4 */
934
SFR_8BIT(FCTL4_H);                            /* FLASH Control 4 */
935
 
936
#define FRPW                   (0x9600)       /* Flash password returned by read */
937
#define FWPW                   (0xA500)       /* Flash password for write */
938
#define FXPW                   (0x3300)       /* for use with XOR instruction */
939
#define FRKEY                  (0x9600)       /* (legacy definition) Flash key returned by read */
940
#define FWKEY                  (0xA500)       /* (legacy definition) Flash key for write */
941
#define FXKEY                  (0x3300)       /* (legacy definition) for use with XOR instruction */
942
 
943
/* FCTL1 Control Bits */
944
//#define RESERVED            (0x0001)  /* Reserved */
945
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
946
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
947
//#define RESERVED            (0x0008)  /* Reserved */
948
//#define RESERVED            (0x0010)  /* Reserved */
949
#define SWRT                   (0x0020)       /* Smart Write enable */
950
#define WRT                    (0x0040)       /* Enable bit for Flash write */
951
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
952
 
953
/* FCTL1 Control Bits */
954
//#define RESERVED            (0x0001)  /* Reserved */
955
#define ERASE_L                (0x0002)       /* Enable bit for Flash segment erase */
956
#define MERAS_L                (0x0004)       /* Enable bit for Flash mass erase */
957
//#define RESERVED            (0x0008)  /* Reserved */
958
//#define RESERVED            (0x0010)  /* Reserved */
959
#define SWRT_L                 (0x0020)       /* Smart Write enable */
960
#define WRT_L                  (0x0040)       /* Enable bit for Flash write */
961
#define BLKWRT_L               (0x0080)       /* Enable bit for Flash segment write */
962
 
963
/* FCTL1 Control Bits */
964
//#define RESERVED            (0x0001)  /* Reserved */
965
//#define RESERVED            (0x0008)  /* Reserved */
966
//#define RESERVED            (0x0010)  /* Reserved */
967
 
968
/* FCTL3 Control Bits */
969
#define BUSY                   (0x0001)       /* Flash busy: 1 */
970
#define KEYV                   (0x0002)       /* Flash Key violation flag */
971
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
972
#define WAIT                   (0x0008)       /* Wait flag for segment write */
973
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
974
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
975
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
976
//#define RESERVED            (0x0080)  /* Reserved */
977
 
978
/* FCTL3 Control Bits */
979
#define BUSY_L                 (0x0001)       /* Flash busy: 1 */
980
#define KEYV_L                 (0x0002)       /* Flash Key violation flag */
981
#define ACCVIFG_L              (0x0004)       /* Flash Access violation flag */
982
#define WAIT_L                 (0x0008)       /* Wait flag for segment write */
983
#define LOCK_L                 (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
984
#define EMEX_L                 (0x0020)       /* Flash Emergency Exit */
985
#define LOCKA_L                (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
986
//#define RESERVED            (0x0080)  /* Reserved */
987
 
988
/* FCTL3 Control Bits */
989
//#define RESERVED            (0x0080)  /* Reserved */
990
 
991
/* FCTL4 Control Bits */
992
#define VPE                    (0x0001)       /* Voltage Changed during Program Error Flag */
993
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
994
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
995
#define LOCKINFO               (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
996
 
997
/* FCTL4 Control Bits */
998
#define VPE_L                  (0x0001)       /* Voltage Changed during Program Error Flag */
999
#define MGR0_L                 (0x0010)       /* Marginal read 0 mode. */
1000
#define MGR1_L                 (0x0020)       /* Marginal read 1 mode. */
1001
#define LOCKINFO_L             (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1002
 
1003
/* FCTL4 Control Bits */
1004
 
1005
/************************************************************
1006
* HARDWARE MULTIPLIER 32Bit
1007
************************************************************/
1008
#define __MSP430_HAS_MPY32__                  /* Definition to show that Module is available */
1009
#define __MSP430_BASEADDRESS_MPY32__ 0x04C0
1010
 
1011
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
1012
SFR_8BIT(MPY_L);                              /* Multiply Unsigned/Operand 1 */
1013
SFR_8BIT(MPY_H);                              /* Multiply Unsigned/Operand 1 */
1014
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
1015
SFR_8BIT(MPYS_L);                             /* Multiply Signed/Operand 1 */
1016
SFR_8BIT(MPYS_H);                             /* Multiply Signed/Operand 1 */
1017
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
1018
SFR_8BIT(MAC_L);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1019
SFR_8BIT(MAC_H);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1020
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
1021
SFR_8BIT(MACS_L);                             /* Multiply Signed and Accumulate/Operand 1 */
1022
SFR_8BIT(MACS_H);                             /* Multiply Signed and Accumulate/Operand 1 */
1023
SFR_16BIT(OP2);                               /* Operand 2 */
1024
SFR_8BIT(OP2_L);                              /* Operand 2 */
1025
SFR_8BIT(OP2_H);                              /* Operand 2 */
1026
SFR_16BIT(RESLO);                             /* Result Low Word */
1027
SFR_8BIT(RESLO_L);                            /* Result Low Word */
1028
SFR_8BIT(RESLO_H);                            /* Result Low Word */
1029
SFR_16BIT(RESHI);                             /* Result High Word */
1030
SFR_8BIT(RESHI_L);                            /* Result High Word */
1031
SFR_8BIT(RESHI_H);                            /* Result High Word */
1032
SFR_16BIT(SUMEXT);                            /* Sum Extend */
1033
SFR_8BIT(SUMEXT_L);                           /* Sum Extend */
1034
SFR_8BIT(SUMEXT_H);                           /* Sum Extend */
1035
 
1036
SFR_16BIT(MPY32L);                            /* 32-bit operand 1 - multiply - low word */
1037
SFR_8BIT(MPY32L_L);                           /* 32-bit operand 1 - multiply - low word */
1038
SFR_8BIT(MPY32L_H);                           /* 32-bit operand 1 - multiply - low word */
1039
SFR_16BIT(MPY32H);                            /* 32-bit operand 1 - multiply - high word */
1040
SFR_8BIT(MPY32H_L);                           /* 32-bit operand 1 - multiply - high word */
1041
SFR_8BIT(MPY32H_H);                           /* 32-bit operand 1 - multiply - high word */
1042
SFR_16BIT(MPYS32L);                           /* 32-bit operand 1 - signed multiply - low word */
1043
SFR_8BIT(MPYS32L_L);                          /* 32-bit operand 1 - signed multiply - low word */
1044
SFR_8BIT(MPYS32L_H);                          /* 32-bit operand 1 - signed multiply - low word */
1045
SFR_16BIT(MPYS32H);                           /* 32-bit operand 1 - signed multiply - high word */
1046
SFR_8BIT(MPYS32H_L);                          /* 32-bit operand 1 - signed multiply - high word */
1047
SFR_8BIT(MPYS32H_H);                          /* 32-bit operand 1 - signed multiply - high word */
1048
SFR_16BIT(MAC32L);                            /* 32-bit operand 1 - multiply accumulate - low word */
1049
SFR_8BIT(MAC32L_L);                           /* 32-bit operand 1 - multiply accumulate - low word */
1050
SFR_8BIT(MAC32L_H);                           /* 32-bit operand 1 - multiply accumulate - low word */
1051
SFR_16BIT(MAC32H);                            /* 32-bit operand 1 - multiply accumulate - high word */
1052
SFR_8BIT(MAC32H_L);                           /* 32-bit operand 1 - multiply accumulate - high word */
1053
SFR_8BIT(MAC32H_H);                           /* 32-bit operand 1 - multiply accumulate - high word */
1054
SFR_16BIT(MACS32L);                           /* 32-bit operand 1 - signed multiply accumulate - low word */
1055
SFR_8BIT(MACS32L_L);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1056
SFR_8BIT(MACS32L_H);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1057
SFR_16BIT(MACS32H);                           /* 32-bit operand 1 - signed multiply accumulate - high word */
1058
SFR_8BIT(MACS32H_L);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1059
SFR_8BIT(MACS32H_H);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1060
SFR_16BIT(OP2L);                              /* 32-bit operand 2 - low word */
1061
SFR_8BIT(OP2L_L);                             /* 32-bit operand 2 - low word */
1062
SFR_8BIT(OP2L_H);                             /* 32-bit operand 2 - low word */
1063
SFR_16BIT(OP2H);                              /* 32-bit operand 2 - high word */
1064
SFR_8BIT(OP2H_L);                             /* 32-bit operand 2 - high word */
1065
SFR_8BIT(OP2H_H);                             /* 32-bit operand 2 - high word */
1066
SFR_16BIT(RES0);                              /* 32x32-bit result 0 - least significant word */
1067
SFR_8BIT(RES0_L);                             /* 32x32-bit result 0 - least significant word */
1068
SFR_8BIT(RES0_H);                             /* 32x32-bit result 0 - least significant word */
1069
SFR_16BIT(RES1);                              /* 32x32-bit result 1 */
1070
SFR_8BIT(RES1_L);                             /* 32x32-bit result 1 */
1071
SFR_8BIT(RES1_H);                             /* 32x32-bit result 1 */
1072
SFR_16BIT(RES2);                              /* 32x32-bit result 2 */
1073
SFR_8BIT(RES2_L);                             /* 32x32-bit result 2 */
1074
SFR_8BIT(RES2_H);                             /* 32x32-bit result 2 */
1075
SFR_16BIT(RES3);                              /* 32x32-bit result 3 - most significant word */
1076
SFR_8BIT(RES3_L);                             /* 32x32-bit result 3 - most significant word */
1077
SFR_8BIT(RES3_H);                             /* 32x32-bit result 3 - most significant word */
1078
SFR_16BIT(MPY32CTL0);                         /* MPY32 Control Register 0 */
1079
SFR_8BIT(MPY32CTL0_L);                        /* MPY32 Control Register 0 */
1080
SFR_8BIT(MPY32CTL0_H);                        /* MPY32 Control Register 0 */
1081
 
1082
#define MPY_B                  MPY_L          /* Multiply Unsigned/Operand 1 (Byte Access) */
1083
#define MPYS_B                 MPYS_L         /* Multiply Signed/Operand 1 (Byte Access) */
1084
#define MAC_B                  MAC_L          /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
1085
#define MACS_B                 MACS_L         /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
1086
#define OP2_B                  OP2_L          /* Operand 2 (Byte Access) */
1087
#define MPY32L_B               MPY32L_L       /* 32-bit operand 1 - multiply - low word (Byte Access) */
1088
#define MPY32H_B               MPY32H_L       /* 32-bit operand 1 - multiply - high word (Byte Access) */
1089
#define MPYS32L_B              MPYS32L_L      /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
1090
#define MPYS32H_B              MPYS32H_L      /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
1091
#define MAC32L_B               MAC32L_L       /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
1092
#define MAC32H_B               MAC32H_L       /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
1093
#define MACS32L_B              MACS32L_L      /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
1094
#define MACS32H_B              MACS32H_L      /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
1095
#define OP2L_B                 OP2L_L         /* 32-bit operand 2 - low word (Byte Access) */
1096
#define OP2H_B                 OP2H_L         /* 32-bit operand 2 - high word (Byte Access) */
1097
 
1098
/* MPY32CTL0 Control Bits */
1099
#define MPYC                   (0x0001)       /* Carry of the multiplier */
1100
//#define RESERVED            (0x0002)  /* Reserved */
1101
#define MPYFRAC                (0x0004)       /* Fractional mode */
1102
#define MPYSAT                 (0x0008)       /* Saturation mode */
1103
#define MPYM0                  (0x0010)       /* Multiplier mode Bit:0 */
1104
#define MPYM1                  (0x0020)       /* Multiplier mode Bit:1 */
1105
#define OP1_32                 (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1106
#define OP2_32                 (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1107
#define MPYDLYWRTEN            (0x0100)       /* Delayed write enable */
1108
#define MPYDLY32               (0x0200)       /* Delayed write mode */
1109
 
1110
/* MPY32CTL0 Control Bits */
1111
#define MPYC_L                 (0x0001)       /* Carry of the multiplier */
1112
//#define RESERVED            (0x0002)  /* Reserved */
1113
#define MPYFRAC_L              (0x0004)       /* Fractional mode */
1114
#define MPYSAT_L               (0x0008)       /* Saturation mode */
1115
#define MPYM0_L                (0x0010)       /* Multiplier mode Bit:0 */
1116
#define MPYM1_L                (0x0020)       /* Multiplier mode Bit:1 */
1117
#define OP1_32_L               (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1118
#define OP2_32_L               (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1119
 
1120
/* MPY32CTL0 Control Bits */
1121
//#define RESERVED            (0x0002)  /* Reserved */
1122
#define MPYDLYWRTEN_H          (0x0001)       /* Delayed write enable */
1123
#define MPYDLY32_H             (0x0002)       /* Delayed write mode */
1124
 
1125
#define MPYM_0                 (0x0000)       /* Multiplier mode: MPY */
1126
#define MPYM_1                 (0x0010)       /* Multiplier mode: MPYS */
1127
#define MPYM_2                 (0x0020)       /* Multiplier mode: MAC */
1128
#define MPYM_3                 (0x0030)       /* Multiplier mode: MACS */
1129
#define MPYM__MPY              (0x0000)       /* Multiplier mode: MPY */
1130
#define MPYM__MPYS             (0x0010)       /* Multiplier mode: MPYS */
1131
#define MPYM__MAC              (0x0020)       /* Multiplier mode: MAC */
1132
#define MPYM__MACS             (0x0030)       /* Multiplier mode: MACS */
1133
 
1134
/************************************************************
1135
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
1136
************************************************************/
1137
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
1138
#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200
1139
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
1140
#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200
1141
#define __MSP430_HAS_PORTA_R__                /* Definition to show that Module is available */
1142
#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200
1143
 
1144
SFR_16BIT(PAIN);                              /* Port A Input */
1145
SFR_8BIT(PAIN_L);                             /* Port A Input */
1146
SFR_8BIT(PAIN_H);                             /* Port A Input */
1147
SFR_16BIT(PAOUT);                             /* Port A Output */
1148
SFR_8BIT(PAOUT_L);                            /* Port A Output */
1149
SFR_8BIT(PAOUT_H);                            /* Port A Output */
1150
SFR_16BIT(PADIR);                             /* Port A Direction */
1151
SFR_8BIT(PADIR_L);                            /* Port A Direction */
1152
SFR_8BIT(PADIR_H);                            /* Port A Direction */
1153
SFR_16BIT(PAREN);                             /* Port A Resistor Enable */
1154
SFR_8BIT(PAREN_L);                            /* Port A Resistor Enable */
1155
SFR_8BIT(PAREN_H);                            /* Port A Resistor Enable */
1156
SFR_16BIT(PADS);                              /* Port A Resistor Drive Strenght */
1157
SFR_8BIT(PADS_L);                             /* Port A Resistor Drive Strenght */
1158
SFR_8BIT(PADS_H);                             /* Port A Resistor Drive Strenght */
1159
SFR_16BIT(PASEL);                             /* Port A Selection */
1160
SFR_8BIT(PASEL_L);                            /* Port A Selection */
1161
SFR_8BIT(PASEL_H);                            /* Port A Selection */
1162
SFR_16BIT(PAIES);                             /* Port A Interrupt Edge Select */
1163
SFR_8BIT(PAIES_L);                            /* Port A Interrupt Edge Select */
1164
SFR_8BIT(PAIES_H);                            /* Port A Interrupt Edge Select */
1165
SFR_16BIT(PAIE);                              /* Port A Interrupt Enable */
1166
SFR_8BIT(PAIE_L);                             /* Port A Interrupt Enable */
1167
SFR_8BIT(PAIE_H);                             /* Port A Interrupt Enable */
1168
SFR_16BIT(PAIFG);                             /* Port A Interrupt Flag */
1169
SFR_8BIT(PAIFG_L);                            /* Port A Interrupt Flag */
1170
SFR_8BIT(PAIFG_H);                            /* Port A Interrupt Flag */
1171
 
1172
 
1173
SFR_16BIT(P1IV);                              /* Port 1 Interrupt Vector Word */
1174
SFR_16BIT(P2IV);                              /* Port 2 Interrupt Vector Word */
1175
#define P1IN                   (PAIN_L)       /* Port 1 Input */
1176
#define P1OUT                  (PAOUT_L)      /* Port 1 Output */
1177
#define P1DIR                  (PADIR_L)      /* Port 1 Direction */
1178
#define P1REN                  (PAREN_L)      /* Port 1 Resistor Enable */
1179
#define P1DS                   (PADS_L)       /* Port 1 Resistor Drive Strenght */
1180
#define P1SEL                  (PASEL_L)      /* Port 1 Selection */
1181
#define P1IES                  (PAIES_L)      /* Port 1 Interrupt Edge Select */
1182
#define P1IE                   (PAIE_L)       /* Port 1 Interrupt Enable */
1183
#define P1IFG                  (PAIFG_L)      /* Port 1 Interrupt Flag */
1184
 
1185
//Definitions for P1IV
1186
#define P1IV_NONE              (0x0000)       /* No Interrupt pending */
1187
#define P1IV_P1IFG0            (0x0002)       /* P1IV P1IFG.0 */
1188
#define P1IV_P1IFG1            (0x0004)       /* P1IV P1IFG.1 */
1189
#define P1IV_P1IFG2            (0x0006)       /* P1IV P1IFG.2 */
1190
#define P1IV_P1IFG3            (0x0008)       /* P1IV P1IFG.3 */
1191
#define P1IV_P1IFG4            (0x000A)       /* P1IV P1IFG.4 */
1192
#define P1IV_P1IFG5            (0x000C)       /* P1IV P1IFG.5 */
1193
#define P1IV_P1IFG6            (0x000E)       /* P1IV P1IFG.6 */
1194
#define P1IV_P1IFG7            (0x0010)       /* P1IV P1IFG.7 */
1195
 
1196
#define P2IN                   (PAIN_H)       /* Port 2 Input */
1197
#define P2OUT                  (PAOUT_H)      /* Port 2 Output */
1198
#define P2DIR                  (PADIR_H)      /* Port 2 Direction */
1199
#define P2REN                  (PAREN_H)      /* Port 2 Resistor Enable */
1200
#define P2DS                   (PADS_H)       /* Port 2 Resistor Drive Strenght */
1201
#define P2SEL                  (PASEL_H)      /* Port 2 Selection */
1202
#define P2IES                  (PAIES_H)      /* Port 2 Interrupt Edge Select */
1203
#define P2IE                   (PAIE_H)       /* Port 2 Interrupt Enable */
1204
#define P2IFG                  (PAIFG_H)      /* Port 2 Interrupt Flag */
1205
 
1206
//Definitions for P2IV
1207
#define P2IV_NONE              (0x0000)       /* No Interrupt pending */
1208
#define P2IV_P2IFG0            (0x0002)       /* P2IV P2IFG.0 */
1209
#define P2IV_P2IFG1            (0x0004)       /* P2IV P2IFG.1 */
1210
#define P2IV_P2IFG2            (0x0006)       /* P2IV P2IFG.2 */
1211
#define P2IV_P2IFG3            (0x0008)       /* P2IV P2IFG.3 */
1212
#define P2IV_P2IFG4            (0x000A)       /* P2IV P2IFG.4 */
1213
#define P2IV_P2IFG5            (0x000C)       /* P2IV P2IFG.5 */
1214
#define P2IV_P2IFG6            (0x000E)       /* P2IV P2IFG.6 */
1215
#define P2IV_P2IFG7            (0x0010)       /* P2IV P2IFG.7 */
1216
 
1217
 
1218
/************************************************************
1219
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
1220
************************************************************/
1221
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
1222
#define __MSP430_BASEADDRESS_PORT3_R__ 0x0220
1223
#define __MSP430_HAS_PORT4_R__                /* Definition to show that Module is available */
1224
#define __MSP430_BASEADDRESS_PORT4_R__ 0x0220
1225
#define __MSP430_HAS_PORTB_R__                /* Definition to show that Module is available */
1226
#define __MSP430_BASEADDRESS_PORTB_R__ 0x0220
1227
 
1228
SFR_16BIT(PBIN);                              /* Port B Input */
1229
SFR_8BIT(PBIN_L);                             /* Port B Input */
1230
SFR_8BIT(PBIN_H);                             /* Port B Input */
1231
SFR_16BIT(PBOUT);                             /* Port B Output */
1232
SFR_8BIT(PBOUT_L);                            /* Port B Output */
1233
SFR_8BIT(PBOUT_H);                            /* Port B Output */
1234
SFR_16BIT(PBDIR);                             /* Port B Direction */
1235
SFR_8BIT(PBDIR_L);                            /* Port B Direction */
1236
SFR_8BIT(PBDIR_H);                            /* Port B Direction */
1237
SFR_16BIT(PBREN);                             /* Port B Resistor Enable */
1238
SFR_8BIT(PBREN_L);                            /* Port B Resistor Enable */
1239
SFR_8BIT(PBREN_H);                            /* Port B Resistor Enable */
1240
SFR_16BIT(PBDS);                              /* Port B Resistor Drive Strenght */
1241
SFR_8BIT(PBDS_L);                             /* Port B Resistor Drive Strenght */
1242
SFR_8BIT(PBDS_H);                             /* Port B Resistor Drive Strenght */
1243
SFR_16BIT(PBSEL);                             /* Port B Selection */
1244
SFR_8BIT(PBSEL_L);                            /* Port B Selection */
1245
SFR_8BIT(PBSEL_H);                            /* Port B Selection */
1246
 
1247
 
1248
#define P3IN                   (PBIN_L)       /* Port 3 Input */
1249
#define P3OUT                  (PBOUT_L)      /* Port 3 Output */
1250
#define P3DIR                  (PBDIR_L)      /* Port 3 Direction */
1251
#define P3REN                  (PBREN_L)      /* Port 3 Resistor Enable */
1252
#define P3DS                   (PBDS_L)       /* Port 3 Resistor Drive Strenght */
1253
#define P3SEL                  (PBSEL_L)      /* Port 3 Selection */
1254
 
1255
#define P4IN                   (PBIN_H)       /* Port 4 Input */
1256
#define P4OUT                  (PBOUT_H)      /* Port 4 Output */
1257
#define P4DIR                  (PBDIR_H)      /* Port 4 Direction */
1258
#define P4REN                  (PBREN_H)      /* Port 4 Resistor Enable */
1259
#define P4DS                   (PBDS_H)       /* Port 4 Resistor Drive Strenght */
1260
#define P4SEL                  (PBSEL_H)      /* Port 4 Selection */
1261
 
1262
 
1263
/************************************************************
1264
* DIGITAL I/O Port5/6 Pull up / Pull down Resistors
1265
************************************************************/
1266
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
1267
#define __MSP430_BASEADDRESS_PORT5_R__ 0x0240
1268
#define __MSP430_HAS_PORT6_R__                /* Definition to show that Module is available */
1269
#define __MSP430_BASEADDRESS_PORT6_R__ 0x0240
1270
#define __MSP430_HAS_PORTC_R__                /* Definition to show that Module is available */
1271
#define __MSP430_BASEADDRESS_PORTC_R__ 0x0240
1272
 
1273
SFR_16BIT(PCIN);                              /* Port C Input */
1274
SFR_8BIT(PCIN_L);                             /* Port C Input */
1275
SFR_8BIT(PCIN_H);                             /* Port C Input */
1276
SFR_16BIT(PCOUT);                             /* Port C Output */
1277
SFR_8BIT(PCOUT_L);                            /* Port C Output */
1278
SFR_8BIT(PCOUT_H);                            /* Port C Output */
1279
SFR_16BIT(PCDIR);                             /* Port C Direction */
1280
SFR_8BIT(PCDIR_L);                            /* Port C Direction */
1281
SFR_8BIT(PCDIR_H);                            /* Port C Direction */
1282
SFR_16BIT(PCREN);                             /* Port C Resistor Enable */
1283
SFR_8BIT(PCREN_L);                            /* Port C Resistor Enable */
1284
SFR_8BIT(PCREN_H);                            /* Port C Resistor Enable */
1285
SFR_16BIT(PCDS);                              /* Port C Resistor Drive Strenght */
1286
SFR_8BIT(PCDS_L);                             /* Port C Resistor Drive Strenght */
1287
SFR_8BIT(PCDS_H);                             /* Port C Resistor Drive Strenght */
1288
SFR_16BIT(PCSEL);                             /* Port C Selection */
1289
SFR_8BIT(PCSEL_L);                            /* Port C Selection */
1290
SFR_8BIT(PCSEL_H);                            /* Port C Selection */
1291
 
1292
 
1293
#define P5IN                   (PCIN_L)       /* Port 5 Input */
1294
#define P5OUT                  (PCOUT_L)      /* Port 5 Output */
1295
#define P5DIR                  (PCDIR_L)      /* Port 5 Direction */
1296
#define P5REN                  (PCREN_L)      /* Port 5 Resistor Enable */
1297
#define P5DS                   (PCDS_L)       /* Port 5 Resistor Drive Strenght */
1298
#define P5SEL                  (PCSEL_L)      /* Port 5 Selection */
1299
 
1300
#define P6IN                   (PCIN_H)       /* Port 6 Input */
1301
#define P6OUT                  (PCOUT_H)      /* Port 6 Output */
1302
#define P6DIR                  (PCDIR_H)      /* Port 6 Direction */
1303
#define P6REN                  (PCREN_H)      /* Port 6 Resistor Enable */
1304
#define P6DS                   (PCDS_H)       /* Port 6 Resistor Drive Strenght */
1305
#define P6SEL                  (PCSEL_H)      /* Port 6 Selection */
1306
 
1307
 
1308
/************************************************************
1309
* DIGITAL I/O Port7/8 Pull up / Pull down Resistors
1310
************************************************************/
1311
#define __MSP430_HAS_PORT7_R__                /* Definition to show that Module is available */
1312
#define __MSP430_BASEADDRESS_PORT7_R__ 0x0260
1313
#define __MSP430_HAS_PORT8_R__                /* Definition to show that Module is available */
1314
#define __MSP430_BASEADDRESS_PORT8_R__ 0x0260
1315
#define __MSP430_HAS_PORTD_R__                /* Definition to show that Module is available */
1316
#define __MSP430_BASEADDRESS_PORTD_R__ 0x0260
1317
 
1318
SFR_16BIT(PDIN);                              /* Port D Input */
1319
SFR_8BIT(PDIN_L);                             /* Port D Input */
1320
SFR_8BIT(PDIN_H);                             /* Port D Input */
1321
SFR_16BIT(PDOUT);                             /* Port D Output */
1322
SFR_8BIT(PDOUT_L);                            /* Port D Output */
1323
SFR_8BIT(PDOUT_H);                            /* Port D Output */
1324
SFR_16BIT(PDDIR);                             /* Port D Direction */
1325
SFR_8BIT(PDDIR_L);                            /* Port D Direction */
1326
SFR_8BIT(PDDIR_H);                            /* Port D Direction */
1327
SFR_16BIT(PDREN);                             /* Port D Resistor Enable */
1328
SFR_8BIT(PDREN_L);                            /* Port D Resistor Enable */
1329
SFR_8BIT(PDREN_H);                            /* Port D Resistor Enable */
1330
SFR_16BIT(PDDS);                              /* Port D Resistor Drive Strenght */
1331
SFR_8BIT(PDDS_L);                             /* Port D Resistor Drive Strenght */
1332
SFR_8BIT(PDDS_H);                             /* Port D Resistor Drive Strenght */
1333
SFR_16BIT(PDSEL);                             /* Port D Selection */
1334
SFR_8BIT(PDSEL_L);                            /* Port D Selection */
1335
SFR_8BIT(PDSEL_H);                            /* Port D Selection */
1336
 
1337
 
1338
#define P7IN                   (PDIN_L)       /* Port 7 Input */
1339
#define P7OUT                  (PDOUT_L)      /* Port 7 Output */
1340
#define P7DIR                  (PDDIR_L)      /* Port 7 Direction */
1341
#define P7REN                  (PDREN_L)      /* Port 7 Resistor Enable */
1342
#define P7DS                   (PDDS_L)       /* Port 7 Resistor Drive Strenght */
1343
#define P7SEL                  (PDSEL_L)      /* Port 7 Selection */
1344
 
1345
#define P8IN                   (PDIN_H)       /* Port 8 Input */
1346
#define P8OUT                  (PDOUT_H)      /* Port 8 Output */
1347
#define P8DIR                  (PDDIR_H)      /* Port 8 Direction */
1348
#define P8REN                  (PDREN_H)      /* Port 8 Resistor Enable */
1349
#define P8DS                   (PDDS_H)       /* Port 8 Resistor Drive Strenght */
1350
#define P8SEL                  (PDSEL_H)      /* Port 8 Selection */
1351
 
1352
 
1353
/************************************************************
1354
* DIGITAL I/O Port9/10 Pull up / Pull down Resistors
1355
************************************************************/
1356
#define __MSP430_HAS_PORT9_R__                /* Definition to show that Module is available */
1357
#define __MSP430_BASEADDRESS_PORT9_R__ 0x0280
1358
#define __MSP430_HAS_PORT10_R__                /* Definition to show that Module is available */
1359
#define __MSP430_BASEADDRESS_PORT10_R__ 0x0280
1360
#define __MSP430_HAS_PORTE_R__                /* Definition to show that Module is available */
1361
#define __MSP430_BASEADDRESS_PORTE_R__ 0x0280
1362
 
1363
SFR_16BIT(PEIN);                              /* Port E Input */
1364
SFR_8BIT(PEIN_L);                             /* Port E Input */
1365
SFR_8BIT(PEIN_H);                             /* Port E Input */
1366
SFR_16BIT(PEOUT);                             /* Port E Output */
1367
SFR_8BIT(PEOUT_L);                            /* Port E Output */
1368
SFR_8BIT(PEOUT_H);                            /* Port E Output */
1369
SFR_16BIT(PEDIR);                             /* Port E Direction */
1370
SFR_8BIT(PEDIR_L);                            /* Port E Direction */
1371
SFR_8BIT(PEDIR_H);                            /* Port E Direction */
1372
SFR_16BIT(PEREN);                             /* Port E Resistor Enable */
1373
SFR_8BIT(PEREN_L);                            /* Port E Resistor Enable */
1374
SFR_8BIT(PEREN_H);                            /* Port E Resistor Enable */
1375
SFR_16BIT(PEDS);                              /* Port E Resistor Drive Strenght */
1376
SFR_8BIT(PEDS_L);                             /* Port E Resistor Drive Strenght */
1377
SFR_8BIT(PEDS_H);                             /* Port E Resistor Drive Strenght */
1378
SFR_16BIT(PESEL);                             /* Port E Selection */
1379
SFR_8BIT(PESEL_L);                            /* Port E Selection */
1380
SFR_8BIT(PESEL_H);                            /* Port E Selection */
1381
 
1382
 
1383
#define P9IN                   (PEIN_L)       /* Port 9 Input */
1384
#define P9OUT                  (PEOUT_L)      /* Port 9 Output */
1385
#define P9DIR                  (PEDIR_L)      /* Port 9 Direction */
1386
#define P9REN                  (PEREN_L)      /* Port 9 Resistor Enable */
1387
#define P9DS                   (PEDS_L)       /* Port 9 Resistor Drive Strenght */
1388
#define P9SEL                  (PESEL_L)      /* Port 9 Selection */
1389
 
1390
#define P10IN                  (PEIN_H)       /* Port 10 Input */
1391
#define P10OUT                 (PEOUT_H)      /* Port 10 Output */
1392
#define P10DIR                 (PEDIR_H)      /* Port 10 Direction */
1393
#define P10REN                 (PEREN_H)      /* Port 10 Resistor Enable */
1394
#define P10DS                  (PEDS_H)       /* Port 10 Resistor Drive Strenght */
1395
#define P10SEL                 (PESEL_H)      /* Port 10 Selection */
1396
 
1397
 
1398
/************************************************************
1399
* DIGITAL I/O Port11 Pull up / Pull down Resistors
1400
************************************************************/
1401
#define __MSP430_HAS_PORT11_R__                /* Definition to show that Module is available */
1402
#define __MSP430_BASEADDRESS_PORT11_R__ 0x02A0
1403
#define __MSP430_HAS_PORTF_R__                /* Definition to show that Module is available */
1404
#define __MSP430_BASEADDRESS_PORTF_R__ 0x02A0
1405
 
1406
SFR_16BIT(PFIN);                              /* Port F Input */
1407
SFR_8BIT(PFIN_L);                             /* Port F Input */
1408
SFR_8BIT(PFIN_H);                             /* Port F Input */
1409
SFR_16BIT(PFOUT);                             /* Port F Output */
1410
SFR_8BIT(PFOUT_L);                            /* Port F Output */
1411
SFR_8BIT(PFOUT_H);                            /* Port F Output */
1412
SFR_16BIT(PFDIR);                             /* Port F Direction */
1413
SFR_8BIT(PFDIR_L);                            /* Port F Direction */
1414
SFR_8BIT(PFDIR_H);                            /* Port F Direction */
1415
SFR_16BIT(PFREN);                             /* Port F Resistor Enable */
1416
SFR_8BIT(PFREN_L);                            /* Port F Resistor Enable */
1417
SFR_8BIT(PFREN_H);                            /* Port F Resistor Enable */
1418
SFR_16BIT(PFDS);                              /* Port F Resistor Drive Strenght */
1419
SFR_8BIT(PFDS_L);                             /* Port F Resistor Drive Strenght */
1420
SFR_8BIT(PFDS_H);                             /* Port F Resistor Drive Strenght */
1421
SFR_16BIT(PFSEL);                             /* Port F Selection */
1422
SFR_8BIT(PFSEL_L);                            /* Port F Selection */
1423
SFR_8BIT(PFSEL_H);                            /* Port F Selection */
1424
 
1425
 
1426
#define P11IN                  (PFIN_L)       /* Port 11 Input */
1427
#define P11OUT                 (PFOUT_L)      /* Port 11 Output */
1428
#define P11DIR                 (PFDIR_L)      /* Port 11 Direction */
1429
#define P11REN                 (PFREN_L)      /* Port 11 Resistor Enable */
1430
#define P11DS                  (PFDS_L)       /* Port 11 Resistor Drive Strenght */
1431
#define P11SEL                 (PFSEL_L)      /* Port 11 Selection */
1432
 
1433
 
1434
/************************************************************
1435
* DIGITAL I/O PortJ Pull up / Pull down Resistors
1436
************************************************************/
1437
#define __MSP430_HAS_PORTJ_R__                /* Definition to show that Module is available */
1438
#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320
1439
 
1440
SFR_16BIT(PJIN);                              /* Port J Input */
1441
SFR_8BIT(PJIN_L);                             /* Port J Input */
1442
SFR_8BIT(PJIN_H);                             /* Port J Input */
1443
SFR_16BIT(PJOUT);                             /* Port J Output */
1444
SFR_8BIT(PJOUT_L);                            /* Port J Output */
1445
SFR_8BIT(PJOUT_H);                            /* Port J Output */
1446
SFR_16BIT(PJDIR);                             /* Port J Direction */
1447
SFR_8BIT(PJDIR_L);                            /* Port J Direction */
1448
SFR_8BIT(PJDIR_H);                            /* Port J Direction */
1449
SFR_16BIT(PJREN);                             /* Port J Resistor Enable */
1450
SFR_8BIT(PJREN_L);                            /* Port J Resistor Enable */
1451
SFR_8BIT(PJREN_H);                            /* Port J Resistor Enable */
1452
SFR_16BIT(PJDS);                              /* Port J Resistor Drive Strenght */
1453
SFR_8BIT(PJDS_L);                             /* Port J Resistor Drive Strenght */
1454
SFR_8BIT(PJDS_H);                             /* Port J Resistor Drive Strenght */
1455
 
1456
/************************************************************
1457
* PMM - Power Management System
1458
************************************************************/
1459
#define __MSP430_HAS_PMM__                    /* Definition to show that Module is available */
1460
#define __MSP430_BASEADDRESS_PMM__ 0x0120
1461
 
1462
SFR_16BIT(PMMCTL0);                           /* PMM Control 0 */
1463
SFR_8BIT(PMMCTL0_L);                          /* PMM Control 0 */
1464
SFR_8BIT(PMMCTL0_H);                          /* PMM Control 0 */
1465
SFR_16BIT(PMMCTL1);                           /* PMM Control 1 */
1466
SFR_8BIT(PMMCTL1_L);                          /* PMM Control 1 */
1467
SFR_8BIT(PMMCTL1_H);                          /* PMM Control 1 */
1468
SFR_16BIT(SVSMHCTL);                          /* SVS and SVM high side control register */
1469
SFR_8BIT(SVSMHCTL_L);                         /* SVS and SVM high side control register */
1470
SFR_8BIT(SVSMHCTL_H);                         /* SVS and SVM high side control register */
1471
SFR_16BIT(SVSMLCTL);                          /* SVS and SVM low side control register */
1472
SFR_8BIT(SVSMLCTL_L);                         /* SVS and SVM low side control register */
1473
SFR_8BIT(SVSMLCTL_H);                         /* SVS and SVM low side control register */
1474
SFR_16BIT(SVSMIO);                            /* SVSIN and SVSOUT control register */
1475
SFR_8BIT(SVSMIO_L);                           /* SVSIN and SVSOUT control register */
1476
SFR_8BIT(SVSMIO_H);                           /* SVSIN and SVSOUT control register */
1477
SFR_16BIT(PMMIFG);                            /* PMM Interrupt Flag */
1478
SFR_8BIT(PMMIFG_L);                           /* PMM Interrupt Flag */
1479
SFR_8BIT(PMMIFG_H);                           /* PMM Interrupt Flag */
1480
SFR_16BIT(PMMRIE);                            /* PMM and RESET Interrupt Enable */
1481
SFR_8BIT(PMMRIE_L);                           /* PMM and RESET Interrupt Enable */
1482
SFR_8BIT(PMMRIE_H);                           /* PMM and RESET Interrupt Enable */
1483
SFR_16BIT(PM5CTL0);                           /* PMM Power Mode 5 Control Register 0 */
1484
SFR_8BIT(PM5CTL0_L);                          /* PMM Power Mode 5 Control Register 0 */
1485
SFR_8BIT(PM5CTL0_H);                          /* PMM Power Mode 5 Control Register 0 */
1486
 
1487
#define PMMPW                  (0xA500)       /* PMM Register Write Password */
1488
#define PMMPW_H                (0xA5)         /* PMM Register Write Password for high word access */
1489
 
1490
/* PMMCTL0 Control Bits */
1491
#define PMMCOREV0              (0x0001)       /* PMM Core Voltage Bit: 0 */
1492
#define PMMCOREV1              (0x0002)       /* PMM Core Voltage Bit: 1 */
1493
#define PMMSWBOR               (0x0004)       /* PMM Software BOR */
1494
#define PMMSWPOR               (0x0008)       /* PMM Software POR */
1495
#define PMMREGOFF              (0x0010)       /* PMM Turn Regulator off */
1496
#define PMMHPMRE               (0x0080)       /* PMM Global High Power Module Request Enable */
1497
 
1498
/* PMMCTL0 Control Bits */
1499
#define PMMCOREV0_L            (0x0001)       /* PMM Core Voltage Bit: 0 */
1500
#define PMMCOREV1_L            (0x0002)       /* PMM Core Voltage Bit: 1 */
1501
#define PMMSWBOR_L             (0x0004)       /* PMM Software BOR */
1502
#define PMMSWPOR_L             (0x0008)       /* PMM Software POR */
1503
#define PMMREGOFF_L            (0x0010)       /* PMM Turn Regulator off */
1504
#define PMMHPMRE_L             (0x0080)       /* PMM Global High Power Module Request Enable */
1505
 
1506
/* PMMCTL0 Control Bits */
1507
 
1508
#define PMMCOREV_0             (0x0000)       /* PMM Core Voltage 0 (1.35V) */
1509
#define PMMCOREV_1             (0x0001)       /* PMM Core Voltage 1 (1.55V) */
1510
#define PMMCOREV_2             (0x0002)       /* PMM Core Voltage 2 (1.75V) */
1511
#define PMMCOREV_3             (0x0003)       /* PMM Core Voltage 3 (1.85V) */
1512
 
1513
/* PMMCTL1 Control Bits */
1514
#define PMMREFMD               (0x0001)       /* PMM Reference Mode */
1515
#define PMMCMD0                (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1516
#define PMMCMD1                (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1517
 
1518
/* PMMCTL1 Control Bits */
1519
#define PMMREFMD_L             (0x0001)       /* PMM Reference Mode */
1520
#define PMMCMD0_L              (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1521
#define PMMCMD1_L              (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1522
 
1523
/* PMMCTL1 Control Bits */
1524
 
1525
/* SVSMHCTL Control Bits */
1526
#define SVSMHRRL0              (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1527
#define SVSMHRRL1              (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1528
#define SVSMHRRL2              (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1529
#define SVSMHDLYST             (0x0008)       /* SVS and SVM high side delay status */
1530
#define SVSHMD                 (0x0010)       /* SVS high side mode */
1531
#define SVSMHEVM               (0x0040)       /* SVS and SVM high side event mask */
1532
#define SVSMHACE               (0x0080)       /* SVS and SVM high side auto control enable */
1533
#define SVSHRVL0               (0x0100)       /* SVS high side reset voltage level Bit: 0 */
1534
#define SVSHRVL1               (0x0200)       /* SVS high side reset voltage level Bit: 1 */
1535
#define SVSHE                  (0x0400)       /* SVS high side enable */
1536
#define SVSHFP                 (0x0800)       /* SVS high side full performace mode */
1537
#define SVMHOVPE               (0x1000)       /* SVM high side over-voltage enable */
1538
#define SVMHE                  (0x4000)       /* SVM high side enable */
1539
#define SVMHFP                 (0x8000)       /* SVM high side full performace mode */
1540
 
1541
/* SVSMHCTL Control Bits */
1542
#define SVSMHRRL0_L            (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1543
#define SVSMHRRL1_L            (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1544
#define SVSMHRRL2_L            (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1545
#define SVSMHDLYST_L           (0x0008)       /* SVS and SVM high side delay status */
1546
#define SVSHMD_L               (0x0010)       /* SVS high side mode */
1547
#define SVSMHEVM_L             (0x0040)       /* SVS and SVM high side event mask */
1548
#define SVSMHACE_L             (0x0080)       /* SVS and SVM high side auto control enable */
1549
 
1550
/* SVSMHCTL Control Bits */
1551
#define SVSHRVL0_H             (0x0001)       /* SVS high side reset voltage level Bit: 0 */
1552
#define SVSHRVL1_H             (0x0002)       /* SVS high side reset voltage level Bit: 1 */
1553
#define SVSHE_H                (0x0004)       /* SVS high side enable */
1554
#define SVSHFP_H               (0x0008)       /* SVS high side full performace mode */
1555
#define SVMHOVPE_H             (0x0010)       /* SVM high side over-voltage enable */
1556
#define SVMHE_H                (0x0040)       /* SVM high side enable */
1557
#define SVMHFP_H               (0x0080)       /* SVM high side full performace mode */
1558
 
1559
#define SVSMHRRL_0             (0x0000)       /* SVS and SVM high side Reset Release Voltage Level 0 */
1560
#define SVSMHRRL_1             (0x0001)       /* SVS and SVM high side Reset Release Voltage Level 1 */
1561
#define SVSMHRRL_2             (0x0002)       /* SVS and SVM high side Reset Release Voltage Level 2 */
1562
#define SVSMHRRL_3             (0x0003)       /* SVS and SVM high side Reset Release Voltage Level 3 */
1563
#define SVSMHRRL_4             (0x0004)       /* SVS and SVM high side Reset Release Voltage Level 4 */
1564
#define SVSMHRRL_5             (0x0005)       /* SVS and SVM high side Reset Release Voltage Level 5 */
1565
#define SVSMHRRL_6             (0x0006)       /* SVS and SVM high side Reset Release Voltage Level 6 */
1566
#define SVSMHRRL_7             (0x0007)       /* SVS and SVM high side Reset Release Voltage Level 7 */
1567
 
1568
#define SVSHRVL_0              (0x0000)       /* SVS high side Reset Release Voltage Level 0 */
1569
#define SVSHRVL_1              (0x0100)       /* SVS high side Reset Release Voltage Level 1 */
1570
#define SVSHRVL_2              (0x0200)       /* SVS high side Reset Release Voltage Level 2 */
1571
#define SVSHRVL_3              (0x0300)       /* SVS high side Reset Release Voltage Level 3 */
1572
 
1573
/* SVSMLCTL Control Bits */
1574
#define SVSMLRRL0              (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1575
#define SVSMLRRL1              (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1576
#define SVSMLRRL2              (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1577
#define SVSMLDLYST             (0x0008)       /* SVS and SVM low side delay status */
1578
#define SVSLMD                 (0x0010)       /* SVS low side mode */
1579
#define SVSMLEVM               (0x0040)       /* SVS and SVM low side event mask */
1580
#define SVSMLACE               (0x0080)       /* SVS and SVM low side auto control enable */
1581
#define SVSLRVL0               (0x0100)       /* SVS low side reset voltage level Bit: 0 */
1582
#define SVSLRVL1               (0x0200)       /* SVS low side reset voltage level Bit: 1 */
1583
#define SVSLE                  (0x0400)       /* SVS low side enable */
1584
#define SVSLFP                 (0x0800)       /* SVS low side full performace mode */
1585
#define SVMLOVPE               (0x1000)       /* SVM low side over-voltage enable */
1586
#define SVMLE                  (0x4000)       /* SVM low side enable */
1587
#define SVMLFP                 (0x8000)       /* SVM low side full performace mode */
1588
 
1589
/* SVSMLCTL Control Bits */
1590
#define SVSMLRRL0_L            (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1591
#define SVSMLRRL1_L            (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1592
#define SVSMLRRL2_L            (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1593
#define SVSMLDLYST_L           (0x0008)       /* SVS and SVM low side delay status */
1594
#define SVSLMD_L               (0x0010)       /* SVS low side mode */
1595
#define SVSMLEVM_L             (0x0040)       /* SVS and SVM low side event mask */
1596
#define SVSMLACE_L             (0x0080)       /* SVS and SVM low side auto control enable */
1597
 
1598
/* SVSMLCTL Control Bits */
1599
#define SVSLRVL0_H             (0x0001)       /* SVS low side reset voltage level Bit: 0 */
1600
#define SVSLRVL1_H             (0x0002)       /* SVS low side reset voltage level Bit: 1 */
1601
#define SVSLE_H                (0x0004)       /* SVS low side enable */
1602
#define SVSLFP_H               (0x0008)       /* SVS low side full performace mode */
1603
#define SVMLOVPE_H             (0x0010)       /* SVM low side over-voltage enable */
1604
#define SVMLE_H                (0x0040)       /* SVM low side enable */
1605
#define SVMLFP_H               (0x0080)       /* SVM low side full performace mode */
1606
 
1607
#define SVSMLRRL_0             (0x0000)       /* SVS and SVM low side Reset Release Voltage Level 0 */
1608
#define SVSMLRRL_1             (0x0001)       /* SVS and SVM low side Reset Release Voltage Level 1 */
1609
#define SVSMLRRL_2             (0x0002)       /* SVS and SVM low side Reset Release Voltage Level 2 */
1610
#define SVSMLRRL_3             (0x0003)       /* SVS and SVM low side Reset Release Voltage Level 3 */
1611
#define SVSMLRRL_4             (0x0004)       /* SVS and SVM low side Reset Release Voltage Level 4 */
1612
#define SVSMLRRL_5             (0x0005)       /* SVS and SVM low side Reset Release Voltage Level 5 */
1613
#define SVSMLRRL_6             (0x0006)       /* SVS and SVM low side Reset Release Voltage Level 6 */
1614
#define SVSMLRRL_7             (0x0007)       /* SVS and SVM low side Reset Release Voltage Level 7 */
1615
 
1616
#define SVSLRVL_0              (0x0000)       /* SVS low side Reset Release Voltage Level 0 */
1617
#define SVSLRVL_1              (0x0100)       /* SVS low side Reset Release Voltage Level 1 */
1618
#define SVSLRVL_2              (0x0200)       /* SVS low side Reset Release Voltage Level 2 */
1619
#define SVSLRVL_3              (0x0300)       /* SVS low side Reset Release Voltage Level 3 */
1620
 
1621
/* SVSMIO Control Bits */
1622
#define SVMLOE                 (0x0008)       /* SVM low side output enable */
1623
#define SVMLVLROE              (0x0010)       /* SVM low side voltage level reached output enable */
1624
#define SVMOUTPOL              (0x0020)       /* SVMOUT pin polarity */
1625
#define SVMHOE                 (0x0800)       /* SVM high side output enable */
1626
#define SVMHVLROE              (0x1000)       /* SVM high side voltage level reached output enable */
1627
 
1628
/* SVSMIO Control Bits */
1629
#define SVMLOE_L               (0x0008)       /* SVM low side output enable */
1630
#define SVMLVLROE_L            (0x0010)       /* SVM low side voltage level reached output enable */
1631
#define SVMOUTPOL_L            (0x0020)       /* SVMOUT pin polarity */
1632
 
1633
/* SVSMIO Control Bits */
1634
#define SVMHOE_H               (0x0008)       /* SVM high side output enable */
1635
#define SVMHVLROE_H            (0x0010)       /* SVM high side voltage level reached output enable */
1636
 
1637
/* PMMIFG Control Bits */
1638
#define SVSMLDLYIFG            (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1639
#define SVMLIFG                (0x0002)       /* SVM low side interrupt flag */
1640
#define SVMLVLRIFG             (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1641
#define SVSMHDLYIFG            (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1642
#define SVMHIFG                (0x0020)       /* SVM high side interrupt flag */
1643
#define SVMHVLRIFG             (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1644
#define PMMBORIFG              (0x0100)       /* PMM Software BOR interrupt flag */
1645
#define PMMRSTIFG              (0x0200)       /* PMM RESET pin interrupt flag */
1646
#define PMMPORIFG              (0x0400)       /* PMM Software POR interrupt flag */
1647
#define SVSHIFG                (0x1000)       /* SVS low side interrupt flag */
1648
#define SVSLIFG                (0x2000)       /* SVS high side interrupt flag */
1649
#define PMMLPM5IFG             (0x8000)       /* LPM5 indication Flag */
1650
 
1651
/* PMMIFG Control Bits */
1652
#define SVSMLDLYIFG_L          (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1653
#define SVMLIFG_L              (0x0002)       /* SVM low side interrupt flag */
1654
#define SVMLVLRIFG_L           (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1655
#define SVSMHDLYIFG_L          (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1656
#define SVMHIFG_L              (0x0020)       /* SVM high side interrupt flag */
1657
#define SVMHVLRIFG_L           (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1658
 
1659
/* PMMIFG Control Bits */
1660
#define PMMBORIFG_H            (0x0001)       /* PMM Software BOR interrupt flag */
1661
#define PMMRSTIFG_H            (0x0002)       /* PMM RESET pin interrupt flag */
1662
#define PMMPORIFG_H            (0x0004)       /* PMM Software POR interrupt flag */
1663
#define SVSHIFG_H              (0x0010)       /* SVS low side interrupt flag */
1664
#define SVSLIFG_H              (0x0020)       /* SVS high side interrupt flag */
1665
#define PMMLPM5IFG_H           (0x0080)       /* LPM5 indication Flag */
1666
 
1667
#define PMMRSTLPM5IFG          PMMLPM5IFG     /* LPM5 indication Flag */
1668
 
1669
/* PMMIE and RESET Control Bits */
1670
#define SVSMLDLYIE             (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1671
#define SVMLIE                 (0x0002)       /* SVM low side interrupt enable */
1672
#define SVMLVLRIE              (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1673
#define SVSMHDLYIE             (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1674
#define SVMHIE                 (0x0020)       /* SVM high side interrupt enable */
1675
#define SVMHVLRIE              (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1676
#define SVSLPE                 (0x0100)       /* SVS low side POR enable */
1677
#define SVMLVLRPE              (0x0200)       /* SVM low side Voltage Level reached POR enable */
1678
#define SVSHPE                 (0x1000)       /* SVS high side POR enable */
1679
#define SVMHVLRPE              (0x2000)       /* SVM high side Voltage Level reached POR enable */
1680
 
1681
/* PMMIE and RESET Control Bits */
1682
#define SVSMLDLYIE_L           (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1683
#define SVMLIE_L               (0x0002)       /* SVM low side interrupt enable */
1684
#define SVMLVLRIE_L            (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1685
#define SVSMHDLYIE_L           (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1686
#define SVMHIE_L               (0x0020)       /* SVM high side interrupt enable */
1687
#define SVMHVLRIE_L            (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1688
 
1689
/* PMMIE and RESET Control Bits */
1690
#define SVSLPE_H               (0x0001)       /* SVS low side POR enable */
1691
#define SVMLVLRPE_H            (0x0002)       /* SVM low side Voltage Level reached POR enable */
1692
#define SVSHPE_H               (0x0010)       /* SVS high side POR enable */
1693
#define SVMHVLRPE_H            (0x0020)       /* SVM high side Voltage Level reached POR enable */
1694
 
1695
/* PM5CTL0 Power Mode 5 Control Bits */
1696
#define LOCKLPM5               (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1697
 
1698
/* PM5CTL0 Power Mode 5 Control Bits */
1699
#define LOCKLPM5_L             (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1700
 
1701
/* PM5CTL0 Power Mode 5 Control Bits */
1702
#define LOCKIO                 LOCKLPM5       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1703
 
1704
/*************************************************************
1705
* RAM Control Module
1706
*************************************************************/
1707
#define __MSP430_HAS_RC__                     /* Definition to show that Module is available */
1708
#define __MSP430_BASEADDRESS_RC__ 0x0158
1709
 
1710
SFR_16BIT(RCCTL0);                            /* Ram Controller Control Register */
1711
SFR_8BIT(RCCTL0_L);                           /* Ram Controller Control Register */
1712
SFR_8BIT(RCCTL0_H);                           /* Ram Controller Control Register */
1713
 
1714
/* RCCTL0 Control Bits */
1715
#define RCRS0OFF               (0x0001)       /* RAM Controller RAM Sector 0 Off */
1716
#define RCRS1OFF               (0x0002)       /* RAM Controller RAM Sector 1 Off */
1717
#define RCRS2OFF               (0x0004)       /* RAM Controller RAM Sector 2 Off */
1718
#define RCRS3OFF               (0x0008)       /* RAM Controller RAM Sector 3 Off */
1719
 
1720
/* RCCTL0 Control Bits */
1721
#define RCRS0OFF_L             (0x0001)       /* RAM Controller RAM Sector 0 Off */
1722
#define RCRS1OFF_L             (0x0002)       /* RAM Controller RAM Sector 1 Off */
1723
#define RCRS2OFF_L             (0x0004)       /* RAM Controller RAM Sector 2 Off */
1724
#define RCRS3OFF_L             (0x0008)       /* RAM Controller RAM Sector 3 Off */
1725
 
1726
/* RCCTL0 Control Bits */
1727
 
1728
#define RCKEY                  (0x5A00)
1729
 
1730
/************************************************************
1731
* Shared Reference
1732
************************************************************/
1733
#define __MSP430_HAS_REF__                    /* Definition to show that Module is available */
1734
#define __MSP430_BASEADDRESS_REF__ 0x01B0
1735
 
1736
SFR_16BIT(REFCTL0);                           /* REF Shared Reference control register 0 */
1737
SFR_8BIT(REFCTL0_L);                          /* REF Shared Reference control register 0 */
1738
SFR_8BIT(REFCTL0_H);                          /* REF Shared Reference control register 0 */
1739
 
1740
/* REFCTL0 Control Bits */
1741
#define REFON                  (0x0001)       /* REF Reference On */
1742
#define REFOUT                 (0x0002)       /* REF Reference output Buffer On */
1743
//#define RESERVED            (0x0004)  /* Reserved */
1744
#define REFTCOFF               (0x0008)       /* REF Temp.Sensor off */
1745
#define REFVSEL0               (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
1746
#define REFVSEL1               (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
1747
//#define RESERVED            (0x0040)  /* Reserved */
1748
#define REFMSTR                (0x0080)       /* REF Master Control */
1749
#define REFGENACT              (0x0100)       /* REF Reference generator active */
1750
#define REFBGACT               (0x0200)       /* REF Reference bandgap active */
1751
#define REFGENBUSY             (0x0400)       /* REF Reference generator busy */
1752
#define BGMODE                 (0x0800)       /* REF Bandgap mode */
1753
//#define RESERVED            (0x1000)  /* Reserved */
1754
//#define RESERVED            (0x2000)  /* Reserved */
1755
//#define RESERVED            (0x4000)  /* Reserved */
1756
//#define RESERVED            (0x8000)  /* Reserved */
1757
 
1758
/* REFCTL0 Control Bits */
1759
#define REFON_L                (0x0001)       /* REF Reference On */
1760
#define REFOUT_L               (0x0002)       /* REF Reference output Buffer On */
1761
//#define RESERVED            (0x0004)  /* Reserved */
1762
#define REFTCOFF_L             (0x0008)       /* REF Temp.Sensor off */
1763
#define REFVSEL0_L             (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
1764
#define REFVSEL1_L             (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
1765
//#define RESERVED            (0x0040)  /* Reserved */
1766
#define REFMSTR_L              (0x0080)       /* REF Master Control */
1767
//#define RESERVED            (0x1000)  /* Reserved */
1768
//#define RESERVED            (0x2000)  /* Reserved */
1769
//#define RESERVED            (0x4000)  /* Reserved */
1770
//#define RESERVED            (0x8000)  /* Reserved */
1771
 
1772
/* REFCTL0 Control Bits */
1773
//#define RESERVED            (0x0004)  /* Reserved */
1774
//#define RESERVED            (0x0040)  /* Reserved */
1775
#define REFGENACT_H            (0x0001)       /* REF Reference generator active */
1776
#define REFBGACT_H             (0x0002)       /* REF Reference bandgap active */
1777
#define REFGENBUSY_H           (0x0004)       /* REF Reference generator busy */
1778
#define BGMODE_H               (0x0008)       /* REF Bandgap mode */
1779
//#define RESERVED            (0x1000)  /* Reserved */
1780
//#define RESERVED            (0x2000)  /* Reserved */
1781
//#define RESERVED            (0x4000)  /* Reserved */
1782
//#define RESERVED            (0x8000)  /* Reserved */
1783
 
1784
#define REFVSEL_0              (0x0000)       /* REF Reference Voltage Level Select 1.5V */
1785
#define REFVSEL_1              (0x0010)       /* REF Reference Voltage Level Select 2.0V */
1786
#define REFVSEL_2              (0x0020)       /* REF Reference Voltage Level Select 2.5V */
1787
#define REFVSEL_3              (0x0030)       /* REF Reference Voltage Level Select 2.5V */
1788
 
1789
/************************************************************
1790
* Real Time Clock
1791
************************************************************/
1792
#define __MSP430_HAS_RTC__                    /* Definition to show that Module is available */
1793
#define __MSP430_BASEADDRESS_RTC__ 0x04A0
1794
 
1795
SFR_16BIT(RTCCTL01);                          /* Real Timer Control 0/1 */
1796
SFR_8BIT(RTCCTL01_L);                         /* Real Timer Control 0/1 */
1797
SFR_8BIT(RTCCTL01_H);                         /* Real Timer Control 0/1 */
1798
SFR_16BIT(RTCCTL23);                          /* Real Timer Control 2/3 */
1799
SFR_8BIT(RTCCTL23_L);                         /* Real Timer Control 2/3 */
1800
SFR_8BIT(RTCCTL23_H);                         /* Real Timer Control 2/3 */
1801
SFR_16BIT(RTCPS0CTL);                         /* Real Timer Prescale Timer 0 Control */
1802
SFR_8BIT(RTCPS0CTL_L);                        /* Real Timer Prescale Timer 0 Control */
1803
SFR_8BIT(RTCPS0CTL_H);                        /* Real Timer Prescale Timer 0 Control */
1804
SFR_16BIT(RTCPS1CTL);                         /* Real Timer Prescale Timer 1 Control */
1805
SFR_8BIT(RTCPS1CTL_L);                        /* Real Timer Prescale Timer 1 Control */
1806
SFR_8BIT(RTCPS1CTL_H);                        /* Real Timer Prescale Timer 1 Control */
1807
SFR_16BIT(RTCPS);                             /* Real Timer Prescale Timer Control */
1808
SFR_8BIT(RTCPS_L);                            /* Real Timer Prescale Timer Control */
1809
SFR_8BIT(RTCPS_H);                            /* Real Timer Prescale Timer Control */
1810
SFR_16BIT(RTCIV);                             /* Real Time Clock Interrupt Vector */
1811
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
1812
SFR_8BIT(RTCTIM0_L);                          /* Real Time Clock Time 0 */
1813
SFR_8BIT(RTCTIM0_H);                          /* Real Time Clock Time 0 */
1814
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
1815
SFR_8BIT(RTCTIM1_L);                          /* Real Time Clock Time 1 */
1816
SFR_8BIT(RTCTIM1_H);                          /* Real Time Clock Time 1 */
1817
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
1818
SFR_8BIT(RTCDATE_L);                          /* Real Time Clock Date */
1819
SFR_8BIT(RTCDATE_H);                          /* Real Time Clock Date */
1820
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
1821
SFR_8BIT(RTCYEAR_L);                          /* Real Time Clock Year */
1822
SFR_8BIT(RTCYEAR_H);                          /* Real Time Clock Year */
1823
SFR_16BIT(RTCAMINHR);                         /* Real Time Clock Alarm Min/Hour */
1824
SFR_8BIT(RTCAMINHR_L);                        /* Real Time Clock Alarm Min/Hour */
1825
SFR_8BIT(RTCAMINHR_H);                        /* Real Time Clock Alarm Min/Hour */
1826
SFR_16BIT(RTCADOWDAY);                        /* Real Time Clock Alarm day of week/day */
1827
SFR_8BIT(RTCADOWDAY_L);                       /* Real Time Clock Alarm day of week/day */
1828
SFR_8BIT(RTCADOWDAY_H);                       /* Real Time Clock Alarm day of week/day */
1829
 
1830
#define RTCCTL0                RTCCTL01_L     /* Real Time Clock Control 0 */
1831
#define RTCCTL1                RTCCTL01_H     /* Real Time Clock Control 1 */
1832
#define RTCCTL2                RTCCTL23_L     /* Real Time Clock Control 2 */
1833
#define RTCCTL3                RTCCTL23_H     /* Real Time Clock Control 3 */
1834
#define RTCNT12                RTCTIM0
1835
#define RTCNT34                RTCTIM1
1836
#define RTCNT1                 RTCTIM0_L
1837
#define RTCNT2                 RTCTIM0_H
1838
#define RTCNT3                 RTCTIM1_L
1839
#define RTCNT4                 RTCTIM1_H
1840
#define RTCSEC                 RTCTIM0_L
1841
#define RTCMIN                 RTCTIM0_H
1842
#define RTCHOUR                RTCTIM1_L
1843
#define RTCDOW                 RTCTIM1_H
1844
#define RTCDAY                 RTCDATE_L
1845
#define RTCMON                 RTCDATE_H
1846
#define RTCYEARL               RTCYEAR_L
1847
#define RTCYEARH               RTCYEAR_H
1848
#define RT0PS                  RTCPS_L
1849
#define RT1PS                  RTCPS_H
1850
#define RTCAMIN                RTCAMINHR_L    /* Real Time Clock Alarm Min */
1851
#define RTCAHOUR               RTCAMINHR_H    /* Real Time Clock Alarm Hour */
1852
#define RTCADOW                RTCADOWDAY_L   /* Real Time Clock Alarm day of week */
1853
#define RTCADAY                RTCADOWDAY_H   /* Real Time Clock Alarm day */
1854
 
1855
/* RTCCTL01 Control Bits */
1856
#define RTCBCD                 (0x8000)       /* RTC BCD  0:Binary / 1:BCD */
1857
#define RTCHOLD                (0x4000)       /* RTC Hold */
1858
#define RTCMODE                (0x2000)       /* RTC Mode 0:Counter / 1: Calendar */
1859
#define RTCRDY                 (0x1000)       /* RTC Ready */
1860
#define RTCSSEL1               (0x0800)       /* RTC Source Select 1 */
1861
#define RTCSSEL0               (0x0400)       /* RTC Source Select 0 */
1862
#define RTCTEV1                (0x0200)       /* RTC Time Event 1 */
1863
#define RTCTEV0                (0x0100)       /* RTC Time Event 0 */
1864
//#define Reserved          (0x0080)
1865
#define RTCTEVIE               (0x0040)       /* RTC Time Event Interrupt Enable Flag */
1866
#define RTCAIE                 (0x0020)       /* RTC Alarm Interrupt Enable Flag */
1867
#define RTCRDYIE               (0x0010)       /* RTC Ready Interrupt Enable Flag */
1868
//#define Reserved          (0x0008)
1869
#define RTCTEVIFG              (0x0004)       /* RTC Time Event Interrupt Flag */
1870
#define RTCAIFG                (0x0002)       /* RTC Alarm Interrupt Flag */
1871
#define RTCRDYIFG              (0x0001)       /* RTC Ready Interrupt Flag */
1872
 
1873
/* RTCCTL01 Control Bits */
1874
//#define Reserved          (0x0080)
1875
#define RTCTEVIE_L             (0x0040)       /* RTC Time Event Interrupt Enable Flag */
1876
#define RTCAIE_L               (0x0020)       /* RTC Alarm Interrupt Enable Flag */
1877
#define RTCRDYIE_L             (0x0010)       /* RTC Ready Interrupt Enable Flag */
1878
//#define Reserved          (0x0008)
1879
#define RTCTEVIFG_L            (0x0004)       /* RTC Time Event Interrupt Flag */
1880
#define RTCAIFG_L              (0x0002)       /* RTC Alarm Interrupt Flag */
1881
#define RTCRDYIFG_L            (0x0001)       /* RTC Ready Interrupt Flag */
1882
 
1883
/* RTCCTL01 Control Bits */
1884
#define RTCBCD_H               (0x0080)       /* RTC BCD  0:Binary / 1:BCD */
1885
#define RTCHOLD_H              (0x0040)       /* RTC Hold */
1886
#define RTCMODE_H              (0x0020)       /* RTC Mode 0:Counter / 1: Calendar */
1887
#define RTCRDY_H               (0x0010)       /* RTC Ready */
1888
#define RTCSSEL1_H             (0x0008)       /* RTC Source Select 1 */
1889
#define RTCSSEL0_H             (0x0004)       /* RTC Source Select 0 */
1890
#define RTCTEV1_H              (0x0002)       /* RTC Time Event 1 */
1891
#define RTCTEV0_H              (0x0001)       /* RTC Time Event 0 */
1892
//#define Reserved          (0x0080)
1893
//#define Reserved          (0x0008)
1894
 
1895
#define RTCSSEL_0              (0x0000)       /* RTC Source Select ACLK */
1896
#define RTCSSEL_1              (0x0400)       /* RTC Source Select SMCLK */
1897
#define RTCSSEL_2              (0x0800)       /* RTC Source Select RT1PS */
1898
#define RTCSSEL_3              (0x0C00)       /* RTC Source Select RT1PS */
1899
#define RTCSSEL__ACLK          (0x0000)       /* RTC Source Select ACLK */
1900
#define RTCSSEL__SMCLK         (0x0400)       /* RTC Source Select SMCLK */
1901
#define RTCSSEL__RT1PS         (0x0800)       /* RTC Source Select RT1PS */
1902
#define RTCTEV_0               (0x0000)       /* RTC Time Event: 0 (Min. changed) */
1903
#define RTCTEV_1               (0x0100)       /* RTC Time Event: 1 (Hour changed) */
1904
#define RTCTEV_2               (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
1905
#define RTCTEV_3               (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
1906
#define RTCTEV__MIN            (0x0000)       /* RTC Time Event: 0 (Min. changed) */
1907
#define RTCTEV__HOUR           (0x0100)       /* RTC Time Event: 1 (Hour changed) */
1908
#define RTCTEV__1200           (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
1909
#define RTCTEV__0000           (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
1910
 
1911
/* RTCCTL23 Control Bits */
1912
#define RTCCALF1               (0x0200)       /* RTC Calibration Frequency Bit 1 */
1913
#define RTCCALF0               (0x0100)       /* RTC Calibration Frequency Bit 0 */
1914
#define RTCCALS                (0x0080)       /* RTC Calibration Sign */
1915
//#define Reserved          (0x0040)
1916
#define RTCCAL5                (0x0020)       /* RTC Calibration Bit 5 */
1917
#define RTCCAL4                (0x0010)       /* RTC Calibration Bit 4 */
1918
#define RTCCAL3                (0x0008)       /* RTC Calibration Bit 3 */
1919
#define RTCCAL2                (0x0004)       /* RTC Calibration Bit 2 */
1920
#define RTCCAL1                (0x0002)       /* RTC Calibration Bit 1 */
1921
#define RTCCAL0                (0x0001)       /* RTC Calibration Bit 0 */
1922
 
1923
/* RTCCTL23 Control Bits */
1924
#define RTCCALS_L              (0x0080)       /* RTC Calibration Sign */
1925
//#define Reserved          (0x0040)
1926
#define RTCCAL5_L              (0x0020)       /* RTC Calibration Bit 5 */
1927
#define RTCCAL4_L              (0x0010)       /* RTC Calibration Bit 4 */
1928
#define RTCCAL3_L              (0x0008)       /* RTC Calibration Bit 3 */
1929
#define RTCCAL2_L              (0x0004)       /* RTC Calibration Bit 2 */
1930
#define RTCCAL1_L              (0x0002)       /* RTC Calibration Bit 1 */
1931
#define RTCCAL0_L              (0x0001)       /* RTC Calibration Bit 0 */
1932
 
1933
/* RTCCTL23 Control Bits */
1934
#define RTCCALF1_H             (0x0002)       /* RTC Calibration Frequency Bit 1 */
1935
#define RTCCALF0_H             (0x0001)       /* RTC Calibration Frequency Bit 0 */
1936
//#define Reserved          (0x0040)
1937
 
1938
#define RTCCALF_0              (0x0000)       /* RTC Calibration Frequency: No Output */
1939
#define RTCCALF_1              (0x0100)       /* RTC Calibration Frequency: 512 Hz */
1940
#define RTCCALF_2              (0x0200)       /* RTC Calibration Frequency: 256 Hz */
1941
#define RTCCALF_3              (0x0300)       /* RTC Calibration Frequency: 1 Hz */
1942
 
1943
/* RTCPS0CTL Control Bits */
1944
//#define Reserved          (0x8000)
1945
#define RT0SSEL                (0x4000)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
1946
#define RT0PSDIV2              (0x2000)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
1947
#define RT0PSDIV1              (0x1000)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
1948
#define RT0PSDIV0              (0x0800)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
1949
//#define Reserved          (0x0400)
1950
//#define Reserved          (0x0200)
1951
#define RT0PSHOLD              (0x0100)       /* RTC Prescale Timer 0 Hold */
1952
//#define Reserved          (0x0080)
1953
//#define Reserved          (0x0040)
1954
//#define Reserved          (0x0020)
1955
#define RT0IP2                 (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
1956
#define RT0IP1                 (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
1957
#define RT0IP0                 (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
1958
#define RT0PSIE                (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
1959
#define RT0PSIFG               (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
1960
 
1961
/* RTCPS0CTL Control Bits */
1962
//#define Reserved          (0x8000)
1963
//#define Reserved          (0x0400)
1964
//#define Reserved          (0x0200)
1965
//#define Reserved          (0x0080)
1966
//#define Reserved          (0x0040)
1967
//#define Reserved          (0x0020)
1968
#define RT0IP2_L               (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
1969
#define RT0IP1_L               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
1970
#define RT0IP0_L               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
1971
#define RT0PSIE_L              (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
1972
#define RT0PSIFG_L             (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
1973
 
1974
/* RTCPS0CTL Control Bits */
1975
//#define Reserved          (0x8000)
1976
#define RT0SSEL_H              (0x0040)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
1977
#define RT0PSDIV2_H            (0x0020)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
1978
#define RT0PSDIV1_H            (0x0010)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
1979
#define RT0PSDIV0_H            (0x0008)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
1980
//#define Reserved          (0x0400)
1981
//#define Reserved          (0x0200)
1982
#define RT0PSHOLD_H            (0x0001)       /* RTC Prescale Timer 0 Hold */
1983
//#define Reserved          (0x0080)
1984
//#define Reserved          (0x0040)
1985
//#define Reserved          (0x0020)
1986
 
1987
#define RT0IP_0                (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
1988
#define RT0IP_1                (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
1989
#define RT0IP_2                (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
1990
#define RT0IP_3                (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
1991
#define RT0IP_4                (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
1992
#define RT0IP_5                (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
1993
#define RT0IP_6                (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
1994
#define RT0IP_7                (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
1995
 
1996
#define RT0PSDIV_0             (0x0000)       /* RTC Prescale Timer 0 Clock Divide /2 */
1997
#define RT0PSDIV_1             (0x0800)       /* RTC Prescale Timer 0 Clock Divide /4 */
1998
#define RT0PSDIV_2             (0x1000)       /* RTC Prescale Timer 0 Clock Divide /8 */
1999
#define RT0PSDIV_3             (0x1800)       /* RTC Prescale Timer 0 Clock Divide /16 */
2000
#define RT0PSDIV_4             (0x2000)       /* RTC Prescale Timer 0 Clock Divide /32 */
2001
#define RT0PSDIV_5             (0x2800)       /* RTC Prescale Timer 0 Clock Divide /64 */
2002
#define RT0PSDIV_6             (0x3000)       /* RTC Prescale Timer 0 Clock Divide /128 */
2003
#define RT0PSDIV_7             (0x3800)       /* RTC Prescale Timer 0 Clock Divide /256 */
2004
 
2005
/* RTCPS1CTL Control Bits */
2006
#define RT1SSEL1               (0x8000)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2007
#define RT1SSEL0               (0x4000)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2008
#define RT1PSDIV2              (0x2000)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2009
#define RT1PSDIV1              (0x1000)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2010
#define RT1PSDIV0              (0x0800)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2011
//#define Reserved          (0x0400)
2012
//#define Reserved          (0x0200)
2013
#define RT1PSHOLD              (0x0100)       /* RTC Prescale Timer 1 Hold */
2014
//#define Reserved          (0x0080)
2015
//#define Reserved          (0x0040)
2016
//#define Reserved          (0x0020)
2017
#define RT1IP2                 (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2018
#define RT1IP1                 (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2019
#define RT1IP0                 (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2020
#define RT1PSIE                (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2021
#define RT1PSIFG               (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2022
 
2023
/* RTCPS1CTL Control Bits */
2024
//#define Reserved          (0x0400)
2025
//#define Reserved          (0x0200)
2026
//#define Reserved          (0x0080)
2027
//#define Reserved          (0x0040)
2028
//#define Reserved          (0x0020)
2029
#define RT1IP2_L               (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2030
#define RT1IP1_L               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2031
#define RT1IP0_L               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2032
#define RT1PSIE_L              (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2033
#define RT1PSIFG_L             (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2034
 
2035
/* RTCPS1CTL Control Bits */
2036
#define RT1SSEL1_H             (0x0080)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2037
#define RT1SSEL0_H             (0x0040)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2038
#define RT1PSDIV2_H            (0x0020)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2039
#define RT1PSDIV1_H            (0x0010)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2040
#define RT1PSDIV0_H            (0x0008)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2041
//#define Reserved          (0x0400)
2042
//#define Reserved          (0x0200)
2043
#define RT1PSHOLD_H            (0x0001)       /* RTC Prescale Timer 1 Hold */
2044
//#define Reserved          (0x0080)
2045
//#define Reserved          (0x0040)
2046
//#define Reserved          (0x0020)
2047
 
2048
#define RT1IP_0                (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
2049
#define RT1IP_1                (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
2050
#define RT1IP_2                (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
2051
#define RT1IP_3                (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
2052
#define RT1IP_4                (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
2053
#define RT1IP_5                (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
2054
#define RT1IP_6                (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
2055
#define RT1IP_7                (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
2056
 
2057
#define RT1PSDIV_0             (0x0000)       /* RTC Prescale Timer 1 Clock Divide /2 */
2058
#define RT1PSDIV_1             (0x0800)       /* RTC Prescale Timer 1 Clock Divide /4 */
2059
#define RT1PSDIV_2             (0x1000)       /* RTC Prescale Timer 1 Clock Divide /8 */
2060
#define RT1PSDIV_3             (0x1800)       /* RTC Prescale Timer 1 Clock Divide /16 */
2061
#define RT1PSDIV_4             (0x2000)       /* RTC Prescale Timer 1 Clock Divide /32 */
2062
#define RT1PSDIV_5             (0x2800)       /* RTC Prescale Timer 1 Clock Divide /64 */
2063
#define RT1PSDIV_6             (0x3000)       /* RTC Prescale Timer 1 Clock Divide /128 */
2064
#define RT1PSDIV_7             (0x3800)       /* RTC Prescale Timer 1 Clock Divide /256 */
2065
 
2066
#define RT1SSEL_0              (0x0000)       /* RTC Prescale Timer Source Select ACLK */
2067
#define RT1SSEL_1              (0x4000)       /* RTC Prescale Timer Source Select SMCLK */
2068
#define RT1SSEL_2              (0x8000)       /* RTC Prescale Timer Source Select RT0PS */
2069
#define RT1SSEL_3              (0xC000)       /* RTC Prescale Timer Source Select RT0PS */
2070
 
2071
/* RTC Definitions */
2072
#define RTCIV_NONE             (0x0000)       /* No Interrupt pending */
2073
#define RTCIV_RTCRDYIFG        (0x0002)       /* RTC ready: RTCRDYIFG */
2074
#define RTCIV_RTCTEVIFG        (0x0004)       /* RTC interval timer: RTCTEVIFG */
2075
#define RTCIV_RTCAIFG          (0x0006)       /* RTC user alarm: RTCAIFG */
2076
#define RTCIV_RT0PSIFG         (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2077
#define RTCIV_RT1PSIFG         (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2078
 
2079
/* Legacy Definitions */
2080
#define RTC_NONE               (0x0000)       /* No Interrupt pending */
2081
#define RTC_RTCRDYIFG          (0x0002)       /* RTC ready: RTCRDYIFG */
2082
#define RTC_RTCTEVIFG          (0x0004)       /* RTC interval timer: RTCTEVIFG */
2083
#define RTC_RTCAIFG            (0x0006)       /* RTC user alarm: RTCAIFG */
2084
#define RTC_RT0PSIFG           (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2085
#define RTC_RT1PSIFG           (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2086
 
2087
/************************************************************
2088
* SFR - Special Function Register Module
2089
************************************************************/
2090
#define __MSP430_HAS_SFR__                    /* Definition to show that Module is available */
2091
#define __MSP430_BASEADDRESS_SFR__ 0x0100
2092
 
2093
SFR_16BIT(SFRIE1);                            /* Interrupt Enable 1 */
2094
SFR_8BIT(SFRIE1_L);                           /* Interrupt Enable 1 */
2095
SFR_8BIT(SFRIE1_H);                           /* Interrupt Enable 1 */
2096
 
2097
/* SFRIE1 Control Bits */
2098
#define WDTIE                  (0x0001)       /* WDT Interrupt Enable */
2099
#define OFIE                   (0x0002)       /* Osc Fault Enable */
2100
//#define Reserved          (0x0004)
2101
#define VMAIE                  (0x0008)       /* Vacant Memory Interrupt Enable */
2102
#define NMIIE                  (0x0010)       /* NMI Interrupt Enable */
2103
#define ACCVIE                 (0x0020)       /* Flash Access Violation Interrupt Enable */
2104
#define JMBINIE                (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2105
#define JMBOUTIE               (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2106
 
2107
#define WDTIE_L                (0x0001)       /* WDT Interrupt Enable */
2108
#define OFIE_L                 (0x0002)       /* Osc Fault Enable */
2109
//#define Reserved          (0x0004)
2110
#define VMAIE_L                (0x0008)       /* Vacant Memory Interrupt Enable */
2111
#define NMIIE_L                (0x0010)       /* NMI Interrupt Enable */
2112
#define ACCVIE_L               (0x0020)       /* Flash Access Violation Interrupt Enable */
2113
#define JMBINIE_L              (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2114
#define JMBOUTIE_L             (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2115
 
2116
//#define Reserved          (0x0004)
2117
 
2118
SFR_16BIT(SFRIFG1);                           /* Interrupt Flag 1 */
2119
SFR_8BIT(SFRIFG1_L);                          /* Interrupt Flag 1 */
2120
SFR_8BIT(SFRIFG1_H);                          /* Interrupt Flag 1 */
2121
/* SFRIFG1 Control Bits */
2122
#define WDTIFG                 (0x0001)       /* WDT Interrupt Flag */
2123
#define OFIFG                  (0x0002)       /* Osc Fault Flag */
2124
//#define Reserved          (0x0004)
2125
#define VMAIFG                 (0x0008)       /* Vacant Memory Interrupt Flag */
2126
#define NMIIFG                 (0x0010)       /* NMI Interrupt Flag */
2127
//#define Reserved          (0x0020)
2128
#define JMBINIFG               (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2129
#define JMBOUTIFG              (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2130
 
2131
#define WDTIFG_L               (0x0001)       /* WDT Interrupt Flag */
2132
#define OFIFG_L                (0x0002)       /* Osc Fault Flag */
2133
//#define Reserved          (0x0004)
2134
#define VMAIFG_L               (0x0008)       /* Vacant Memory Interrupt Flag */
2135
#define NMIIFG_L               (0x0010)       /* NMI Interrupt Flag */
2136
//#define Reserved          (0x0020)
2137
#define JMBINIFG_L             (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2138
#define JMBOUTIFG_L            (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2139
 
2140
//#define Reserved          (0x0004)
2141
//#define Reserved          (0x0020)
2142
 
2143
SFR_16BIT(SFRRPCR);                           /* RESET Pin Control Register */
2144
SFR_8BIT(SFRRPCR_L);                          /* RESET Pin Control Register */
2145
SFR_8BIT(SFRRPCR_H);                          /* RESET Pin Control Register */
2146
/* SFRRPCR Control Bits */
2147
#define SYSNMI                 (0x0001)       /* NMI select */
2148
#define SYSNMIIES              (0x0002)       /* NMI edge select */
2149
#define SYSRSTUP               (0x0004)       /* RESET Pin pull down/up select */
2150
#define SYSRSTRE               (0x0008)       /* RESET Pin Resistor enable */
2151
 
2152
#define SYSNMI_L               (0x0001)       /* NMI select */
2153
#define SYSNMIIES_L            (0x0002)       /* NMI edge select */
2154
#define SYSRSTUP_L             (0x0004)       /* RESET Pin pull down/up select */
2155
#define SYSRSTRE_L             (0x0008)       /* RESET Pin Resistor enable */
2156
 
2157
/************************************************************
2158
* SYS - System Module
2159
************************************************************/
2160
#define __MSP430_HAS_SYS__                    /* Definition to show that Module is available */
2161
#define __MSP430_BASEADDRESS_SYS__ 0x0180
2162
 
2163
SFR_16BIT(SYSCTL);                            /* System control */
2164
SFR_8BIT(SYSCTL_L);                           /* System control */
2165
SFR_8BIT(SYSCTL_H);                           /* System control */
2166
SFR_16BIT(SYSBSLC);                           /* Boot strap configuration area */
2167
SFR_8BIT(SYSBSLC_L);                          /* Boot strap configuration area */
2168
SFR_8BIT(SYSBSLC_H);                          /* Boot strap configuration area */
2169
SFR_16BIT(SYSJMBC);                           /* JTAG mailbox control */
2170
SFR_8BIT(SYSJMBC_L);                          /* JTAG mailbox control */
2171
SFR_8BIT(SYSJMBC_H);                          /* JTAG mailbox control */
2172
SFR_16BIT(SYSJMBI0);                          /* JTAG mailbox input 0 */
2173
SFR_8BIT(SYSJMBI0_L);                         /* JTAG mailbox input 0 */
2174
SFR_8BIT(SYSJMBI0_H);                         /* JTAG mailbox input 0 */
2175
SFR_16BIT(SYSJMBI1);                          /* JTAG mailbox input 1 */
2176
SFR_8BIT(SYSJMBI1_L);                         /* JTAG mailbox input 1 */
2177
SFR_8BIT(SYSJMBI1_H);                         /* JTAG mailbox input 1 */
2178
SFR_16BIT(SYSJMBO0);                          /* JTAG mailbox output 0 */
2179
SFR_8BIT(SYSJMBO0_L);                         /* JTAG mailbox output 0 */
2180
SFR_8BIT(SYSJMBO0_H);                         /* JTAG mailbox output 0 */
2181
SFR_16BIT(SYSJMBO1);                          /* JTAG mailbox output 1 */
2182
SFR_8BIT(SYSJMBO1_L);                         /* JTAG mailbox output 1 */
2183
SFR_8BIT(SYSJMBO1_H);                         /* JTAG mailbox output 1 */
2184
 
2185
SFR_16BIT(SYSBERRIV);                         /* Bus Error vector generator */
2186
SFR_8BIT(SYSBERRIV_L);                        /* Bus Error vector generator */
2187
SFR_8BIT(SYSBERRIV_H);                        /* Bus Error vector generator */
2188
SFR_16BIT(SYSUNIV);                           /* User NMI vector generator */
2189
SFR_8BIT(SYSUNIV_L);                          /* User NMI vector generator */
2190
SFR_8BIT(SYSUNIV_H);                          /* User NMI vector generator */
2191
SFR_16BIT(SYSSNIV);                           /* System NMI vector generator */
2192
SFR_8BIT(SYSSNIV_L);                          /* System NMI vector generator */
2193
SFR_8BIT(SYSSNIV_H);                          /* System NMI vector generator */
2194
SFR_16BIT(SYSRSTIV);                          /* Reset vector generator */
2195
SFR_8BIT(SYSRSTIV_L);                         /* Reset vector generator */
2196
SFR_8BIT(SYSRSTIV_H);                         /* Reset vector generator */
2197
 
2198
/* SYSCTL Control Bits */
2199
#define SYSRIVECT              (0x0001)       /* SYS - RAM based interrupt vectors */
2200
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2201
#define SYSPMMPE               (0x0004)       /* SYS - PMM access protect */
2202
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2203
#define SYSBSLIND              (0x0010)       /* SYS - TCK/RST indication detected */
2204
#define SYSJTAGPIN             (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2205
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2206
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2207
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2208
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2209
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2210
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2211
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2212
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2213
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2214
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2215
 
2216
/* SYSCTL Control Bits */
2217
#define SYSRIVECT_L            (0x0001)       /* SYS - RAM based interrupt vectors */
2218
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2219
#define SYSPMMPE_L             (0x0004)       /* SYS - PMM access protect */
2220
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2221
#define SYSBSLIND_L            (0x0010)       /* SYS - TCK/RST indication detected */
2222
#define SYSJTAGPIN_L           (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2223
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2224
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2225
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2226
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2227
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2228
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2229
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2230
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2231
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2232
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2233
 
2234
/* SYSCTL Control Bits */
2235
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2236
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2237
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2238
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2239
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2240
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2241
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2242
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2243
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2244
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2245
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2246
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2247
 
2248
/* SYSBSLC Control Bits */
2249
#define SYSBSLSIZE0            (0x0001)       /* SYS - BSL Protection Size 0 */
2250
#define SYSBSLSIZE1            (0x0002)       /* SYS - BSL Protection Size 1 */
2251
#define SYSBSLR                (0x0004)       /* SYS - RAM assigned to BSL */
2252
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2253
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2254
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2255
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2256
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2257
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2258
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2259
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2260
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2261
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2262
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2263
#define SYSBSLOFF              (0x4000)       /* SYS - BSL Memeory disabled */
2264
#define SYSBSLPE               (0x8000)       /* SYS - BSL Memory protection enabled */
2265
 
2266
/* SYSBSLC Control Bits */
2267
#define SYSBSLSIZE0_L          (0x0001)       /* SYS - BSL Protection Size 0 */
2268
#define SYSBSLSIZE1_L          (0x0002)       /* SYS - BSL Protection Size 1 */
2269
#define SYSBSLR_L              (0x0004)       /* SYS - RAM assigned to BSL */
2270
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2271
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2272
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2273
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2274
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2275
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2276
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2277
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2278
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2279
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2280
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2281
 
2282
/* SYSBSLC Control Bits */
2283
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2284
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2285
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2286
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2287
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2288
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2289
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2290
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2291
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2292
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2293
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2294
#define SYSBSLOFF_H            (0x0040)       /* SYS - BSL Memeory disabled */
2295
#define SYSBSLPE_H             (0x0080)       /* SYS - BSL Memory protection enabled */
2296
 
2297
/* SYSJMBC Control Bits */
2298
#define JMBIN0FG               (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2299
#define JMBIN1FG               (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2300
#define JMBOUT0FG              (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2301
#define JMBOUT1FG              (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2302
#define JMBMODE                (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2303
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2304
#define JMBCLR0OFF             (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2305
#define JMBCLR1OFF             (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2306
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2307
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2308
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2309
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2310
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2311
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2312
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2313
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2314
 
2315
/* SYSJMBC Control Bits */
2316
#define JMBIN0FG_L             (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2317
#define JMBIN1FG_L             (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2318
#define JMBOUT0FG_L            (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2319
#define JMBOUT1FG_L            (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2320
#define JMBMODE_L              (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2321
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2322
#define JMBCLR0OFF_L           (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2323
#define JMBCLR1OFF_L           (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2324
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2325
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2326
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2327
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2328
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2329
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2330
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2331
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2332
 
2333
/* SYSJMBC Control Bits */
2334
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2335
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2336
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2337
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2338
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2339
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2340
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2341
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2342
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2343
 
2344
/* SYSUNIV Definitions */
2345
#define SYSUNIV_NONE           (0x0000)       /* No Interrupt pending */
2346
#define SYSUNIV_NMIIFG         (0x0002)       /* SYSUNIV : NMIIFG */
2347
#define SYSUNIV_OFIFG          (0x0004)       /* SYSUNIV : Osc. Fail - OFIFG */
2348
#define SYSUNIV_ACCVIFG        (0x0006)       /* SYSUNIV : Access Violation - ACCVIFG */
2349
#define SYSUNIV_SYSBERRIV      (0x0008)       /* SYSUNIV : Bus Error - SYSBERRIV */
2350
 
2351
/* SYSSNIV Definitions */
2352
#define SYSSNIV_NONE           (0x0000)       /* No Interrupt pending */
2353
#define SYSSNIV_SVMLIFG        (0x0002)       /* SYSSNIV : SVMLIFG */
2354
#define SYSSNIV_SVMHIFG        (0x0004)       /* SYSSNIV : SVMHIFG */
2355
#define SYSSNIV_DLYLIFG        (0x0006)       /* SYSSNIV : DLYLIFG */
2356
#define SYSSNIV_DLYHIFG        (0x0008)       /* SYSSNIV : DLYHIFG */
2357
#define SYSSNIV_VMAIFG         (0x000A)       /* SYSSNIV : VMAIFG */
2358
#define SYSSNIV_JMBINIFG       (0x000C)       /* SYSSNIV : JMBINIFG */
2359
#define SYSSNIV_JMBOUTIFG      (0x000E)       /* SYSSNIV : JMBOUTIFG */
2360
#define SYSSNIV_VLRLIFG        (0x0010)       /* SYSSNIV : VLRLIFG */
2361
#define SYSSNIV_VLRHIFG        (0x0012)       /* SYSSNIV : VLRHIFG */
2362
 
2363
/* SYSRSTIV Definitions */
2364
#define SYSRSTIV_NONE          (0x0000)       /* No Interrupt pending */
2365
#define SYSRSTIV_BOR           (0x0002)       /* SYSRSTIV : BOR */
2366
#define SYSRSTIV_RSTNMI        (0x0004)       /* SYSRSTIV : RST/NMI */
2367
#define SYSRSTIV_DOBOR         (0x0006)       /* SYSRSTIV : Do BOR */
2368
#define SYSRSTIV_LPM5WU        (0x0008)       /* SYSRSTIV : Port LPM5 Wake Up */
2369
#define SYSRSTIV_SECYV         (0x000A)       /* SYSRSTIV : Security violation */
2370
#define SYSRSTIV_SVSL          (0x000C)       /* SYSRSTIV : SVSL */
2371
#define SYSRSTIV_SVSH          (0x000E)       /* SYSRSTIV : SVSH */
2372
#define SYSRSTIV_SVML_OVP      (0x0010)       /* SYSRSTIV : SVML_OVP */
2373
#define SYSRSTIV_SVMH_OVP      (0x0012)       /* SYSRSTIV : SVMH_OVP */
2374
#define SYSRSTIV_DOPOR         (0x0014)       /* SYSRSTIV : Do POR */
2375
#define SYSRSTIV_WDTTO         (0x0016)       /* SYSRSTIV : WDT Time out */
2376
#define SYSRSTIV_WDTKEY        (0x0018)       /* SYSRSTIV : WDTKEY violation */
2377
#define SYSRSTIV_KEYV          (0x001A)       /* SYSRSTIV : Flash Key violation */
2378
#define SYSRSTIV_PLLUL         (0x001C)       /* SYSRSTIV : PLL unlock */
2379
#define SYSRSTIV_PERF          (0x001E)       /* SYSRSTIV : peripheral/config area fetch */
2380
#define SYSRSTIV_PMMKEY        (0x0020)       /* SYSRSTIV : PMMKEY violation */
2381
 
2382
#define SYSRSTIV_PSSKEY        (0x0020)       /* SYSRSTIV : Legacy: PMMKEY violation */
2383
 
2384
/************************************************************
2385
* Timer0_A5
2386
************************************************************/
2387
#define __MSP430_HAS_T0A5__                   /* Definition to show that Module is available */
2388
#define __MSP430_BASEADDRESS_T0A5__ 0x0340
2389
 
2390
SFR_16BIT(TA0CTL);                            /* Timer0_A5 Control */
2391
SFR_16BIT(TA0CCTL0);                          /* Timer0_A5 Capture/Compare Control 0 */
2392
SFR_16BIT(TA0CCTL1);                          /* Timer0_A5 Capture/Compare Control 1 */
2393
SFR_16BIT(TA0CCTL2);                          /* Timer0_A5 Capture/Compare Control 2 */
2394
SFR_16BIT(TA0CCTL3);                          /* Timer0_A5 Capture/Compare Control 3 */
2395
SFR_16BIT(TA0CCTL4);                          /* Timer0_A5 Capture/Compare Control 4 */
2396
SFR_16BIT(TA0R);                              /* Timer0_A5 */
2397
SFR_16BIT(TA0CCR0);                           /* Timer0_A5 Capture/Compare 0 */
2398
SFR_16BIT(TA0CCR1);                           /* Timer0_A5 Capture/Compare 1 */
2399
SFR_16BIT(TA0CCR2);                           /* Timer0_A5 Capture/Compare 2 */
2400
SFR_16BIT(TA0CCR3);                           /* Timer0_A5 Capture/Compare 3 */
2401
SFR_16BIT(TA0CCR4);                           /* Timer0_A5 Capture/Compare 4 */
2402
SFR_16BIT(TA0IV);                             /* Timer0_A5 Interrupt Vector Word */
2403
SFR_16BIT(TA0EX0);                            /* Timer0_A5 Expansion Register 0 */
2404
 
2405
/* TAxCTL Control Bits */
2406
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
2407
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
2408
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
2409
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
2410
#define MC1                    (0x0020)       /* Timer A mode control 1 */
2411
#define MC0                    (0x0010)       /* Timer A mode control 0 */
2412
#define TACLR                  (0x0004)       /* Timer A counter clear */
2413
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
2414
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
2415
 
2416
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
2417
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2418
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2419
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2420
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
2421
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
2422
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
2423
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
2424
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2425
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2426
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2427
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2428
#define MC__STOP               (0*0x10u)      /* Timer A mode control: 0 - Stop */
2429
#define MC__UP                 (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2430
#define MC__CONTINOUS          (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2431
#define MC__UPDOWN             (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2432
#define ID__1                  (0*0x40u)      /* Timer A input divider: 0 - /1 */
2433
#define ID__2                  (1*0x40u)      /* Timer A input divider: 1 - /2 */
2434
#define ID__4                  (2*0x40u)      /* Timer A input divider: 2 - /4 */
2435
#define ID__8                  (3*0x40u)      /* Timer A input divider: 3 - /8 */
2436
#define TASSEL__TACLK          (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2437
#define TASSEL__ACLK           (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2438
#define TASSEL__SMCLK          (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2439
#define TASSEL__INCLK          (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2440
 
2441
/* TAxCCTLx Control Bits */
2442
#define CM1                    (0x8000)       /* Capture mode 1 */
2443
#define CM0                    (0x4000)       /* Capture mode 0 */
2444
#define CCIS1                  (0x2000)       /* Capture input select 1 */
2445
#define CCIS0                  (0x1000)       /* Capture input select 0 */
2446
#define SCS                    (0x0800)       /* Capture sychronize */
2447
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
2448
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
2449
#define OUTMOD2                (0x0080)       /* Output mode 2 */
2450
#define OUTMOD1                (0x0040)       /* Output mode 1 */
2451
#define OUTMOD0                (0x0020)       /* Output mode 0 */
2452
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
2453
#define CCI                    (0x0008)       /* Capture input signal (read) */
2454
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
2455
#define COV                    (0x0002)       /* Capture/compare overflow flag */
2456
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
2457
 
2458
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
2459
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
2460
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
2461
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
2462
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
2463
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
2464
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
2465
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
2466
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
2467
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
2468
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
2469
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
2470
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
2471
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
2472
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
2473
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
2474
 
2475
/* TAxEX0 Control Bits */
2476
#define TAIDEX0                (0x0001)       /* Timer A Input divider expansion Bit: 0 */
2477
#define TAIDEX1                (0x0002)       /* Timer A Input divider expansion Bit: 1 */
2478
#define TAIDEX2                (0x0004)       /* Timer A Input divider expansion Bit: 2 */
2479
 
2480
#define TAIDEX_0               (0*0x0001u)    /* Timer A Input divider expansion : /1 */
2481
#define TAIDEX_1               (1*0x0001u)    /* Timer A Input divider expansion : /2 */
2482
#define TAIDEX_2               (2*0x0001u)    /* Timer A Input divider expansion : /3 */
2483
#define TAIDEX_3               (3*0x0001u)    /* Timer A Input divider expansion : /4 */
2484
#define TAIDEX_4               (4*0x0001u)    /* Timer A Input divider expansion : /5 */
2485
#define TAIDEX_5               (5*0x0001u)    /* Timer A Input divider expansion : /6 */
2486
#define TAIDEX_6               (6*0x0001u)    /* Timer A Input divider expansion : /7 */
2487
#define TAIDEX_7               (7*0x0001u)    /* Timer A Input divider expansion : /8 */
2488
 
2489
/* T0A5IV Definitions */
2490
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
2491
#define TA0IV_TA0CCR1          (0x0002)       /* TA0CCR1_CCIFG */
2492
#define TA0IV_TA0CCR2          (0x0004)       /* TA0CCR2_CCIFG */
2493
#define TA0IV_TA0CCR3          (0x0006)       /* TA0CCR3_CCIFG */
2494
#define TA0IV_TA0CCR4          (0x0008)       /* TA0CCR4_CCIFG */
2495
#define TA0IV_5                (0x000A)       /* Reserved */
2496
#define TA0IV_6                (0x000C)       /* Reserved */
2497
#define TA0IV_TA0IFG           (0x000E)       /* TA0IFG */
2498
 
2499
/************************************************************
2500
* Timer1_A3
2501
************************************************************/
2502
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
2503
#define __MSP430_BASEADDRESS_T1A3__ 0x0380
2504
 
2505
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
2506
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
2507
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
2508
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
2509
SFR_16BIT(TA1R);                              /* Timer1_A3 */
2510
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
2511
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
2512
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
2513
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
2514
SFR_16BIT(TA1EX0);                            /* Timer1_A3 Expansion Register 0 */
2515
 
2516
/* Bits are already defined within the Timer0_Ax */
2517
 
2518
/* TA1IV Definitions */
2519
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
2520
#define TA1IV_TA1CCR1          (0x0002)       /* TA1CCR1_CCIFG */
2521
#define TA1IV_TA1CCR2          (0x0004)       /* TA1CCR2_CCIFG */
2522
#define TA1IV_3                (0x0006)       /* Reserved */
2523
#define TA1IV_4                (0x0008)       /* Reserved */
2524
#define TA1IV_5                (0x000A)       /* Reserved */
2525
#define TA1IV_6                (0x000C)       /* Reserved */
2526
#define TA1IV_TA1IFG           (0x000E)       /* TA1IFG */
2527
 
2528
/************************************************************
2529
* Timer0_B7
2530
************************************************************/
2531
#define __MSP430_HAS_T0B7__                   /* Definition to show that Module is available */
2532
#define __MSP430_BASEADDRESS_T0B7__ 0x03C0
2533
 
2534
SFR_16BIT(TB0CTL);                            /* Timer0_B7 Control */
2535
SFR_16BIT(TB0CCTL0);                          /* Timer0_B7 Capture/Compare Control 0 */
2536
SFR_16BIT(TB0CCTL1);                          /* Timer0_B7 Capture/Compare Control 1 */
2537
SFR_16BIT(TB0CCTL2);                          /* Timer0_B7 Capture/Compare Control 2 */
2538
SFR_16BIT(TB0CCTL3);                          /* Timer0_B7 Capture/Compare Control 3 */
2539
SFR_16BIT(TB0CCTL4);                          /* Timer0_B7 Capture/Compare Control 4 */
2540
SFR_16BIT(TB0CCTL5);                          /* Timer0_B7 Capture/Compare Control 5 */
2541
SFR_16BIT(TB0CCTL6);                          /* Timer0_B7 Capture/Compare Control 6 */
2542
SFR_16BIT(TB0R);                              /* Timer0_B7 */
2543
SFR_16BIT(TB0CCR0);                           /* Timer0_B7 Capture/Compare 0 */
2544
SFR_16BIT(TB0CCR1);                           /* Timer0_B7 Capture/Compare 1 */
2545
SFR_16BIT(TB0CCR2);                           /* Timer0_B7 Capture/Compare 2 */
2546
SFR_16BIT(TB0CCR3);                           /* Timer0_B7 Capture/Compare 3 */
2547
SFR_16BIT(TB0CCR4);                           /* Timer0_B7 Capture/Compare 4 */
2548
SFR_16BIT(TB0CCR5);                           /* Timer0_B7 Capture/Compare 5 */
2549
SFR_16BIT(TB0CCR6);                           /* Timer0_B7 Capture/Compare 6 */
2550
SFR_16BIT(TB0EX0);                            /* Timer0_B7 Expansion Register 0 */
2551
SFR_16BIT(TB0IV);                             /* Timer0_B7 Interrupt Vector Word */
2552
 
2553
/* Legacy Type Definitions for TimerB */
2554
#define TBCTL                  TB0CTL         /* Timer0_B7 Control */
2555
#define TBCCTL0                TB0CCTL0       /* Timer0_B7 Capture/Compare Control 0 */
2556
#define TBCCTL1                TB0CCTL1       /* Timer0_B7 Capture/Compare Control 1 */
2557
#define TBCCTL2                TB0CCTL2       /* Timer0_B7 Capture/Compare Control 2 */
2558
#define TBCCTL3                TB0CCTL3       /* Timer0_B7 Capture/Compare Control 3 */
2559
#define TBCCTL4                TB0CCTL4       /* Timer0_B7 Capture/Compare Control 4 */
2560
#define TBCCTL5                TB0CCTL5       /* Timer0_B7 Capture/Compare Control 5 */
2561
#define TBCCTL6                TB0CCTL6       /* Timer0_B7 Capture/Compare Control 6 */
2562
#define TBR                    TB0R           /* Timer0_B7 */
2563
#define TBCCR0                 TB0CCR0        /* Timer0_B7 Capture/Compare 0 */
2564
#define TBCCR1                 TB0CCR1        /* Timer0_B7 Capture/Compare 1 */
2565
#define TBCCR2                 TB0CCR2        /* Timer0_B7 Capture/Compare 2 */
2566
#define TBCCR3                 TB0CCR3        /* Timer0_B7 Capture/Compare 3 */
2567
#define TBCCR4                 TB0CCR4        /* Timer0_B7 Capture/Compare 4 */
2568
#define TBCCR5                 TB0CCR5        /* Timer0_B7 Capture/Compare 5 */
2569
#define TBCCR6                 TB0CCR6        /* Timer0_B7 Capture/Compare 6 */
2570
#define TBEX0                  TB0EX0         /* Timer0_B7 Expansion Register 0 */
2571
#define TBIV                   TB0IV          /* Timer0_B7 Interrupt Vector Word */
2572
#define TIMERB1_VECTOR       TIMER0_B1_VECTOR /* Timer0_B7 CC1-6, TB */
2573
#define TIMERB0_VECTOR       TIMER0_B0_VECTOR /* Timer0_B7 CC0 */
2574
 
2575
/* TBxCTL Control Bits */
2576
#define TBCLGRP1               (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2577
#define TBCLGRP0               (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2578
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
2579
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
2580
#define TBSSEL1                (0x0200)       /* Clock source 1 */
2581
#define TBSSEL0                (0x0100)       /* Clock source 0 */
2582
#define TBCLR                  (0x0004)       /* Timer0_B7 counter clear */
2583
#define TBIE                   (0x0002)       /* Timer0_B7 interrupt enable */
2584
#define TBIFG                  (0x0001)       /* Timer0_B7 interrupt flag */
2585
 
2586
#define SHR1                   (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2587
#define SHR0                   (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2588
 
2589
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
2590
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
2591
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
2592
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
2593
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
2594
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
2595
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
2596
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
2597
#define SHR_0                  (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2598
#define SHR_1                  (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2599
#define SHR_2                  (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2600
#define SHR_3                  (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2601
#define TBCLGRP_0              (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2602
#define TBCLGRP_1              (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2603
#define TBCLGRP_2              (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2604
#define TBCLGRP_3              (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2605
#define TBSSEL__TACLK          (0*0x100u)     /* Timer0_B7 clock source select: 0 - TACLK */
2606
#define TBSSEL__ACLK           (1*0x100u)     /* Timer0_B7 clock source select: 1 - ACLK  */
2607
#define TBSSEL__SMCLK          (2*0x100u)     /* Timer0_B7 clock source select: 2 - SMCLK */
2608
#define TBSSEL__INCLK          (3*0x100u)     /* Timer0_B7 clock source select: 3 - INCLK */
2609
#define CNTL__16               (0*0x0800u)    /* Counter lenght: 16 bit */
2610
#define CNTL__12               (1*0x0800u)    /* Counter lenght: 12 bit */
2611
#define CNTL__10               (2*0x0800u)    /* Counter lenght: 10 bit */
2612
#define CNTL__8                (3*0x0800u)    /* Counter lenght:  8 bit */
2613
 
2614
/* Additional Timer B Control Register bits are defined in Timer A */
2615
/* TBxCCTLx Control Bits */
2616
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
2617
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
2618
 
2619
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
2620
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
2621
 
2622
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2623
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2624
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2625
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2626
 
2627
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2628
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2629
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2630
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2631
 
2632
/* TBxEX0 Control Bits */
2633
#define TBIDEX0                (0x0001)       /* Timer0_B7 Input divider expansion Bit: 0 */
2634
#define TBIDEX1                (0x0002)       /* Timer0_B7 Input divider expansion Bit: 1 */
2635
#define TBIDEX2                (0x0004)       /* Timer0_B7 Input divider expansion Bit: 2 */
2636
 
2637
#define TBIDEX_0               (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2638
#define TBIDEX_1               (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2639
#define TBIDEX_2               (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2640
#define TBIDEX_3               (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2641
#define TBIDEX_4               (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2642
#define TBIDEX_5               (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2643
#define TBIDEX_6               (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2644
#define TBIDEX_7               (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2645
#define TBIDEX__1              (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2646
#define TBIDEX__2              (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2647
#define TBIDEX__3              (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2648
#define TBIDEX__4              (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2649
#define TBIDEX__5              (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2650
#define TBIDEX__6              (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2651
#define TBIDEX__7              (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2652
#define TBIDEX__8              (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2653
 
2654
/* TB0IV Definitions */
2655
#define TB0IV_NONE             (0x0000)       /* No Interrupt pending */
2656
#define TB0IV_TB1CCR1          (0x0002)       /* TBCCR1_CCIFG */
2657
#define TB0IV_TB1CCR2          (0x0004)       /* TBCCR2_CCIFG */
2658
#define TB0IV_3                (0x0006)       /* Reserved */
2659
#define TB0IV_4                (0x0008)       /* Reserved */
2660
#define TB0IV_5                (0x000A)       /* Reserved */
2661
#define TB0IV_6                (0x000C)       /* Reserved */
2662
#define TB0IV_TB0IFG           (0x000E)       /* TBIFG */
2663
 
2664
 
2665
/************************************************************
2666
* UNIFIED CLOCK SYSTEM
2667
************************************************************/
2668
#define __MSP430_HAS_UCS__                    /* Definition to show that Module is available */
2669
#define __MSP430_BASEADDRESS_UCS__ 0x0160
2670
 
2671
SFR_16BIT(UCSCTL0);                           /* UCS Control Register 0 */
2672
SFR_8BIT(UCSCTL0_L);                          /* UCS Control Register 0 */
2673
SFR_8BIT(UCSCTL0_H);                          /* UCS Control Register 0 */
2674
SFR_16BIT(UCSCTL1);                           /* UCS Control Register 1 */
2675
SFR_8BIT(UCSCTL1_L);                          /* UCS Control Register 1 */
2676
SFR_8BIT(UCSCTL1_H);                          /* UCS Control Register 1 */
2677
SFR_16BIT(UCSCTL2);                           /* UCS Control Register 2 */
2678
SFR_8BIT(UCSCTL2_L);                          /* UCS Control Register 2 */
2679
SFR_8BIT(UCSCTL2_H);                          /* UCS Control Register 2 */
2680
SFR_16BIT(UCSCTL3);                           /* UCS Control Register 3 */
2681
SFR_8BIT(UCSCTL3_L);                          /* UCS Control Register 3 */
2682
SFR_8BIT(UCSCTL3_H);                          /* UCS Control Register 3 */
2683
SFR_16BIT(UCSCTL4);                           /* UCS Control Register 4 */
2684
SFR_8BIT(UCSCTL4_L);                          /* UCS Control Register 4 */
2685
SFR_8BIT(UCSCTL4_H);                          /* UCS Control Register 4 */
2686
SFR_16BIT(UCSCTL5);                           /* UCS Control Register 5 */
2687
SFR_8BIT(UCSCTL5_L);                          /* UCS Control Register 5 */
2688
SFR_8BIT(UCSCTL5_H);                          /* UCS Control Register 5 */
2689
SFR_16BIT(UCSCTL6);                           /* UCS Control Register 6 */
2690
SFR_8BIT(UCSCTL6_L);                          /* UCS Control Register 6 */
2691
SFR_8BIT(UCSCTL6_H);                          /* UCS Control Register 6 */
2692
SFR_16BIT(UCSCTL7);                           /* UCS Control Register 7 */
2693
SFR_8BIT(UCSCTL7_L);                          /* UCS Control Register 7 */
2694
SFR_8BIT(UCSCTL7_H);                          /* UCS Control Register 7 */
2695
SFR_16BIT(UCSCTL8);                           /* UCS Control Register 8 */
2696
SFR_8BIT(UCSCTL8_L);                          /* UCS Control Register 8 */
2697
SFR_8BIT(UCSCTL8_H);                          /* UCS Control Register 8 */
2698
 
2699
/* UCSCTL0 Control Bits */
2700
//#define RESERVED            (0x0001)    /* RESERVED */
2701
//#define RESERVED            (0x0002)    /* RESERVED */
2702
//#define RESERVED            (0x0004)    /* RESERVED */
2703
#define MOD0                   (0x0008)       /* Modulation Bit Counter Bit : 0 */
2704
#define MOD1                   (0x0010)       /* Modulation Bit Counter Bit : 1 */
2705
#define MOD2                   (0x0020)       /* Modulation Bit Counter Bit : 2 */
2706
#define MOD3                   (0x0040)       /* Modulation Bit Counter Bit : 3 */
2707
#define MOD4                   (0x0080)       /* Modulation Bit Counter Bit : 4 */
2708
#define DCO0                   (0x0100)       /* DCO TAP Bit : 0 */
2709
#define DCO1                   (0x0200)       /* DCO TAP Bit : 1 */
2710
#define DCO2                   (0x0400)       /* DCO TAP Bit : 2 */
2711
#define DCO3                   (0x0800)       /* DCO TAP Bit : 3 */
2712
#define DCO4                   (0x1000)       /* DCO TAP Bit : 4 */
2713
//#define RESERVED            (0x2000)    /* RESERVED */
2714
//#define RESERVED            (0x4000)    /* RESERVED */
2715
//#define RESERVED            (0x8000)    /* RESERVED */
2716
 
2717
/* UCSCTL0 Control Bits */
2718
//#define RESERVED            (0x0001)    /* RESERVED */
2719
//#define RESERVED            (0x0002)    /* RESERVED */
2720
//#define RESERVED            (0x0004)    /* RESERVED */
2721
#define MOD0_L                 (0x0008)       /* Modulation Bit Counter Bit : 0 */
2722
#define MOD1_L                 (0x0010)       /* Modulation Bit Counter Bit : 1 */
2723
#define MOD2_L                 (0x0020)       /* Modulation Bit Counter Bit : 2 */
2724
#define MOD3_L                 (0x0040)       /* Modulation Bit Counter Bit : 3 */
2725
#define MOD4_L                 (0x0080)       /* Modulation Bit Counter Bit : 4 */
2726
//#define RESERVED            (0x2000)    /* RESERVED */
2727
//#define RESERVED            (0x4000)    /* RESERVED */
2728
//#define RESERVED            (0x8000)    /* RESERVED */
2729
 
2730
/* UCSCTL0 Control Bits */
2731
//#define RESERVED            (0x0001)    /* RESERVED */
2732
//#define RESERVED            (0x0002)    /* RESERVED */
2733
//#define RESERVED            (0x0004)    /* RESERVED */
2734
#define DCO0_H                 (0x0001)       /* DCO TAP Bit : 0 */
2735
#define DCO1_H                 (0x0002)       /* DCO TAP Bit : 1 */
2736
#define DCO2_H                 (0x0004)       /* DCO TAP Bit : 2 */
2737
#define DCO3_H                 (0x0008)       /* DCO TAP Bit : 3 */
2738
#define DCO4_H                 (0x0010)       /* DCO TAP Bit : 4 */
2739
//#define RESERVED            (0x2000)    /* RESERVED */
2740
//#define RESERVED            (0x4000)    /* RESERVED */
2741
//#define RESERVED            (0x8000)    /* RESERVED */
2742
 
2743
/* UCSCTL1 Control Bits */
2744
#define DISMOD                 (0x0001)       /* Disable Modulation */
2745
//#define RESERVED            (0x0002)    /* RESERVED */
2746
//#define RESERVED            (0x0004)    /* RESERVED */
2747
//#define RESERVED            (0x0008)    /* RESERVED */
2748
#define DCORSEL0               (0x0010)       /* DCO Freq. Range Select Bit : 0 */
2749
#define DCORSEL1               (0x0020)       /* DCO Freq. Range Select Bit : 1 */
2750
#define DCORSEL2               (0x0040)       /* DCO Freq. Range Select Bit : 2 */
2751
//#define RESERVED            (0x0080)    /* RESERVED */
2752
//#define RESERVED            (0x0100)    /* RESERVED */
2753
//#define RESERVED            (0x0200)    /* RESERVED */
2754
//#define RESERVED            (0x0400)    /* RESERVED */
2755
//#define RESERVED            (0x0800)    /* RESERVED */
2756
//#define RESERVED            (0x1000)    /* RESERVED */
2757
//#define RESERVED            (0x2000)    /* RESERVED */
2758
//#define RESERVED            (0x4000)    /* RESERVED */
2759
//#define RESERVED            (0x8000)    /* RESERVED */
2760
 
2761
/* UCSCTL1 Control Bits */
2762
#define DISMOD_L               (0x0001)       /* Disable Modulation */
2763
//#define RESERVED            (0x0002)    /* RESERVED */
2764
//#define RESERVED            (0x0004)    /* RESERVED */
2765
//#define RESERVED            (0x0008)    /* RESERVED */
2766
#define DCORSEL0_L             (0x0010)       /* DCO Freq. Range Select Bit : 0 */
2767
#define DCORSEL1_L             (0x0020)       /* DCO Freq. Range Select Bit : 1 */
2768
#define DCORSEL2_L             (0x0040)       /* DCO Freq. Range Select Bit : 2 */
2769
//#define RESERVED            (0x0080)    /* RESERVED */
2770
//#define RESERVED            (0x0100)    /* RESERVED */
2771
//#define RESERVED            (0x0200)    /* RESERVED */
2772
//#define RESERVED            (0x0400)    /* RESERVED */
2773
//#define RESERVED            (0x0800)    /* RESERVED */
2774
//#define RESERVED            (0x1000)    /* RESERVED */
2775
//#define RESERVED            (0x2000)    /* RESERVED */
2776
//#define RESERVED            (0x4000)    /* RESERVED */
2777
//#define RESERVED            (0x8000)    /* RESERVED */
2778
 
2779
/* UCSCTL1 Control Bits */
2780
//#define RESERVED            (0x0002)    /* RESERVED */
2781
//#define RESERVED            (0x0004)    /* RESERVED */
2782
//#define RESERVED            (0x0008)    /* RESERVED */
2783
//#define RESERVED            (0x0080)    /* RESERVED */
2784
//#define RESERVED            (0x0100)    /* RESERVED */
2785
//#define RESERVED            (0x0200)    /* RESERVED */
2786
//#define RESERVED            (0x0400)    /* RESERVED */
2787
//#define RESERVED            (0x0800)    /* RESERVED */
2788
//#define RESERVED            (0x1000)    /* RESERVED */
2789
//#define RESERVED            (0x2000)    /* RESERVED */
2790
//#define RESERVED            (0x4000)    /* RESERVED */
2791
//#define RESERVED            (0x8000)    /* RESERVED */
2792
 
2793
#define DCORSEL_0              (0x0000)       /* DCO RSEL 0 */
2794
#define DCORSEL_1              (0x0010)       /* DCO RSEL 1 */
2795
#define DCORSEL_2              (0x0020)       /* DCO RSEL 2 */
2796
#define DCORSEL_3              (0x0030)       /* DCO RSEL 3 */
2797
#define DCORSEL_4              (0x0040)       /* DCO RSEL 4 */
2798
#define DCORSEL_5              (0x0050)       /* DCO RSEL 5 */
2799
#define DCORSEL_6              (0x0060)       /* DCO RSEL 6 */
2800
#define DCORSEL_7              (0x0070)       /* DCO RSEL 7 */
2801
 
2802
/* UCSCTL2 Control Bits */
2803
#define FLLN0                  (0x0001)       /* FLL Multipier Bit : 0 */
2804
#define FLLN1                  (0x0002)       /* FLL Multipier Bit : 1 */
2805
#define FLLN2                  (0x0004)       /* FLL Multipier Bit : 2 */
2806
#define FLLN3                  (0x0008)       /* FLL Multipier Bit : 3 */
2807
#define FLLN4                  (0x0010)       /* FLL Multipier Bit : 4 */
2808
#define FLLN5                  (0x0020)       /* FLL Multipier Bit : 5 */
2809
#define FLLN6                  (0x0040)       /* FLL Multipier Bit : 6 */
2810
#define FLLN7                  (0x0080)       /* FLL Multipier Bit : 7 */
2811
#define FLLN8                  (0x0100)       /* FLL Multipier Bit : 8 */
2812
#define FLLN9                  (0x0200)       /* FLL Multipier Bit : 9 */
2813
//#define RESERVED            (0x0400)    /* RESERVED */
2814
//#define RESERVED            (0x0800)    /* RESERVED */
2815
#define FLLD0                  (0x1000)       /* Loop Divider Bit : 0 */
2816
#define FLLD1                  (0x2000)       /* Loop Divider Bit : 1 */
2817
#define FLLD2                  (0x4000)       /* Loop Divider Bit : 1 */
2818
//#define RESERVED            (0x8000)    /* RESERVED */
2819
 
2820
/* UCSCTL2 Control Bits */
2821
#define FLLN0_L                (0x0001)       /* FLL Multipier Bit : 0 */
2822
#define FLLN1_L                (0x0002)       /* FLL Multipier Bit : 1 */
2823
#define FLLN2_L                (0x0004)       /* FLL Multipier Bit : 2 */
2824
#define FLLN3_L                (0x0008)       /* FLL Multipier Bit : 3 */
2825
#define FLLN4_L                (0x0010)       /* FLL Multipier Bit : 4 */
2826
#define FLLN5_L                (0x0020)       /* FLL Multipier Bit : 5 */
2827
#define FLLN6_L                (0x0040)       /* FLL Multipier Bit : 6 */
2828
#define FLLN7_L                (0x0080)       /* FLL Multipier Bit : 7 */
2829
//#define RESERVED            (0x0400)    /* RESERVED */
2830
//#define RESERVED            (0x0800)    /* RESERVED */
2831
//#define RESERVED            (0x8000)    /* RESERVED */
2832
 
2833
/* UCSCTL2 Control Bits */
2834
#define FLLN8_H                (0x0001)       /* FLL Multipier Bit : 8 */
2835
#define FLLN9_H                (0x0002)       /* FLL Multipier Bit : 9 */
2836
//#define RESERVED            (0x0400)    /* RESERVED */
2837
//#define RESERVED            (0x0800)    /* RESERVED */
2838
#define FLLD0_H                (0x0010)       /* Loop Divider Bit : 0 */
2839
#define FLLD1_H                (0x0020)       /* Loop Divider Bit : 1 */
2840
#define FLLD2_H                (0x0040)       /* Loop Divider Bit : 1 */
2841
//#define RESERVED            (0x8000)    /* RESERVED */
2842
 
2843
#define FLLD_0                 (0x0000)       /* Multiply Selected Loop Freq. 1 */
2844
#define FLLD_1                 (0x1000)       /* Multiply Selected Loop Freq. 2 */
2845
#define FLLD_2                 (0x2000)       /* Multiply Selected Loop Freq. 4 */
2846
#define FLLD_3                 (0x3000)       /* Multiply Selected Loop Freq. 8 */
2847
#define FLLD_4                 (0x4000)       /* Multiply Selected Loop Freq. 16 */
2848
#define FLLD_5                 (0x5000)       /* Multiply Selected Loop Freq. 32 */
2849
#define FLLD_6                 (0x6000)       /* Multiply Selected Loop Freq. 32 */
2850
#define FLLD_7                 (0x7000)       /* Multiply Selected Loop Freq. 32 */
2851
#define FLLD__1                (0x0000)       /* Multiply Selected Loop Freq. By 1 */
2852
#define FLLD__2                (0x1000)       /* Multiply Selected Loop Freq. By 2 */
2853
#define FLLD__4                (0x2000)       /* Multiply Selected Loop Freq. By 4 */
2854
#define FLLD__8                (0x3000)       /* Multiply Selected Loop Freq. By 8 */
2855
#define FLLD__16               (0x4000)       /* Multiply Selected Loop Freq. By 16 */
2856
#define FLLD__32               (0x5000)       /* Multiply Selected Loop Freq. By 32 */
2857
 
2858
/* UCSCTL3 Control Bits */
2859
#define FLLREFDIV0             (0x0001)       /* Reference Divider Bit : 0 */
2860
#define FLLREFDIV1             (0x0002)       /* Reference Divider Bit : 1 */
2861
#define FLLREFDIV2             (0x0004)       /* Reference Divider Bit : 2 */
2862
//#define RESERVED            (0x0008)    /* RESERVED */
2863
#define SELREF0                (0x0010)       /* FLL Reference Clock Select Bit : 0 */
2864
#define SELREF1                (0x0020)       /* FLL Reference Clock Select Bit : 1 */
2865
#define SELREF2                (0x0040)       /* FLL Reference Clock Select Bit : 2 */
2866
//#define RESERVED            (0x0080)    /* RESERVED */
2867
//#define RESERVED            (0x0100)    /* RESERVED */
2868
//#define RESERVED            (0x0200)    /* RESERVED */
2869
//#define RESERVED            (0x0400)    /* RESERVED */
2870
//#define RESERVED            (0x0800)    /* RESERVED */
2871
//#define RESERVED            (0x1000)    /* RESERVED */
2872
//#define RESERVED            (0x2000)    /* RESERVED */
2873
//#define RESERVED            (0x4000)    /* RESERVED */
2874
//#define RESERVED            (0x8000)    /* RESERVED */
2875
 
2876
/* UCSCTL3 Control Bits */
2877
#define FLLREFDIV0_L           (0x0001)       /* Reference Divider Bit : 0 */
2878
#define FLLREFDIV1_L           (0x0002)       /* Reference Divider Bit : 1 */
2879
#define FLLREFDIV2_L           (0x0004)       /* Reference Divider Bit : 2 */
2880
//#define RESERVED            (0x0008)    /* RESERVED */
2881
#define SELREF0_L              (0x0010)       /* FLL Reference Clock Select Bit : 0 */
2882
#define SELREF1_L              (0x0020)       /* FLL Reference Clock Select Bit : 1 */
2883
#define SELREF2_L              (0x0040)       /* FLL Reference Clock Select Bit : 2 */
2884
//#define RESERVED            (0x0080)    /* RESERVED */
2885
//#define RESERVED            (0x0100)    /* RESERVED */
2886
//#define RESERVED            (0x0200)    /* RESERVED */
2887
//#define RESERVED            (0x0400)    /* RESERVED */
2888
//#define RESERVED            (0x0800)    /* RESERVED */
2889
//#define RESERVED            (0x1000)    /* RESERVED */
2890
//#define RESERVED            (0x2000)    /* RESERVED */
2891
//#define RESERVED            (0x4000)    /* RESERVED */
2892
//#define RESERVED            (0x8000)    /* RESERVED */
2893
 
2894
/* UCSCTL3 Control Bits */
2895
//#define RESERVED            (0x0008)    /* RESERVED */
2896
//#define RESERVED            (0x0080)    /* RESERVED */
2897
//#define RESERVED            (0x0100)    /* RESERVED */
2898
//#define RESERVED            (0x0200)    /* RESERVED */
2899
//#define RESERVED            (0x0400)    /* RESERVED */
2900
//#define RESERVED            (0x0800)    /* RESERVED */
2901
//#define RESERVED            (0x1000)    /* RESERVED */
2902
//#define RESERVED            (0x2000)    /* RESERVED */
2903
//#define RESERVED            (0x4000)    /* RESERVED */
2904
//#define RESERVED            (0x8000)    /* RESERVED */
2905
 
2906
#define FLLREFDIV_0            (0x0000)       /* Reference Divider: f(LFCLK)/1 */
2907
#define FLLREFDIV_1            (0x0001)       /* Reference Divider: f(LFCLK)/2 */
2908
#define FLLREFDIV_2            (0x0002)       /* Reference Divider: f(LFCLK)/4 */
2909
#define FLLREFDIV_3            (0x0003)       /* Reference Divider: f(LFCLK)/8 */
2910
#define FLLREFDIV_4            (0x0004)       /* Reference Divider: f(LFCLK)/12 */
2911
#define FLLREFDIV_5            (0x0005)       /* Reference Divider: f(LFCLK)/16 */
2912
#define FLLREFDIV_6            (0x0006)       /* Reference Divider: f(LFCLK)/16 */
2913
#define FLLREFDIV_7            (0x0007)       /* Reference Divider: f(LFCLK)/16 */
2914
#define FLLREFDIV__1           (0x0000)       /* Reference Divider: f(LFCLK)/1 */
2915
#define FLLREFDIV__2           (0x0001)       /* Reference Divider: f(LFCLK)/2 */
2916
#define FLLREFDIV__4           (0x0002)       /* Reference Divider: f(LFCLK)/4 */
2917
#define FLLREFDIV__8           (0x0003)       /* Reference Divider: f(LFCLK)/8 */
2918
#define FLLREFDIV__12          (0x0004)       /* Reference Divider: f(LFCLK)/12 */
2919
#define FLLREFDIV__16          (0x0005)       /* Reference Divider: f(LFCLK)/16 */
2920
#define SELREF_0               (0x0000)       /* FLL Reference Clock Select 0 */
2921
#define SELREF_1               (0x0010)       /* FLL Reference Clock Select 1 */
2922
#define SELREF_2               (0x0020)       /* FLL Reference Clock Select 2 */
2923
#define SELREF_3               (0x0030)       /* FLL Reference Clock Select 3 */
2924
#define SELREF_4               (0x0040)       /* FLL Reference Clock Select 4 */
2925
#define SELREF_5               (0x0050)       /* FLL Reference Clock Select 5 */
2926
#define SELREF_6               (0x0060)       /* FLL Reference Clock Select 6 */
2927
#define SELREF_7               (0x0070)       /* FLL Reference Clock Select 7 */
2928
#define SELREF__XT1CLK         (0x0000)       /* Multiply Selected Loop Freq. By XT1CLK */
2929
#define SELREF__REFOCLK        (0x0020)       /* Multiply Selected Loop Freq. By REFOCLK */
2930
#define SELREF__XT2CLK         (0x0050)       /* Multiply Selected Loop Freq. By XT2CLK */
2931
 
2932
/* UCSCTL4 Control Bits */
2933
#define SELM0                  (0x0001)       /* MCLK Source Select Bit: 0 */
2934
#define SELM1                  (0x0002)       /* MCLK Source Select Bit: 1 */
2935
#define SELM2                  (0x0004)       /* MCLK Source Select Bit: 2 */
2936
//#define RESERVED            (0x0008)    /* RESERVED */
2937
#define SELS0                  (0x0010)       /* SMCLK Source Select Bit: 0 */
2938
#define SELS1                  (0x0020)       /* SMCLK Source Select Bit: 1 */
2939
#define SELS2                  (0x0040)       /* SMCLK Source Select Bit: 2 */
2940
//#define RESERVED            (0x0080)    /* RESERVED */
2941
#define SELA0                  (0x0100)       /* ACLK Source Select Bit: 0 */
2942
#define SELA1                  (0x0200)       /* ACLK Source Select Bit: 1 */
2943
#define SELA2                  (0x0400)       /* ACLK Source Select Bit: 2 */
2944
//#define RESERVED            (0x0800)    /* RESERVED */
2945
//#define RESERVED            (0x1000)    /* RESERVED */
2946
//#define RESERVED            (0x2000)    /* RESERVED */
2947
//#define RESERVED            (0x4000)    /* RESERVED */
2948
//#define RESERVED            (0x8000)    /* RESERVED */
2949
 
2950
/* UCSCTL4 Control Bits */
2951
#define SELM0_L                (0x0001)       /* MCLK Source Select Bit: 0 */
2952
#define SELM1_L                (0x0002)       /* MCLK Source Select Bit: 1 */
2953
#define SELM2_L                (0x0004)       /* MCLK Source Select Bit: 2 */
2954
//#define RESERVED            (0x0008)    /* RESERVED */
2955
#define SELS0_L                (0x0010)       /* SMCLK Source Select Bit: 0 */
2956
#define SELS1_L                (0x0020)       /* SMCLK Source Select Bit: 1 */
2957
#define SELS2_L                (0x0040)       /* SMCLK Source Select Bit: 2 */
2958
//#define RESERVED            (0x0080)    /* RESERVED */
2959
//#define RESERVED            (0x0800)    /* RESERVED */
2960
//#define RESERVED            (0x1000)    /* RESERVED */
2961
//#define RESERVED            (0x2000)    /* RESERVED */
2962
//#define RESERVED            (0x4000)    /* RESERVED */
2963
//#define RESERVED            (0x8000)    /* RESERVED */
2964
 
2965
/* UCSCTL4 Control Bits */
2966
//#define RESERVED            (0x0008)    /* RESERVED */
2967
//#define RESERVED            (0x0080)    /* RESERVED */
2968
#define SELA0_H                (0x0001)       /* ACLK Source Select Bit: 0 */
2969
#define SELA1_H                (0x0002)       /* ACLK Source Select Bit: 1 */
2970
#define SELA2_H                (0x0004)       /* ACLK Source Select Bit: 2 */
2971
//#define RESERVED            (0x0800)    /* RESERVED */
2972
//#define RESERVED            (0x1000)    /* RESERVED */
2973
//#define RESERVED            (0x2000)    /* RESERVED */
2974
//#define RESERVED            (0x4000)    /* RESERVED */
2975
//#define RESERVED            (0x8000)    /* RESERVED */
2976
 
2977
#define SELM_0                 (0x0000)       /* MCLK Source Select 0 */
2978
#define SELM_1                 (0x0001)       /* MCLK Source Select 1 */
2979
#define SELM_2                 (0x0002)       /* MCLK Source Select 2 */
2980
#define SELM_3                 (0x0003)       /* MCLK Source Select 3 */
2981
#define SELM_4                 (0x0004)       /* MCLK Source Select 4 */
2982
#define SELM_5                 (0x0005)       /* MCLK Source Select 5 */
2983
#define SELM_6                 (0x0006)       /* MCLK Source Select 6 */
2984
#define SELM_7                 (0x0007)       /* MCLK Source Select 7 */
2985
#define SELM__XT1CLK           (0x0000)       /* MCLK Source Select XT1CLK */
2986
#define SELM__VLOCLK           (0x0001)       /* MCLK Source Select VLOCLK */
2987
#define SELM__REFOCLK          (0x0002)       /* MCLK Source Select REFOCLK */
2988
#define SELM__DCOCLK           (0x0003)       /* MCLK Source Select DCOCLK */
2989
#define SELM__DCOCLKDIV        (0x0004)       /* MCLK Source Select DCOCLKDIV */
2990
#define SELM__XT2CLK           (0x0005)       /* MCLK Source Select XT2CLK */
2991
 
2992
#define SELS_0                 (0x0000)       /* SMCLK Source Select 0 */
2993
#define SELS_1                 (0x0010)       /* SMCLK Source Select 1 */
2994
#define SELS_2                 (0x0020)       /* SMCLK Source Select 2 */
2995
#define SELS_3                 (0x0030)       /* SMCLK Source Select 3 */
2996
#define SELS_4                 (0x0040)       /* SMCLK Source Select 4 */
2997
#define SELS_5                 (0x0050)       /* SMCLK Source Select 5 */
2998
#define SELS_6                 (0x0060)       /* SMCLK Source Select 6 */
2999
#define SELS_7                 (0x0070)       /* SMCLK Source Select 7 */
3000
#define SELS__XT1CLK           (0x0000)       /* SMCLK Source Select XT1CLK */
3001
#define SELS__VLOCLK           (0x0010)       /* SMCLK Source Select VLOCLK */
3002
#define SELS__REFOCLK          (0x0020)       /* SMCLK Source Select REFOCLK */
3003
#define SELS__DCOCLK           (0x0030)       /* SMCLK Source Select DCOCLK */
3004
#define SELS__DCOCLKDIV        (0x0040)       /* SMCLK Source Select DCOCLKDIV */
3005
#define SELS__XT2CLK           (0x0050)       /* SMCLK Source Select XT2CLK */
3006
 
3007
#define SELA_0                 (0x0000)       /* ACLK Source Select 0 */
3008
#define SELA_1                 (0x0100)       /* ACLK Source Select 1 */
3009
#define SELA_2                 (0x0200)       /* ACLK Source Select 2 */
3010
#define SELA_3                 (0x0300)       /* ACLK Source Select 3 */
3011
#define SELA_4                 (0x0400)       /* ACLK Source Select 4 */
3012
#define SELA_5                 (0x0500)       /* ACLK Source Select 5 */
3013
#define SELA_6                 (0x0600)       /* ACLK Source Select 6 */
3014
#define SELA_7                 (0x0700)       /* ACLK Source Select 7 */
3015
#define SELA__XT1CLK           (0x0000)       /* ACLK Source Select XT1CLK */
3016
#define SELA__VLOCLK           (0x0100)       /* ACLK Source Select VLOCLK */
3017
#define SELA__REFOCLK          (0x0200)       /* ACLK Source Select REFOCLK */
3018
#define SELA__DCOCLK           (0x0300)       /* ACLK Source Select DCOCLK */
3019
#define SELA__DCOCLKDIV        (0x0400)       /* ACLK Source Select DCOCLKDIV */
3020
#define SELA__XT2CLK           (0x0500)       /* ACLK Source Select XT2CLK */
3021
 
3022
/* UCSCTL5 Control Bits */
3023
#define DIVM0                  (0x0001)       /* MCLK Divider Bit: 0 */
3024
#define DIVM1                  (0x0002)       /* MCLK Divider Bit: 1 */
3025
#define DIVM2                  (0x0004)       /* MCLK Divider Bit: 2 */
3026
//#define RESERVED            (0x0008)    /* RESERVED */
3027
#define DIVS0                  (0x0010)       /* SMCLK Divider Bit: 0 */
3028
#define DIVS1                  (0x0020)       /* SMCLK Divider Bit: 1 */
3029
#define DIVS2                  (0x0040)       /* SMCLK Divider Bit: 2 */
3030
//#define RESERVED            (0x0080)    /* RESERVED */
3031
#define DIVA0                  (0x0100)       /* ACLK Divider Bit: 0 */
3032
#define DIVA1                  (0x0200)       /* ACLK Divider Bit: 1 */
3033
#define DIVA2                  (0x0400)       /* ACLK Divider Bit: 2 */
3034
//#define RESERVED            (0x0800)    /* RESERVED */
3035
#define DIVPA0                 (0x1000)       /* ACLK from Pin Divider Bit: 0 */
3036
#define DIVPA1                 (0x2000)       /* ACLK from Pin Divider Bit: 1 */
3037
#define DIVPA2                 (0x4000)       /* ACLK from Pin Divider Bit: 2 */
3038
//#define RESERVED            (0x8000)    /* RESERVED */
3039
 
3040
/* UCSCTL5 Control Bits */
3041
#define DIVM0_L                (0x0001)       /* MCLK Divider Bit: 0 */
3042
#define DIVM1_L                (0x0002)       /* MCLK Divider Bit: 1 */
3043
#define DIVM2_L                (0x0004)       /* MCLK Divider Bit: 2 */
3044
//#define RESERVED            (0x0008)    /* RESERVED */
3045
#define DIVS0_L                (0x0010)       /* SMCLK Divider Bit: 0 */
3046
#define DIVS1_L                (0x0020)       /* SMCLK Divider Bit: 1 */
3047
#define DIVS2_L                (0x0040)       /* SMCLK Divider Bit: 2 */
3048
//#define RESERVED            (0x0080)    /* RESERVED */
3049
//#define RESERVED            (0x0800)    /* RESERVED */
3050
//#define RESERVED            (0x8000)    /* RESERVED */
3051
 
3052
/* UCSCTL5 Control Bits */
3053
//#define RESERVED            (0x0008)    /* RESERVED */
3054
//#define RESERVED            (0x0080)    /* RESERVED */
3055
#define DIVA0_H                (0x0001)       /* ACLK Divider Bit: 0 */
3056
#define DIVA1_H                (0x0002)       /* ACLK Divider Bit: 1 */
3057
#define DIVA2_H                (0x0004)       /* ACLK Divider Bit: 2 */
3058
//#define RESERVED            (0x0800)    /* RESERVED */
3059
#define DIVPA0_H               (0x0010)       /* ACLK from Pin Divider Bit: 0 */
3060
#define DIVPA1_H               (0x0020)       /* ACLK from Pin Divider Bit: 1 */
3061
#define DIVPA2_H               (0x0040)       /* ACLK from Pin Divider Bit: 2 */
3062
//#define RESERVED            (0x8000)    /* RESERVED */
3063
 
3064
#define DIVM_0                 (0x0000)       /* MCLK Source Divider 0 */
3065
#define DIVM_1                 (0x0001)       /* MCLK Source Divider 1 */
3066
#define DIVM_2                 (0x0002)       /* MCLK Source Divider 2 */
3067
#define DIVM_3                 (0x0003)       /* MCLK Source Divider 3 */
3068
#define DIVM_4                 (0x0004)       /* MCLK Source Divider 4 */
3069
#define DIVM_5                 (0x0005)       /* MCLK Source Divider 5 */
3070
#define DIVM_6                 (0x0006)       /* MCLK Source Divider 6 */
3071
#define DIVM_7                 (0x0007)       /* MCLK Source Divider 7 */
3072
#define DIVM__1                (0x0000)       /* MCLK Source Divider f(MCLK)/1 */
3073
#define DIVM__2                (0x0001)       /* MCLK Source Divider f(MCLK)/2 */
3074
#define DIVM__4                (0x0002)       /* MCLK Source Divider f(MCLK)/4 */
3075
#define DIVM__8                (0x0003)       /* MCLK Source Divider f(MCLK)/8 */
3076
#define DIVM__16               (0x0004)       /* MCLK Source Divider f(MCLK)/16 */
3077
#define DIVM__32               (0x0005)       /* MCLK Source Divider f(MCLK)/32 */
3078
 
3079
#define DIVS_0                 (0x0000)       /* SMCLK Source Divider 0 */
3080
#define DIVS_1                 (0x0010)       /* SMCLK Source Divider 1 */
3081
#define DIVS_2                 (0x0020)       /* SMCLK Source Divider 2 */
3082
#define DIVS_3                 (0x0030)       /* SMCLK Source Divider 3 */
3083
#define DIVS_4                 (0x0040)       /* SMCLK Source Divider 4 */
3084
#define DIVS_5                 (0x0050)       /* SMCLK Source Divider 5 */
3085
#define DIVS_6                 (0x0060)       /* SMCLK Source Divider 6 */
3086
#define DIVS_7                 (0x0070)       /* SMCLK Source Divider 7 */
3087
#define DIVS__1                (0x0000)       /* SMCLK Source Divider f(SMCLK)/1 */
3088
#define DIVS__2                (0x0010)       /* SMCLK Source Divider f(SMCLK)/2 */
3089
#define DIVS__4                (0x0020)       /* SMCLK Source Divider f(SMCLK)/4 */
3090
#define DIVS__8                (0x0030)       /* SMCLK Source Divider f(SMCLK)/8 */
3091
#define DIVS__16               (0x0040)       /* SMCLK Source Divider f(SMCLK)/16 */
3092
#define DIVS__32               (0x0050)       /* SMCLK Source Divider f(SMCLK)/32 */
3093
 
3094
#define DIVA_0                 (0x0000)       /* ACLK Source Divider 0 */
3095
#define DIVA_1                 (0x0100)       /* ACLK Source Divider 1 */
3096
#define DIVA_2                 (0x0200)       /* ACLK Source Divider 2 */
3097
#define DIVA_3                 (0x0300)       /* ACLK Source Divider 3 */
3098
#define DIVA_4                 (0x0400)       /* ACLK Source Divider 4 */
3099
#define DIVA_5                 (0x0500)       /* ACLK Source Divider 5 */
3100
#define DIVA_6                 (0x0600)       /* ACLK Source Divider 6 */
3101
#define DIVA_7                 (0x0700)       /* ACLK Source Divider 7 */
3102
#define DIVA__1                (0x0000)       /* ACLK Source Divider f(ACLK)/1 */
3103
#define DIVA__2                (0x0100)       /* ACLK Source Divider f(ACLK)/2 */
3104
#define DIVA__4                (0x0200)       /* ACLK Source Divider f(ACLK)/4 */
3105
#define DIVA__8                (0x0300)       /* ACLK Source Divider f(ACLK)/8 */
3106
#define DIVA__16               (0x0400)       /* ACLK Source Divider f(ACLK)/16 */
3107
#define DIVA__32               (0x0500)       /* ACLK Source Divider f(ACLK)/32 */
3108
 
3109
#define DIVPA_0                (0x0000)       /* ACLK from Pin Source Divider 0 */
3110
#define DIVPA_1                (0x1000)       /* ACLK from Pin Source Divider 1 */
3111
#define DIVPA_2                (0x2000)       /* ACLK from Pin Source Divider 2 */
3112
#define DIVPA_3                (0x3000)       /* ACLK from Pin Source Divider 3 */
3113
#define DIVPA_4                (0x4000)       /* ACLK from Pin Source Divider 4 */
3114
#define DIVPA_5                (0x5000)       /* ACLK from Pin Source Divider 5 */
3115
#define DIVPA_6                (0x6000)       /* ACLK from Pin Source Divider 6 */
3116
#define DIVPA_7                (0x7000)       /* ACLK from Pin Source Divider 7 */
3117
#define DIVPA__1               (0x0000)       /* ACLK from Pin Source Divider f(ACLK)/1 */
3118
#define DIVPA__2               (0x1000)       /* ACLK from Pin Source Divider f(ACLK)/2 */
3119
#define DIVPA__4               (0x2000)       /* ACLK from Pin Source Divider f(ACLK)/4 */
3120
#define DIVPA__8               (0x3000)       /* ACLK from Pin Source Divider f(ACLK)/8 */
3121
#define DIVPA__16              (0x4000)       /* ACLK from Pin Source Divider f(ACLK)/16 */
3122
#define DIVPA__32              (0x5000)       /* ACLK from Pin Source Divider f(ACLK)/32 */
3123
 
3124
/* UCSCTL6 Control Bits */
3125
#define XT1OFF                 (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3126
#define SMCLKOFF               (0x0002)       /* SMCLK Off */
3127
#define XCAP0                  (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3128
#define XCAP1                  (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3129
#define XT1BYPASS              (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3130
#define XTS                    (0x0020)       /* 1: Selects high-freq. oscillator */
3131
#define XT1DRIVE0              (0x0040)       /* XT1 Drive Level mode Bit 0 */
3132
#define XT1DRIVE1              (0x0080)       /* XT1 Drive Level mode Bit 1 */
3133
#define XT2OFF                 (0x0100)       /* High Frequency Oscillator 2 (XT2) disable */
3134
//#define RESERVED            (0x0200)    /* RESERVED */
3135
//#define RESERVED            (0x0400)    /* RESERVED */
3136
//#define RESERVED            (0x0800)    /* RESERVED */
3137
#define XT2BYPASS              (0x1000)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3138
//#define RESERVED            (0x2000)    /* RESERVED */
3139
#define XT2DRIVE0              (0x4000)       /* XT2 Drive Level mode Bit 0 */
3140
#define XT2DRIVE1              (0x8000)       /* XT2 Drive Level mode Bit 1 */
3141
 
3142
/* UCSCTL6 Control Bits */
3143
#define XT1OFF_L               (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3144
#define SMCLKOFF_L             (0x0002)       /* SMCLK Off */
3145
#define XCAP0_L                (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3146
#define XCAP1_L                (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3147
#define XT1BYPASS_L            (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3148
#define XTS_L                  (0x0020)       /* 1: Selects high-freq. oscillator */
3149
#define XT1DRIVE0_L            (0x0040)       /* XT1 Drive Level mode Bit 0 */
3150
#define XT1DRIVE1_L            (0x0080)       /* XT1 Drive Level mode Bit 1 */
3151
//#define RESERVED            (0x0200)    /* RESERVED */
3152
//#define RESERVED            (0x0400)    /* RESERVED */
3153
//#define RESERVED            (0x0800)    /* RESERVED */
3154
//#define RESERVED            (0x2000)    /* RESERVED */
3155
 
3156
/* UCSCTL6 Control Bits */
3157
#define XT2OFF_H               (0x0001)       /* High Frequency Oscillator 2 (XT2) disable */
3158
//#define RESERVED            (0x0200)    /* RESERVED */
3159
//#define RESERVED            (0x0400)    /* RESERVED */
3160
//#define RESERVED            (0x0800)    /* RESERVED */
3161
#define XT2BYPASS_H            (0x0010)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3162
//#define RESERVED            (0x2000)    /* RESERVED */
3163
#define XT2DRIVE0_H            (0x0040)       /* XT2 Drive Level mode Bit 0 */
3164
#define XT2DRIVE1_H            (0x0080)       /* XT2 Drive Level mode Bit 1 */
3165
 
3166
#define XCAP_0                 (0x0000)       /* XIN/XOUT Cap 0 */
3167
#define XCAP_1                 (0x0004)       /* XIN/XOUT Cap 1 */
3168
#define XCAP_2                 (0x0008)       /* XIN/XOUT Cap 2 */
3169
#define XCAP_3                 (0x000C)       /* XIN/XOUT Cap 3 */
3170
#define XT1DRIVE_0             (0x0000)       /* XT1 Drive Level mode: 0 */
3171
#define XT1DRIVE_1             (0x0040)       /* XT1 Drive Level mode: 1 */
3172
#define XT1DRIVE_2             (0x0080)       /* XT1 Drive Level mode: 2 */
3173
#define XT1DRIVE_3             (0x00C0)       /* XT1 Drive Level mode: 3 */
3174
#define XT2DRIVE_0             (0x0000)       /* XT2 Drive Level mode: 0 */
3175
#define XT2DRIVE_1             (0x4000)       /* XT2 Drive Level mode: 1 */
3176
#define XT2DRIVE_2             (0x8000)       /* XT2 Drive Level mode: 2 */
3177
#define XT2DRIVE_3             (0xC000)       /* XT2 Drive Level mode: 3 */
3178
 
3179
/* UCSCTL7 Control Bits */
3180
#define DCOFFG                 (0x0001)       /* DCO Fault Flag */
3181
#define XT1LFOFFG              (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3182
#define XT1HFOFFG              (0x0004)       /* XT1 High Frequency Oscillator 1 Fault Flag */
3183
#define XT2OFFG                (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3184
//#define RESERVED            (0x0010)    /* RESERVED */
3185
//#define RESERVED            (0x0020)    /* RESERVED */
3186
//#define RESERVED            (0x0040)    /* RESERVED */
3187
//#define RESERVED            (0x0080)    /* RESERVED */
3188
//#define RESERVED            (0x0100)    /* RESERVED */
3189
//#define RESERVED            (0x0200)    /* RESERVED */
3190
//#define RESERVED            (0x0400)    /* RESERVED */
3191
//#define RESERVED            (0x0800)    /* RESERVED */
3192
//#define RESERVED            (0x1000)    /* RESERVED */
3193
//#define RESERVED            (0x2000)    /* RESERVED */
3194
//#define RESERVED            (0x4000)    /* RESERVED */
3195
//#define RESERVED            (0x8000)    /* RESERVED */
3196
 
3197
/* UCSCTL7 Control Bits */
3198
#define DCOFFG_L               (0x0001)       /* DCO Fault Flag */
3199
#define XT1LFOFFG_L            (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3200
#define XT1HFOFFG_L            (0x0004)       /* XT1 High Frequency Oscillator 1 Fault Flag */
3201
#define XT2OFFG_L              (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3202
//#define RESERVED            (0x0010)    /* RESERVED */
3203
//#define RESERVED            (0x0020)    /* RESERVED */
3204
//#define RESERVED            (0x0040)    /* RESERVED */
3205
//#define RESERVED            (0x0080)    /* RESERVED */
3206
//#define RESERVED            (0x0100)    /* RESERVED */
3207
//#define RESERVED            (0x0200)    /* RESERVED */
3208
//#define RESERVED            (0x0400)    /* RESERVED */
3209
//#define RESERVED            (0x0800)    /* RESERVED */
3210
//#define RESERVED            (0x1000)    /* RESERVED */
3211
//#define RESERVED            (0x2000)    /* RESERVED */
3212
//#define RESERVED            (0x4000)    /* RESERVED */
3213
//#define RESERVED            (0x8000)    /* RESERVED */
3214
 
3215
/* UCSCTL7 Control Bits */
3216
//#define RESERVED            (0x0010)    /* RESERVED */
3217
//#define RESERVED            (0x0020)    /* RESERVED */
3218
//#define RESERVED            (0x0040)    /* RESERVED */
3219
//#define RESERVED            (0x0080)    /* RESERVED */
3220
//#define RESERVED            (0x0100)    /* RESERVED */
3221
//#define RESERVED            (0x0200)    /* RESERVED */
3222
//#define RESERVED            (0x0400)    /* RESERVED */
3223
//#define RESERVED            (0x0800)    /* RESERVED */
3224
//#define RESERVED            (0x1000)    /* RESERVED */
3225
//#define RESERVED            (0x2000)    /* RESERVED */
3226
//#define RESERVED            (0x4000)    /* RESERVED */
3227
//#define RESERVED            (0x8000)    /* RESERVED */
3228
 
3229
/* UCSCTL8 Control Bits */
3230
#define ACLKREQEN              (0x0001)       /* ACLK Clock Request Enable */
3231
#define MCLKREQEN              (0x0002)       /* MCLK Clock Request Enable */
3232
#define SMCLKREQEN             (0x0004)       /* SMCLK Clock Request Enable */
3233
#define MODOSCREQEN            (0x0008)       /* MODOSC Clock Request Enable */
3234
//#define RESERVED            (0x0010)    /* RESERVED */
3235
//#define RESERVED            (0x0020)    /* RESERVED */
3236
//#define RESERVED            (0x0040)    /* RESERVED */
3237
//#define RESERVED            (0x0080)    /* RESERVED */
3238
//#define RESERVED            (0x0100)    /* RESERVED */
3239
//#define RESERVED            (0x0200)    /* RESERVED */
3240
//#define RESERVED            (0x0400)    /* RESERVED */
3241
//#define RESERVED            (0x0800)    /* RESERVED */
3242
//#define RESERVED            (0x1000)    /* RESERVED */
3243
//#define RESERVED            (0x2000)    /* RESERVED */
3244
//#define RESERVED            (0x4000)    /* RESERVED */
3245
//#define RESERVED            (0x8000)    /* RESERVED */
3246
 
3247
/* UCSCTL8 Control Bits */
3248
#define ACLKREQEN_L            (0x0001)       /* ACLK Clock Request Enable */
3249
#define MCLKREQEN_L            (0x0002)       /* MCLK Clock Request Enable */
3250
#define SMCLKREQEN_L           (0x0004)       /* SMCLK Clock Request Enable */
3251
#define MODOSCREQEN_L          (0x0008)       /* MODOSC Clock Request Enable */
3252
//#define RESERVED            (0x0010)    /* RESERVED */
3253
//#define RESERVED            (0x0020)    /* RESERVED */
3254
//#define RESERVED            (0x0040)    /* RESERVED */
3255
//#define RESERVED            (0x0080)    /* RESERVED */
3256
//#define RESERVED            (0x0100)    /* RESERVED */
3257
//#define RESERVED            (0x0200)    /* RESERVED */
3258
//#define RESERVED            (0x0400)    /* RESERVED */
3259
//#define RESERVED            (0x0800)    /* RESERVED */
3260
//#define RESERVED            (0x1000)    /* RESERVED */
3261
//#define RESERVED            (0x2000)    /* RESERVED */
3262
//#define RESERVED            (0x4000)    /* RESERVED */
3263
//#define RESERVED            (0x8000)    /* RESERVED */
3264
 
3265
/* UCSCTL8 Control Bits */
3266
//#define RESERVED            (0x0010)    /* RESERVED */
3267
//#define RESERVED            (0x0020)    /* RESERVED */
3268
//#define RESERVED            (0x0040)    /* RESERVED */
3269
//#define RESERVED            (0x0080)    /* RESERVED */
3270
//#define RESERVED            (0x0100)    /* RESERVED */
3271
//#define RESERVED            (0x0200)    /* RESERVED */
3272
//#define RESERVED            (0x0400)    /* RESERVED */
3273
//#define RESERVED            (0x0800)    /* RESERVED */
3274
//#define RESERVED            (0x1000)    /* RESERVED */
3275
//#define RESERVED            (0x2000)    /* RESERVED */
3276
//#define RESERVED            (0x4000)    /* RESERVED */
3277
//#define RESERVED            (0x8000)    /* RESERVED */
3278
 
3279
/************************************************************
3280
* USCI A0
3281
************************************************************/
3282
#define __MSP430_HAS_USCI_A0__                /* Definition to show that Module is available */
3283
#define __MSP430_BASEADDRESS_USCI_A0__ 0x05C0
3284
 
3285
SFR_16BIT(UCA0CTLW0);                         /* USCI A0 Control Word Register 0 */
3286
SFR_8BIT(UCA0CTLW0_L);                        /* USCI A0 Control Word Register 0 */
3287
SFR_8BIT(UCA0CTLW0_H);                        /* USCI A0 Control Word Register 0 */
3288
#define UCA0CTL1               UCA0CTLW0_L    /* USCI A0 Control Register 1 */
3289
#define UCA0CTL0               UCA0CTLW0_H    /* USCI A0 Control Register 0 */
3290
SFR_16BIT(UCA0BRW);                           /* USCI A0 Baud Word Rate 0 */
3291
SFR_8BIT(UCA0BRW_L);                          /* USCI A0 Baud Word Rate 0 */
3292
SFR_8BIT(UCA0BRW_H);                          /* USCI A0 Baud Word Rate 0 */
3293
#define UCA0BR0                UCA0BRW_L      /* USCI A0 Baud Rate 0 */
3294
#define UCA0BR1                UCA0BRW_H      /* USCI A0 Baud Rate 1 */
3295
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
3296
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
3297
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
3298
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
3299
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
3300
SFR_16BIT(UCA0IRCTL);                         /* USCI A0 IrDA Transmit Control */
3301
SFR_8BIT(UCA0IRCTL_L);                        /* USCI A0 IrDA Transmit Control */
3302
SFR_8BIT(UCA0IRCTL_H);                        /* USCI A0 IrDA Transmit Control */
3303
#define UCA0IRTCTL             UCA0IRCTL_L    /* USCI A0 IrDA Transmit Control */
3304
#define UCA0IRRCTL             UCA0IRCTL_H    /* USCI A0 IrDA Receive Control */
3305
SFR_16BIT(UCA0ICTL);                          /* USCI A0 Interrupt Enable Register */
3306
SFR_8BIT(UCA0ICTL_L);                         /* USCI A0 Interrupt Enable Register */
3307
SFR_8BIT(UCA0ICTL_H);                         /* USCI A0 Interrupt Enable Register */
3308
#define UCA0IE                 UCA0ICTL_L     /* USCI A0 Interrupt Enable Register */
3309
#define UCA0IFG                UCA0ICTL_H     /* USCI A0 Interrupt Flags Register */
3310
SFR_16BIT(UCA0IV);                            /* USCI A0 Interrupt Vector Register */
3311
 
3312
 
3313
/************************************************************
3314
* USCI B0
3315
************************************************************/
3316
#define __MSP430_HAS_USCI_B0__                /* Definition to show that Module is available */
3317
#define __MSP430_BASEADDRESS_USCI_B0__ 0x05E0
3318
 
3319
 
3320
SFR_16BIT(UCB0CTLW0);                         /* USCI B0 Control Word Register 0 */
3321
SFR_8BIT(UCB0CTLW0_L);                        /* USCI B0 Control Word Register 0 */
3322
SFR_8BIT(UCB0CTLW0_H);                        /* USCI B0 Control Word Register 0 */
3323
#define UCB0CTL1               UCB0CTLW0_L    /* USCI B0 Control Register 1 */
3324
#define UCB0CTL0               UCB0CTLW0_H    /* USCI B0 Control Register 0 */
3325
SFR_16BIT(UCB0BRW);                           /* USCI B0 Baud Word Rate 0 */
3326
SFR_8BIT(UCB0BRW_L);                          /* USCI B0 Baud Word Rate 0 */
3327
SFR_8BIT(UCB0BRW_H);                          /* USCI B0 Baud Word Rate 0 */
3328
#define UCB0BR0                UCB0BRW_L      /* USCI B0 Baud Rate 0 */
3329
#define UCB0BR1                UCB0BRW_H      /* USCI B0 Baud Rate 1 */
3330
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
3331
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
3332
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
3333
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
3334
SFR_8BIT(UCB0I2COA_L);                        /* USCI B0 I2C Own Address */
3335
SFR_8BIT(UCB0I2COA_H);                        /* USCI B0 I2C Own Address */
3336
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
3337
SFR_8BIT(UCB0I2CSA_L);                        /* USCI B0 I2C Slave Address */
3338
SFR_8BIT(UCB0I2CSA_H);                        /* USCI B0 I2C Slave Address */
3339
SFR_16BIT(UCB0ICTL);                          /* USCI B0 Interrupt Enable Register */
3340
SFR_8BIT(UCB0ICTL_L);                         /* USCI B0 Interrupt Enable Register */
3341
SFR_8BIT(UCB0ICTL_H);                         /* USCI B0 Interrupt Enable Register */
3342
#define UCB0IE                 UCB0ICTL_L     /* USCI B0 Interrupt Enable Register */
3343
#define UCB0IFG                UCB0ICTL_H     /* USCI B0 Interrupt Flags Register */
3344
SFR_16BIT(UCB0IV);                            /* USCI B0 Interrupt Vector Register */
3345
 
3346
// UCAxCTL0 UART-Mode Control Bits
3347
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
3348
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
3349
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
3350
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
3351
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
3352
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
3353
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
3354
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
3355
 
3356
// UCxxCTL0 SPI-Mode Control Bits
3357
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
3358
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
3359
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
3360
 
3361
// UCBxCTL0 I2C-Mode Control Bits
3362
#define UCA10                  (0x80)         /* 10-bit Address Mode */
3363
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
3364
#define UCMM                   (0x20)         /* Multi-Master Environment */
3365
//#define res               (0x10)    /* reserved */
3366
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
3367
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
3368
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
3369
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
3370
 
3371
// UCAxCTL1 UART-Mode Control Bits
3372
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
3373
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
3374
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
3375
#define UCBRKIE                (0x10)         /* Break interrupt enable */
3376
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
3377
#define UCTXADDR               (0x04)         /* Send next Data as Address */
3378
#define UCTXBRK                (0x02)         /* Send next Data as Break */
3379
#define UCSWRST                (0x01)         /* USCI Software Reset */
3380
 
3381
// UCxxCTL1 SPI-Mode Control Bits
3382
//#define res               (0x20)    /* reserved */
3383
//#define res               (0x10)    /* reserved */
3384
//#define res               (0x08)    /* reserved */
3385
//#define res               (0x04)    /* reserved */
3386
//#define res               (0x02)    /* reserved */
3387
 
3388
// UCBxCTL1 I2C-Mode Control Bits
3389
//#define res               (0x20)    /* reserved */
3390
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
3391
#define UCTXNACK               (0x08)         /* Transmit NACK */
3392
#define UCTXSTP                (0x04)         /* Transmit STOP */
3393
#define UCTXSTT                (0x02)         /* Transmit START */
3394
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
3395
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
3396
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
3397
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
3398
#define UCSSEL__UCLK           (0x00)         /* USCI 0 Clock Source: UCLK */
3399
#define UCSSEL__ACLK           (0x40)         /* USCI 0 Clock Source: ACLK */
3400
#define UCSSEL__SMCLK          (0x80)         /* USCI 0 Clock Source: SMCLK */
3401
 
3402
/* UCAxMCTL Control Bits */
3403
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
3404
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
3405
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
3406
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
3407
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
3408
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
3409
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
3410
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
3411
 
3412
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
3413
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
3414
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
3415
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
3416
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
3417
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
3418
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
3419
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
3420
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
3421
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
3422
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
3423
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
3424
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
3425
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
3426
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
3427
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
3428
 
3429
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
3430
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
3431
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
3432
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
3433
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
3434
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
3435
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
3436
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
3437
 
3438
/* UCAxSTAT Control Bits */
3439
#define UCLISTEN               (0x80)         /* USCI Listen mode */
3440
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
3441
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
3442
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
3443
#define UCBRK                  (0x08)         /* USCI Break received */
3444
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
3445
#define UCADDR                 (0x02)         /* USCI Address received Flag */
3446
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
3447
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
3448
 
3449
/* UCBxSTAT Control Bits */
3450
#define UCSCLLOW               (0x40)         /* SCL low */
3451
#define UCGC                   (0x20)         /* General Call address received Flag */
3452
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
3453
 
3454
/* UCAxIRTCTL Control Bits */
3455
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
3456
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
3457
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
3458
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
3459
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
3460
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
3461
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
3462
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
3463
 
3464
/* UCAxIRRCTL Control Bits */
3465
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
3466
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
3467
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
3468
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
3469
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
3470
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
3471
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
3472
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
3473
 
3474
/* UCAxABCTL Control Bits */
3475
//#define res               (0x80)    /* reserved */
3476
//#define res               (0x40)    /* reserved */
3477
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
3478
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
3479
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
3480
#define UCBTOE                 (0x04)         /* Break Timeout error */
3481
//#define res               (0x02)    /* reserved */
3482
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
3483
 
3484
/* UCBxI2COA Control Bits */
3485
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
3486
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
3487
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
3488
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
3489
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
3490
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
3491
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
3492
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
3493
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
3494
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
3495
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
3496
 
3497
/* UCBxI2COA Control Bits */
3498
#define UCOA7_L                (0x0080)       /* I2C Own Address 7 */
3499
#define UCOA6_L                (0x0040)       /* I2C Own Address 6 */
3500
#define UCOA5_L                (0x0020)       /* I2C Own Address 5 */
3501
#define UCOA4_L                (0x0010)       /* I2C Own Address 4 */
3502
#define UCOA3_L                (0x0008)       /* I2C Own Address 3 */
3503
#define UCOA2_L                (0x0004)       /* I2C Own Address 2 */
3504
#define UCOA1_L                (0x0002)       /* I2C Own Address 1 */
3505
#define UCOA0_L                (0x0001)       /* I2C Own Address 0 */
3506
 
3507
/* UCBxI2COA Control Bits */
3508
#define UCGCEN_H               (0x0080)       /* I2C General Call enable */
3509
#define UCOA9_H                (0x0002)       /* I2C Own Address 9 */
3510
#define UCOA8_H                (0x0001)       /* I2C Own Address 8 */
3511
 
3512
/* UCBxI2CSA Control Bits */
3513
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
3514
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
3515
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
3516
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
3517
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
3518
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
3519
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
3520
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
3521
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
3522
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
3523
 
3524
/* UCBxI2CSA Control Bits */
3525
#define UCSA7_L                (0x0080)       /* I2C Slave Address 7 */
3526
#define UCSA6_L                (0x0040)       /* I2C Slave Address 6 */
3527
#define UCSA5_L                (0x0020)       /* I2C Slave Address 5 */
3528
#define UCSA4_L                (0x0010)       /* I2C Slave Address 4 */
3529
#define UCSA3_L                (0x0008)       /* I2C Slave Address 3 */
3530
#define UCSA2_L                (0x0004)       /* I2C Slave Address 2 */
3531
#define UCSA1_L                (0x0002)       /* I2C Slave Address 1 */
3532
#define UCSA0_L                (0x0001)       /* I2C Slave Address 0 */
3533
 
3534
/* UCBxI2CSA Control Bits */
3535
#define UCSA9_H                (0x0002)       /* I2C Slave Address 9 */
3536
#define UCSA8_H                (0x0001)       /* I2C Slave Address 8 */
3537
 
3538
/* UCAxIE Control Bits */
3539
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
3540
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
3541
 
3542
/* UCBxIE Control Bits */
3543
#define UCNACKIE               (0x0020)       /* NACK Condition interrupt enable */
3544
#define UCALIE                 (0x0010)       /* Arbitration Lost interrupt enable */
3545
#define UCSTPIE                (0x0008)       /* STOP Condition interrupt enable */
3546
#define UCSTTIE                (0x0004)       /* START Condition interrupt enable */
3547
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
3548
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
3549
 
3550
/* UCAxIFG Control Bits */
3551
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
3552
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
3553
 
3554
/* UCBxIFG Control Bits */
3555
#define UCNACKIFG              (0x0020)       /* NAK Condition interrupt Flag */
3556
#define UCALIFG                (0x0010)       /* Arbitration Lost interrupt Flag */
3557
#define UCSTPIFG               (0x0008)       /* STOP Condition interrupt Flag */
3558
#define UCSTTIFG               (0x0004)       /* START Condition interrupt Flag */
3559
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
3560
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
3561
 
3562
/* USCI Definitions */
3563
#define USCI_NONE              (0x0000)       /* No Interrupt pending */
3564
#define USCI_UCRXIFG           (0x0002)       /* USCI UCRXIFG */
3565
#define USCI_UCTXIFG           (0x0004)       /* USCI UCTXIFG */
3566
#define USCI_I2C_UCALIFG       (0x0002)       /* USCI I2C Mode: UCALIFG */
3567
#define USCI_I2C_UCNACKIFG     (0x0004)       /* USCI I2C Mode: UCNACKIFG */
3568
#define USCI_I2C_UCSTTIFG      (0x0006)       /* USCI I2C Mode: UCSTTIFG*/
3569
#define USCI_I2C_UCSTPIFG      (0x0008)       /* USCI I2C Mode: UCSTPIFG*/
3570
#define USCI_I2C_UCRXIFG       (0x000A)       /* USCI I2C Mode: UCRXIFG */
3571
#define USCI_I2C_UCTXIFG       (0x000C)       /* USCI I2C Mode: UCTXIFG */
3572
 
3573
/************************************************************
3574
* USCI A1
3575
************************************************************/
3576
#define __MSP430_HAS_USCI_A1__                /* Definition to show that Module is available */
3577
#define __MSP430_BASEADDRESS_USCI_A1__ 0x0600
3578
 
3579
SFR_16BIT(UCA1CTLW0);                         /* USCI A1 Control Word Register 0 */
3580
SFR_8BIT(UCA1CTLW0_L);                        /* USCI A1 Control Word Register 0 */
3581
SFR_8BIT(UCA1CTLW0_H);                        /* USCI A1 Control Word Register 0 */
3582
#define UCA1CTL1               UCA1CTLW0_L    /* USCI A1 Control Register 1 */
3583
#define UCA1CTL0               UCA1CTLW0_H    /* USCI A1 Control Register 0 */
3584
SFR_16BIT(UCA1BRW);                           /* USCI A1 Baud Word Rate 0 */
3585
SFR_8BIT(UCA1BRW_L);                          /* USCI A1 Baud Word Rate 0 */
3586
SFR_8BIT(UCA1BRW_H);                          /* USCI A1 Baud Word Rate 0 */
3587
#define UCA1BR0                UCA1BRW_L      /* USCI A1 Baud Rate 0 */
3588
#define UCA1BR1                UCA1BRW_H      /* USCI A1 Baud Rate 1 */
3589
SFR_8BIT(UCA1MCTL);                           /* USCI A1 Modulation Control */
3590
SFR_8BIT(UCA1STAT);                           /* USCI A1 Status Register */
3591
SFR_8BIT(UCA1RXBUF);                          /* USCI A1 Receive Buffer */
3592
SFR_8BIT(UCA1TXBUF);                          /* USCI A1 Transmit Buffer */
3593
SFR_8BIT(UCA1ABCTL);                          /* USCI A1 LIN Control */
3594
SFR_16BIT(UCA1IRCTL);                         /* USCI A1 IrDA Transmit Control */
3595
SFR_8BIT(UCA1IRCTL_L);                        /* USCI A1 IrDA Transmit Control */
3596
SFR_8BIT(UCA1IRCTL_H);                        /* USCI A1 IrDA Transmit Control */
3597
#define UCA1IRTCTL             UCA1IRCTL_L    /* USCI A1 IrDA Transmit Control */
3598
#define UCA1IRRCTL             UCA1IRCTL_H    /* USCI A1 IrDA Receive Control */
3599
SFR_16BIT(UCA1ICTL);                          /* USCI A1 Interrupt Enable Register */
3600
SFR_8BIT(UCA1ICTL_L);                         /* USCI A1 Interrupt Enable Register */
3601
SFR_8BIT(UCA1ICTL_H);                         /* USCI A1 Interrupt Enable Register */
3602
#define UCA1IE                 UCA1ICTL_L     /* USCI A1 Interrupt Enable Register */
3603
#define UCA1IFG                UCA1ICTL_H     /* USCI A1 Interrupt Flags Register */
3604
SFR_16BIT(UCA1IV);                            /* USCI A1 Interrupt Vector Register */
3605
 
3606
 
3607
/************************************************************
3608
* USCI B1
3609
************************************************************/
3610
#define __MSP430_HAS_USCI_B1__                /* Definition to show that Module is available */
3611
#define __MSP430_BASEADDRESS_USCI_B1__ 0x0620
3612
 
3613
 
3614
SFR_16BIT(UCB1CTLW0);                         /* USCI B1 Control Word Register 0 */
3615
SFR_8BIT(UCB1CTLW0_L);                        /* USCI B1 Control Word Register 0 */
3616
SFR_8BIT(UCB1CTLW0_H);                        /* USCI B1 Control Word Register 0 */
3617
#define UCB1CTL1               UCB1CTLW0_L    /* USCI B1 Control Register 1 */
3618
#define UCB1CTL0               UCB1CTLW0_H    /* USCI B1 Control Register 0 */
3619
SFR_16BIT(UCB1BRW);                           /* USCI B1 Baud Word Rate 0 */
3620
SFR_8BIT(UCB1BRW_L);                          /* USCI B1 Baud Word Rate 0 */
3621
SFR_8BIT(UCB1BRW_H);                          /* USCI B1 Baud Word Rate 0 */
3622
#define UCB1BR0                UCB1BRW_L      /* USCI B1 Baud Rate 0 */
3623
#define UCB1BR1                UCB1BRW_H      /* USCI B1 Baud Rate 1 */
3624
SFR_8BIT(UCB1STAT);                           /* USCI B1 Status Register */
3625
SFR_8BIT(UCB1RXBUF);                          /* USCI B1 Receive Buffer */
3626
SFR_8BIT(UCB1TXBUF);                          /* USCI B1 Transmit Buffer */
3627
SFR_16BIT(UCB1I2COA);                         /* USCI B1 I2C Own Address */
3628
SFR_8BIT(UCB1I2COA_L);                        /* USCI B1 I2C Own Address */
3629
SFR_8BIT(UCB1I2COA_H);                        /* USCI B1 I2C Own Address */
3630
SFR_16BIT(UCB1I2CSA);                         /* USCI B1 I2C Slave Address */
3631
SFR_8BIT(UCB1I2CSA_L);                        /* USCI B1 I2C Slave Address */
3632
SFR_8BIT(UCB1I2CSA_H);                        /* USCI B1 I2C Slave Address */
3633
SFR_16BIT(UCB1ICTL);                          /* USCI B1 Interrupt Enable Register */
3634
SFR_8BIT(UCB1ICTL_L);                         /* USCI B1 Interrupt Enable Register */
3635
SFR_8BIT(UCB1ICTL_H);                         /* USCI B1 Interrupt Enable Register */
3636
#define UCB1IE                 UCB1ICTL_L     /* USCI B1 Interrupt Enable Register */
3637
#define UCB1IFG                UCB1ICTL_H     /* USCI B1 Interrupt Flags Register */
3638
SFR_16BIT(UCB1IV);                            /* USCI B1 Interrupt Vector Register */
3639
 
3640
/************************************************************
3641
* USCI A2
3642
************************************************************/
3643
#define __MSP430_HAS_USCI_A2__                /* Definition to show that Module is available */
3644
#define __MSP430_BASEADDRESS_USCI_A2__ 0x0640
3645
 
3646
SFR_16BIT(UCA2CTLW0);                         /* USCI A2 Control Word Register 0 */
3647
SFR_8BIT(UCA2CTLW0_L);                        /* USCI A2 Control Word Register 0 */
3648
SFR_8BIT(UCA2CTLW0_H);                        /* USCI A2 Control Word Register 0 */
3649
#define UCA2CTL1               UCA2CTLW0_L    /* USCI A2 Control Register 1 */
3650
#define UCA2CTL0               UCA2CTLW0_H    /* USCI A2 Control Register 0 */
3651
SFR_16BIT(UCA2BRW);                           /* USCI A2 Baud Word Rate 0 */
3652
SFR_8BIT(UCA2BRW_L);                          /* USCI A2 Baud Word Rate 0 */
3653
SFR_8BIT(UCA2BRW_H);                          /* USCI A2 Baud Word Rate 0 */
3654
#define UCA2BR0                UCA2BRW_L      /* USCI A2 Baud Rate 0 */
3655
#define UCA2BR1                UCA2BRW_H      /* USCI A2 Baud Rate 1 */
3656
SFR_8BIT(UCA2MCTL);                           /* USCI A2 Modulation Control */
3657
SFR_8BIT(UCA2STAT);                           /* USCI A2 Status Register */
3658
SFR_8BIT(UCA2RXBUF);                          /* USCI A2 Receive Buffer */
3659
SFR_8BIT(UCA2TXBUF);                          /* USCI A2 Transmit Buffer */
3660
SFR_8BIT(UCA2ABCTL);                          /* USCI A2 LIN Control */
3661
SFR_16BIT(UCA2IRCTL);                         /* USCI A2 IrDA Transmit Control */
3662
SFR_8BIT(UCA2IRCTL_L);                        /* USCI A2 IrDA Transmit Control */
3663
SFR_8BIT(UCA2IRCTL_H);                        /* USCI A2 IrDA Transmit Control */
3664
#define UCA2IRTCTL             UCA2IRCTL_L    /* USCI A2 IrDA Transmit Control */
3665
#define UCA2IRRCTL             UCA2IRCTL_H    /* USCI A2 IrDA Receive Control */
3666
SFR_16BIT(UCA2ICTL);                          /* USCI A2 Interrupt Enable Register */
3667
SFR_8BIT(UCA2ICTL_L);                         /* USCI A2 Interrupt Enable Register */
3668
SFR_8BIT(UCA2ICTL_H);                         /* USCI A2 Interrupt Enable Register */
3669
#define UCA2IE                 UCA2ICTL_L     /* USCI A2 Interrupt Enable Register */
3670
#define UCA2IFG                UCA2ICTL_H     /* USCI A2 Interrupt Flags Register */
3671
SFR_16BIT(UCA2IV);                            /* USCI A2 Interrupt Vector Register */
3672
 
3673
 
3674
/************************************************************
3675
* USCI B2
3676
************************************************************/
3677
#define __MSP430_HAS_USCI_B2__                /* Definition to show that Module is available */
3678
#define __MSP430_BASEADDRESS_USCI_B2__ 0x0660
3679
 
3680
 
3681
SFR_16BIT(UCB2CTLW0);                         /* USCI B2 Control Word Register 0 */
3682
SFR_8BIT(UCB2CTLW0_L);                        /* USCI B2 Control Word Register 0 */
3683
SFR_8BIT(UCB2CTLW0_H);                        /* USCI B2 Control Word Register 0 */
3684
#define UCB2CTL1               UCB2CTLW0_L    /* USCI B2 Control Register 1 */
3685
#define UCB2CTL0               UCB2CTLW0_H    /* USCI B2 Control Register 0 */
3686
SFR_16BIT(UCB2BRW);                           /* USCI B2 Baud Word Rate 0 */
3687
SFR_8BIT(UCB2BRW_L);                          /* USCI B2 Baud Word Rate 0 */
3688
SFR_8BIT(UCB2BRW_H);                          /* USCI B2 Baud Word Rate 0 */
3689
#define UCB2BR0                UCB2BRW_L      /* USCI B2 Baud Rate 0 */
3690
#define UCB2BR1                UCB2BRW_H      /* USCI B2 Baud Rate 1 */
3691
SFR_8BIT(UCB2STAT);                           /* USCI B2 Status Register */
3692
SFR_8BIT(UCB2RXBUF);                          /* USCI B2 Receive Buffer */
3693
SFR_8BIT(UCB2TXBUF);                          /* USCI B2 Transmit Buffer */
3694
SFR_16BIT(UCB2I2COA);                         /* USCI B2 I2C Own Address */
3695
SFR_8BIT(UCB2I2COA_L);                        /* USCI B2 I2C Own Address */
3696
SFR_8BIT(UCB2I2COA_H);                        /* USCI B2 I2C Own Address */
3697
SFR_16BIT(UCB2I2CSA);                         /* USCI B2 I2C Slave Address */
3698
SFR_8BIT(UCB2I2CSA_L);                        /* USCI B2 I2C Slave Address */
3699
SFR_8BIT(UCB2I2CSA_H);                        /* USCI B2 I2C Slave Address */
3700
SFR_16BIT(UCB2ICTL);                          /* USCI B2 Interrupt Enable Register */
3701
SFR_8BIT(UCB2ICTL_L);                         /* USCI B2 Interrupt Enable Register */
3702
SFR_8BIT(UCB2ICTL_H);                         /* USCI B2 Interrupt Enable Register */
3703
#define UCB2IE                 UCB2ICTL_L     /* USCI B2 Interrupt Enable Register */
3704
#define UCB2IFG                UCB2ICTL_H     /* USCI B2 Interrupt Flags Register */
3705
SFR_16BIT(UCB2IV);                            /* USCI B2 Interrupt Vector Register */
3706
 
3707
/************************************************************
3708
* USCI A3
3709
************************************************************/
3710
#define __MSP430_HAS_USCI_A3__                /* Definition to show that Module is available */
3711
#define __MSP430_BASEADDRESS_USCI_A3__ 0x0680
3712
 
3713
SFR_16BIT(UCA3CTLW0);                         /* USCI A3 Control Word Register 0 */
3714
SFR_8BIT(UCA3CTLW0_L);                        /* USCI A3 Control Word Register 0 */
3715
SFR_8BIT(UCA3CTLW0_H);                        /* USCI A3 Control Word Register 0 */
3716
#define UCA3CTL1               UCA3CTLW0_L    /* USCI A3 Control Register 1 */
3717
#define UCA3CTL0               UCA3CTLW0_H    /* USCI A3 Control Register 0 */
3718
SFR_16BIT(UCA3BRW);                           /* USCI A3 Baud Word Rate 0 */
3719
SFR_8BIT(UCA3BRW_L);                          /* USCI A3 Baud Word Rate 0 */
3720
SFR_8BIT(UCA3BRW_H);                          /* USCI A3 Baud Word Rate 0 */
3721
#define UCA3BR0                UCA3BRW_L      /* USCI A3 Baud Rate 0 */
3722
#define UCA3BR1                UCA3BRW_H      /* USCI A3 Baud Rate 1 */
3723
SFR_8BIT(UCA3MCTL);                           /* USCI A3 Modulation Control */
3724
SFR_8BIT(UCA3STAT);                           /* USCI A3 Status Register */
3725
SFR_8BIT(UCA3RXBUF);                          /* USCI A3 Receive Buffer */
3726
SFR_8BIT(UCA3TXBUF);                          /* USCI A3 Transmit Buffer */
3727
SFR_8BIT(UCA3ABCTL);                          /* USCI A3 LIN Control */
3728
SFR_16BIT(UCA3IRCTL);                         /* USCI A3 IrDA Transmit Control */
3729
SFR_8BIT(UCA3IRCTL_L);                        /* USCI A3 IrDA Transmit Control */
3730
SFR_8BIT(UCA3IRCTL_H);                        /* USCI A3 IrDA Transmit Control */
3731
#define UCA3IRTCTL             UCA3IRCTL_L    /* USCI A3 IrDA Transmit Control */
3732
#define UCA3IRRCTL             UCA3IRCTL_H    /* USCI A3 IrDA Receive Control */
3733
SFR_16BIT(UCA3ICTL);                          /* USCI A3 Interrupt Enable Register */
3734
SFR_8BIT(UCA3ICTL_L);                         /* USCI A3 Interrupt Enable Register */
3735
SFR_8BIT(UCA3ICTL_H);                         /* USCI A3 Interrupt Enable Register */
3736
#define UCA3IE                 UCA3ICTL_L     /* USCI A3 Interrupt Enable Register */
3737
#define UCA3IFG                UCA3ICTL_H     /* USCI A3 Interrupt Flags Register */
3738
SFR_16BIT(UCA3IV);                            /* USCI A3 Interrupt Vector Register */
3739
 
3740
 
3741
/************************************************************
3742
* USCI B3
3743
************************************************************/
3744
#define __MSP430_HAS_USCI_B3__                /* Definition to show that Module is available */
3745
#define __MSP430_BASEADDRESS_USCI_B3__ 0x06A0
3746
 
3747
 
3748
SFR_16BIT(UCB3CTLW0);                         /* USCI B3 Control Word Register 0 */
3749
SFR_8BIT(UCB3CTLW0_L);                        /* USCI B3 Control Word Register 0 */
3750
SFR_8BIT(UCB3CTLW0_H);                        /* USCI B3 Control Word Register 0 */
3751
#define UCB3CTL1               UCB3CTLW0_L    /* USCI B3 Control Register 1 */
3752
#define UCB3CTL0               UCB3CTLW0_H    /* USCI B3 Control Register 0 */
3753
SFR_16BIT(UCB3BRW);                           /* USCI B3 Baud Word Rate 0 */
3754
SFR_8BIT(UCB3BRW_L);                          /* USCI B3 Baud Word Rate 0 */
3755
SFR_8BIT(UCB3BRW_H);                          /* USCI B3 Baud Word Rate 0 */
3756
#define UCB3BR0                UCB3BRW_L      /* USCI B3 Baud Rate 0 */
3757
#define UCB3BR1                UCB3BRW_H      /* USCI B3 Baud Rate 1 */
3758
SFR_8BIT(UCB3STAT);                           /* USCI B3 Status Register */
3759
SFR_8BIT(UCB3RXBUF);                          /* USCI B3 Receive Buffer */
3760
SFR_8BIT(UCB3TXBUF);                          /* USCI B3 Transmit Buffer */
3761
SFR_16BIT(UCB3I2COA);                         /* USCI B3 I2C Own Address */
3762
SFR_8BIT(UCB3I2COA_L);                        /* USCI B3 I2C Own Address */
3763
SFR_8BIT(UCB3I2COA_H);                        /* USCI B3 I2C Own Address */
3764
SFR_16BIT(UCB3I2CSA);                         /* USCI B3 I2C Slave Address */
3765
SFR_8BIT(UCB3I2CSA_L);                        /* USCI B3 I2C Slave Address */
3766
SFR_8BIT(UCB3I2CSA_H);                        /* USCI B3 I2C Slave Address */
3767
SFR_16BIT(UCB3ICTL);                          /* USCI B3 Interrupt Enable Register */
3768
SFR_8BIT(UCB3ICTL_L);                         /* USCI B3 Interrupt Enable Register */
3769
SFR_8BIT(UCB3ICTL_H);                         /* USCI B3 Interrupt Enable Register */
3770
#define UCB3IE                 UCB3ICTL_L     /* USCI B3 Interrupt Enable Register */
3771
#define UCB3IFG                UCB3ICTL_H     /* USCI B3 Interrupt Flags Register */
3772
SFR_16BIT(UCB3IV);                            /* USCI B3 Interrupt Vector Register */
3773
 
3774
/************************************************************
3775
* WATCHDOG TIMER A
3776
************************************************************/
3777
#define __MSP430_HAS_WDT_A__                  /* Definition to show that Module is available */
3778
#define __MSP430_BASEADDRESS_WDT_A__ 0x0150
3779
 
3780
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
3781
SFR_8BIT(WDTCTL_L);                           /* Watchdog Timer Control */
3782
SFR_8BIT(WDTCTL_H);                           /* Watchdog Timer Control */
3783
/* The bit names have been prefixed with "WDT" */
3784
/* WDTCTL Control Bits */
3785
#define WDTIS0                 (0x0001)       /* WDT - Timer Interval Select 0 */
3786
#define WDTIS1                 (0x0002)       /* WDT - Timer Interval Select 1 */
3787
#define WDTIS2                 (0x0004)       /* WDT - Timer Interval Select 2 */
3788
#define WDTCNTCL               (0x0008)       /* WDT - Timer Clear */
3789
#define WDTTMSEL               (0x0010)       /* WDT - Timer Mode Select */
3790
#define WDTSSEL0               (0x0020)       /* WDT - Timer Clock Source Select 0 */
3791
#define WDTSSEL1               (0x0040)       /* WDT - Timer Clock Source Select 1 */
3792
#define WDTHOLD                (0x0080)       /* WDT - Timer hold */
3793
 
3794
/* WDTCTL Control Bits */
3795
#define WDTIS0_L               (0x0001)       /* WDT - Timer Interval Select 0 */
3796
#define WDTIS1_L               (0x0002)       /* WDT - Timer Interval Select 1 */
3797
#define WDTIS2_L               (0x0004)       /* WDT - Timer Interval Select 2 */
3798
#define WDTCNTCL_L             (0x0008)       /* WDT - Timer Clear */
3799
#define WDTTMSEL_L             (0x0010)       /* WDT - Timer Mode Select */
3800
#define WDTSSEL0_L             (0x0020)       /* WDT - Timer Clock Source Select 0 */
3801
#define WDTSSEL1_L             (0x0040)       /* WDT - Timer Clock Source Select 1 */
3802
#define WDTHOLD_L              (0x0080)       /* WDT - Timer hold */
3803
 
3804
/* WDTCTL Control Bits */
3805
 
3806
#define WDTPW                  (0x5A00)
3807
 
3808
#define WDTIS_0                (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
3809
#define WDTIS_1                (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
3810
#define WDTIS_2                (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
3811
#define WDTIS_3                (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
3812
#define WDTIS_4                (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
3813
#define WDTIS_5                (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
3814
#define WDTIS_6                (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
3815
#define WDTIS_7                (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
3816
#define WDTIS__2G              (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
3817
#define WDTIS__128M            (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
3818
#define WDTIS__8192K           (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
3819
#define WDTIS__512K            (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
3820
#define WDTIS__32K             (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
3821
#define WDTIS__8192            (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
3822
#define WDTIS__512             (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
3823
#define WDTIS__64              (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
3824
 
3825
#define WDTSSEL_0              (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
3826
#define WDTSSEL_1              (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
3827
#define WDTSSEL_2              (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
3828
#define WDTSSEL_3              (3*0x0020u)    /* WDT - Timer Clock Source Select: reserved */
3829
#define WDTSSEL__SMCLK         (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
3830
#define WDTSSEL__ACLK          (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
3831
#define WDTSSEL__VLO           (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
3832
 
3833
/* WDT-interval times [1ms] coded with Bits 0-2 */
3834
/* WDT is clocked by fSMCLK (assumed 1MHz) */
3835
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2)                         /* 32ms interval (default) */
3836
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0)                  /* 8ms     " */
3837
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1)                  /* 0.5ms   " */
3838
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)           /* 0.064ms " */
3839
/* WDT is clocked by fACLK (assumed 32KHz) */
3840
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0)                /* 1000ms  " */
3841
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0)         /* 250ms   " */
3842
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1)         /* 16ms    " */
3843
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0)  /* 1.9ms   " */
3844
/* Watchdog mode -> reset after expired time */
3845
/* WDT is clocked by fSMCLK (assumed 1MHz) */
3846
#define WDT_MRST_32         (WDTPW+WDTCNTCL+WDTIS2)                                  /* 32ms interval (default) */
3847
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS2+WDTIS0)                           /* 8ms     " */
3848
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS2+WDTIS1)                           /* 0.5ms   " */
3849
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)                    /* 0.064ms " */
3850
/* WDT is clocked by fACLK (assumed 32KHz) */
3851
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2)                         /* 1000ms  " */
3852
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0)                  /* 250ms   " */
3853
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1)                  /* 16ms    " */
3854
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0)           /* 1.9ms   " */
3855
 
3856
 
3857
/************************************************************
3858
* TLV Descriptors
3859
************************************************************/
3860
#define __MSP430_HAS_TLV__                    /* Definition to show that Module is available */
3861
 
3862
#define TLV_START              (0x1A08)       /* Start Address of the TLV structure */
3863
#define TLV_END                (0x1AFF)       /* End Address of the TLV structure */
3864
 
3865
#define TLV_LDTAG              (0x01)         /*  Legacy descriptor (1xx, 2xx, 4xx families) */
3866
#define TLV_PDTAG              (0x02)         /*  Peripheral discovery descriptor */
3867
#define TLV_Reserved3          (0x03)         /*  Future usage */
3868
#define TLV_Reserved4          (0x04)         /*  Future usage */
3869
#define TLV_BLANK              (0x05)         /*  Blank descriptor */
3870
#define TLV_Reserved6          (0x06)         /*  Future usage */
3871
#define TLV_Reserved7          (0x07)         /*  Serial Number */
3872
#define TLV_DIERECORD          (0x08)         /*  Die Record  */
3873
#define TLV_ADCCAL             (0x11)         /*  ADC12 calibration */
3874
#define TLV_ADC12CAL           (0x11)         /*  ADC12 calibration */
3875
#define TLV_ADC10CAL           (0x13)         /*  ADC10 calibration */
3876
#define TLV_REFCAL             (0x12)         /*  REF calibration */
3877
#define TLV_TAGEXT             (0xFE)         /*  Tag extender */
3878
#define TLV_TAGEND             (0xFF)         //  Tag End of Table
3879
 
3880
/************************************************************
3881
* Interrupt Vectors (offset from 0xFF80)
3882
************************************************************/
3883
 
3884
#pragma diag_suppress 1107
3885
#define VECTOR_NAME(name)             name##_ptr
3886
#define EMIT_PRAGMA(x)                _Pragma(#x)
3887
#define CREATE_VECTOR(name)           void * const VECTOR_NAME(name) = (void *)(long)&name
3888
#define PLACE_VECTOR(vector,section)  EMIT_PRAGMA(DATA_SECTION(vector,section))
3889
#define PLACE_INTERRUPT(func)         EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))
3890
#define ISR_VECTOR(func,offset)       CREATE_VECTOR(func); \
3891
                                      PLACE_VECTOR(VECTOR_NAME(func), offset) \
3892
                                      PLACE_INTERRUPT(func)
3893
 
3894
 
3895
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3896
#define RTC_VECTOR              ".int41"                    /* 0xFFD2 RTC */
3897
#else
3898
#define RTC_VECTOR              (41 * 1u)                    /* 0xFFD2 RTC */
3899
/*#define RTC_ISR(func)           ISR_VECTOR(func, ".int41")  */ /* 0xFFD2 RTC */ /* CCE V2 Style */
3900
#endif
3901
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3902
#define PORT2_VECTOR            ".int42"                    /* 0xFFD4 Port 2 */
3903
#else
3904
#define PORT2_VECTOR            (42 * 1u)                    /* 0xFFD4 Port 2 */
3905
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int42")  */ /* 0xFFD4 Port 2 */ /* CCE V2 Style */
3906
#endif
3907
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3908
#define USCI_B3_VECTOR          ".int43"                    /* 0xFFD6 USCI B3 Receive/Transmit */
3909
#else
3910
#define USCI_B3_VECTOR          (43 * 1u)                    /* 0xFFD6 USCI B3 Receive/Transmit */
3911
/*#define USCI_B3_ISR(func)       ISR_VECTOR(func, ".int43")  */ /* 0xFFD6 USCI B3 Receive/Transmit */ /* CCE V2 Style */
3912
#endif
3913
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3914
#define USCI_A3_VECTOR          ".int44"                    /* 0xFFD8 USCI A3 Receive/Transmit */
3915
#else
3916
#define USCI_A3_VECTOR          (44 * 1u)                    /* 0xFFD8 USCI A3 Receive/Transmit */
3917
/*#define USCI_A3_ISR(func)       ISR_VECTOR(func, ".int44")  */ /* 0xFFD8 USCI A3 Receive/Transmit */ /* CCE V2 Style */
3918
#endif
3919
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3920
#define USCI_B1_VECTOR          ".int45"                    /* 0xFFDA USCI B1 Receive/Transmit */
3921
#else
3922
#define USCI_B1_VECTOR          (45 * 1u)                    /* 0xFFDA USCI B1 Receive/Transmit */
3923
/*#define USCI_B1_ISR(func)       ISR_VECTOR(func, ".int45")  */ /* 0xFFDA USCI B1 Receive/Transmit */ /* CCE V2 Style */
3924
#endif
3925
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3926
#define USCI_A1_VECTOR          ".int46"                    /* 0xFFDC USCI A1 Receive/Transmit */
3927
#else
3928
#define USCI_A1_VECTOR          (46 * 1u)                    /* 0xFFDC USCI A1 Receive/Transmit */
3929
/*#define USCI_A1_ISR(func)       ISR_VECTOR(func, ".int46")  */ /* 0xFFDC USCI A1 Receive/Transmit */ /* CCE V2 Style */
3930
#endif
3931
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3932
#define PORT1_VECTOR            ".int47"                    /* 0xFFDE Port 1 */
3933
#else
3934
#define PORT1_VECTOR            (47 * 1u)                    /* 0xFFDE Port 1 */
3935
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int47")  */ /* 0xFFDE Port 1 */ /* CCE V2 Style */
3936
#endif
3937
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3938
#define TIMER1_A1_VECTOR        ".int48"                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
3939
#else
3940
#define TIMER1_A1_VECTOR        (48 * 1u)                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
3941
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int48")  */ /* 0xFFE0 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */
3942
#endif
3943
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3944
#define TIMER1_A0_VECTOR        ".int49"                    /* 0xFFE2 Timer1_A3 CC0 */
3945
#else
3946
#define TIMER1_A0_VECTOR        (49 * 1u)                    /* 0xFFE2 Timer1_A3 CC0 */
3947
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int49")  */ /* 0xFFE2 Timer1_A3 CC0 */ /* CCE V2 Style */
3948
#endif
3949
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3950
#define DMA_VECTOR              ".int50"                    /* 0xFFE4 DMA */
3951
#else
3952
#define DMA_VECTOR              (50 * 1u)                    /* 0xFFE4 DMA */
3953
/*#define DMA_ISR(func)           ISR_VECTOR(func, ".int50")  */ /* 0xFFE4 DMA */ /* CCE V2 Style */
3954
#endif
3955
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3956
#define USCI_B2_VECTOR          ".int51"                    /* 0xFFE6 USCI B2 Receive/Transmit */
3957
#else
3958
#define USCI_B2_VECTOR          (51 * 1u)                    /* 0xFFE6 USCI B2 Receive/Transmit */
3959
/*#define USCI_B2_ISR(func)       ISR_VECTOR(func, ".int51")  */ /* 0xFFE6 USCI B2 Receive/Transmit */ /* CCE V2 Style */
3960
#endif
3961
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3962
#define USCI_A2_VECTOR          ".int52"                    /* 0xFFE8 USCI A2 Receive/Transmit */
3963
#else
3964
#define USCI_A2_VECTOR          (52 * 1u)                    /* 0xFFE8 USCI A2 Receive/Transmit */
3965
/*#define USCI_A2_ISR(func)       ISR_VECTOR(func, ".int52")  */ /* 0xFFE8 USCI A2 Receive/Transmit */ /* CCE V2 Style */
3966
#endif
3967
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3968
#define TIMER0_A1_VECTOR        ".int53"                    /* 0xFFEA Timer0_A5 CC1-4, TA */
3969
#else
3970
#define TIMER0_A1_VECTOR        (53 * 1u)                    /* 0xFFEA Timer0_A5 CC1-4, TA */
3971
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int53")  */ /* 0xFFEA Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
3972
#endif
3973
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3974
#define TIMER0_A0_VECTOR        ".int54"                    /* 0xFFEC Timer0_A5 CC0 */
3975
#else
3976
#define TIMER0_A0_VECTOR        (54 * 1u)                    /* 0xFFEC Timer0_A5 CC0 */
3977
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int54")  */ /* 0xFFEC Timer0_A5 CC0 */ /* CCE V2 Style */
3978
#endif
3979
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3980
#define ADC12_VECTOR            ".int55"                    /* 0xFFEE ADC */
3981
#else
3982
#define ADC12_VECTOR            (55 * 1u)                    /* 0xFFEE ADC */
3983
/*#define ADC12_ISR(func)         ISR_VECTOR(func, ".int55")  */ /* 0xFFEE ADC */ /* CCE V2 Style */
3984
#endif
3985
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3986
#define USCI_B0_VECTOR          ".int56"                    /* 0xFFF0 USCI B0 Receive/Transmit */
3987
#else
3988
#define USCI_B0_VECTOR          (56 * 1u)                    /* 0xFFF0 USCI B0 Receive/Transmit */
3989
/*#define USCI_B0_ISR(func)       ISR_VECTOR(func, ".int56")  */ /* 0xFFF0 USCI B0 Receive/Transmit */ /* CCE V2 Style */
3990
#endif
3991
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3992
#define USCI_A0_VECTOR          ".int57"                    /* 0xFFF2 USCI A0 Receive/Transmit */
3993
#else
3994
#define USCI_A0_VECTOR          (57 * 1u)                    /* 0xFFF2 USCI A0 Receive/Transmit */
3995
/*#define USCI_A0_ISR(func)       ISR_VECTOR(func, ".int57")  */ /* 0xFFF2 USCI A0 Receive/Transmit */ /* CCE V2 Style */
3996
#endif
3997
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3998
#define WDT_VECTOR              ".int58"                    /* 0xFFF4 Watchdog Timer */
3999
#else
4000
#define WDT_VECTOR              (58 * 1u)                    /* 0xFFF4 Watchdog Timer */
4001
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int58")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
4002
#endif
4003
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4004
#define TIMER0_B1_VECTOR        ".int59"                    /* 0xFFF6 Timer0_B7 CC1-6, TB */
4005
#else
4006
#define TIMER0_B1_VECTOR        (59 * 1u)                    /* 0xFFF6 Timer0_B7 CC1-6, TB */
4007
/*#define TIMER0_B1_ISR(func)     ISR_VECTOR(func, ".int59")  */ /* 0xFFF6 Timer0_B7 CC1-6, TB */ /* CCE V2 Style */
4008
#endif
4009
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4010
#define TIMER0_B0_VECTOR        ".int60"                    /* 0xFFF8 Timer0_B7 CC0 */
4011
#else
4012
#define TIMER0_B0_VECTOR        (60 * 1u)                    /* 0xFFF8 Timer0_B7 CC0 */
4013
/*#define TIMER0_B0_ISR(func)     ISR_VECTOR(func, ".int60")  */ /* 0xFFF8 Timer0_B7 CC0 */ /* CCE V2 Style */
4014
#endif
4015
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4016
#define UNMI_VECTOR             ".int61"                    /* 0xFFFA User Non-maskable */
4017
#else
4018
#define UNMI_VECTOR             (61 * 1u)                    /* 0xFFFA User Non-maskable */
4019
/*#define UNMI_ISR(func)          ISR_VECTOR(func, ".int61")  */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */
4020
#endif
4021
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4022
#define SYSNMI_VECTOR           ".int62"                    /* 0xFFFC System Non-maskable */
4023
#else
4024
#define SYSNMI_VECTOR           (62 * 1u)                    /* 0xFFFC System Non-maskable */
4025
/*#define SYSNMI_ISR(func)        ISR_VECTOR(func, ".int62")  */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */
4026
#endif
4027
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4028
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
4029
#else
4030
#define RESET_VECTOR            (63 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
4031
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int63")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
4032
#endif
4033
 
4034
/************************************************************
4035
* End of Modules
4036
************************************************************/
4037
 
4038
#ifdef __cplusplus
4039
}
4040
#endif /* extern "C" */
4041
 
4042
#endif /* #ifndef __msp430x54xA */
4043