Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/******************************************************************************/
2
/* Legacy Header File                                                         */
3
/* Not recommended for use in new projects.                                   */
4
/* Please use the msp430.h file or the device specific header file            */
5
/******************************************************************************/
6
 
7
/********************************************************************
8
*
9
* Standard register and bit definitions for the Texas Instruments
10
* MSP430 microcontroller.
11
*
12
* This file supports assembler and C development for
13
* MSP430x44x devices.
14
*
15
* Texas Instruments, Version 2.6
16
*
17
* Rev. 1.1, Enclose all #define statements with parentheses
18
* Rev. 1.2, Defined vectors for USART (in addition to UART)
19
* Rev. 1.3, Added USART special function labels (UxME, UxIE, UxIFG)
20
* Rev. 1.4, Removed incorrect label 'BTRESET'
21
*           Added missing labels for FLL
22
* Rev. 2.1, Fixed definition of FLL_DIV0 and FLL_DIV1
23
*           Alignment of defintions in Users Guide and of version numbers
24
* Rev. 2.11,Removed definition of LCDLOWR (not available at 4xx devices)
25
* Rev. 2.2, Fixed type in ADC12 bit definitions (replaced ADC10 with ADC12)
26
* Rev. 2.3, Removed unused def of TASSEL2 / TBSSEL2
27
* Rev. 2.4, Added VLD bits in SVS module
28
* Rev. 2.5, Removed definitions for BTRESET
29
* Rev. 2.6, added definitions for Interrupt Vectors xxIV
30
*
31
********************************************************************/
32
 
33
#ifndef __msp430x44x
34
#define __msp430x44x
35
 
36
#ifdef __cplusplus
37
extern "C" {
38
#endif
39
 
40
 
41
/*----------------------------------------------------------------------------*/
42
/* PERIPHERAL FILE MAP                                                        */
43
/*----------------------------------------------------------------------------*/
44
 
45
/* External references resolved by a device-specific linker command file */
46
#define SFR_8BIT(address)   extern volatile unsigned char address
47
#define SFR_16BIT(address)  extern volatile unsigned int address
48
 
49
 
50
/************************************************************
51
* STANDARD BITS
52
************************************************************/
53
 
54
#define BIT0                   (0x0001)
55
#define BIT1                   (0x0002)
56
#define BIT2                   (0x0004)
57
#define BIT3                   (0x0008)
58
#define BIT4                   (0x0010)
59
#define BIT5                   (0x0020)
60
#define BIT6                   (0x0040)
61
#define BIT7                   (0x0080)
62
#define BIT8                   (0x0100)
63
#define BIT9                   (0x0200)
64
#define BITA                   (0x0400)
65
#define BITB                   (0x0800)
66
#define BITC                   (0x1000)
67
#define BITD                   (0x2000)
68
#define BITE                   (0x4000)
69
#define BITF                   (0x8000)
70
 
71
/************************************************************
72
* STATUS REGISTER BITS
73
************************************************************/
74
 
75
#define C                      (0x0001)
76
#define Z                      (0x0002)
77
#define N                      (0x0004)
78
#define V                      (0x0100)
79
#define GIE                    (0x0008)
80
#define CPUOFF                 (0x0010)
81
#define OSCOFF                 (0x0020)
82
#define SCG0                   (0x0040)
83
#define SCG1                   (0x0080)
84
 
85
/* Low Power Modes coded with Bits 4-7 in SR */
86
 
87
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
88
#define LPM0                   (CPUOFF)
89
#define LPM1                   (SCG0+CPUOFF)
90
#define LPM2                   (SCG1+CPUOFF)
91
#define LPM3                   (SCG1+SCG0+CPUOFF)
92
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
93
/* End #defines for assembler */
94
 
95
#else /* Begin #defines for C */
96
#define LPM0_bits              (CPUOFF)
97
#define LPM1_bits              (SCG0+CPUOFF)
98
#define LPM2_bits              (SCG1+CPUOFF)
99
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
100
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
101
 
102
#include "in430.h"
103
 
104
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
105
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
106
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
107
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
108
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
109
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
110
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
111
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
112
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
113
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
114
#endif /* End #defines for C */
115
 
116
/************************************************************
117
* PERIPHERAL FILE MAP
118
************************************************************/
119
 
120
/************************************************************
121
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
122
************************************************************/
123
 
124
SFR_8BIT(IE1);                                /* Interrupt Enable 1 */
125
#define U0IE                   IE1            /* UART0 Interrupt Enable Register */
126
#define WDTIE                  (0x01)
127
#define OFIE                   (0x02)
128
#define NMIIE                  (0x10)
129
#define ACCVIE                 (0x20)
130
#define URXIE0                 (0x40)
131
#define UTXIE0                 (0x80)
132
 
133
SFR_8BIT(IFG1);                               /* Interrupt Flag 1 */
134
#define U0IFG                  IFG1           /* UART0 Interrupt Flag Register */
135
#define WDTIFG                 (0x01)
136
#define OFIFG                  (0x02)
137
#define NMIIFG                 (0x10)
138
#define URXIFG0                (0x40)
139
#define UTXIFG0                (0x80)
140
 
141
SFR_8BIT(ME1);                                /* Module Enable 1 */
142
#define U0ME                   ME1            /* UART0 Module Enable Register */
143
#define URXE0                  (0x40)
144
#define UTXE0                  (0x80)
145
#define USPIE0                 (0x40)
146
 
147
SFR_8BIT(IE2);                                /* Interrupt Enable 2 */
148
#define U1IE                   IE2            /* UART1 Interrupt Enable Register */
149
#define URXIE1                 (0x10)
150
#define UTXIE1                 (0x20)
151
#define BTIE                   (0x80)
152
 
153
SFR_8BIT(IFG2);                               /* Interrupt Flag 2 */
154
#define U1IFG                  IFG2           /* UART1 Interrupt Flag Register */
155
#define URXIFG1                (0x10)
156
#define UTXIFG1                (0x20)
157
#define BTIFG                  (0x80)
158
 
159
SFR_8BIT(ME2);                                /* Module Enable 2 */
160
#define U1ME                   ME2            /* UART1 Module Enable Register */
161
#define URXE1                  (0x10)
162
#define UTXE1                  (0x20)
163
#define USPIE1                 (0x10)
164
 
165
/************************************************************
166
* WATCHDOG TIMER
167
************************************************************/
168
#define __MSP430_HAS_WDT__                    /* Definition to show that Module is available */
169
 
170
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
171
/* The bit names have been prefixed with "WDT" */
172
#define WDTIS0                 (0x0001)
173
#define WDTIS1                 (0x0002)
174
#define WDTSSEL                (0x0004)
175
#define WDTCNTCL               (0x0008)
176
#define WDTTMSEL               (0x0010)
177
#define WDTNMI                 (0x0020)
178
#define WDTNMIES               (0x0040)
179
#define WDTHOLD                (0x0080)
180
 
181
#define WDTPW                  (0x5A00)
182
 
183
/* WDT-interval times [1ms] coded with Bits 0-2 */
184
/* WDT is clocked by fSMCLK (assumed 1MHz) */
185
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL)                         /* 32ms interval (default) */
186
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS0)                  /* 8ms     " */
187
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1)                  /* 0.5ms   " */
188
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1+WDTIS0)           /* 0.064ms " */
189
/* WDT is clocked by fACLK (assumed 32KHz) */
190
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL)                 /* 1000ms  " */
191
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS0)          /* 250ms   " */
192
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1)          /* 16ms    " */
193
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)   /* 1.9ms   " */
194
/* Watchdog mode -> reset after expired time */
195
/* WDT is clocked by fSMCLK (assumed 1MHz) */
196
#define WDT_MRST_32         (WDTPW+WDTCNTCL)                                  /* 32ms interval (default) */
197
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS0)                           /* 8ms     " */
198
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS1)                           /* 0.5ms   " */
199
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS1+WDTIS0)                    /* 0.064ms " */
200
/* WDT is clocked by fACLK (assumed 32KHz) */
201
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL)                          /* 1000ms  " */
202
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS0)                   /* 250ms   " */
203
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1)                   /* 16ms    " */
204
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)            /* 1.9ms   " */
205
 
206
/* INTERRUPT CONTROL */
207
/* These two bits are defined in the Special Function Registers */
208
/* #define WDTIE               0x01 */
209
/* #define WDTIFG              0x01 */
210
 
211
/************************************************************
212
* HARDWARE MULTIPLIER
213
************************************************************/
214
#define __MSP430_HAS_MPY__                    /* Definition to show that Module is available */
215
 
216
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
217
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
218
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
219
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
220
SFR_16BIT(OP2);                               /* Operand 2 */
221
SFR_16BIT(RESLO);                             /* Result Low Word */
222
SFR_16BIT(RESHI);                             /* Result High Word */
223
SFR_16BIT(SUMEXT);                            /* Sum Extend */
224
 
225
/************************************************************
226
* DIGITAL I/O Port1/2
227
************************************************************/
228
#define __MSP430_HAS_PORT1__                  /* Definition to show that Module is available */
229
#define __MSP430_HAS_PORT2__                  /* Definition to show that Module is available */
230
 
231
SFR_8BIT(P1IN);                               /* Port 1 Input */
232
SFR_8BIT(P1OUT);                              /* Port 1 Output */
233
SFR_8BIT(P1DIR);                              /* Port 1 Direction */
234
SFR_8BIT(P1IFG);                              /* Port 1 Interrupt Flag */
235
SFR_8BIT(P1IES);                              /* Port 1 Interrupt Edge Select */
236
SFR_8BIT(P1IE);                               /* Port 1 Interrupt Enable */
237
SFR_8BIT(P1SEL);                              /* Port 1 Selection */
238
 
239
SFR_8BIT(P2IN);                               /* Port 2 Input */
240
SFR_8BIT(P2OUT);                              /* Port 2 Output */
241
SFR_8BIT(P2DIR);                              /* Port 2 Direction */
242
SFR_8BIT(P2IFG);                              /* Port 2 Interrupt Flag */
243
SFR_8BIT(P2IES);                              /* Port 2 Interrupt Edge Select */
244
SFR_8BIT(P2IE);                               /* Port 2 Interrupt Enable */
245
SFR_8BIT(P2SEL);                              /* Port 2 Selection */
246
 
247
/************************************************************
248
* DIGITAL I/O Port3/4
249
************************************************************/
250
#define __MSP430_HAS_PORT3__                  /* Definition to show that Module is available */
251
#define __MSP430_HAS_PORT4__                  /* Definition to show that Module is available */
252
 
253
SFR_8BIT(P3IN);                               /* Port 3 Input */
254
SFR_8BIT(P3OUT);                              /* Port 3 Output */
255
SFR_8BIT(P3DIR);                              /* Port 3 Direction */
256
SFR_8BIT(P3SEL);                              /* Port 3 Selection */
257
 
258
SFR_8BIT(P4IN);                               /* Port 4 Input */
259
SFR_8BIT(P4OUT);                              /* Port 4 Output */
260
SFR_8BIT(P4DIR);                              /* Port 4 Direction */
261
SFR_8BIT(P4SEL);                              /* Port 4 Selection */
262
 
263
/************************************************************
264
* DIGITAL I/O Port5/6
265
************************************************************/
266
#define __MSP430_HAS_PORT5__                  /* Definition to show that Module is available */
267
#define __MSP430_HAS_PORT6__                  /* Definition to show that Module is available */
268
 
269
SFR_8BIT(P5IN);                               /* Port 5 Input */
270
SFR_8BIT(P5OUT);                              /* Port 5 Output */
271
SFR_8BIT(P5DIR);                              /* Port 5 Direction */
272
SFR_8BIT(P5SEL);                              /* Port 5 Selection */
273
 
274
SFR_8BIT(P6IN);                               /* Port 6 Input */
275
SFR_8BIT(P6OUT);                              /* Port 6 Output */
276
SFR_8BIT(P6DIR);                              /* Port 6 Direction */
277
SFR_8BIT(P6SEL);                              /* Port 6 Selection */
278
 
279
/************************************************************
280
* BASIC TIMER
281
************************************************************/
282
#define __MSP430_HAS_BT__                     /* Definition to show that Module is available */
283
 
284
SFR_8BIT(BTCTL);                              /* Basic Timer Control */
285
/* The bit names have been prefixed with "BT" */
286
#define BTIP0                  (0x01)
287
#define BTIP1                  (0x02)
288
#define BTIP2                  (0x04)
289
#define BTFRFQ0                (0x08)
290
#define BTFRFQ1                (0x10)
291
#define BTDIV                  (0x20)         /* fCLK2 = ACLK:256 */
292
#define BTHOLD                 (0x40)         /* BT1 is held if this bit is set */
293
#define BTSSEL                 (0x80)         /* fBT = fMCLK (main clock) */
294
 
295
SFR_8BIT(BTCNT1);                             /* Basic Timer Count 1 */
296
SFR_8BIT(BTCNT2);                             /* Basic Timer Count 2 */
297
 
298
/* Frequency of the BTCNT2 coded with Bit 5 and 7 in BTCTL */
299
#define BT_fCLK2_ACLK          (0x00)
300
#define BT_fCLK2_ACLK_DIV256   (BTDIV)
301
#define BT_fCLK2_MCLK          (BTSSEL)
302
 
303
/* Interrupt interval time fINT coded with Bits 0-2 in BTCTL */
304
#define BT_fCLK2_DIV2          (0x00)         /* fINT = fCLK2:2 (default) */
305
#define BT_fCLK2_DIV4          (BTIP0)        /* fINT = fCLK2:4 */
306
#define BT_fCLK2_DIV8          (BTIP1)        /* fINT = fCLK2:8 */
307
#define BT_fCLK2_DIV16         (BTIP1+BTIP0)  /* fINT = fCLK2:16 */
308
#define BT_fCLK2_DIV32         (BTIP2)        /* fINT = fCLK2:32 */
309
#define BT_fCLK2_DIV64         (BTIP2+BTIP0)  /* fINT = fCLK2:64 */
310
#define BT_fCLK2_DIV128        (BTIP2+BTIP1)  /* fINT = fCLK2:128 */
311
#define BT_fCLK2_DIV256     (BTIP2+BTIP1+BTIP0)       /* fINT = fCLK2:256 */
312
/* Frequency of LCD coded with Bits 3-4 */
313
#define BT_fLCD_DIV32          (0x00)         /* fLCD = fACLK:32 (default) */
314
#define BT_fLCD_DIV64          (BTFRFQ0)      /* fLCD = fACLK:64 */
315
#define BT_fLCD_DIV128         (BTFRFQ1)      /* fLCD = fACLK:128 */
316
#define BT_fLCD_DIV256      (BTFRFQ1+BTFRFQ0)         /* fLCD = fACLK:256 */
317
/* LCD frequency values with fBT=fACLK */
318
#define BT_fLCD_1K             (0x00)         /* fACLK:32 (default) */
319
#define BT_fLCD_512            (BTFRFQ0)      /* fACLK:64 */
320
#define BT_fLCD_256            (BTFRFQ1)      /* fACLK:128 */
321
#define BT_fLCD_128         (BTFRFQ1+BTFRFQ0)         /* fACLK:256 */
322
/* LCD frequency values with fBT=fMCLK */
323
#define BT_fLCD_31K            (BTSSEL)       /* fMCLK:32 */
324
#define BT_fLCD_15_5K       (BTSSEL+BTFRFQ0)          /* fMCLK:64 */
325
#define BT_fLCD_7_8K        (BTSSEL+BTFRFQ1+BTFRFQ0)  /* fMCLK:256 */
326
/* with assumed vlues of fACLK=32KHz, fMCLK=1MHz */
327
/* fBT=fACLK is thought for longer interval times */
328
#define BT_ADLY_0_064          (0x00)         /* 0.064ms interval (default) */
329
#define BT_ADLY_0_125          (BTIP0)        /* 0.125ms    " */
330
#define BT_ADLY_0_25           (BTIP1)        /* 0.25ms     " */
331
#define BT_ADLY_0_5            (BTIP1+BTIP0)  /* 0.5ms      " */
332
#define BT_ADLY_1              (BTIP2)        /* 1ms        " */
333
#define BT_ADLY_2              (BTIP2+BTIP0)  /* 2ms        " */
334
#define BT_ADLY_4              (BTIP2+BTIP1)  /* 4ms        " */
335
#define BT_ADLY_8           (BTIP2+BTIP1+BTIP0)       /* 8ms        " */
336
#define BT_ADLY_16             (BTDIV)        /* 16ms       " */
337
#define BT_ADLY_32             (BTDIV+BTIP0)  /* 32ms       " */
338
#define BT_ADLY_64             (BTDIV+BTIP1)  /* 64ms       " */
339
#define BT_ADLY_125         (BTDIV+BTIP1+BTIP0)       /* 125ms      " */
340
#define BT_ADLY_250            (BTDIV+BTIP2)  /* 250ms      " */
341
#define BT_ADLY_500         (BTDIV+BTIP2+BTIP0)       /* 500ms      " */
342
#define BT_ADLY_1000        (BTDIV+BTIP2+BTIP1)       /* 1000ms     " */
343
#define BT_ADLY_2000        (BTDIV+BTIP2+BTIP1+BTIP0) /* 2000ms     " */
344
/* fCLK2=fMCLK (1MHz) is thought for short interval times */
345
/* the timing for short intervals is more precise than ACLK */
346
/* NOTE */
347
/* Be sure that the SCFQCTL-Register is set to 01Fh so that fMCLK=1MHz */
348
/* Too low interval time results in interrupts too frequent for the processor to handle! */
349
#define BT_MDLY_0_002          (BTSSEL)       /* 0.002ms interval       *** interval times */
350
#define BT_MDLY_0_004          (BTSSEL+BTIP0) /* 0.004ms    "           *** too short for */
351
#define BT_MDLY_0_008          (BTSSEL+BTIP1) /* 0.008ms    "           *** interrupt */
352
#define BT_MDLY_0_016       (BTSSEL+BTIP1+BTIP0)      /* 0.016ms    "           *** handling */
353
#define BT_MDLY_0_032          (BTSSEL+BTIP2) /* 0.032ms    " */
354
#define BT_MDLY_0_064       (BTSSEL+BTIP2+BTIP0)      /* 0.064ms    " */
355
#define BT_MDLY_0_125       (BTSSEL+BTIP2+BTIP1)      /* 0.125ms    " */
356
#define BT_MDLY_0_25        (BTSSEL+BTIP2+BTIP1+BTIP0)/* 0.25ms     " */
357
 
358
/* Reset/Hold coded with Bits 6-7 in BT(1)CTL */
359
/* this is for BT */
360
//#define BTRESET_CNT1        (BTRESET)           /* BTCNT1 is reset while BTRESET is set */
361
//#define BTRESET_CNT1_2      (BTRESET+BTDIV)     /* BTCNT1 .AND. BTCNT2 are reset while ~ is set */
362
/* this is for BT1 */
363
#define BTHOLD_CNT1            (BTHOLD)       /* BTCNT1 is held while BTHOLD is set */
364
#define BTHOLD_CNT1_2          (BTHOLD+BTDIV) /* BT1CNT1 .AND. BT1CNT2 are held while ~ is set */
365
 
366
/* INTERRUPT CONTROL BITS */
367
/* #define BTIE                0x80 */
368
/* #define BTIFG               0x80 */
369
 
370
/************************************************************
371
* SYSTEM CLOCK, FLL+
372
************************************************************/
373
#define __MSP430_HAS_FLLPLUS__                /* Definition to show that Module is available */
374
 
375
SFR_8BIT(SCFI0);                              /* System Clock Frequency Integrator 0 */
376
#define FN_2                   (0x04)         /* fDCOCLK =   1.4-12MHz*/
377
#define FN_3                   (0x08)         /* fDCOCLK =   2.2-17Mhz*/
378
#define FN_4                   (0x10)         /* fDCOCLK =   3.2-25Mhz*/
379
#define FN_8                   (0x20)         /* fDCOCLK =     5-40Mhz*/
380
#define FLLD0                  (0x40)         /* Loop Divider Bit : 0 */
381
#define FLLD1                  (0x80)         /* Loop Divider Bit : 1 */
382
 
383
#define FLLD_1                 (0x00)         /* Multiply Selected Loop Freq. By 1 */
384
#define FLLD_2                 (0x40)         /* Multiply Selected Loop Freq. By 2 */
385
#define FLLD_4                 (0x80)         /* Multiply Selected Loop Freq. By 4 */
386
#define FLLD_8                 (0xC0)         /* Multiply Selected Loop Freq. By 8 */
387
 
388
SFR_8BIT(SCFI1);                              /* System Clock Frequency Integrator 1 */
389
SFR_8BIT(SCFQCTL);                            /* System Clock Frequency Control */
390
/* System clock frequency values fMCLK coded with Bits 0-6 in SCFQCTL */
391
/* #define SCFQ_32K            0x00                        fMCLK=1*fACLK       only a range from */
392
#define SCFQ_64K               (0x01)         /* fMCLK=2*fACLK          1+1 to 127+1 is possible */
393
#define SCFQ_128K              (0x03)         /* fMCLK=4*fACLK */
394
#define SCFQ_256K              (0x07)         /* fMCLK=8*fACLK */
395
#define SCFQ_512K              (0x0F)         /* fMCLK=16*fACLK */
396
#define SCFQ_1M                (0x1F)         /* fMCLK=32*fACLK */
397
#define SCFQ_2M                (0x3F)         /* fMCLK=64*fACLK */
398
#define SCFQ_4M                (0x7F)         /* fMCLK=128*fACLK */
399
#define SCFQ_M                 (0x80)         /* Modulation Disable */
400
 
401
SFR_8BIT(FLL_CTL0);                           /* FLL+ Control 0 */
402
#define DCOF                   (0x01)         /* DCO Fault Flag */
403
#define LFOF                   (0x02)         /* Low Frequency Oscillator Fault Flag */
404
#define XT1OF                  (0x04)         /* High Frequency Oscillator 1 Fault Flag */
405
#define XT2OF                  (0x08)         /* High Frequency Oscillator 2 Fault Flag */
406
#define OSCCAP0                (0x10)         /* XIN/XOUT Cap 0 */
407
#define OSCCAP1                (0x20)         /* XIN/XOUT Cap 1 */
408
#define XTS_FLL                (0x40)         /* 1: Selects high-freq. oscillator */
409
#define DCOPLUS                (0x80)         /* DCO+ Enable */
410
 
411
#define XCAP0PF                (0x00)         /* XIN Cap = XOUT Cap = 0pf */
412
#define XCAP10PF               (0x10)         /* XIN Cap = XOUT Cap = 10pf */
413
#define XCAP14PF               (0x20)         /* XIN Cap = XOUT Cap = 14pf */
414
#define XCAP18PF               (0x30)         /* XIN Cap = XOUT Cap = 18pf */
415
#define OSCCAP_0               (0x00)         /* XIN Cap = XOUT Cap = 0pf */
416
#define OSCCAP_1               (0x10)         /* XIN Cap = XOUT Cap = 10pf */
417
#define OSCCAP_2               (0x20)         /* XIN Cap = XOUT Cap = 14pf */
418
#define OSCCAP_3               (0x30)         /* XIN Cap = XOUT Cap = 18pf */
419
 
420
SFR_8BIT(FLL_CTL1);                           /* FLL+ Control 1 */
421
#define FLL_DIV0               (0x01)         /* FLL+ Divide Px.x/ACLK 0 */
422
#define FLL_DIV1               (0x02)         /* FLL+ Divide Px.x/ACLK 1 */
423
#define SELS                   (0x04)         /* Peripheral Module Clock Source (0: DCO, 1: XT2) */
424
#define SELM0                  (0x08)         /* MCLK Source Select 0 */
425
#define SELM1                  (0x10)         /* MCLK Source Select 1 */
426
#define XT2OFF                 (0x20)         /* High Frequency Oscillator 2 (XT2) disable */
427
#define SMCLKOFF               (0x40)         /* Peripheral Module Clock (SMCLK) disable */
428
 
429
#define FLL_DIV_1              (0x00)         /* FLL+ Divide Px.x/ACLK By 1 */
430
#define FLL_DIV_2              (0x01)         /* FLL+ Divide Px.x/ACLK By 2 */
431
#define FLL_DIV_4              (0x02)         /* FLL+ Divide Px.x/ACLK By 4 */
432
#define FLL_DIV_8              (0x03)         /* FLL+ Divide Px.x/ACLK By 8 */
433
 
434
#define SELM_DCO               (0x00)         /* Select DCO for CPU MCLK */
435
#define SELM_XT2               (0x10)         /* Select XT2 for CPU MCLK */
436
#define SELM_A                 (0x18)         /* Select A (from LFXT1) for CPU MCLK */
437
 
438
/* INTERRUPT CONTROL BITS */
439
/* These two bits are defined in the Special Function Registers */
440
/* #define OFIFG               0x02 */
441
/* #define OFIE                0x02 */
442
 
443
/************************************************************
444
* Brown-Out, Supply Voltage Supervision (SVS)
445
************************************************************/
446
#define __MSP430_HAS_SVS__                    /* Definition to show that Module is available */
447
 
448
SFR_8BIT(SVSCTL);                             /* SVS Control */
449
#define SVSFG                  (0x01)         /* SVS Flag */
450
#define SVSOP                  (0x02)         /* SVS output (read only) */
451
#define SVSON                  (0x04)         /* Switches the SVS on/off */
452
#define PORON                  (0x08)         /* Enable POR Generation if Low Voltage */
453
#define VLD0                   (0x10)
454
#define VLD1                   (0x20)
455
#define VLD2                   (0x40)
456
#define VLD3                   (0x80)
457
 
458
#define VLDON                  (0x10)
459
#define VLDOFF                 (0x00)
460
#define VLD_1_8V               (0x10)
461
 
462
/************************************************************
463
* LCD
464
************************************************************/
465
#define __MSP430_HAS_LCD4__                   /* Definition to show that Module is available */
466
 
467
SFR_8BIT(LCDCTL);                             /* LCD Control */
468
/* the names of the mode bits are different from the spec */
469
#define LCDON                  (0x01)
470
//#define LCDLOWR             (0x02)
471
#define LCDSON                 (0x04)
472
#define LCDMX0                 (0x08)
473
#define LCDMX1                 (0x10)
474
#define LCDP0                  (0x20)
475
#define LCDP1                  (0x40)
476
#define LCDP2                  (0x80)
477
/* Display modes coded with Bits 2-4 */
478
#define LCDSTATIC              (LCDSON)
479
#define LCD2MUX                (LCDMX0+LCDSON)
480
#define LCD3MUX                (LCDMX1+LCDSON)
481
#define LCD4MUX                (LCDMX1+LCDMX0+LCDSON)
482
/* Group select code with Bits 5-7                     Seg.lines   Dig.output */
483
#define LCDSG0                 (0x00)         /* ---------   Port Only (default) */
484
#define LCDSG0_1               (LCDP0)        /* S0  - S15   see Datasheet */
485
#define LCDSG0_2               (LCDP1)        /* S0  - S19   see Datasheet */
486
#define LCDSG0_3               (LCDP1+LCDP0)  /* S0  - S23   see Datasheet */
487
#define LCDSG0_4               (LCDP2)        /* S0  - S27   see Datasheet */
488
#define LCDSG0_5               (LCDP2+LCDP0)  /* S0  - S31   see Datasheet */
489
#define LCDSG0_6               (LCDP2+LCDP1)  /* S0  - S35   see Datasheet */
490
#define LCDSG0_7            (LCDP2+LCDP1+LCDP0)       /* S0  - S39   see Datasheet */
491
/* NOTE: YOU CAN ONLY USE THE 'S' OR 'G' DECLARATIONS FOR A COMMAND */
492
/* MOV  #LCDSG0_3+LCDOG2_7,&LCDCTL ACTUALY MEANS MOV  #LCDP1,&LCDCTL! */
493
#define LCDOG1_7               (0x00)         /* ---------   Port Only (default) */
494
#define LCDOG2_7               (LCDP0)        /* S0  - S15   see Datasheet */
495
#define LCDOG3_7               (LCDP1)        /* S0  - S19   see Datasheet */
496
#define LCDOG4_7               (LCDP1+LCDP0)  /* S0  - S23   see Datasheet */
497
#define LCDOG5_7               (LCDP2)        /* S0  - S27   see Datasheet */
498
#define LCDOG6_7               (LCDP2+LCDP0)  /* S0  - S31   see Datasheet */
499
#define LCDOG7                 (LCDP2+LCDP1)  /* S0  - S35   see Datasheet */
500
#define LCDOGOFF            (LCDP2+LCDP1+LCDP0)       /* S0  - S39   see Datasheet */
501
 
502
#define LCDMEM_                (0x0091)       /* LCD Memory */
503
#ifdef __ASM_HEADER__
504
#define LCDMEM                 (LCDMEM_)      /* LCD Memory (for assembler) */
505
#else
506
#define LCDMEM                 ((char*)       LCDMEM_) /* LCD Memory (for C) */
507
#endif
508
SFR_8BIT(LCDM1);                              /* LCD Memory 1 */
509
SFR_8BIT(LCDM2);                              /* LCD Memory 2 */
510
SFR_8BIT(LCDM3);                              /* LCD Memory 3 */
511
SFR_8BIT(LCDM4);                              /* LCD Memory 4 */
512
SFR_8BIT(LCDM5);                              /* LCD Memory 5 */
513
SFR_8BIT(LCDM6);                              /* LCD Memory 6 */
514
SFR_8BIT(LCDM7);                              /* LCD Memory 7 */
515
SFR_8BIT(LCDM8);                              /* LCD Memory 8 */
516
SFR_8BIT(LCDM9);                              /* LCD Memory 9 */
517
SFR_8BIT(LCDM10);                             /* LCD Memory 10 */
518
SFR_8BIT(LCDM11);                             /* LCD Memory 11 */
519
SFR_8BIT(LCDM12);                             /* LCD Memory 12 */
520
SFR_8BIT(LCDM13);                             /* LCD Memory 13 */
521
SFR_8BIT(LCDM14);                             /* LCD Memory 14 */
522
SFR_8BIT(LCDM15);                             /* LCD Memory 15 */
523
SFR_8BIT(LCDM16);                             /* LCD Memory 16 */
524
SFR_8BIT(LCDM17);                             /* LCD Memory 17 */
525
SFR_8BIT(LCDM18);                             /* LCD Memory 18 */
526
SFR_8BIT(LCDM19);                             /* LCD Memory 19 */
527
SFR_8BIT(LCDM20);                             /* LCD Memory 20 */
528
 
529
#define LCDMA                  (LCDM10)       /* LCD Memory A */
530
#define LCDMB                  (LCDM11)       /* LCD Memory B */
531
#define LCDMC                  (LCDM12)       /* LCD Memory C */
532
#define LCDMD                  (LCDM13)       /* LCD Memory D */
533
#define LCDME                  (LCDM14)       /* LCD Memory E */
534
#define LCDMF                  (LCDM15)       /* LCD Memory F */
535
 
536
/************************************************************
537
* USART
538
************************************************************/
539
 
540
/* UxCTL */
541
#define PENA                   (0x80)         /* Parity enable */
542
#define PEV                    (0x40)         /* Parity 0:odd / 1:even */
543
#define SPB                    (0x20)         /* Stop Bits 0:one / 1: two */
544
#define CHAR                   (0x10)         /* Data 0:7-bits / 1:8-bits */
545
#define LISTEN                 (0x08)         /* Listen mode */
546
#define SYNC                   (0x04)         /* UART / SPI mode */
547
#define MM                     (0x02)         /* Master Mode off/on */
548
#define SWRST                  (0x01)         /* USART Software Reset */
549
 
550
/* UxTCTL */
551
#define CKPH                   (0x80)         /* SPI: Clock Phase */
552
#define CKPL                   (0x40)         /* Clock Polarity */
553
#define SSEL1                  (0x20)         /* Clock Source Select 1 */
554
#define SSEL0                  (0x10)         /* Clock Source Select 0 */
555
#define URXSE                  (0x08)         /* Receive Start edge select */
556
#define TXWAKE                 (0x04)         /* TX Wake up mode */
557
#define STC                    (0x02)         /* SPI: STC enable 0:on / 1:off */
558
#define TXEPT                  (0x01)         /* TX Buffer empty */
559
 
560
/* UxRCTL */
561
#define FE                     (0x80)         /* Frame Error */
562
#define PE                     (0x40)         /* Parity Error */
563
#define OE                     (0x20)         /* Overrun Error */
564
#define BRK                    (0x10)         /* Break detected */
565
#define URXEIE                 (0x08)         /* RX Error interrupt enable */
566
#define URXWIE                 (0x04)         /* RX Wake up interrupt enable */
567
#define RXWAKE                 (0x02)         /* RX Wake up detect */
568
#define RXERR                  (0x01)         /* RX Error Error */
569
 
570
/************************************************************
571
* USART 0
572
************************************************************/
573
#define __MSP430_HAS_UART0__                  /* Definition to show that Module is available */
574
 
575
SFR_8BIT(U0CTL);                              /* USART 0 Control */
576
SFR_8BIT(U0TCTL);                             /* USART 0 Transmit Control */
577
SFR_8BIT(U0RCTL);                             /* USART 0 Receive Control */
578
SFR_8BIT(U0MCTL);                             /* USART 0 Modulation Control */
579
SFR_8BIT(U0BR0);                              /* USART 0 Baud Rate 0 */
580
SFR_8BIT(U0BR1);                              /* USART 0 Baud Rate 1 */
581
SFR_8BIT(U0RXBUF);                            /* USART 0 Receive Buffer */
582
SFR_8BIT(U0TXBUF);                            /* USART 0 Transmit Buffer */
583
 
584
/* Alternate register names */
585
 
586
#define UCTL0                  U0CTL          /* USART 0 Control */
587
#define UTCTL0                 U0TCTL         /* USART 0 Transmit Control */
588
#define URCTL0                 U0RCTL         /* USART 0 Receive Control */
589
#define UMCTL0                 U0MCTL         /* USART 0 Modulation Control */
590
#define UBR00                  U0BR0          /* USART 0 Baud Rate 0 */
591
#define UBR10                  U0BR1          /* USART 0 Baud Rate 1 */
592
#define RXBUF0                 U0RXBUF        /* USART 0 Receive Buffer */
593
#define TXBUF0                 U0TXBUF        /* USART 0 Transmit Buffer */
594
#define UCTL0_                 U0CTL_         /* USART 0 Control */
595
#define UTCTL0_                U0TCTL_        /* USART 0 Transmit Control */
596
#define URCTL0_                U0RCTL_        /* USART 0 Receive Control */
597
#define UMCTL0_                U0MCTL_        /* USART 0 Modulation Control */
598
#define UBR00_                 U0BR0_         /* USART 0 Baud Rate 0 */
599
#define UBR10_                 U0BR1_         /* USART 0 Baud Rate 1 */
600
#define RXBUF0_                U0RXBUF_       /* USART 0 Receive Buffer */
601
#define TXBUF0_                U0TXBUF_       /* USART 0 Transmit Buffer */
602
#define UCTL_0                 U0CTL          /* USART 0 Control */
603
#define UTCTL_0                U0TCTL         /* USART 0 Transmit Control */
604
#define URCTL_0                U0RCTL         /* USART 0 Receive Control */
605
#define UMCTL_0                U0MCTL         /* USART 0 Modulation Control */
606
#define UBR0_0                 U0BR0          /* USART 0 Baud Rate 0 */
607
#define UBR1_0                 U0BR1          /* USART 0 Baud Rate 1 */
608
#define RXBUF_0                U0RXBUF        /* USART 0 Receive Buffer */
609
#define TXBUF_0                U0TXBUF        /* USART 0 Transmit Buffer */
610
#define UCTL_0_                U0CTL_         /* USART 0 Control */
611
#define UTCTL_0_               U0TCTL_        /* USART 0 Transmit Control */
612
#define URCTL_0_               U0RCTL_        /* USART 0 Receive Control */
613
#define UMCTL_0_               U0MCTL_        /* USART 0 Modulation Control */
614
#define UBR0_0_                U0BR0_         /* USART 0 Baud Rate 0 */
615
#define UBR1_0_                U0BR1_         /* USART 0 Baud Rate 1 */
616
#define RXBUF_0_               U0RXBUF_       /* USART 0 Receive Buffer */
617
#define TXBUF_0_               U0TXBUF_       /* USART 0 Transmit Buffer */
618
 
619
/************************************************************
620
* USART 1
621
************************************************************/
622
#define __MSP430_HAS_UART1__                  /* Definition to show that Module is available */
623
 
624
SFR_8BIT(U1CTL);                              /* USART 1 Control */
625
SFR_8BIT(U1TCTL);                             /* USART 1 Transmit Control */
626
SFR_8BIT(U1RCTL);                             /* USART 1 Receive Control */
627
SFR_8BIT(U1MCTL);                             /* USART 1 Modulation Control */
628
SFR_8BIT(U1BR0);                              /* USART 1 Baud Rate 0 */
629
SFR_8BIT(U1BR1);                              /* USART 1 Baud Rate 1 */
630
SFR_8BIT(U1RXBUF);                            /* USART 1 Receive Buffer */
631
SFR_8BIT(U1TXBUF);                            /* USART 1 Transmit Buffer */
632
 
633
/* Alternate register names */
634
 
635
#define UCTL1                  U1CTL          /* USART 1 Control */
636
#define UTCTL1                 U1TCTL         /* USART 1 Transmit Control */
637
#define URCTL1                 U1RCTL         /* USART 1 Receive Control */
638
#define UMCTL1                 U1MCTL         /* USART 1 Modulation Control */
639
#define UBR01                  U1BR0          /* USART 1 Baud Rate 0 */
640
#define UBR11                  U1BR1          /* USART 1 Baud Rate 1 */
641
#define RXBUF1                 U1RXBUF        /* USART 1 Receive Buffer */
642
#define TXBUF1                 U1TXBUF        /* USART 1 Transmit Buffer */
643
#define UCTL1_                 U1CTL_         /* USART 1 Control */
644
#define UTCTL1_                U1TCTL_        /* USART 1 Transmit Control */
645
#define URCTL1_                U1RCTL_        /* USART 1 Receive Control */
646
#define UMCTL1_                U1MCTL_        /* USART 1 Modulation Control */
647
#define UBR01_                 U1BR0_         /* USART 1 Baud Rate 0 */
648
#define UBR11_                 U1BR1_         /* USART 1 Baud Rate 1 */
649
#define RXBUF1_                U1RXBUF_       /* USART 1 Receive Buffer */
650
#define TXBUF1_                U1TXBUF_       /* USART 1 Transmit Buffer */
651
#define UCTL_1                 U1CTL          /* USART 1 Control */
652
#define UTCTL_1                U1TCTL         /* USART 1 Transmit Control */
653
#define URCTL_1                U1RCTL         /* USART 1 Receive Control */
654
#define UMCTL_1                U1MCTL         /* USART 1 Modulation Control */
655
#define UBR0_1                 U1BR0          /* USART 1 Baud Rate 0 */
656
#define UBR1_1                 U1BR1          /* USART 1 Baud Rate 1 */
657
#define RXBUF_1                U1RXBUF        /* USART 1 Receive Buffer */
658
#define TXBUF_1                U1TXBUF        /* USART 1 Transmit Buffer */
659
#define UCTL_1_                U1CTL_         /* USART 1 Control */
660
#define UTCTL_1_               U1TCTL_        /* USART 1 Transmit Control */
661
#define URCTL_1_               U1RCTL_        /* USART 1 Receive Control */
662
#define UMCTL_1_               U1MCTL_        /* USART 1 Modulation Control */
663
#define UBR0_1_                U1BR0_         /* USART 1 Baud Rate 0 */
664
#define UBR1_1_                U1BR1_         /* USART 1 Baud Rate 1 */
665
#define RXBUF_1_               U1RXBUF_       /* USART 1 Receive Buffer */
666
#define TXBUF_1_               U1TXBUF_       /* USART 1 Transmit Buffer */
667
 
668
/************************************************************
669
* Timer A3
670
************************************************************/
671
#define __MSP430_HAS_TA3__                    /* Definition to show that Module is available */
672
 
673
SFR_16BIT(TAIV);                              /* Timer A Interrupt Vector Word */
674
SFR_16BIT(TACTL);                             /* Timer A Control */
675
SFR_16BIT(TACCTL0);                           /* Timer A Capture/Compare Control 0 */
676
SFR_16BIT(TACCTL1);                           /* Timer A Capture/Compare Control 1 */
677
SFR_16BIT(TACCTL2);                           /* Timer A Capture/Compare Control 2 */
678
SFR_16BIT(TAR);                               /* Timer A Counter Register */
679
SFR_16BIT(TACCR0);                            /* Timer A Capture/Compare 0 */
680
SFR_16BIT(TACCR1);                            /* Timer A Capture/Compare 1 */
681
SFR_16BIT(TACCR2);                            /* Timer A Capture/Compare 2 */
682
 
683
/* Alternate register names */
684
#define CCTL0                  TACCTL0        /* Timer A Capture/Compare Control 0 */
685
#define CCTL1                  TACCTL1        /* Timer A Capture/Compare Control 1 */
686
#define CCTL2                  TACCTL2        /* Timer A Capture/Compare Control 2 */
687
#define CCR0                   TACCR0         /* Timer A Capture/Compare 0 */
688
#define CCR1                   TACCR1         /* Timer A Capture/Compare 1 */
689
#define CCR2                   TACCR2         /* Timer A Capture/Compare 2 */
690
#define CCTL0_                 TACCTL0_       /* Timer A Capture/Compare Control 0 */
691
#define CCTL1_                 TACCTL1_       /* Timer A Capture/Compare Control 1 */
692
#define CCTL2_                 TACCTL2_       /* Timer A Capture/Compare Control 2 */
693
#define CCR0_                  TACCR0_        /* Timer A Capture/Compare 0 */
694
#define CCR1_                  TACCR1_        /* Timer A Capture/Compare 1 */
695
#define CCR2_                  TACCR2_        /* Timer A Capture/Compare 2 */
696
/* Alternate register names - 5xx style */
697
#define TA0IV                  TAIV           /* Timer A Interrupt Vector Word */
698
#define TA0CTL                 TACTL          /* Timer A Control */
699
#define TA0CCTL0               TACCTL0        /* Timer A Capture/Compare Control 0 */
700
#define TA0CCTL1               TACCTL1        /* Timer A Capture/Compare Control 1 */
701
#define TA0CCTL2               TACCTL2        /* Timer A Capture/Compare Control 2 */
702
#define TA0R                   TAR            /* Timer A Counter Register */
703
#define TA0CCR0                TACCR0         /* Timer A Capture/Compare 0 */
704
#define TA0CCR1                TACCR1         /* Timer A Capture/Compare 1 */
705
#define TA0CCR2                TACCR2         /* Timer A Capture/Compare 2 */
706
#define TA0IV_                 TAIV_          /* Timer A Interrupt Vector Word */
707
#define TA0CTL_                TACTL_         /* Timer A Control */
708
#define TA0CCTL0_              TACCTL0_       /* Timer A Capture/Compare Control 0 */
709
#define TA0CCTL1_              TACCTL1_       /* Timer A Capture/Compare Control 1 */
710
#define TA0CCTL2_              TACCTL2_       /* Timer A Capture/Compare Control 2 */
711
#define TA0R_                  TAR_           /* Timer A Counter Register */
712
#define TA0CCR0_               TACCR0_        /* Timer A Capture/Compare 0 */
713
#define TA0CCR1_               TACCR1_        /* Timer A Capture/Compare 1 */
714
#define TA0CCR2_               TACCR2_        /* Timer A Capture/Compare 2 */
715
 
716
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
717
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
718
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
719
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
720
#define MC1                    (0x0020)       /* Timer A mode control 1 */
721
#define MC0                    (0x0010)       /* Timer A mode control 0 */
722
#define TACLR                  (0x0004)       /* Timer A counter clear */
723
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
724
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
725
 
726
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
727
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
728
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
729
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
730
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
731
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
732
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
733
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
734
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
735
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
736
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
737
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
738
 
739
#define CM1                    (0x8000)       /* Capture mode 1 */
740
#define CM0                    (0x4000)       /* Capture mode 0 */
741
#define CCIS1                  (0x2000)       /* Capture input select 1 */
742
#define CCIS0                  (0x1000)       /* Capture input select 0 */
743
#define SCS                    (0x0800)       /* Capture sychronize */
744
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
745
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
746
#define OUTMOD2                (0x0080)       /* Output mode 2 */
747
#define OUTMOD1                (0x0040)       /* Output mode 1 */
748
#define OUTMOD0                (0x0020)       /* Output mode 0 */
749
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
750
#define CCI                    (0x0008)       /* Capture input signal (read) */
751
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
752
#define COV                    (0x0002)       /* Capture/compare overflow flag */
753
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
754
 
755
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
756
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
757
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
758
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
759
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
760
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
761
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
762
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
763
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
764
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
765
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
766
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
767
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
768
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
769
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
770
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
771
 
772
/* TA3IV Definitions */
773
#define TAIV_NONE              (0x0000)       /* No Interrupt pending */
774
#define TAIV_TACCR1            (0x0002)       /* TACCR1_CCIFG */
775
#define TAIV_TACCR2            (0x0004)       /* TACCR2_CCIFG */
776
#define TAIV_6                 (0x0006)       /* Reserved */
777
#define TAIV_8                 (0x0008)       /* Reserved */
778
#define TAIV_TAIFG             (0x000A)       /* TAIFG */
779
 
780
/************************************************************
781
* Timer B7
782
************************************************************/
783
#define __MSP430_HAS_TB7__                    /* Definition to show that Module is available */
784
 
785
SFR_16BIT(TBIV);                              /* Timer B Interrupt Vector Word */
786
SFR_16BIT(TBCTL);                             /* Timer B Control */
787
SFR_16BIT(TBCCTL0);                           /* Timer B Capture/Compare Control 0 */
788
SFR_16BIT(TBCCTL1);                           /* Timer B Capture/Compare Control 1 */
789
SFR_16BIT(TBCCTL2);                           /* Timer B Capture/Compare Control 2 */
790
SFR_16BIT(TBCCTL3);                           /* Timer B Capture/Compare Control 3 */
791
SFR_16BIT(TBCCTL4);                           /* Timer B Capture/Compare Control 4 */
792
SFR_16BIT(TBCCTL5);                           /* Timer B Capture/Compare Control 5 */
793
SFR_16BIT(TBCCTL6);                           /* Timer B Capture/Compare Control 6 */
794
SFR_16BIT(TBR);                               /* Timer B Counter Register */
795
SFR_16BIT(TBCCR0);                            /* Timer B Capture/Compare 0 */
796
SFR_16BIT(TBCCR1);                            /* Timer B Capture/Compare 1 */
797
SFR_16BIT(TBCCR2);                            /* Timer B Capture/Compare 2 */
798
SFR_16BIT(TBCCR3);                            /* Timer B Capture/Compare 3 */
799
SFR_16BIT(TBCCR4);                            /* Timer B Capture/Compare 4 */
800
SFR_16BIT(TBCCR5);                            /* Timer B Capture/Compare 5 */
801
SFR_16BIT(TBCCR6);                            /* Timer B Capture/Compare 6 */
802
 
803
/* Alternate register names - 5xx style */
804
#define TB0IV                  TBIV           /* Timer B Interrupt Vector Word */
805
#define TB0CTL                 TBCTL          /* Timer B Control */
806
#define TB0CCTL0               TBCCTL0        /* Timer B Capture/Compare Control 0 */
807
#define TB0CCTL1               TBCCTL1        /* Timer B Capture/Compare Control 1 */
808
#define TB0CCTL2               TBCCTL2        /* Timer B Capture/Compare Control 2 */
809
#define TB0CCTL3               TBCCTL3        /* Timer B Capture/Compare Control 3 */
810
#define TB0CCTL4               TBCCTL4        /* Timer B Capture/Compare Control 4 */
811
#define TB0CCTL5               TBCCTL5        /* Timer B Capture/Compare Control 5 */
812
#define TB0CCTL6               TBCCTL6        /* Timer B Capture/Compare Control 6 */
813
#define TB0R                   TBR            /* Timer B Counter Register */
814
#define TB0CCR0                TBCCR0         /* Timer B Capture/Compare 0 */
815
#define TB0CCR1                TBCCR1         /* Timer B Capture/Compare 1 */
816
#define TB0CCR2                TBCCR2         /* Timer B Capture/Compare 2 */
817
#define TB0CCR3                TBCCR3         /* Timer B Capture/Compare 3 */
818
#define TB0CCR4                TBCCR4         /* Timer B Capture/Compare 4 */
819
#define TB0CCR5                TBCCR5         /* Timer B Capture/Compare 5 */
820
#define TB0CCR6                TBCCR6         /* Timer B Capture/Compare 6 */
821
#define TB0IV_                 TBIV_          /* Timer B Interrupt Vector Word */
822
#define TB0CTL_                TBCTL_         /* Timer B Control */
823
#define TB0CCTL0_              TBCCTL0_       /* Timer B Capture/Compare Control 0 */
824
#define TB0CCTL1_              TBCCTL1_       /* Timer B Capture/Compare Control 1 */
825
#define TB0CCTL2_              TBCCTL2_       /* Timer B Capture/Compare Control 2 */
826
#define TB0CCTL3_              TBCCTL3_       /* Timer B Capture/Compare Control 3 */
827
#define TB0CCTL4_              TBCCTL4_       /* Timer B Capture/Compare Control 4 */
828
#define TB0CCTL5_              TBCCTL5_       /* Timer B Capture/Compare Control 5 */
829
#define TB0CCTL6_              TBCCTL6_       /* Timer B Capture/Compare Control 6 */
830
#define TB0R_                  TBR_           /* Timer B Counter Register */
831
#define TB0CCR0_               TBCCR0_        /* Timer B Capture/Compare 0 */
832
#define TB0CCR1_               TBCCR1_        /* Timer B Capture/Compare 1 */
833
#define TB0CCR2_               TBCCR2_        /* Timer B Capture/Compare 2 */
834
#define TB0CCR3_               TBCCR3_        /* Timer B Capture/Compare 3 */
835
#define TB0CCR4_               TBCCR4_        /* Timer B Capture/Compare 4 */
836
#define TB0CCR5_               TBCCR5_        /* Timer B Capture/Compare 5 */
837
#define TB0CCR6_               TBCCR6_        /* Timer B Capture/Compare 6 */
838
 
839
#define TBCLGRP1               (0x4000)       /* Timer B Compare latch load group 1 */
840
#define TBCLGRP0               (0x2000)       /* Timer B Compare latch load group 0 */
841
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
842
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
843
#define TBSSEL1                (0x0200)       /* Clock source 1 */
844
#define TBSSEL0                (0x0100)       /* Clock source 0 */
845
#define TBCLR                  (0x0004)       /* Timer B counter clear */
846
#define TBIE                   (0x0002)       /* Timer B interrupt enable */
847
#define TBIFG                  (0x0001)       /* Timer B interrupt flag */
848
 
849
#define SHR1                   (0x4000)       /* Timer B Compare latch load group 1 */
850
#define SHR0                   (0x2000)       /* Timer B Compare latch load group 0 */
851
 
852
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
853
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
854
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
855
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
856
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
857
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
858
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
859
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
860
#define SHR_0                  (0*0x2000u)    /* Timer B Group: 0 - individually */
861
#define SHR_1                  (1*0x2000u)    /* Timer B Group: 1 - 3 groups (1-2, 3-4, 5-6) */
862
#define SHR_2                  (2*0x2000u)    /* Timer B Group: 2 - 2 groups (1-3, 4-6)*/
863
#define SHR_3                  (3*0x2000u)    /* Timer B Group: 3 - 1 group (all) */
864
#define TBCLGRP_0              (0*0x2000u)    /* Timer B Group: 0 - individually */
865
#define TBCLGRP_1              (1*0x2000u)    /* Timer B Group: 1 - 3 groups (1-2, 3-4, 5-6) */
866
#define TBCLGRP_2              (2*0x2000u)    /* Timer B Group: 2 - 2 groups (1-3, 4-6)*/
867
#define TBCLGRP_3              (3*0x2000u)    /* Timer B Group: 3 - 1 group (all) */
868
 
869
/* Additional Timer B Control Register bits are defined in Timer A */
870
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
871
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
872
 
873
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
874
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
875
 
876
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
877
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
878
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
879
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
880
 
881
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
882
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
883
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
884
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
885
 
886
/* TB7IV Definitions */
887
#define TBIV_NONE              (0x0000)       /* No Interrupt pending */
888
#define TBIV_TBCCR1            (0x0002)       /* TBCCR1_CCIFG */
889
#define TBIV_TBCCR2            (0x0004)       /* TBCCR2_CCIFG */
890
#define TBIV_TBCCR3            (0x0006)       /* TBCCR3_CCIFG */
891
#define TBIV_TBCCR4            (0x0008)       /* TBCCR4_CCIFG */
892
#define TBIV_TBCCR5            (0x000A)       /* TBCCR3_CCIFG */
893
#define TBIV_TBCCR6            (0x000C)       /* TBCCR4_CCIFG */
894
#define TBIV_TBIFG             (0x000E)       /* TBIFG */
895
 
896
/*************************************************************
897
* Flash Memory
898
*************************************************************/
899
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
900
 
901
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
902
SFR_16BIT(FCTL2);                             /* FLASH Control 2 */
903
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
904
 
905
#define FRKEY                  (0x9600)       /* Flash key returned by read */
906
#define FWKEY                  (0xA500)       /* Flash key for write */
907
#define FXKEY                  (0x3300)       /* for use with XOR instruction */
908
 
909
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
910
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
911
#define WRT                    (0x0040)       /* Enable bit for Flash write */
912
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
913
#define SEGWRT                 (0x0080)       /* old definition */ /* Enable bit for Flash segment write */
914
 
915
#define FN0                    (0x0001)       /* Divide Flash clock by 1 to 64 using FN0 to FN5 according to: */
916
#define FN1                    (0x0002)       /*  32*FN5 + 16*FN4 + 8*FN3 + 4*FN2 + 2*FN1 + FN0 + 1 */
917
#ifndef FN2
918
#define FN2                    (0x0004)
919
#endif
920
#ifndef FN3
921
#define FN3                    (0x0008)
922
#endif
923
#ifndef FN4
924
#define FN4                    (0x0010)
925
#endif
926
#define FN5                    (0x0020)
927
#define FSSEL0                 (0x0040)       /* Flash clock select 0 */        /* to distinguish from USART SSELx */
928
#define FSSEL1                 (0x0080)       /* Flash clock select 1 */
929
 
930
#define FSSEL_0                (0x0000)       /* Flash clock select: 0 - ACLK */
931
#define FSSEL_1                (0x0040)       /* Flash clock select: 1 - MCLK */
932
#define FSSEL_2                (0x0080)       /* Flash clock select: 2 - SMCLK */
933
#define FSSEL_3                (0x00C0)       /* Flash clock select: 3 - SMCLK */
934
 
935
#define BUSY                   (0x0001)       /* Flash busy: 1 */
936
#define KEYV                   (0x0002)       /* Flash Key violation flag */
937
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
938
#define WAIT                   (0x0008)       /* Wait flag for segment write */
939
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
940
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
941
 
942
/************************************************************
943
* Comparator A
944
************************************************************/
945
#define __MSP430_HAS_COMPA__                  /* Definition to show that Module is available */
946
 
947
SFR_8BIT(CACTL1);                             /* Comparator A Control 1 */
948
SFR_8BIT(CACTL2);                             /* Comparator A Control 2 */
949
SFR_8BIT(CAPD);                               /* Comparator A Port Disable */
950
 
951
#define CAIFG                  (0x01)         /* Comp. A Interrupt Flag */
952
#define CAIE                   (0x02)         /* Comp. A Interrupt Enable */
953
#define CAIES                  (0x04)         /* Comp. A Int. Edge Select: 0:rising / 1:falling */
954
#define CAON                   (0x08)         /* Comp. A enable */
955
#define CAREF0                 (0x10)         /* Comp. A Internal Reference Select 0 */
956
#define CAREF1                 (0x20)         /* Comp. A Internal Reference Select 1 */
957
#define CARSEL                 (0x40)         /* Comp. A Internal Reference Enable */
958
#define CAEX                   (0x80)         /* Comp. A Exchange Inputs */
959
 
960
#define CAREF_0                (0x00)         /* Comp. A Int. Ref. Select 0 : Off */
961
#define CAREF_1                (0x10)         /* Comp. A Int. Ref. Select 1 : 0.25*Vcc */
962
#define CAREF_2                (0x20)         /* Comp. A Int. Ref. Select 2 : 0.5*Vcc */
963
#define CAREF_3                (0x30)         /* Comp. A Int. Ref. Select 3 : Vt*/
964
 
965
#define CAOUT                  (0x01)         /* Comp. A Output */
966
#define CAF                    (0x02)         /* Comp. A Enable Output Filter */
967
#define P2CA0                  (0x04)         /* Comp. A Connect External Signal to CA0 : 1 */
968
#define P2CA1                  (0x08)         /* Comp. A Connect External Signal to CA1 : 1 */
969
#define CACTL24                (0x10)
970
#define CACTL25                (0x20)
971
#define CACTL26                (0x40)
972
#define CACTL27                (0x80)
973
 
974
#define CAPD0                  (0x01)         /* Comp. A Disable Input Buffer of Port Register .0 */
975
#define CAPD1                  (0x02)         /* Comp. A Disable Input Buffer of Port Register .1 */
976
#define CAPD2                  (0x04)         /* Comp. A Disable Input Buffer of Port Register .2 */
977
#define CAPD3                  (0x08)         /* Comp. A Disable Input Buffer of Port Register .3 */
978
#define CAPD4                  (0x10)         /* Comp. A Disable Input Buffer of Port Register .4 */
979
#define CAPD5                  (0x20)         /* Comp. A Disable Input Buffer of Port Register .5 */
980
#define CAPD6                  (0x40)         /* Comp. A Disable Input Buffer of Port Register .6 */
981
#define CAPD7                  (0x80)         /* Comp. A Disable Input Buffer of Port Register .7 */
982
 
983
/************************************************************
984
* ADC12
985
************************************************************/
986
#define __MSP430_HAS_ADC12__                  /* Definition to show that Module is available */
987
 
988
SFR_16BIT(ADC12CTL0);                         /* ADC12 Control 0 */
989
SFR_16BIT(ADC12CTL1);                         /* ADC12 Control 1 */
990
SFR_16BIT(ADC12IFG);                          /* ADC12 Interrupt Flag */
991
SFR_16BIT(ADC12IE);                           /* ADC12 Interrupt Enable */
992
SFR_16BIT(ADC12IV);                           /* ADC12 Interrupt Vector Word */
993
 
994
#define ADC12MEM_              (0x0140)       /* ADC12 Conversion Memory */
995
#ifdef __ASM_HEADER__
996
#define ADC12MEM               (ADC12MEM_)    /* ADC12 Conversion Memory (for assembler) */
997
#else
998
#define ADC12MEM               ((int*)        ADC12MEM_) /* ADC12 Conversion Memory (for C) */
999
#endif
1000
SFR_16BIT(ADC12MEM0);                         /* ADC12 Conversion Memory 0 */
1001
SFR_16BIT(ADC12MEM1);                         /* ADC12 Conversion Memory 1 */
1002
SFR_16BIT(ADC12MEM2);                         /* ADC12 Conversion Memory 2 */
1003
SFR_16BIT(ADC12MEM3);                         /* ADC12 Conversion Memory 3 */
1004
SFR_16BIT(ADC12MEM4);                         /* ADC12 Conversion Memory 4 */
1005
SFR_16BIT(ADC12MEM5);                         /* ADC12 Conversion Memory 5 */
1006
SFR_16BIT(ADC12MEM6);                         /* ADC12 Conversion Memory 6 */
1007
SFR_16BIT(ADC12MEM7);                         /* ADC12 Conversion Memory 7 */
1008
SFR_16BIT(ADC12MEM8);                         /* ADC12 Conversion Memory 8 */
1009
SFR_16BIT(ADC12MEM9);                         /* ADC12 Conversion Memory 9 */
1010
SFR_16BIT(ADC12MEM10);                        /* ADC12 Conversion Memory 10 */
1011
SFR_16BIT(ADC12MEM11);                        /* ADC12 Conversion Memory 11 */
1012
SFR_16BIT(ADC12MEM12);                        /* ADC12 Conversion Memory 12 */
1013
SFR_16BIT(ADC12MEM13);                        /* ADC12 Conversion Memory 13 */
1014
SFR_16BIT(ADC12MEM14);                        /* ADC12 Conversion Memory 14 */
1015
SFR_16BIT(ADC12MEM15);                        /* ADC12 Conversion Memory 15 */
1016
 
1017
#define ADC12MCTL_             (0x0080)       /* ADC12 Memory Control */
1018
#ifdef __ASM_HEADER__
1019
#define ADC12MCTL              (ADC12MCTL_)   /* ADC12 Memory Control (for assembler) */
1020
#else
1021
#define ADC12MCTL              ((char*)       ADC12MCTL_) /* ADC12 Memory Control (for C) */
1022
#endif
1023
SFR_8BIT(ADC12MCTL0);                         /* ADC12 Memory Control 0 */
1024
SFR_8BIT(ADC12MCTL1);                         /* ADC12 Memory Control 1 */
1025
SFR_8BIT(ADC12MCTL2);                         /* ADC12 Memory Control 2 */
1026
SFR_8BIT(ADC12MCTL3);                         /* ADC12 Memory Control 3 */
1027
SFR_8BIT(ADC12MCTL4);                         /* ADC12 Memory Control 4 */
1028
SFR_8BIT(ADC12MCTL5);                         /* ADC12 Memory Control 5 */
1029
SFR_8BIT(ADC12MCTL6);                         /* ADC12 Memory Control 6 */
1030
SFR_8BIT(ADC12MCTL7);                         /* ADC12 Memory Control 7 */
1031
SFR_8BIT(ADC12MCTL8);                         /* ADC12 Memory Control 8 */
1032
SFR_8BIT(ADC12MCTL9);                         /* ADC12 Memory Control 9 */
1033
SFR_8BIT(ADC12MCTL10);                        /* ADC12 Memory Control 10 */
1034
SFR_8BIT(ADC12MCTL11);                        /* ADC12 Memory Control 11 */
1035
SFR_8BIT(ADC12MCTL12);                        /* ADC12 Memory Control 12 */
1036
SFR_8BIT(ADC12MCTL13);                        /* ADC12 Memory Control 13 */
1037
SFR_8BIT(ADC12MCTL14);                        /* ADC12 Memory Control 14 */
1038
SFR_8BIT(ADC12MCTL15);                        /* ADC12 Memory Control 15 */
1039
 
1040
/* ADC12CTL0 */
1041
#define ADC12SC                (0x001)        /* ADC12 Start Conversion */
1042
#define ENC                    (0x002)        /* ADC12 Enable Conversion */
1043
#define ADC12TOVIE             (0x004)        /* ADC12 Timer Overflow interrupt enable */
1044
#define ADC12OVIE              (0x008)        /* ADC12 Overflow interrupt enable */
1045
#define ADC12ON                (0x010)        /* ADC12 On/enable */
1046
#define REFON                  (0x020)        /* ADC12 Reference on */
1047
#define REF2_5V                (0x040)        /* ADC12 Ref 0:1.5V / 1:2.5V */
1048
#define MSC                    (0x080)        /* ADC12 Multiple SampleConversion */
1049
#define SHT00                  (0x0100)       /* ADC12 Sample Hold 0 Select 0 */
1050
#define SHT01                  (0x0200)       /* ADC12 Sample Hold 0 Select 1 */
1051
#define SHT02                  (0x0400)       /* ADC12 Sample Hold 0 Select 2 */
1052
#define SHT03                  (0x0800)       /* ADC12 Sample Hold 0 Select 3 */
1053
#define SHT10                  (0x1000)       /* ADC12 Sample Hold 0 Select 0 */
1054
#define SHT11                  (0x2000)       /* ADC12 Sample Hold 1 Select 1 */
1055
#define SHT12                  (0x4000)       /* ADC12 Sample Hold 2 Select 2 */
1056
#define SHT13                  (0x8000)       /* ADC12 Sample Hold 3 Select 3 */
1057
#define MSH                    (0x080)
1058
 
1059
#define SHT0_0                 (0*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 0 */
1060
#define SHT0_1                 (1*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 1 */
1061
#define SHT0_2                 (2*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 2 */
1062
#define SHT0_3                 (3*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 3 */
1063
#define SHT0_4                 (4*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 4 */
1064
#define SHT0_5                 (5*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 5 */
1065
#define SHT0_6                 (6*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 6 */
1066
#define SHT0_7                 (7*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 7 */
1067
#define SHT0_8                 (8*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 8 */
1068
#define SHT0_9                 (9*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 9 */
1069
#define SHT0_10                (10*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 10 */
1070
#define SHT0_11                (11*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 11 */
1071
#define SHT0_12                (12*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 12 */
1072
#define SHT0_13                (13*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 13 */
1073
#define SHT0_14                (14*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 14 */
1074
#define SHT0_15                (15*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 15 */
1075
 
1076
#define SHT1_0                 (0*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 0 */
1077
#define SHT1_1                 (1*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 1 */
1078
#define SHT1_2                 (2*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 2 */
1079
#define SHT1_3                 (3*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 3 */
1080
#define SHT1_4                 (4*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 4 */
1081
#define SHT1_5                 (5*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 5 */
1082
#define SHT1_6                 (6*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 6 */
1083
#define SHT1_7                 (7*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 7 */
1084
#define SHT1_8                 (8*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 8 */
1085
#define SHT1_9                 (9*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 9 */
1086
#define SHT1_10                (10*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 10 */
1087
#define SHT1_11                (11*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 11 */
1088
#define SHT1_12                (12*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 12 */
1089
#define SHT1_13                (13*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 13 */
1090
#define SHT1_14                (14*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 14 */
1091
#define SHT1_15                (15*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 15 */
1092
 
1093
/* ADC12CTL1 */
1094
#define ADC12BUSY              (0x0001)       /* ADC12 Busy */
1095
#define CONSEQ0                (0x0002)       /* ADC12 Conversion Sequence Select 0 */
1096
#define CONSEQ1                (0x0004)       /* ADC12 Conversion Sequence Select 1 */
1097
#define ADC12SSEL0             (0x0008)       /* ADC12 Clock Source Select 0 */
1098
#define ADC12SSEL1             (0x0010)       /* ADC12 Clock Source Select 1 */
1099
#define ADC12DIV0              (0x0020)       /* ADC12 Clock Divider Select 0 */
1100
#define ADC12DIV1              (0x0040)       /* ADC12 Clock Divider Select 1 */
1101
#define ADC12DIV2              (0x0080)       /* ADC12 Clock Divider Select 2 */
1102
#define ISSH                   (0x0100)       /* ADC12 Invert Sample Hold Signal */
1103
#define SHP                    (0x0200)       /* ADC12 Sample/Hold Pulse Mode */
1104
#define SHS0                   (0x0400)       /* ADC12 Sample/Hold Source 0 */
1105
#define SHS1                   (0x0800)       /* ADC12 Sample/Hold Source 1 */
1106
#define CSTARTADD0             (0x1000)       /* ADC12 Conversion Start Address 0 */
1107
#define CSTARTADD1             (0x2000)       /* ADC12 Conversion Start Address 1 */
1108
#define CSTARTADD2             (0x4000)       /* ADC12 Conversion Start Address 2 */
1109
#define CSTARTADD3             (0x8000)       /* ADC12 Conversion Start Address 3 */
1110
 
1111
#define CONSEQ_0               (0*2u)         /* ADC12 Conversion Sequence Select: 0 */
1112
#define CONSEQ_1               (1*2u)         /* ADC12 Conversion Sequence Select: 1 */
1113
#define CONSEQ_2               (2*2u)         /* ADC12 Conversion Sequence Select: 2 */
1114
#define CONSEQ_3               (3*2u)         /* ADC12 Conversion Sequence Select: 3 */
1115
#define ADC12SSEL_0            (0*8u)         /* ADC12 Clock Source Select: 0 */
1116
#define ADC12SSEL_1            (1*8u)         /* ADC12 Clock Source Select: 1 */
1117
#define ADC12SSEL_2            (2*8u)         /* ADC12 Clock Source Select: 2 */
1118
#define ADC12SSEL_3            (3*8u)         /* ADC12 Clock Source Select: 3 */
1119
#define ADC12DIV_0             (0*0x20u)      /* ADC12 Clock Divider Select: 0 */
1120
#define ADC12DIV_1             (1*0x20u)      /* ADC12 Clock Divider Select: 1 */
1121
#define ADC12DIV_2             (2*0x20u)      /* ADC12 Clock Divider Select: 2 */
1122
#define ADC12DIV_3             (3*0x20u)      /* ADC12 Clock Divider Select: 3 */
1123
#define ADC12DIV_4             (4*0x20u)      /* ADC12 Clock Divider Select: 4 */
1124
#define ADC12DIV_5             (5*0x20u)      /* ADC12 Clock Divider Select: 5 */
1125
#define ADC12DIV_6             (6*0x20u)      /* ADC12 Clock Divider Select: 6 */
1126
#define ADC12DIV_7             (7*0x20u)      /* ADC12 Clock Divider Select: 7 */
1127
#define SHS_0                  (0*0x400u)     /* ADC12 Sample/Hold Source: 0 */
1128
#define SHS_1                  (1*0x400u)     /* ADC12 Sample/Hold Source: 1 */
1129
#define SHS_2                  (2*0x400u)     /* ADC12 Sample/Hold Source: 2 */
1130
#define SHS_3                  (3*0x400u)     /* ADC12 Sample/Hold Source: 3 */
1131
#define CSTARTADD_0            (0*0x1000u)    /* ADC12 Conversion Start Address: 0 */
1132
#define CSTARTADD_1            (1*0x1000u)    /* ADC12 Conversion Start Address: 1 */
1133
#define CSTARTADD_2            (2*0x1000u)    /* ADC12 Conversion Start Address: 2 */
1134
#define CSTARTADD_3            (3*0x1000u)    /* ADC12 Conversion Start Address: 3 */
1135
#define CSTARTADD_4            (4*0x1000u)    /* ADC12 Conversion Start Address: 4 */
1136
#define CSTARTADD_5            (5*0x1000u)    /* ADC12 Conversion Start Address: 5 */
1137
#define CSTARTADD_6            (6*0x1000u)    /* ADC12 Conversion Start Address: 6 */
1138
#define CSTARTADD_7            (7*0x1000u)    /* ADC12 Conversion Start Address: 7 */
1139
#define CSTARTADD_8            (8*0x1000u)    /* ADC12 Conversion Start Address: 8 */
1140
#define CSTARTADD_9            (9*0x1000u)    /* ADC12 Conversion Start Address: 9 */
1141
#define CSTARTADD_10           (10*0x1000u)   /* ADC12 Conversion Start Address: 10 */
1142
#define CSTARTADD_11           (11*0x1000u)   /* ADC12 Conversion Start Address: 11 */
1143
#define CSTARTADD_12           (12*0x1000u)   /* ADC12 Conversion Start Address: 12 */
1144
#define CSTARTADD_13           (13*0x1000u)   /* ADC12 Conversion Start Address: 13 */
1145
#define CSTARTADD_14           (14*0x1000u)   /* ADC12 Conversion Start Address: 14 */
1146
#define CSTARTADD_15           (15*0x1000u)   /* ADC12 Conversion Start Address: 15 */
1147
 
1148
/* ADC12MCTLx */
1149
#define INCH0                  (0x0001)       /* ADC12 Input Channel Select Bit 0 */
1150
#define INCH1                  (0x0002)       /* ADC12 Input Channel Select Bit 1 */
1151
#define INCH2                  (0x0004)       /* ADC12 Input Channel Select Bit 2 */
1152
#define INCH3                  (0x0008)       /* ADC12 Input Channel Select Bit 3 */
1153
#define SREF0                  (0x0010)       /* ADC12 Select Reference Bit 0 */
1154
#define SREF1                  (0x0020)       /* ADC12 Select Reference Bit 1 */
1155
#define SREF2                  (0x0040)       /* ADC12 Select Reference Bit 2 */
1156
#define EOS                    (0x0080)       /* ADC12 End of Sequence */
1157
 
1158
#define INCH_0                 (0)            /* ADC12 Input Channel 0 */
1159
#define INCH_1                 (1)            /* ADC12 Input Channel 1 */
1160
#define INCH_2                 (2)            /* ADC12 Input Channel 2 */
1161
#define INCH_3                 (3)            /* ADC12 Input Channel 3 */
1162
#define INCH_4                 (4)            /* ADC12 Input Channel 4 */
1163
#define INCH_5                 (5)            /* ADC12 Input Channel 5 */
1164
#define INCH_6                 (6)            /* ADC12 Input Channel 6 */
1165
#define INCH_7                 (7)            /* ADC12 Input Channel 7 */
1166
#define INCH_8                 (8)            /* ADC12 Input Channel 8 */
1167
#define INCH_9                 (9)            /* ADC12 Input Channel 9 */
1168
#define INCH_10                (10)           /* ADC12 Input Channel 10 */
1169
#define INCH_11                (11)           /* ADC12 Input Channel 11 */
1170
#define INCH_12                (12)           /* ADC12 Input Channel 12 */
1171
#define INCH_13                (13)           /* ADC12 Input Channel 13 */
1172
#define INCH_14                (14)           /* ADC12 Input Channel 14 */
1173
#define INCH_15                (15)           /* ADC12 Input Channel 15 */
1174
 
1175
#define SREF_0                 (0*0x10u)      /* ADC12 Select Reference 0 */
1176
#define SREF_1                 (1*0x10u)      /* ADC12 Select Reference 1 */
1177
#define SREF_2                 (2*0x10u)      /* ADC12 Select Reference 2 */
1178
#define SREF_3                 (3*0x10u)      /* ADC12 Select Reference 3 */
1179
#define SREF_4                 (4*0x10u)      /* ADC12 Select Reference 4 */
1180
#define SREF_5                 (5*0x10u)      /* ADC12 Select Reference 5 */
1181
#define SREF_6                 (6*0x10u)      /* ADC12 Select Reference 6 */
1182
#define SREF_7                 (7*0x10u)      /* ADC12 Select Reference 7 */
1183
 
1184
/* ADC12IV Definitions */
1185
#define ADC12IV_NONE           (0x0000)       /* No Interrupt pending */
1186
#define ADC12IV_ADC12OVIFG     (0x0002)       /* ADC12OVIFG */
1187
#define ADC12IV_ADC12TOVIFG    (0x0004)       /* ADC12TOVIFG */
1188
#define ADC12IV_ADC12IFG0      (0x0006)       /* ADC12IFG0 */
1189
#define ADC12IV_ADC12IFG1      (0x0008)       /* ADC12IFG1 */
1190
#define ADC12IV_ADC12IFG2      (0x000A)       /* ADC12IFG2 */
1191
#define ADC12IV_ADC12IFG3      (0x000C)       /* ADC12IFG3 */
1192
#define ADC12IV_ADC12IFG4      (0x000E)       /* ADC12IFG4 */
1193
#define ADC12IV_ADC12IFG5      (0x0010)       /* ADC12IFG5 */
1194
#define ADC12IV_ADC12IFG6      (0x0012)       /* ADC12IFG6 */
1195
#define ADC12IV_ADC12IFG7      (0x0014)       /* ADC12IFG7 */
1196
#define ADC12IV_ADC12IFG8      (0x0016)       /* ADC12IFG8 */
1197
#define ADC12IV_ADC12IFG9      (0x0018)       /* ADC12IFG9 */
1198
#define ADC12IV_ADC12IFG10     (0x001A)       /* ADC12IFG10 */
1199
#define ADC12IV_ADC12IFG11     (0x001C)       /* ADC12IFG11 */
1200
#define ADC12IV_ADC12IFG12     (0x001E)       /* ADC12IFG12 */
1201
#define ADC12IV_ADC12IFG13     (0x0020)       /* ADC12IFG13 */
1202
#define ADC12IV_ADC12IFG14     (0x0022)       /* ADC12IFG14 */
1203
#define ADC12IV_ADC12IFG15     (0x0024)       /* ADC12IFG15 */
1204
 
1205
/************************************************************
1206
* Interrupt Vectors (offset from 0xFFE0)
1207
************************************************************/
1208
 
1209
#define VECTOR_NAME(name)       name##_ptr
1210
#define EMIT_PRAGMA(x)          _Pragma(#x)
1211
#define CREATE_VECTOR(name)     void (* const VECTOR_NAME(name))(void) = &name
1212
#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))
1213
#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \
1214
                                PLACE_VECTOR(VECTOR_NAME(func), offset)
1215
 
1216
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1217
#define BASICTIMER_VECTOR       ".int00"                    /* 0xFFE0 Basic Timer */
1218
#else
1219
#define BASICTIMER_VECTOR       (0 * 1u)                     /* 0xFFE0 Basic Timer */
1220
/*#define BASICTIMER_ISR(func)    ISR_VECTOR(func, ".int00")  */ /* 0xFFE0 Basic Timer */ /* CCE V2 Style */
1221
#endif
1222
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1223
#define PORT2_VECTOR            ".int01"                    /* 0xFFE2 Port 2 */
1224
#else
1225
#define PORT2_VECTOR            (1 * 1u)                     /* 0xFFE2 Port 2 */
1226
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int01")  */ /* 0xFFE2 Port 2 */ /* CCE V2 Style */
1227
#endif
1228
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1229
#define USART1TX_VECTOR         ".int02"                    /* 0xFFE4 USART 1 Transmit */
1230
#else
1231
#define USART1TX_VECTOR         (2 * 1u)                     /* 0xFFE4 USART 1 Transmit */
1232
/*#define USART1TX_ISR(func)      ISR_VECTOR(func, ".int02")  */ /* 0xFFE4 USART 1 Transmit */ /* CCE V2 Style */
1233
#endif
1234
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1235
#define USART1RX_VECTOR         ".int03"                    /* 0xFFE6 USART 1 Receive */
1236
#else
1237
#define USART1RX_VECTOR         (3 * 1u)                     /* 0xFFE6 USART 1 Receive */
1238
/*#define USART1RX_ISR(func)      ISR_VECTOR(func, ".int03")  */ /* 0xFFE6 USART 1 Receive */ /* CCE V2 Style */
1239
#endif
1240
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1241
#define PORT1_VECTOR            ".int04"                    /* 0xFFE8 Port 1 */
1242
#else
1243
#define PORT1_VECTOR            (4 * 1u)                     /* 0xFFE8 Port 1 */
1244
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int04")  */ /* 0xFFE8 Port 1 */ /* CCE V2 Style */
1245
#endif
1246
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1247
#define TIMERA1_VECTOR          ".int05"                    /* 0xFFEA Timer A CC1-2, TA */
1248
#else
1249
#define TIMERA1_VECTOR          (5 * 1u)                     /* 0xFFEA Timer A CC1-2, TA */
1250
/*#define TIMERA1_ISR(func)       ISR_VECTOR(func, ".int05")  */ /* 0xFFEA Timer A CC1-2, TA */ /* CCE V2 Style */
1251
#endif
1252
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1253
#define TIMERA0_VECTOR          ".int06"                    /* 0xFFEC Timer A CC0 */
1254
#else
1255
#define TIMERA0_VECTOR          (6 * 1u)                     /* 0xFFEC Timer A CC0 */
1256
/*#define TIMERA0_ISR(func)       ISR_VECTOR(func, ".int06")  */ /* 0xFFEC Timer A CC0 */ /* CCE V2 Style */
1257
#endif
1258
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1259
#define ADC12_VECTOR            ".int07"                    /* 0xFFEE ADC */
1260
#else
1261
#define ADC12_VECTOR            (7 * 1u)                     /* 0xFFEE ADC */
1262
/*#define ADC12_ISR(func)         ISR_VECTOR(func, ".int07")  */ /* 0xFFEE ADC */ /* CCE V2 Style */
1263
#endif
1264
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1265
#define USART0TX_VECTOR         ".int08"                    /* 0xFFF0 USART 0 Transmit */
1266
#else
1267
#define USART0TX_VECTOR         (8 * 1u)                     /* 0xFFF0 USART 0 Transmit */
1268
/*#define USART0TX_ISR(func)      ISR_VECTOR(func, ".int08")  */ /* 0xFFF0 USART 0 Transmit */ /* CCE V2 Style */
1269
#endif
1270
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1271
#define USART0RX_VECTOR         ".int09"                    /* 0xFFF2 USART 0 Receive */
1272
#else
1273
#define USART0RX_VECTOR         (9 * 1u)                     /* 0xFFF2 USART 0 Receive */
1274
/*#define USART0RX_ISR(func)      ISR_VECTOR(func, ".int09")  */ /* 0xFFF2 USART 0 Receive */ /* CCE V2 Style */
1275
#endif
1276
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1277
#define WDT_VECTOR              ".int10"                    /* 0xFFF4 Watchdog Timer */
1278
#else
1279
#define WDT_VECTOR              (10 * 1u)                    /* 0xFFF4 Watchdog Timer */
1280
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int10")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
1281
#endif
1282
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1283
#define COMPARATORA_VECTOR      ".int11"                    /* 0xFFF6 Comparator A */
1284
#else
1285
#define COMPARATORA_VECTOR      (11 * 1u)                    /* 0xFFF6 Comparator A */
1286
/*#define COMPARATORA_ISR(func)   ISR_VECTOR(func, ".int11")  */ /* 0xFFF6 Comparator A */ /* CCE V2 Style */
1287
#endif
1288
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1289
#define TIMERB1_VECTOR          ".int12"                    /* 0xFFF8 Timer B CC1-6, TB */
1290
#else
1291
#define TIMERB1_VECTOR          (12 * 1u)                    /* 0xFFF8 Timer B CC1-6, TB */
1292
/*#define TIMERB1_ISR(func)       ISR_VECTOR(func, ".int12")  */ /* 0xFFF8 Timer B CC1-6, TB */ /* CCE V2 Style */
1293
#endif
1294
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1295
#define TIMERB0_VECTOR          ".int13"                    /* 0xFFFA Timer B CC0 */
1296
#else
1297
#define TIMERB0_VECTOR          (13 * 1u)                    /* 0xFFFA Timer B CC0 */
1298
/*#define TIMERB0_ISR(func)       ISR_VECTOR(func, ".int13")  */ /* 0xFFFA Timer B CC0 */ /* CCE V2 Style */
1299
#endif
1300
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1301
#define NMI_VECTOR              ".int14"                    /* 0xFFFC Non-maskable */
1302
#else
1303
#define NMI_VECTOR              (14 * 1u)                    /* 0xFFFC Non-maskable */
1304
/*#define NMI_ISR(func)           ISR_VECTOR(func, ".int14")  */ /* 0xFFFC Non-maskable */ /* CCE V2 Style */
1305
#endif
1306
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1307
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
1308
#else
1309
#define RESET_VECTOR            (15 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
1310
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int15")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
1311
#endif
1312
 
1313
 
1314
/************************************************************
1315
* End of Modules
1316
************************************************************/
1317
 
1318
#ifdef __cplusplus
1319
}
1320
#endif /* extern "C" */
1321
 
1322
#endif /* #ifndef __msp430x44x */
1323