Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/******************************************************************************/
2
/* Legacy Header File                                                         */
3
/* Not recommended for use in new projects.                                   */
4
/* Please use the msp430.h file or the device specific header file            */
5
/******************************************************************************/
6
 
7
/********************************************************************
8
*
9
* Standard register and bit definitions for the Texas Instruments
10
* MSP430 microcontroller.
11
*
12
* This file supports assembler and C development for
13
* MSP430x42x0 devices.
14
*
15
* Texas Instruments, Version 1.3
16
*
17
*
18
* Rev. 1.0, Inital Setup
19
* Rev. 1.1, Added some definitons for LCD_A Module
20
* Rev. 1.2, Removed definitions for BTRESET
21
* Rev. 1.3, added definitions for Interrupt Vectors xxIV
22
*
23
********************************************************************/
24
 
25
#ifndef __msp430x42x0
26
#define __msp430x42x0
27
 
28
#ifdef __cplusplus
29
extern "C" {
30
#endif
31
 
32
 
33
/*----------------------------------------------------------------------------*/
34
/* PERIPHERAL FILE MAP                                                        */
35
/*----------------------------------------------------------------------------*/
36
 
37
/* External references resolved by a device-specific linker command file */
38
#define SFR_8BIT(address)   extern volatile unsigned char address
39
#define SFR_16BIT(address)  extern volatile unsigned int address
40
 
41
 
42
/************************************************************
43
* STANDARD BITS
44
************************************************************/
45
 
46
#define BIT0                   (0x0001)
47
#define BIT1                   (0x0002)
48
#define BIT2                   (0x0004)
49
#define BIT3                   (0x0008)
50
#define BIT4                   (0x0010)
51
#define BIT5                   (0x0020)
52
#define BIT6                   (0x0040)
53
#define BIT7                   (0x0080)
54
#define BIT8                   (0x0100)
55
#define BIT9                   (0x0200)
56
#define BITA                   (0x0400)
57
#define BITB                   (0x0800)
58
#define BITC                   (0x1000)
59
#define BITD                   (0x2000)
60
#define BITE                   (0x4000)
61
#define BITF                   (0x8000)
62
 
63
/************************************************************
64
* STATUS REGISTER BITS
65
************************************************************/
66
 
67
#define C                      (0x0001)
68
#define Z                      (0x0002)
69
#define N                      (0x0004)
70
#define V                      (0x0100)
71
#define GIE                    (0x0008)
72
#define CPUOFF                 (0x0010)
73
#define OSCOFF                 (0x0020)
74
#define SCG0                   (0x0040)
75
#define SCG1                   (0x0080)
76
 
77
/* Low Power Modes coded with Bits 4-7 in SR */
78
 
79
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
80
#define LPM0                   (CPUOFF)
81
#define LPM1                   (SCG0+CPUOFF)
82
#define LPM2                   (SCG1+CPUOFF)
83
#define LPM3                   (SCG1+SCG0+CPUOFF)
84
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
85
/* End #defines for assembler */
86
 
87
#else /* Begin #defines for C */
88
#define LPM0_bits              (CPUOFF)
89
#define LPM1_bits              (SCG0+CPUOFF)
90
#define LPM2_bits              (SCG1+CPUOFF)
91
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
92
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
93
 
94
#include "in430.h"
95
 
96
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
97
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
98
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
99
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
100
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
101
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
102
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
103
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
104
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
105
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
106
#endif /* End #defines for C */
107
 
108
/************************************************************
109
* PERIPHERAL FILE MAP
110
************************************************************/
111
 
112
/************************************************************
113
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
114
************************************************************/
115
 
116
SFR_8BIT(IE1);                                /* Interrupt Enable 1 */
117
#define WDTIE                  (0x01)
118
#define OFIE                   (0x02)
119
#define NMIIE                  (0x10)
120
#define ACCVIE                 (0x20)
121
 
122
SFR_8BIT(IFG1);                               /* Interrupt Flag 1 */
123
#define WDTIFG                 (0x01)         /* Watchdog Interrupt Flag */
124
#define OFIFG                  (0x02)         /* Osc. Fault Interrupt Flag */
125
#define PORIFG                 (0x04)         /* Power On Interrupt Flag */
126
#define RSTIFG                 (0x08)         /* Reset Interrupt Flag */
127
#define NMIIFG                 (0x10)         /* NMI Interrupt Flag */
128
 
129
SFR_8BIT(IE2);                                /* Interrupt Enable 2 */
130
#define BTIE                   (0x80)
131
 
132
SFR_8BIT(IFG2);                               /* Interrupt Flag 2 */
133
#define BTIFG                  (0x80)
134
 
135
/************************************************************
136
* WATCHDOG TIMER
137
************************************************************/
138
#define __MSP430_HAS_WDT__                    /* Definition to show that Module is available */
139
 
140
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
141
/* The bit names have been prefixed with "WDT" */
142
#define WDTIS0                 (0x0001)
143
#define WDTIS1                 (0x0002)
144
#define WDTSSEL                (0x0004)
145
#define WDTCNTCL               (0x0008)
146
#define WDTTMSEL               (0x0010)
147
#define WDTNMI                 (0x0020)
148
#define WDTNMIES               (0x0040)
149
#define WDTHOLD                (0x0080)
150
 
151
#define WDTPW                  (0x5A00)
152
 
153
/* WDT-interval times [1ms] coded with Bits 0-2 */
154
/* WDT is clocked by fSMCLK (assumed 1MHz) */
155
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL)                         /* 32ms interval (default) */
156
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS0)                  /* 8ms     " */
157
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1)                  /* 0.5ms   " */
158
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1+WDTIS0)           /* 0.064ms " */
159
/* WDT is clocked by fACLK (assumed 32KHz) */
160
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL)                 /* 1000ms  " */
161
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS0)          /* 250ms   " */
162
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1)          /* 16ms    " */
163
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)   /* 1.9ms   " */
164
/* Watchdog mode -> reset after expired time */
165
/* WDT is clocked by fSMCLK (assumed 1MHz) */
166
#define WDT_MRST_32         (WDTPW+WDTCNTCL)                                  /* 32ms interval (default) */
167
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS0)                           /* 8ms     " */
168
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS1)                           /* 0.5ms   " */
169
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS1+WDTIS0)                    /* 0.064ms " */
170
/* WDT is clocked by fACLK (assumed 32KHz) */
171
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL)                          /* 1000ms  " */
172
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS0)                   /* 250ms   " */
173
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1)                   /* 16ms    " */
174
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)            /* 1.9ms   " */
175
 
176
/* INTERRUPT CONTROL */
177
/* These two bits are defined in the Special Function Registers */
178
/* #define WDTIE               0x01 */
179
/* #define WDTIFG              0x01 */
180
 
181
/************************************************************
182
* DIGITAL I/O Port1/2
183
************************************************************/
184
#define __MSP430_HAS_PORT1__                  /* Definition to show that Module is available */
185
#define __MSP430_HAS_PORT2__                  /* Definition to show that Module is available */
186
 
187
SFR_8BIT(P1IN);                               /* Port 1 Input */
188
SFR_8BIT(P1OUT);                              /* Port 1 Output */
189
SFR_8BIT(P1DIR);                              /* Port 1 Direction */
190
SFR_8BIT(P1IFG);                              /* Port 1 Interrupt Flag */
191
SFR_8BIT(P1IES);                              /* Port 1 Interrupt Edge Select */
192
SFR_8BIT(P1IE);                               /* Port 1 Interrupt Enable */
193
SFR_8BIT(P1SEL);                              /* Port 1 Selection */
194
 
195
SFR_8BIT(P2IN);                               /* Port 2 Input */
196
SFR_8BIT(P2OUT);                              /* Port 2 Output */
197
SFR_8BIT(P2DIR);                              /* Port 2 Direction */
198
SFR_8BIT(P2IFG);                              /* Port 2 Interrupt Flag */
199
SFR_8BIT(P2IES);                              /* Port 2 Interrupt Edge Select */
200
SFR_8BIT(P2IE);                               /* Port 2 Interrupt Enable */
201
SFR_8BIT(P2SEL);                              /* Port 2 Selection */
202
 
203
/************************************************************
204
* DIGITAL I/O Port5/6
205
************************************************************/
206
#define __MSP430_HAS_PORT5__                  /* Definition to show that Module is available */
207
#define __MSP430_HAS_PORT6__                  /* Definition to show that Module is available */
208
 
209
SFR_8BIT(P5IN);                               /* Port 5 Input */
210
SFR_8BIT(P5OUT);                              /* Port 5 Output */
211
SFR_8BIT(P5DIR);                              /* Port 5 Direction */
212
SFR_8BIT(P5SEL);                              /* Port 5 Selection */
213
 
214
SFR_8BIT(P6IN);                               /* Port 6 Input */
215
SFR_8BIT(P6OUT);                              /* Port 6 Output */
216
SFR_8BIT(P6DIR);                              /* Port 6 Direction */
217
SFR_8BIT(P6SEL);                              /* Port 6 Selection */
218
 
219
/************************************************************
220
* BASIC TIMER
221
************************************************************/
222
#define __MSP430_HAS_BT__                     /* Definition to show that Module is available */
223
 
224
SFR_8BIT(BTCTL);                              /* Basic Timer Control */
225
/* The bit names have been prefixed with "BT" */
226
#define BTIP0                  (0x01)
227
#define BTIP1                  (0x02)
228
#define BTIP2                  (0x04)
229
#define BTFRFQ0                (0x08)
230
#define BTFRFQ1                (0x10)
231
#define BTDIV                  (0x20)         /* fCLK2 = ACLK:256 */
232
#define BTHOLD                 (0x40)         /* BT1 is held if this bit is set */
233
#define BTSSEL                 (0x80)         /* fBT = fMCLK (main clock) */
234
 
235
SFR_8BIT(BTCNT1);                             /* Basic Timer Count 1 */
236
SFR_8BIT(BTCNT2);                             /* Basic Timer Count 2 */
237
 
238
/* Frequency of the BTCNT2 coded with Bit 5 and 7 in BTCTL */
239
#define BT_fCLK2_ACLK          (0x00)
240
#define BT_fCLK2_ACLK_DIV256   (BTDIV)
241
#define BT_fCLK2_MCLK          (BTSSEL)
242
 
243
/* Interrupt interval time fINT coded with Bits 0-2 in BTCTL */
244
#define BT_fCLK2_DIV2          (0x00)         /* fINT = fCLK2:2 (default) */
245
#define BT_fCLK2_DIV4          (BTIP0)        /* fINT = fCLK2:4 */
246
#define BT_fCLK2_DIV8          (BTIP1)        /* fINT = fCLK2:8 */
247
#define BT_fCLK2_DIV16         (BTIP1+BTIP0)  /* fINT = fCLK2:16 */
248
#define BT_fCLK2_DIV32         (BTIP2)        /* fINT = fCLK2:32 */
249
#define BT_fCLK2_DIV64         (BTIP2+BTIP0)  /* fINT = fCLK2:64 */
250
#define BT_fCLK2_DIV128        (BTIP2+BTIP1)  /* fINT = fCLK2:128 */
251
#define BT_fCLK2_DIV256     (BTIP2+BTIP1+BTIP0)       /* fINT = fCLK2:256 */
252
/* Frequency of LCD coded with Bits 3-4 */
253
#define BT_fLCD_DIV32          (0x00)         /* fLCD = fACLK:32 (default) */
254
#define BT_fLCD_DIV64          (BTFRFQ0)      /* fLCD = fACLK:64 */
255
#define BT_fLCD_DIV128         (BTFRFQ1)      /* fLCD = fACLK:128 */
256
#define BT_fLCD_DIV256      (BTFRFQ1+BTFRFQ0)         /* fLCD = fACLK:256 */
257
/* LCD frequency values with fBT=fACLK */
258
#define BT_fLCD_1K             (0x00)         /* fACLK:32 (default) */
259
#define BT_fLCD_512            (BTFRFQ0)      /* fACLK:64 */
260
#define BT_fLCD_256            (BTFRFQ1)      /* fACLK:128 */
261
#define BT_fLCD_128         (BTFRFQ1+BTFRFQ0)         /* fACLK:256 */
262
/* LCD frequency values with fBT=fMCLK */
263
#define BT_fLCD_31K            (BTSSEL)       /* fMCLK:32 */
264
#define BT_fLCD_15_5K       (BTSSEL+BTFRFQ0)          /* fMCLK:64 */
265
#define BT_fLCD_7_8K        (BTSSEL+BTFRFQ1+BTFRFQ0)  /* fMCLK:256 */
266
/* with assumed vlues of fACLK=32KHz, fMCLK=1MHz */
267
/* fBT=fACLK is thought for longer interval times */
268
#define BT_ADLY_0_064          (0x00)         /* 0.064ms interval (default) */
269
#define BT_ADLY_0_125          (BTIP0)        /* 0.125ms    " */
270
#define BT_ADLY_0_25           (BTIP1)        /* 0.25ms     " */
271
#define BT_ADLY_0_5            (BTIP1+BTIP0)  /* 0.5ms      " */
272
#define BT_ADLY_1              (BTIP2)        /* 1ms        " */
273
#define BT_ADLY_2              (BTIP2+BTIP0)  /* 2ms        " */
274
#define BT_ADLY_4              (BTIP2+BTIP1)  /* 4ms        " */
275
#define BT_ADLY_8           (BTIP2+BTIP1+BTIP0)       /* 8ms        " */
276
#define BT_ADLY_16             (BTDIV)        /* 16ms       " */
277
#define BT_ADLY_32             (BTDIV+BTIP0)  /* 32ms       " */
278
#define BT_ADLY_64             (BTDIV+BTIP1)  /* 64ms       " */
279
#define BT_ADLY_125         (BTDIV+BTIP1+BTIP0)       /* 125ms      " */
280
#define BT_ADLY_250            (BTDIV+BTIP2)  /* 250ms      " */
281
#define BT_ADLY_500         (BTDIV+BTIP2+BTIP0)       /* 500ms      " */
282
#define BT_ADLY_1000        (BTDIV+BTIP2+BTIP1)       /* 1000ms     " */
283
#define BT_ADLY_2000        (BTDIV+BTIP2+BTIP1+BTIP0) /* 2000ms     " */
284
/* fCLK2=fMCLK (1MHz) is thought for short interval times */
285
/* the timing for short intervals is more precise than ACLK */
286
/* NOTE */
287
/* Be sure that the SCFQCTL-Register is set to 01Fh so that fMCLK=1MHz */
288
/* Too low interval time results in interrupts too frequent for the processor to handle! */
289
#define BT_MDLY_0_002          (BTSSEL)       /* 0.002ms interval       *** interval times */
290
#define BT_MDLY_0_004          (BTSSEL+BTIP0) /* 0.004ms    "           *** too short for */
291
#define BT_MDLY_0_008          (BTSSEL+BTIP1) /* 0.008ms    "           *** interrupt */
292
#define BT_MDLY_0_016       (BTSSEL+BTIP1+BTIP0)      /* 0.016ms    "           *** handling */
293
#define BT_MDLY_0_032          (BTSSEL+BTIP2) /* 0.032ms    " */
294
#define BT_MDLY_0_064       (BTSSEL+BTIP2+BTIP0)      /* 0.064ms    " */
295
#define BT_MDLY_0_125       (BTSSEL+BTIP2+BTIP1)      /* 0.125ms    " */
296
#define BT_MDLY_0_25        (BTSSEL+BTIP2+BTIP1+BTIP0)/* 0.25ms     " */
297
 
298
/* Reset/Hold coded with Bits 6-7 in BT(1)CTL */
299
/* this is for BT */
300
//#define BTRESET_CNT1        (BTRESET)           /* BTCNT1 is reset while BTRESET is set */
301
//#define BTRESET_CNT1_2      (BTRESET+BTDIV)     /* BTCNT1 .AND. BTCNT2 are reset while ~ is set */
302
/* this is for BT1 */
303
#define BTHOLD_CNT1            (BTHOLD)       /* BTCNT1 is held while BTHOLD is set */
304
#define BTHOLD_CNT1_2          (BTHOLD+BTDIV) /* BT1CNT1 .AND. BT1CNT2 are held while ~ is set */
305
 
306
/* INTERRUPT CONTROL BITS */
307
/* #define BTIE                0x80 */
308
/* #define BTIFG               0x80 */
309
 
310
/************************************************************
311
* SYSTEM CLOCK, FLL+ (x41x)
312
************************************************************/
313
#define __MSP430_HAS_FLLPLUS_SMALL__                /* Definition to show that Module is available */
314
 
315
SFR_8BIT(SCFI0);                              /* System Clock Frequency Integrator 0 */
316
#define FN_2                   (0x04)         /* fDCOCLK =   1.4-12MHz*/
317
#define FN_3                   (0x08)         /* fDCOCLK =   2.2-17Mhz*/
318
#define FN_4                   (0x10)         /* fDCOCLK =   3.2-25Mhz*/
319
#define FN_8                   (0x20)         /* fDCOCLK =     5-40Mhz*/
320
#define FLLD0                  (0x40)         /* Loop Divider Bit : 0 */
321
#define FLLD1                  (0x80)         /* Loop Divider Bit : 1 */
322
 
323
#define FLLD_1                 (0x00)         /* Multiply Selected Loop Freq. By 1 */
324
#define FLLD_2                 (0x40)         /* Multiply Selected Loop Freq. By 2 */
325
#define FLLD_4                 (0x80)         /* Multiply Selected Loop Freq. By 4 */
326
#define FLLD_8                 (0xC0)         /* Multiply Selected Loop Freq. By 8 */
327
 
328
SFR_8BIT(SCFI1);                              /* System Clock Frequency Integrator 1 */
329
SFR_8BIT(SCFQCTL);                            /* System Clock Frequency Control */
330
/* System clock frequency values fMCLK coded with Bits 0-6 in SCFQCTL */
331
/* #define SCFQ_32K            0x00                        fMCLK=1*fACLK       only a range from */
332
#define SCFQ_64K               (0x01)         /* fMCLK=2*fACLK          1+1 to 127+1 is possible */
333
#define SCFQ_128K              (0x03)         /* fMCLK=4*fACLK */
334
#define SCFQ_256K              (0x07)         /* fMCLK=8*fACLK */
335
#define SCFQ_512K              (0x0F)         /* fMCLK=16*fACLK */
336
#define SCFQ_1M                (0x1F)         /* fMCLK=32*fACLK */
337
#define SCFQ_2M                (0x3F)         /* fMCLK=64*fACLK */
338
#define SCFQ_4M                (0x7F)         /* fMCLK=128*fACLK */
339
#define SCFQ_M                 (0x80)         /* Modulation Disable */
340
 
341
SFR_8BIT(FLL_CTL0);                           /* FLL+ Control 0 */
342
#define DCOF                   (0x01)         /* DCO Fault Flag */
343
#define LFOF                   (0x02)         /* Low Frequency Oscillator Fault Flag */
344
#define XT1OF                  (0x04)         /* High Frequency Oscillator Fault Flag */
345
#define OSCCAP0                (0x10)         /* XIN/XOUT Cap 0 */
346
#define OSCCAP1                (0x20)         /* XIN/XOUT Cap 1 */
347
#define XTS_FLL                (0x40)         /* 1: Selects high-freq. oscillator */
348
#define DCOPLUS                (0x80)         /* DCO+ Enable */
349
 
350
#define XCAP0PF                (0x00)         /* XIN Cap = XOUT Cap = 0pf */
351
#define XCAP10PF               (0x10)         /* XIN Cap = XOUT Cap = 10pf */
352
#define XCAP14PF               (0x20)         /* XIN Cap = XOUT Cap = 14pf */
353
#define XCAP18PF               (0x30)         /* XIN Cap = XOUT Cap = 18pf */
354
#define OSCCAP_0               (0x00)         /* XIN Cap = XOUT Cap = 0pf */
355
#define OSCCAP_1               (0x10)         /* XIN Cap = XOUT Cap = 10pf */
356
#define OSCCAP_2               (0x20)         /* XIN Cap = XOUT Cap = 14pf */
357
#define OSCCAP_3               (0x30)         /* XIN Cap = XOUT Cap = 18pf */
358
 
359
SFR_8BIT(FLL_CTL1);                           /* FLL+ Control 1 */
360
#define FLL_DIV0               (0x01)         /* FLL+ Divide Px.x/ACLK 0 */
361
#define FLL_DIV1               (0x02)         /* FLL+ Divide Px.x/ACLK 1 */
362
 
363
#define FLL_DIV_1              (0x00)         /* FLL+ Divide Px.x/ACLK By 1 */
364
#define FLL_DIV_2              (0x01)         /* FLL+ Divide Px.x/ACLK By 2 */
365
#define FLL_DIV_4              (0x02)         /* FLL+ Divide Px.x/ACLK By 4 */
366
#define FLL_DIV_8              (0x03)         /* FLL+ Divide Px.x/ACLK By 8 */
367
 
368
/* INTERRUPT CONTROL BITS */
369
/* These two bits are defined in the Special Function Registers */
370
/* #define OFIFG               0x02 */
371
/* #define OFIE                0x02 */
372
 
373
/************************************************************
374
* LCD_A
375
************************************************************/
376
#define __MSP430_HAS_LCD_A__                  /* Definition to show that Module is available */
377
 
378
SFR_8BIT(LCDACTL);                            /* LCD_A Control Register */
379
#define LCDON                  (0x01)
380
#define LCDSON                 (0x04)
381
#define LCDMX0                 (0x08)
382
#define LCDMX1                 (0x10)
383
#define LCDFREQ0               (0x20)
384
#define LCDFREQ1               (0x40)
385
#define LCDFREQ2               (0x80)
386
/* Display modes coded with Bits 2-4 */
387
#define LCDSTATIC              (LCDSON)
388
#define LCD2MUX                (LCDMX0+LCDSON)
389
#define LCD3MUX                (LCDMX1+LCDSON)
390
#define LCD4MUX                (LCDMX1+LCDMX0+LCDSON)
391
/* Frequency select code with Bits 5-7 */
392
#define LCDFREQ_32             (0x00)         /* LCD Freq: ACLK divided by 32 */
393
#define LCDFREQ_64             (0x20)         /* LCD Freq: ACLK divided by 64 */
394
#define LCDFREQ_96             (0x40)         /* LCD Freq: ACLK divided by 96 */
395
#define LCDFREQ_128            (0x60)         /* LCD Freq: ACLK divided by 128 */
396
#define LCDFREQ_192            (0x80)         /* LCD Freq: ACLK divided by 192 */
397
#define LCDFREQ_256            (0xA0)         /* LCD Freq: ACLK divided by 256 */
398
#define LCDFREQ_384            (0xC0)         /* LCD Freq: ACLK divided by 384 */
399
#define LCDFREQ_512            (0xE0)         /* LCD Freq: ACLK divided by 512 */
400
 
401
SFR_8BIT(LCDAPCTL0);                          /* LCD_A Port Control Register 0 */
402
#define LCDS0                  (0x01)         /* LCD Segment  0 to  3 Enable. */
403
#define LCDS4                  (0x02)         /* LCD Segment  4 to  7 Enable. */
404
#define LCDS8                  (0x04)         /* LCD Segment  8 to 11 Enable. */
405
#define LCDS12                 (0x08)         /* LCD Segment 12 to 15 Enable. */
406
#define LCDS16                 (0x10)         /* LCD Segment 16 to 19 Enable. */
407
#define LCDS20                 (0x20)         /* LCD Segment 20 to 23 Enable. */
408
#define LCDS24                 (0x40)         /* LCD Segment 24 to 27 Enable. */
409
#define LCDS28                 (0x80)         /* LCD Segment 28 to 31 Enable. */
410
 
411
SFR_8BIT(LCDAPCTL1);                          /* LCD_A Port Control Register 1 */
412
#define LCDS32                 (0x01)         /* LCD Segment 32 to 35 Enable. */
413
#define LCDS36                 (0x02)         /* LCD Segment 36 to 39 Enable. */
414
 
415
SFR_8BIT(LCDAVCTL0);                          /* LCD_A Voltage Control Register 0 */
416
#define LCD2B                  (0x01)         /* Selects 1/2 bias. */
417
#define VLCDREF0               (0x02)         /* Selects reference voltage for regulated charge pump: 0 */
418
#define VLCDREF1               (0x04)         /* Selects reference voltage for regulated charge pump: 1 */
419
#define LCDCPEN                (0x08)         /* LCD Voltage Charge Pump Enable. */
420
#define VLCDEXT                (0x10)         /* Select external source for VLCD. */
421
#define LCDREXT                (0x20)         /* Selects external connections for LCD mid voltages. */
422
#define LCDR03EXT              (0x40)         /* Selects external connection for lowest LCD voltage. */
423
 
424
/* Reference voltage source select for the regulated charge pump */
425
#define VLCDREF_0              (0<<1)         /* Internal */
426
#define VLCDREF_1              (1<<1)         /* External */
427
#define VLCDREF_2              (2<<1)         /* Reserved */
428
#define VLCDREF_3              (3<<1)         /* Reserved */
429
 
430
SFR_8BIT(LCDAVCTL1);                          /* LCD_A Voltage Control Register 1 */
431
#define VLCD0                  (0x02)         /* VLCD select: 0 */
432
#define VLCD1                  (0x04)         /* VLCD select: 1 */
433
#define VLCD2                  (0x08)         /* VLCD select: 2 */
434
#define VLCD3                  (0x10)         /* VLCD select: 3 */
435
 
436
/* Charge pump voltage selections */
437
#define VLCD_0                 (0<<1)         /* Charge pump disabled */
438
#define VLCD_1                 (1<<1)         /* VLCD = 2.60V */
439
#define VLCD_2                 (2<<1)         /* VLCD = 2.66V */
440
#define VLCD_3                 (3<<1)         /* VLCD = 2.72V */
441
#define VLCD_4                 (4<<1)         /* VLCD = 2.78V */
442
#define VLCD_5                 (5<<1)         /* VLCD = 2.84V */
443
#define VLCD_6                 (6<<1)         /* VLCD = 2.90V */
444
#define VLCD_7                 (7<<1)         /* VLCD = 2.96V */
445
#define VLCD_8                 (8<<1)         /* VLCD = 3.02V */
446
#define VLCD_9                 (9<<1)         /* VLCD = 3.08V */
447
#define VLCD_10                (10<<1)        /* VLCD = 3.14V */
448
#define VLCD_11                (11<<1)        /* VLCD = 3.20V */
449
#define VLCD_12                (12<<1)        /* VLCD = 3.26V */
450
#define VLCD_13                (12<<1)        /* VLCD = 3.32V */
451
#define VLCD_14                (13<<1)        /* VLCD = 3.38V */
452
#define VLCD_15                (15<<1)        /* VLCD = 3.44V */
453
 
454
#define VLCD_DISABLED          (0<<1)         /* Charge pump disabled */
455
#define VLCD_2_60              (1<<1)         /* VLCD = 2.60V */
456
#define VLCD_2_66              (2<<1)         /* VLCD = 2.66V */
457
#define VLCD_2_72              (3<<1)         /* VLCD = 2.72V */
458
#define VLCD_2_78              (4<<1)         /* VLCD = 2.78V */
459
#define VLCD_2_84              (5<<1)         /* VLCD = 2.84V */
460
#define VLCD_2_90              (6<<1)         /* VLCD = 2.90V */
461
#define VLCD_2_96              (7<<1)         /* VLCD = 2.96V */
462
#define VLCD_3_02              (8<<1)         /* VLCD = 3.02V */
463
#define VLCD_3_08              (9<<1)         /* VLCD = 3.08V */
464
#define VLCD_3_14              (10<<1)        /* VLCD = 3.14V */
465
#define VLCD_3_20              (11<<1)        /* VLCD = 3.20V */
466
#define VLCD_3_26              (12<<1)        /* VLCD = 3.26V */
467
#define VLCD_3_32              (12<<1)        /* VLCD = 3.32V */
468
#define VLCD_3_38              (13<<1)        /* VLCD = 3.38V */
469
#define VLCD_3_44              (15<<1)        /* VLCD = 3.44V */
470
 
471
#define LCDMEM_                (0x0091)       /* LCD Memory */
472
#ifdef __ASM_HEADER__
473
#define LCDMEM                 (LCDMEM_)      /* LCD Memory (for assembler) */
474
#else
475
#define LCDMEM                 ((char*)       LCDMEM_) /* LCD Memory (for C) */
476
#endif
477
SFR_8BIT(LCDM1);                              /* LCD Memory 1 */
478
SFR_8BIT(LCDM2);                              /* LCD Memory 2 */
479
SFR_8BIT(LCDM3);                              /* LCD Memory 3 */
480
SFR_8BIT(LCDM4);                              /* LCD Memory 4 */
481
SFR_8BIT(LCDM5);                              /* LCD Memory 5 */
482
SFR_8BIT(LCDM6);                              /* LCD Memory 6 */
483
SFR_8BIT(LCDM7);                              /* LCD Memory 7 */
484
SFR_8BIT(LCDM8);                              /* LCD Memory 8 */
485
SFR_8BIT(LCDM9);                              /* LCD Memory 9 */
486
SFR_8BIT(LCDM10);                             /* LCD Memory 10 */
487
SFR_8BIT(LCDM11);                             /* LCD Memory 11 */
488
SFR_8BIT(LCDM12);                             /* LCD Memory 12 */
489
SFR_8BIT(LCDM13);                             /* LCD Memory 13 */
490
SFR_8BIT(LCDM14);                             /* LCD Memory 14 */
491
SFR_8BIT(LCDM15);                             /* LCD Memory 15 */
492
SFR_8BIT(LCDM16);                             /* LCD Memory 16 */
493
SFR_8BIT(LCDM17);                             /* LCD Memory 17 */
494
SFR_8BIT(LCDM18);                             /* LCD Memory 18 */
495
SFR_8BIT(LCDM19);                             /* LCD Memory 19 */
496
SFR_8BIT(LCDM20);                             /* LCD Memory 20 */
497
 
498
#define LCDMA                  (LCDM10)       /* LCD Memory A */
499
#define LCDMB                  (LCDM11)       /* LCD Memory B */
500
#define LCDMC                  (LCDM12)       /* LCD Memory C */
501
#define LCDMD                  (LCDM13)       /* LCD Memory D */
502
#define LCDME                  (LCDM14)       /* LCD Memory E */
503
#define LCDMF                  (LCDM15)       /* LCD Memory F */
504
 
505
/************************************************************
506
* Timer A3
507
************************************************************/
508
#define __MSP430_HAS_TA3__                    /* Definition to show that Module is available */
509
 
510
SFR_16BIT(TAIV);                              /* Timer A Interrupt Vector Word */
511
SFR_16BIT(TACTL);                             /* Timer A Control */
512
SFR_16BIT(TACCTL0);                           /* Timer A Capture/Compare Control 0 */
513
SFR_16BIT(TACCTL1);                           /* Timer A Capture/Compare Control 1 */
514
SFR_16BIT(TACCTL2);                           /* Timer A Capture/Compare Control 2 */
515
SFR_16BIT(TAR);                               /* Timer A Counter Register */
516
SFR_16BIT(TACCR0);                            /* Timer A Capture/Compare 0 */
517
SFR_16BIT(TACCR1);                            /* Timer A Capture/Compare 1 */
518
SFR_16BIT(TACCR2);                            /* Timer A Capture/Compare 2 */
519
 
520
/* Alternate register names */
521
#define CCTL0                  TACCTL0        /* Timer A Capture/Compare Control 0 */
522
#define CCTL1                  TACCTL1        /* Timer A Capture/Compare Control 1 */
523
#define CCTL2                  TACCTL2        /* Timer A Capture/Compare Control 2 */
524
#define CCR0                   TACCR0         /* Timer A Capture/Compare 0 */
525
#define CCR1                   TACCR1         /* Timer A Capture/Compare 1 */
526
#define CCR2                   TACCR2         /* Timer A Capture/Compare 2 */
527
#define CCTL0_                 TACCTL0_       /* Timer A Capture/Compare Control 0 */
528
#define CCTL1_                 TACCTL1_       /* Timer A Capture/Compare Control 1 */
529
#define CCTL2_                 TACCTL2_       /* Timer A Capture/Compare Control 2 */
530
#define CCR0_                  TACCR0_        /* Timer A Capture/Compare 0 */
531
#define CCR1_                  TACCR1_        /* Timer A Capture/Compare 1 */
532
#define CCR2_                  TACCR2_        /* Timer A Capture/Compare 2 */
533
/* Alternate register names - 5xx style */
534
#define TA0IV                  TAIV           /* Timer A Interrupt Vector Word */
535
#define TA0CTL                 TACTL          /* Timer A Control */
536
#define TA0CCTL0               TACCTL0        /* Timer A Capture/Compare Control 0 */
537
#define TA0CCTL1               TACCTL1        /* Timer A Capture/Compare Control 1 */
538
#define TA0CCTL2               TACCTL2        /* Timer A Capture/Compare Control 2 */
539
#define TA0R                   TAR            /* Timer A Counter Register */
540
#define TA0CCR0                TACCR0         /* Timer A Capture/Compare 0 */
541
#define TA0CCR1                TACCR1         /* Timer A Capture/Compare 1 */
542
#define TA0CCR2                TACCR2         /* Timer A Capture/Compare 2 */
543
#define TA0IV_                 TAIV_          /* Timer A Interrupt Vector Word */
544
#define TA0CTL_                TACTL_         /* Timer A Control */
545
#define TA0CCTL0_              TACCTL0_       /* Timer A Capture/Compare Control 0 */
546
#define TA0CCTL1_              TACCTL1_       /* Timer A Capture/Compare Control 1 */
547
#define TA0CCTL2_              TACCTL2_       /* Timer A Capture/Compare Control 2 */
548
#define TA0R_                  TAR_           /* Timer A Counter Register */
549
#define TA0CCR0_               TACCR0_        /* Timer A Capture/Compare 0 */
550
#define TA0CCR1_               TACCR1_        /* Timer A Capture/Compare 1 */
551
#define TA0CCR2_               TACCR2_        /* Timer A Capture/Compare 2 */
552
 
553
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
554
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
555
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
556
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
557
#define MC1                    (0x0020)       /* Timer A mode control 1 */
558
#define MC0                    (0x0010)       /* Timer A mode control 0 */
559
#define TACLR                  (0x0004)       /* Timer A counter clear */
560
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
561
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
562
 
563
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
564
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
565
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
566
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
567
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
568
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
569
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
570
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
571
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
572
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
573
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
574
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
575
 
576
#define CM1                    (0x8000)       /* Capture mode 1 */
577
#define CM0                    (0x4000)       /* Capture mode 0 */
578
#define CCIS1                  (0x2000)       /* Capture input select 1 */
579
#define CCIS0                  (0x1000)       /* Capture input select 0 */
580
#define SCS                    (0x0800)       /* Capture sychronize */
581
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
582
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
583
#define OUTMOD2                (0x0080)       /* Output mode 2 */
584
#define OUTMOD1                (0x0040)       /* Output mode 1 */
585
#define OUTMOD0                (0x0020)       /* Output mode 0 */
586
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
587
#define CCI                    (0x0008)       /* Capture input signal (read) */
588
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
589
#define COV                    (0x0002)       /* Capture/compare overflow flag */
590
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
591
 
592
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
593
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
594
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
595
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
596
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
597
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
598
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
599
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
600
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
601
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
602
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
603
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
604
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
605
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
606
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
607
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
608
 
609
/* TA3IV Definitions */
610
#define TAIV_NONE              (0x0000)       /* No Interrupt pending */
611
#define TAIV_TACCR1            (0x0002)       /* TACCR1_CCIFG */
612
#define TAIV_TACCR2            (0x0004)       /* TACCR2_CCIFG */
613
#define TAIV_6                 (0x0006)       /* Reserved */
614
#define TAIV_8                 (0x0008)       /* Reserved */
615
#define TAIV_TAIFG             (0x000A)       /* TAIFG */
616
 
617
/*************************************************************
618
* Flash Memory
619
*************************************************************/
620
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
621
 
622
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
623
SFR_16BIT(FCTL2);                             /* FLASH Control 2 */
624
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
625
 
626
#define FRKEY                  (0x9600)       /* Flash key returned by read */
627
#define FWKEY                  (0xA500)       /* Flash key for write */
628
#define FXKEY                  (0x3300)       /* for use with XOR instruction */
629
 
630
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
631
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
632
#define WRT                    (0x0040)       /* Enable bit for Flash write */
633
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
634
#define SEGWRT                 (0x0080)       /* old definition */ /* Enable bit for Flash segment write */
635
 
636
#define FN0                    (0x0001)       /* Divide Flash clock by 1 to 64 using FN0 to FN5 according to: */
637
#define FN1                    (0x0002)       /*  32*FN5 + 16*FN4 + 8*FN3 + 4*FN2 + 2*FN1 + FN0 + 1 */
638
#ifndef FN2
639
#define FN2                    (0x0004)
640
#endif
641
#ifndef FN3
642
#define FN3                    (0x0008)
643
#endif
644
#ifndef FN4
645
#define FN4                    (0x0010)
646
#endif
647
#define FN5                    (0x0020)
648
#define FSSEL0                 (0x0040)       /* Flash clock select 0 */        /* to distinguish from USART SSELx */
649
#define FSSEL1                 (0x0080)       /* Flash clock select 1 */
650
 
651
#define FSSEL_0                (0x0000)       /* Flash clock select: 0 - ACLK */
652
#define FSSEL_1                (0x0040)       /* Flash clock select: 1 - MCLK */
653
#define FSSEL_2                (0x0080)       /* Flash clock select: 2 - SMCLK */
654
#define FSSEL_3                (0x00C0)       /* Flash clock select: 3 - SMCLK */
655
 
656
#define BUSY                   (0x0001)       /* Flash busy: 1 */
657
#define KEYV                   (0x0002)       /* Flash Key violation flag */
658
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
659
#define WAIT                   (0x0008)       /* Wait flag for segment write */
660
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
661
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
662
 
663
/************************************************************
664
* SD16_A1 - Sigma Delta 16 Bit
665
************************************************************/
666
#define __MSP430_HAS_SD16_A1__                /* Definition to show that Module is available */
667
 
668
SFR_8BIT(SD16INCTL0);                         /* SD16 Input Control Register Channel 0 */
669
SFR_8BIT(SD16AE);                             /* SD16 Analog Input Enable Register */
670
SFR_8BIT(SD16CONF0);                          /* SD16 Internal Configuration Register 0 */
671
SFR_8BIT(SD16CONF1);                          /* SD16 Internal Configuration Register 1 */
672
                                      /* Please use only the recommended settings */
673
 
674
SFR_16BIT(SD16CTL);                           /* Sigma Delta ADC 16 Control Register */
675
SFR_16BIT(SD16CCTL0);                         /* SD16 Channel 0 Control Register */
676
SFR_16BIT(SD16IV);                            /* SD16 Interrupt Vector Register */
677
SFR_16BIT(SD16MEM0);                          /* SD16 Channel 0 Conversion Memory */
678
 
679
/* SD16AE */
680
#define SD16AE0                (0x0001)       /* SD16 External Input Enable 0 */
681
#define SD16AE1                (0x0002)       /* SD16 External Input Enable 1 */
682
#define SD16AE2                (0x0004)       /* SD16 External Input Enable 2 */
683
#define SD16AE3                (0x0008)       /* SD16 External Input Enable 3 */
684
#define SD16AE4                (0x0010)       /* SD16 External Input Enable 4 */
685
#define SD16AE5                (0x0020)       /* SD16 External Input Enable 5 */
686
#define SD16AE6                (0x0040)       /* SD16 External Input Enable 6 */
687
#define SD16AE7                (0x0080)       /* SD16 External Input Enable 7 */
688
 
689
/* SD16INCTLx */
690
#define SD16INCH0              (0x0001)       /* SD16 Input Channel select 0 */
691
#define SD16INCH1              (0x0002)       /* SD16 Input Channel select 1 */
692
#define SD16INCH2              (0x0004)       /* SD16 Input Channel select 2 */
693
#define SD16GAIN0              (0x0008)       /* SD16 Input Pre-Amplifier Gain Select 0 */
694
#define SD16GAIN1              (0x0010)       /* SD16 Input Pre-Amplifier Gain Select 1 */
695
#define SD16GAIN2              (0x0020)       /* SD16 Input Pre-Amplifier Gain Select 2 */
696
#define SD16INTDLY0            (0x0040)       /* SD16 Interrupt Delay after 1.Conversion 0 */
697
#define SD16INTDLY1            (0x0080)       /* SD16 Interrupt Delay after 1.Conversion 1 */
698
 
699
#define SD16GAIN_1             (0x0000)       /* SD16 Input Pre-Amplifier Gain Select *1  */
700
#define SD16GAIN_2             (0x0008)       /* SD16 Input Pre-Amplifier Gain Select *2  */
701
#define SD16GAIN_4             (0x0010)       /* SD16 Input Pre-Amplifier Gain Select *4  */
702
#define SD16GAIN_8             (0x0018)       /* SD16 Input Pre-Amplifier Gain Select *8  */
703
#define SD16GAIN_16            (0x0020)       /* SD16 Input Pre-Amplifier Gain Select *16 */
704
#define SD16GAIN_32            (0x0028)       /* SD16 Input Pre-Amplifier Gain Select *32 */
705
 
706
#define SD16INCH_0             (0x0000)       /* SD16 Input Channel select A0 */
707
#define SD16INCH_1             (0x0001)       /* SD16 Input Channel select A1 */
708
#define SD16INCH_2             (0x0002)       /* SD16 Input Channel select A2 */
709
#define SD16INCH_3             (0x0003)       /* SD16 Input Channel select A3 */
710
#define SD16INCH_4             (0x0004)       /* SD16 Input Channel select A4 */
711
#define SD16INCH_5             (0x0005)       /* SD16 Input Channel select Vcc divider */
712
#define SD16INCH_6             (0x0006)       /* SD16 Input Channel select Temp */
713
#define SD16INCH_7             (0x0007)       /* SD16 Input Channel select Offset */
714
 
715
#define SD16INTDLY_0           (0x0000)       /* SD16 Interrupt Delay: Int. after 4.Conversion  */
716
#define SD16INTDLY_1           (0x0040)       /* SD16 Interrupt Delay: Int. after 3.Conversion  */
717
#define SD16INTDLY_2           (0x0080)       /* SD16 Interrupt Delay: Int. after 2.Conversion  */
718
#define SD16INTDLY_3           (0x00C0)       /* SD16 Interrupt Delay: Int. after 1.Conversion  */
719
 
720
/* SD16CTL */
721
#define SD16OVIE               (0x0002)       /* SD16 Overflow Interupt Enable */
722
#define SD16REFON              (0x0004)       /* SD16 Switch internal Reference on */
723
#define SD16VMIDON             (0x0008)       /* SD16 Switch Vmid Buffer on */
724
#define SD16SSEL0              (0x0010)       /* SD16 Clock Source Select 0 */
725
#define SD16SSEL1              (0x0020)       /* SD16 Clock Source Select 1 */
726
#define SD16DIV0               (0x0040)       /* SD16 Clock Divider Select 0 */
727
#define SD16DIV1               (0x0080)       /* SD16 Clock Divider Select 1 */
728
#define SD16LP                 (0x0100)       /* SD16 Low Power Mode Enable */
729
#define SD16XDIV0              (0x0200)       /* SD16 2.Clock Divider Select 0 */
730
#define SD16XDIV1              (0x0400)       /* SD16 2.Clock Divider Select 1 */
731
//#define SD16XDIV2           (0x0800)  /* SD16 2.Clock Divider Select 2 */
732
 
733
#define SD16DIV_0              (0x0000)       /* SD16 Clock Divider Select /1 */
734
#define SD16DIV_1              (SD16DIV0)     /* SD16 Clock Divider Select /2 */
735
#define SD16DIV_2              (SD16DIV1)     /* SD16 Clock Divider Select /4 */
736
#define SD16DIV_3           (SD16DIV0+SD16DIV1)    /* SD16 Clock Divider Select /8 */
737
 
738
#define SD16XDIV_0             (0x0000)       /* SD16 2.Clock Divider Select /1 */
739
#define SD16XDIV_1             (SD16XDIV0)    /* SD16 2.Clock Divider Select /3 */
740
#define SD16XDIV_2             (SD16XDIV1)    /* SD16 2.Clock Divider Select /16 */
741
#define SD16XDIV_3          (SD16XDIV0+SD16XDIV1)  /* SD16 2.Clock Divider Select /48 */
742
 
743
#define SD16SSEL_0             (0x0000)       /* SD16 Clock Source Select MCLK  */
744
#define SD16SSEL_1             (SD16SSEL0)    /* SD16 Clock Source Select SMCLK */
745
#define SD16SSEL_2             (SD16SSEL1)    /* SD16 Clock Source Select ACLK  */
746
#define SD16SSEL_3          (SD16SSEL0+SD16SSEL1)  /* SD16 Clock Source Select TACLK */
747
 
748
/* SD16CCTLx */
749
//#define RESERVED            (0x0001)  /* RESERVED */
750
#define SD16SC                 (0x0002)       /* SD16 Start Conversion */
751
#define SD16IFG                (0x0004)       /* SD16 Channel x Interrupt Flag */
752
#define SD16IE                 (0x0008)       /* SD16 Channel x Interrupt Enable */
753
#define SD16DF                 (0x0010)       /* SD16 Channel x Data Format: 0:Unipolar/1:Bipolar */
754
#define SD16OVIFG              (0x0020)       /* SD16 Channel x Overflow Interrupt Flag */
755
#define SD16LSBACC             (0x0040)       /* SD16 Channel x Access LSB of ADC */
756
#define SD16LSBTOG             (0x0080)       /* SD16 Channel x Toggle LSB Output of ADC */
757
#define SD16OSR0               (0x0100)       /* SD16 Channel x OverSampling Ratio 0 */
758
#define SD16OSR1               (0x0200)       /* SD16 Channel x OverSampling Ratio 1 */
759
#define SD16SNGL               (0x0400)       /* SD16 Channel x Single Conversion On/Off */
760
#define SD16XOSR               (0x0800)       /* SD16 Channel x Extended OverSampling Ratio */
761
#define SD16UNI                (0x1000)       /* SD16 Channel x Bipolar(0) / Unipolar(1) Mode */
762
#define SD16BUF0               (0x2000)       /* SD16 Channel x High Impedance Input Buffer Select: 0 */
763
#define SD16BUF1               (0x4000)       /* SD16 Channel x High Impedance Input Buffer Select: 1 */
764
 
765
#define SD16OSR_1024        (SD16OSR0+SD16XOSR)     /* SD16 Channel x OverSampling Ratio 1024 */
766
#define SD16OSR_512            (SD16XOSR)     /* SD16 Channel x OverSampling Ratio 512 */
767
#define SD16OSR_256            (0x0000)       /* SD16 Channel x OverSampling Ratio 256 */
768
#define SD16OSR_128            (SD16OSR0)     /* SD16 Channel x OverSampling Ratio 128 */
769
#define SD16OSR_64             (SD16OSR1)     /* SD16 Channel x OverSampling Ratio  64 */
770
#define SD16OSR_32          (SD16OSR0+SD16OSR1)     /* SD16 Channel x OverSampling Ratio  32 */
771
 
772
#define SD16BUF_0              (0x0000)       /* SD16 High Imp. Input Buffer: Disabled */
773
#define SD16BUF_1              (SD16BUF0)     /* SD16 High Imp. Input Buffer: Slow */
774
#define SD16BUF_2              (SD16BUF1)     /* SD16 High Imp. Input Buffer: Meduim */
775
#define SD16BUF_3           (SD16BUF0+SD16BUF1)     /* SD16 High Imp. Input Buffer: Fast */
776
 
777
/* SD16IV Definitions */
778
#define SD16IV_NONE            (0x0000)       /* No Interrupt pending */
779
#define SD16IV_SD16OVIFG       (0x0002)       /* SD16OVIFG */
780
#define SD16IV_SD16MEM0        (0x0004)       /* SD16MEM0 SD16IFG */
781
 
782
/************************************************************
783
* DAC12
784
************************************************************/
785
#define __MSP430_HAS_DAC12_1__                /* Definition to show that Module is available */
786
 
787
SFR_16BIT(DAC12_0CTL);                        /* DAC12_0 Control */
788
 
789
#define DAC12GRP               (0x0001)       /* DAC12 group (not used) */
790
#define DAC12ENC               (0x0002)       /* DAC12 enable conversion */
791
#define DAC12IFG               (0x0004)       /* DAC12 interrupt flag */
792
#define DAC12IE                (0x0008)       /* DAC12 interrupt enable */
793
#define DAC12DF                (0x0010)       /* DAC12 data format */
794
#define DAC12AMP0              (0x0020)       /* DAC12 amplifier bit 0 */
795
#define DAC12AMP1              (0x0040)       /* DAC12 amplifier bit 1 */
796
#define DAC12AMP2              (0x0080)       /* DAC12 amplifier bit 2 */
797
#define DAC12IR                (0x0100)       /* DAC12 input reference and output range */
798
#define DAC12CALON             (0x0200)       /* DAC12 calibration */
799
#define DAC12LSEL0             (0x0400)       /* DAC12 load select bit 0 */
800
#define DAC12LSEL1             (0x0800)       /* DAC12 load select bit 1 */
801
#define DAC12RES               (0x1000)       /* DAC12 resolution */
802
#define DAC12SREF0             (0x2000)       /* DAC12 reference bit 0 */
803
#define DAC12SREF1             (0x4000)       /* DAC12 reference bit 1 */
804
#define DAC12OPS               (0x8000)       /* DAC12 Operation Amp. */
805
 
806
#define DAC12AMP_0             (0*0x0020u)    /* DAC12 amplifier 0: off,    3-state */
807
#define DAC12AMP_1             (1*0x0020u)    /* DAC12 amplifier 1: off,    off */
808
#define DAC12AMP_2             (2*0x0020u)    /* DAC12 amplifier 2: low,    low */
809
#define DAC12AMP_3             (3*0x0020u)    /* DAC12 amplifier 3: low,    medium */
810
#define DAC12AMP_4             (4*0x0020u)    /* DAC12 amplifier 4: low,    high */
811
#define DAC12AMP_5             (5*0x0020u)    /* DAC12 amplifier 5: medium, medium */
812
#define DAC12AMP_6             (6*0x0020u)    /* DAC12 amplifier 6: medium, high */
813
#define DAC12AMP_7             (7*0x0020u)    /* DAC12 amplifier 7: high,   high */
814
 
815
#define DAC12LSEL_0            (0*0x0400u)    /* DAC12 load select 0: direct */
816
#define DAC12LSEL_1            (1*0x0400u)    /* DAC12 load select 1: latched with DAT */
817
#define DAC12LSEL_2            (2*0x0400u)    /* DAC12 load select 2: latched with pos. Timer_A3.OUT1 */
818
#define DAC12LSEL_3            (3*0x0400u)    /* DAC12 load select 3: latched with pos. Timer_B7.OUT1 */
819
 
820
#define DAC12SREF_0            (0*0x2000u)    /* DAC12 reference 0: Vref+ */
821
#define DAC12SREF_1            (1*0x2000u)    /* DAC12 reference 1: Vref+ */
822
#define DAC12SREF_2            (2*0x2000u)    /* DAC12 reference 2: Veref+ */
823
#define DAC12SREF_3            (3*0x2000u)    /* DAC12 reference 3: Veref+ */
824
 
825
SFR_16BIT(DAC12_0DAT);                        /* DAC12_0 Data */
826
/************************************************************
827
* Interrupt Vectors (offset from 0xFFE0)
828
************************************************************/
829
 
830
#define VECTOR_NAME(name)       name##_ptr
831
#define EMIT_PRAGMA(x)          _Pragma(#x)
832
#define CREATE_VECTOR(name)     void (* const VECTOR_NAME(name))(void) = &name
833
#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))
834
#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \
835
                                PLACE_VECTOR(VECTOR_NAME(func), offset)
836
 
837
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
838
#define BASICTIMER_VECTOR       ".int00"                    /* 0xFFE0 Basic Timer */
839
#else
840
#define BASICTIMER_VECTOR       (0 * 1u)                     /* 0xFFE0 Basic Timer */
841
/*#define BASICTIMER_ISR(func)    ISR_VECTOR(func, ".int00")  */ /* 0xFFE0 Basic Timer */ /* CCE V2 Style */
842
#endif
843
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
844
#define PORT2_VECTOR            ".int01"                    /* 0xFFE2 Port 2 */
845
#else
846
#define PORT2_VECTOR            (1 * 1u)                     /* 0xFFE2 Port 2 */
847
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int01")  */ /* 0xFFE2 Port 2 */ /* CCE V2 Style */
848
#endif
849
 
850
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
851
#define DAC12_VECTOR            ".int03"                    /* 0xFFE6 DAC 12 */
852
#else
853
#define DAC12_VECTOR            (3 * 1u)                     /* 0xFFE6 DAC 12 */
854
/*#define DAC12_ISR(func)         ISR_VECTOR(func, ".int03")  */ /* 0xFFE6 DAC 12 */ /* CCE V2 Style */
855
#endif
856
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
857
#define PORT1_VECTOR            ".int04"                    /* 0xFFE8 Port 1 */
858
#else
859
#define PORT1_VECTOR            (4 * 1u)                     /* 0xFFE8 Port 1 */
860
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int04")  */ /* 0xFFE8 Port 1 */ /* CCE V2 Style */
861
#endif
862
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
863
#define TIMERA1_VECTOR          ".int05"                    /* 0xFFEA Timer A CC1-2, TA */
864
#else
865
#define TIMERA1_VECTOR          (5 * 1u)                     /* 0xFFEA Timer A CC1-2, TA */
866
/*#define TIMERA1_ISR(func)       ISR_VECTOR(func, ".int05")  */ /* 0xFFEA Timer A CC1-2, TA */ /* CCE V2 Style */
867
#endif
868
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
869
#define TIMERA0_VECTOR          ".int06"                    /* 0xFFEC Timer A CC0 */
870
#else
871
#define TIMERA0_VECTOR          (6 * 1u)                     /* 0xFFEC Timer A CC0 */
872
/*#define TIMERA0_ISR(func)       ISR_VECTOR(func, ".int06")  */ /* 0xFFEC Timer A CC0 */ /* CCE V2 Style */
873
#endif
874
 
875
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
876
#define WDT_VECTOR              ".int10"                    /* 0xFFF4 Watchdog Timer */
877
#else
878
#define WDT_VECTOR              (10 * 1u)                    /* 0xFFF4 Watchdog Timer */
879
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int10")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
880
#endif
881
 
882
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
883
#define SD16_VECTOR             ".int12"                    /* 0xFFF8 Sigma Delta ADC */
884
#else
885
#define SD16_VECTOR             (12 * 1u)                    /* 0xFFF8 Sigma Delta ADC */
886
/*#define SD16_ISR(func)          ISR_VECTOR(func, ".int12")  */ /* 0xFFF8 Sigma Delta ADC */ /* CCE V2 Style */
887
#endif
888
 
889
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
890
#define NMI_VECTOR              ".int14"                    /* 0xFFFC Non-maskable */
891
#else
892
#define NMI_VECTOR              (14 * 1u)                    /* 0xFFFC Non-maskable */
893
/*#define NMI_ISR(func)           ISR_VECTOR(func, ".int14")  */ /* 0xFFFC Non-maskable */ /* CCE V2 Style */
894
#endif
895
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
896
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
897
#else
898
#define RESET_VECTOR            (15 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
899
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int15")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
900
#endif
901
 
902
/************************************************************
903
* End of Modules
904
************************************************************/
905
 
906
#ifdef __cplusplus
907
}
908
#endif /* extern "C" */
909
 
910
#endif /* #ifndef __msp430x42x0 */
911