Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/******************************************************************************/
2
/* Legacy Header File                                                         */
3
/* Not recommended for use in new projects.                                   */
4
/* Please use the msp430.h file or the device specific header file            */
5
/******************************************************************************/
6
 
7
/********************************************************************
8
*
9
* Standard register and bit definitions for the Texas Instruments
10
* MSP430 microcontroller.
11
*
12
* This file supports assembler and C development for
13
* MSP430x20x1 devices.
14
*
15
* Texas Instruments, Version 1.2
16
*
17
* Rev. 1.0, Setup
18
* Rev. 1.1, Removed some TACCx2 definition on TA2 module
19
* Rev. 1.2, added definitions for Interrupt Vectors xxIV
20
*
21
********************************************************************/
22
 
23
#ifndef __msp430x20x1
24
#define __msp430x20x1
25
 
26
#ifdef __cplusplus
27
extern "C" {
28
#endif
29
 
30
 
31
/*----------------------------------------------------------------------------*/
32
/* PERIPHERAL FILE MAP                                                        */
33
/*----------------------------------------------------------------------------*/
34
 
35
/* External references resolved by a device-specific linker command file */
36
#define SFR_8BIT(address)   extern volatile unsigned char address
37
#define SFR_16BIT(address)  extern volatile unsigned int address
38
 
39
 
40
/************************************************************
41
* STANDARD BITS
42
************************************************************/
43
 
44
#define BIT0                   (0x0001)
45
#define BIT1                   (0x0002)
46
#define BIT2                   (0x0004)
47
#define BIT3                   (0x0008)
48
#define BIT4                   (0x0010)
49
#define BIT5                   (0x0020)
50
#define BIT6                   (0x0040)
51
#define BIT7                   (0x0080)
52
#define BIT8                   (0x0100)
53
#define BIT9                   (0x0200)
54
#define BITA                   (0x0400)
55
#define BITB                   (0x0800)
56
#define BITC                   (0x1000)
57
#define BITD                   (0x2000)
58
#define BITE                   (0x4000)
59
#define BITF                   (0x8000)
60
 
61
/************************************************************
62
* STATUS REGISTER BITS
63
************************************************************/
64
 
65
#define C                      (0x0001)
66
#define Z                      (0x0002)
67
#define N                      (0x0004)
68
#define V                      (0x0100)
69
#define GIE                    (0x0008)
70
#define CPUOFF                 (0x0010)
71
#define OSCOFF                 (0x0020)
72
#define SCG0                   (0x0040)
73
#define SCG1                   (0x0080)
74
 
75
/* Low Power Modes coded with Bits 4-7 in SR */
76
 
77
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
78
#define LPM0                   (CPUOFF)
79
#define LPM1                   (SCG0+CPUOFF)
80
#define LPM2                   (SCG1+CPUOFF)
81
#define LPM3                   (SCG1+SCG0+CPUOFF)
82
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
83
/* End #defines for assembler */
84
 
85
#else /* Begin #defines for C */
86
#define LPM0_bits              (CPUOFF)
87
#define LPM1_bits              (SCG0+CPUOFF)
88
#define LPM2_bits              (SCG1+CPUOFF)
89
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
90
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
91
 
92
#include "in430.h"
93
 
94
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
95
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
96
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
97
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
98
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
99
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
100
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
101
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
102
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
103
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
104
#endif /* End #defines for C */
105
 
106
/************************************************************
107
* PERIPHERAL FILE MAP
108
************************************************************/
109
 
110
/************************************************************
111
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
112
************************************************************/
113
 
114
SFR_8BIT(IE1);                                /* Interrupt Enable 1 */
115
#define WDTIE                  (0x01)         /* Watchdog Interrupt Enable */
116
#define OFIE                   (0x02)         /* Osc. Fault  Interrupt Enable */
117
#define NMIIE                  (0x10)         /* NMI Interrupt Enable */
118
#define ACCVIE                 (0x20)         /* Flash Access Violation Interrupt Enable */
119
 
120
SFR_8BIT(IFG1);                               /* Interrupt Flag 1 */
121
#define WDTIFG                 (0x01)         /* Watchdog Interrupt Flag */
122
#define OFIFG                  (0x02)         /* Osc. Fault Interrupt Flag */
123
#define PORIFG                 (0x04)         /* Power On Interrupt Flag */
124
#define RSTIFG                 (0x08)         /* Reset Interrupt Flag */
125
#define NMIIFG                 (0x10)         /* NMI Interrupt Flag */
126
 
127
/************************************************************
128
* Basic Clock Module
129
************************************************************/
130
#define __MSP430_HAS_BC2__                    /* Definition to show that Module is available */
131
 
132
SFR_8BIT(DCOCTL);                             /* DCO Clock Frequency Control */
133
SFR_8BIT(BCSCTL1);                            /* Basic Clock System Control 1 */
134
SFR_8BIT(BCSCTL2);                            /* Basic Clock System Control 2 */
135
SFR_8BIT(BCSCTL3);                            /* Basic Clock System Control 3 */
136
 
137
#define MOD0                   (0x01)         /* Modulation Bit 0 */
138
#define MOD1                   (0x02)         /* Modulation Bit 1 */
139
#define MOD2                   (0x04)         /* Modulation Bit 2 */
140
#define MOD3                   (0x08)         /* Modulation Bit 3 */
141
#define MOD4                   (0x10)         /* Modulation Bit 4 */
142
#define DCO0                   (0x20)         /* DCO Select Bit 0 */
143
#define DCO1                   (0x40)         /* DCO Select Bit 1 */
144
#define DCO2                   (0x80)         /* DCO Select Bit 2 */
145
 
146
#define RSEL0                  (0x01)         /* Range Select Bit 0 */
147
#define RSEL1                  (0x02)         /* Range Select Bit 1 */
148
#define RSEL2                  (0x04)         /* Range Select Bit 2 */
149
#define RSEL3                  (0x08)         /* Range Select Bit 3 */
150
#define DIVA0                  (0x10)         /* ACLK Divider 0 */
151
#define DIVA1                  (0x20)         /* ACLK Divider 1 */
152
#define XTS                    (0x40)         /* LFXTCLK 0:Low Freq. / 1: High Freq. */
153
#define XT2OFF                 (0x80)         /* Enable XT2CLK */
154
 
155
#define DIVA_0                 (0x00)         /* ACLK Divider 0: /1 */
156
#define DIVA_1                 (0x10)         /* ACLK Divider 1: /2 */
157
#define DIVA_2                 (0x20)         /* ACLK Divider 2: /4 */
158
#define DIVA_3                 (0x30)         /* ACLK Divider 3: /8 */
159
 
160
#define DIVS0                  (0x02)         /* SMCLK Divider 0 */
161
#define DIVS1                  (0x04)         /* SMCLK Divider 1 */
162
#define SELS                   (0x08)         /* SMCLK Source Select 0:DCOCLK / 1:XT2CLK/LFXTCLK */
163
#define DIVM0                  (0x10)         /* MCLK Divider 0 */
164
#define DIVM1                  (0x20)         /* MCLK Divider 1 */
165
#define SELM0                  (0x40)         /* MCLK Source Select 0 */
166
#define SELM1                  (0x80)         /* MCLK Source Select 1 */
167
 
168
#define DIVS_0                 (0x00)         /* SMCLK Divider 0: /1 */
169
#define DIVS_1                 (0x02)         /* SMCLK Divider 1: /2 */
170
#define DIVS_2                 (0x04)         /* SMCLK Divider 2: /4 */
171
#define DIVS_3                 (0x06)         /* SMCLK Divider 3: /8 */
172
 
173
#define DIVM_0                 (0x00)         /* MCLK Divider 0: /1 */
174
#define DIVM_1                 (0x10)         /* MCLK Divider 1: /2 */
175
#define DIVM_2                 (0x20)         /* MCLK Divider 2: /4 */
176
#define DIVM_3                 (0x30)         /* MCLK Divider 3: /8 */
177
 
178
#define SELM_0                 (0x00)         /* MCLK Source Select 0: DCOCLK */
179
#define SELM_1                 (0x40)         /* MCLK Source Select 1: DCOCLK */
180
#define SELM_2                 (0x80)         /* MCLK Source Select 2: XT2CLK/LFXTCLK */
181
#define SELM_3                 (0xC0)         /* MCLK Source Select 3: LFXTCLK */
182
 
183
#define LFXT1OF                (0x01)         /* Low/high Frequency Oscillator Fault Flag */
184
#define XT2OF                  (0x02)         /* High frequency oscillator 2 fault flag */
185
#define XCAP0                  (0x04)         /* XIN/XOUT Cap 0 */
186
#define XCAP1                  (0x08)         /* XIN/XOUT Cap 1 */
187
#define LFXT1S0                (0x10)         /* Mode 0 for LFXT1 (XTS = 0) */
188
#define LFXT1S1                (0x20)         /* Mode 1 for LFXT1 (XTS = 0) */
189
#define XT2S0                  (0x40)         /* Mode 0 for XT2 */
190
#define XT2S1                  (0x80)         /* Mode 1 for XT2 */
191
 
192
#define XCAP_0                 (0x00)         /* XIN/XOUT Cap : 0 pF */
193
#define XCAP_1                 (0x04)         /* XIN/XOUT Cap : 6 pF */
194
#define XCAP_2                 (0x08)         /* XIN/XOUT Cap : 10 pF */
195
#define XCAP_3                 (0x0C)         /* XIN/XOUT Cap : 12.5 pF */
196
 
197
#define LFXT1S_0               (0x00)         /* Mode 0 for LFXT1 : Normal operation */
198
#define LFXT1S_1               (0x10)         /* Mode 1 for LFXT1 : Reserved */
199
#define LFXT1S_2               (0x20)         /* Mode 2 for LFXT1 : VLO */
200
#define LFXT1S_3               (0x30)         /* Mode 3 for LFXT1 : Digital input signal */
201
 
202
#define XT2S_0                 (0x00)         /* Mode 0 for XT2 : 0.4 - 1 MHz */
203
#define XT2S_1                 (0x40)         /* Mode 1 for XT2 : 1 - 4 MHz */
204
#define XT2S_2                 (0x80)         /* Mode 2 for XT2 : 2 - 16 MHz */
205
#define XT2S_3                 (0xC0)         /* Mode 3 for XT2 : Digital input signal */
206
 
207
/************************************************************
208
* Comparator A
209
************************************************************/
210
#define __MSP430_HAS_CAPLUS__                 /* Definition to show that Module is available */
211
 
212
SFR_8BIT(CACTL1);                             /* Comparator A Control 1 */
213
SFR_8BIT(CACTL2);                             /* Comparator A Control 2 */
214
SFR_8BIT(CAPD);                               /* Comparator A Port Disable */
215
 
216
#define CAIFG                  (0x01)         /* Comp. A Interrupt Flag */
217
#define CAIE                   (0x02)         /* Comp. A Interrupt Enable */
218
#define CAIES                  (0x04)         /* Comp. A Int. Edge Select: 0:rising / 1:falling */
219
#define CAON                   (0x08)         /* Comp. A enable */
220
#define CAREF0                 (0x10)         /* Comp. A Internal Reference Select 0 */
221
#define CAREF1                 (0x20)         /* Comp. A Internal Reference Select 1 */
222
#define CARSEL                 (0x40)         /* Comp. A Internal Reference Enable */
223
#define CAEX                   (0x80)         /* Comp. A Exchange Inputs */
224
 
225
#define CAREF_0                (0x00)         /* Comp. A Int. Ref. Select 0 : Off */
226
#define CAREF_1                (0x10)         /* Comp. A Int. Ref. Select 1 : 0.25*Vcc */
227
#define CAREF_2                (0x20)         /* Comp. A Int. Ref. Select 2 : 0.5*Vcc */
228
#define CAREF_3                (0x30)         /* Comp. A Int. Ref. Select 3 : Vt*/
229
 
230
#define CAOUT                  (0x01)         /* Comp. A Output */
231
#define CAF                    (0x02)         /* Comp. A Enable Output Filter */
232
#define P2CA0                  (0x04)         /* Comp. A +Terminal Multiplexer */
233
#define P2CA1                  (0x08)         /* Comp. A -Terminal Multiplexer */
234
#define P2CA2                  (0x10)         /* Comp. A -Terminal Multiplexer */
235
#define P2CA3                  (0x20)         /* Comp. A -Terminal Multiplexer */
236
#define P2CA4                  (0x40)         /* Comp. A +Terminal Multiplexer */
237
#define CASHORT                (0x80)         /* Comp. A Short + and - Terminals */
238
 
239
#define CAPD0                  (0x01)         /* Comp. A Disable Input Buffer of Port Register .0 */
240
#define CAPD1                  (0x02)         /* Comp. A Disable Input Buffer of Port Register .1 */
241
#define CAPD2                  (0x04)         /* Comp. A Disable Input Buffer of Port Register .2 */
242
#define CAPD3                  (0x08)         /* Comp. A Disable Input Buffer of Port Register .3 */
243
#define CAPD4                  (0x10)         /* Comp. A Disable Input Buffer of Port Register .4 */
244
#define CAPD5                  (0x20)         /* Comp. A Disable Input Buffer of Port Register .5 */
245
#define CAPD6                  (0x40)         /* Comp. A Disable Input Buffer of Port Register .6 */
246
#define CAPD7                  (0x80)         /* Comp. A Disable Input Buffer of Port Register .7 */
247
 
248
/*************************************************************
249
* Flash Memory
250
*************************************************************/
251
#define __MSP430_HAS_FLASH2__                 /* Definition to show that Module is available */
252
 
253
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
254
SFR_16BIT(FCTL2);                             /* FLASH Control 2 */
255
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
256
 
257
#define FRKEY                  (0x9600)       /* Flash key returned by read */
258
#define FWKEY                  (0xA500)       /* Flash key for write */
259
#define FXKEY                  (0x3300)       /* for use with XOR instruction */
260
 
261
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
262
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
263
#define WRT                    (0x0040)       /* Enable bit for Flash write */
264
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
265
#define SEGWRT                 (0x0080)       /* old definition */ /* Enable bit for Flash segment write */
266
 
267
#define FN0                    (0x0001)       /* Divide Flash clock by 1 to 64 using FN0 to FN5 according to: */
268
#define FN1                    (0x0002)       /*  32*FN5 + 16*FN4 + 8*FN3 + 4*FN2 + 2*FN1 + FN0 + 1 */
269
#ifndef FN2
270
#define FN2                    (0x0004)
271
#endif
272
#ifndef FN3
273
#define FN3                    (0x0008)
274
#endif
275
#ifndef FN4
276
#define FN4                    (0x0010)
277
#endif
278
#define FN5                    (0x0020)
279
#define FSSEL0                 (0x0040)       /* Flash clock select 0 */        /* to distinguish from USART SSELx */
280
#define FSSEL1                 (0x0080)       /* Flash clock select 1 */
281
 
282
#define FSSEL_0                (0x0000)       /* Flash clock select: 0 - ACLK */
283
#define FSSEL_1                (0x0040)       /* Flash clock select: 1 - MCLK */
284
#define FSSEL_2                (0x0080)       /* Flash clock select: 2 - SMCLK */
285
#define FSSEL_3                (0x00C0)       /* Flash clock select: 3 - SMCLK */
286
 
287
#define BUSY                   (0x0001)       /* Flash busy: 1 */
288
#define KEYV                   (0x0002)       /* Flash Key violation flag */
289
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
290
#define WAIT                   (0x0008)       /* Wait flag for segment write */
291
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
292
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
293
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
294
#define FAIL                   (0x0080)       /* Last Program or Erase failed */
295
 
296
/************************************************************
297
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
298
************************************************************/
299
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
300
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
301
 
302
SFR_8BIT(P1IN);                               /* Port 1 Input */
303
SFR_8BIT(P1OUT);                              /* Port 1 Output */
304
SFR_8BIT(P1DIR);                              /* Port 1 Direction */
305
SFR_8BIT(P1IFG);                              /* Port 1 Interrupt Flag */
306
SFR_8BIT(P1IES);                              /* Port 1 Interrupt Edge Select */
307
SFR_8BIT(P1IE);                               /* Port 1 Interrupt Enable */
308
SFR_8BIT(P1SEL);                              /* Port 1 Selection */
309
SFR_8BIT(P1REN);                              /* Port 1 Resistor Enable */
310
 
311
SFR_8BIT(P2IN);                               /* Port 2 Input */
312
SFR_8BIT(P2OUT);                              /* Port 2 Output */
313
SFR_8BIT(P2DIR);                              /* Port 2 Direction */
314
SFR_8BIT(P2IFG);                              /* Port 2 Interrupt Flag */
315
SFR_8BIT(P2IES);                              /* Port 2 Interrupt Edge Select */
316
SFR_8BIT(P2IE);                               /* Port 2 Interrupt Enable */
317
SFR_8BIT(P2SEL);                              /* Port 2 Selection */
318
SFR_8BIT(P2REN);                              /* Port 2 Resistor Enable */
319
 
320
/************************************************************
321
* Timer A2
322
************************************************************/
323
#define __MSP430_HAS_TA2__                    /* Definition to show that Module is available */
324
 
325
SFR_16BIT(TAIV);                              /* Timer A Interrupt Vector Word */
326
SFR_16BIT(TACTL);                             /* Timer A Control */
327
SFR_16BIT(TACCTL0);                           /* Timer A Capture/Compare Control 0 */
328
SFR_16BIT(TACCTL1);                           /* Timer A Capture/Compare Control 1 */
329
SFR_16BIT(TAR);                               /* Timer A Counter Register */
330
SFR_16BIT(TACCR0);                            /* Timer A Capture/Compare 0 */
331
SFR_16BIT(TACCR1);                            /* Timer A Capture/Compare 1 */
332
 
333
/* Alternate register names */
334
#define CCTL0                  TACCTL0        /* Timer A Capture/Compare Control 0 */
335
#define CCTL1                  TACCTL1        /* Timer A Capture/Compare Control 1 */
336
#define CCR0                   TACCR0         /* Timer A Capture/Compare 0 */
337
#define CCR1                   TACCR1         /* Timer A Capture/Compare 1 */
338
#define CCTL0_                 TACCTL0_       /* Timer A Capture/Compare Control 0 */
339
#define CCTL1_                 TACCTL1_       /* Timer A Capture/Compare Control 1 */
340
#define CCR0_                  TACCR0_        /* Timer A Capture/Compare 0 */
341
#define CCR1_                  TACCR1_        /* Timer A Capture/Compare 1 */
342
/* Alternate register names - 5xx style */
343
#define TA0IV                  TAIV           /* Timer A Interrupt Vector Word */
344
#define TA0CTL                 TACTL          /* Timer A Control */
345
#define TA0CCTL0               TACCTL0        /* Timer A Capture/Compare Control 0 */
346
#define TA0CCTL1               TACCTL1        /* Timer A Capture/Compare Control 1 */
347
#define TA0R                   TAR            /* Timer A Counter Register */
348
#define TA0CCR0                TACCR0         /* Timer A Capture/Compare 0 */
349
#define TA0CCR1                TACCR1         /* Timer A Capture/Compare 1 */
350
#define TA0IV_                 TAIV_          /* Timer A Interrupt Vector Word */
351
#define TA0CTL_                TACTL_         /* Timer A Control */
352
#define TA0CCTL0_              TACCTL0_       /* Timer A Capture/Compare Control 0 */
353
#define TA0CCTL1_              TACCTL1_       /* Timer A Capture/Compare Control 1 */
354
#define TA0R_                  TAR_           /* Timer A Counter Register */
355
#define TA0CCR0_               TACCR0_        /* Timer A Capture/Compare 0 */
356
#define TA0CCR1_               TACCR1_        /* Timer A Capture/Compare 1 */
357
 
358
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
359
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
360
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
361
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
362
#define MC1                    (0x0020)       /* Timer A mode control 1 */
363
#define MC0                    (0x0010)       /* Timer A mode control 0 */
364
#define TACLR                  (0x0004)       /* Timer A counter clear */
365
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
366
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
367
 
368
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
369
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
370
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
371
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
372
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
373
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
374
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
375
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
376
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
377
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
378
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
379
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
380
 
381
#define CM1                    (0x8000)       /* Capture mode 1 */
382
#define CM0                    (0x4000)       /* Capture mode 0 */
383
#define CCIS1                  (0x2000)       /* Capture input select 1 */
384
#define CCIS0                  (0x1000)       /* Capture input select 0 */
385
#define SCS                    (0x0800)       /* Capture sychronize */
386
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
387
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
388
#define OUTMOD2                (0x0080)       /* Output mode 2 */
389
#define OUTMOD1                (0x0040)       /* Output mode 1 */
390
#define OUTMOD0                (0x0020)       /* Output mode 0 */
391
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
392
#define CCI                    (0x0008)       /* Capture input signal (read) */
393
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
394
#define COV                    (0x0002)       /* Capture/compare overflow flag */
395
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
396
 
397
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
398
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
399
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
400
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
401
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
402
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
403
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
404
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
405
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
406
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
407
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
408
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
409
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
410
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
411
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
412
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
413
 
414
/* TA2IV Definitions */
415
#define TAIV_NONE              (0x0000)       /* No Interrupt pending */
416
#define TAIV_TACCR1            (0x0002)       /* TACCR1_CCIFG */
417
#define TAIV_2                 (0x0004)       /* Reserved */
418
#define TAIV_6                 (0x0006)       /* Reserved */
419
#define TAIV_8                 (0x0008)       /* Reserved */
420
#define TAIV_TAIFG             (0x000A)       /* TAIFG */
421
 
422
/************************************************************
423
* WATCHDOG TIMER
424
************************************************************/
425
#define __MSP430_HAS_WDT__                    /* Definition to show that Module is available */
426
 
427
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
428
/* The bit names have been prefixed with "WDT" */
429
#define WDTIS0                 (0x0001)
430
#define WDTIS1                 (0x0002)
431
#define WDTSSEL                (0x0004)
432
#define WDTCNTCL               (0x0008)
433
#define WDTTMSEL               (0x0010)
434
#define WDTNMI                 (0x0020)
435
#define WDTNMIES               (0x0040)
436
#define WDTHOLD                (0x0080)
437
 
438
#define WDTPW                  (0x5A00)
439
 
440
/* WDT-interval times [1ms] coded with Bits 0-2 */
441
/* WDT is clocked by fSMCLK (assumed 1MHz) */
442
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL)                         /* 32ms interval (default) */
443
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS0)                  /* 8ms     " */
444
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1)                  /* 0.5ms   " */
445
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1+WDTIS0)           /* 0.064ms " */
446
/* WDT is clocked by fACLK (assumed 32KHz) */
447
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL)                 /* 1000ms  " */
448
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS0)          /* 250ms   " */
449
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1)          /* 16ms    " */
450
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)   /* 1.9ms   " */
451
/* Watchdog mode -> reset after expired time */
452
/* WDT is clocked by fSMCLK (assumed 1MHz) */
453
#define WDT_MRST_32         (WDTPW+WDTCNTCL)                                  /* 32ms interval (default) */
454
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS0)                           /* 8ms     " */
455
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS1)                           /* 0.5ms   " */
456
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS1+WDTIS0)                    /* 0.064ms " */
457
/* WDT is clocked by fACLK (assumed 32KHz) */
458
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL)                          /* 1000ms  " */
459
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS0)                   /* 250ms   " */
460
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1)                   /* 16ms    " */
461
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)            /* 1.9ms   " */
462
 
463
/* INTERRUPT CONTROL */
464
/* These two bits are defined in the Special Function Registers */
465
/* #define WDTIE               0x01 */
466
/* #define WDTIFG              0x01 */
467
 
468
/************************************************************
469
* Calibration Data in Info Mem
470
************************************************************/
471
 
472
#ifndef __DisableCalData
473
 
474
SFR_8BIT(CALDCO_16MHZ);                       /* DCOCTL  Calibration Data for 16MHz */
475
SFR_8BIT(CALBC1_16MHZ);                       /* BCSCTL1 Calibration Data for 16MHz */
476
SFR_8BIT(CALDCO_12MHZ);                       /* DCOCTL  Calibration Data for 12MHz */
477
SFR_8BIT(CALBC1_12MHZ);                       /* BCSCTL1 Calibration Data for 12MHz */
478
SFR_8BIT(CALDCO_8MHZ);                        /* DCOCTL  Calibration Data for 8MHz */
479
SFR_8BIT(CALBC1_8MHZ);                        /* BCSCTL1 Calibration Data for 8MHz */
480
SFR_8BIT(CALDCO_1MHZ);                        /* DCOCTL  Calibration Data for 1MHz */
481
SFR_8BIT(CALBC1_1MHZ);                        /* BCSCTL1 Calibration Data for 1MHz */
482
 
483
#endif /* #ifndef __DisableCalData */
484
 
485
/************************************************************
486
* Interrupt Vectors (offset from 0xFFE0)
487
************************************************************/
488
 
489
#define VECTOR_NAME(name)       name##_ptr
490
#define EMIT_PRAGMA(x)          _Pragma(#x)
491
#define CREATE_VECTOR(name)     void (* const VECTOR_NAME(name))(void) = &name
492
#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))
493
#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \
494
                                PLACE_VECTOR(VECTOR_NAME(func), offset)
495
 
496
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
497
#define PORT1_VECTOR            ".int02"                    /* 0xFFE4 Port 1 */
498
#else
499
#define PORT1_VECTOR            (2 * 1u)                     /* 0xFFE4 Port 1 */
500
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int02")  */ /* 0xFFE4 Port 1 */ /* CCE V2 Style */
501
#endif
502
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
503
#define PORT2_VECTOR            ".int03"                    /* 0xFFE6 Port 2 */
504
#else
505
#define PORT2_VECTOR            (3 * 1u)                     /* 0xFFE6 Port 2 */
506
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int03")  */ /* 0xFFE6 Port 2 */ /* CCE V2 Style */
507
#endif
508
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
509
#define TIMERA1_VECTOR          ".int08"                    /* 0xFFF0 Timer A CC1-2, TA */
510
#else
511
#define TIMERA1_VECTOR          (8 * 1u)                     /* 0xFFF0 Timer A CC1-2, TA */
512
/*#define TIMERA1_ISR(func)       ISR_VECTOR(func, ".int08")  */ /* 0xFFF0 Timer A CC1-2, TA */ /* CCE V2 Style */
513
#endif
514
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
515
#define TIMERA0_VECTOR          ".int09"                    /* 0xFFF2 Timer A CC0 */
516
#else
517
#define TIMERA0_VECTOR          (9 * 1u)                     /* 0xFFF2 Timer A CC0 */
518
/*#define TIMERA0_ISR(func)       ISR_VECTOR(func, ".int09")  */ /* 0xFFF2 Timer A CC0 */ /* CCE V2 Style */
519
#endif
520
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
521
#define WDT_VECTOR              ".int10"                    /* 0xFFF4 Watchdog Timer */
522
#else
523
#define WDT_VECTOR              (10 * 1u)                    /* 0xFFF4 Watchdog Timer */
524
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int10")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
525
#endif
526
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
527
#define COMPARATORA_VECTOR      ".int11"                    /* 0xFFF6 Comparator A */
528
#else
529
#define COMPARATORA_VECTOR      (11 * 1u)                    /* 0xFFF6 Comparator A */
530
/*#define COMPARATORA_ISR(func)   ISR_VECTOR(func, ".int11")  */ /* 0xFFF6 Comparator A */ /* CCE V2 Style */
531
#endif
532
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
533
#define NMI_VECTOR              ".int14"                    /* 0xFFFC Non-maskable */
534
#else
535
#define NMI_VECTOR              (14 * 1u)                    /* 0xFFFC Non-maskable */
536
/*#define NMI_ISR(func)           ISR_VECTOR(func, ".int14")  */ /* 0xFFFC Non-maskable */ /* CCE V2 Style */
537
#endif
538
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
539
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
540
#else
541
#define RESET_VECTOR            (15 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
542
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int15")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
543
#endif
544
 
545
/************************************************************
546
* End of Modules
547
************************************************************/
548
 
549
#ifdef __cplusplus
550
}
551
#endif /* extern "C" */
552
 
553
#endif /* #ifndef __msp430x20x1 */
554