Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/******************************************************************************/
2
/* Legacy Header File                                                         */
3
/* Not recommended for use in new projects.                                   */
4
/* Please use the msp430.h file or the device specific header file            */
5
/******************************************************************************/
6
 
7
/********************************************************************
8
*
9
* Standard register and bit definitions for the Texas Instruments
10
* MSP430 microcontroller.
11
*
12
* This file supports assembler and C development for
13
* MSP430x14x devices.
14
*
15
* Texas Instruments, Version 2.4
16
*
17
* Rev. 1.2, Additional Timer B bit definitions.
18
*           Renamed XTOFF to XT2OFF.
19
* Rev. 1.3, Removed leading 0 to aviod interpretation as octal
20
*            values under C
21
* Rev. 1.4, Corrected LPMx_EXIT to reference new intrinsic    _bic_SR_register_on_exit
22
*           Changed TAIV and TBIV to be read-only
23
* Rev. 1.5, Enclose all #define statements with parentheses
24
* Rev. 1.6, Defined vectors for USART (in addition to UART)
25
* Rev. 1.7, Added USART special function labels (UxME, UxIE, UxIFG)
26
* Rev. 2.1, Alignment of defintions in Users Guide and of version numbers
27
* Rev. 2.2, Fixed type in ADC12 bit definitions (replaced ADC10 with ADC12)
28
* Rev. 2.3, Removed unused def of TASSEL2 / TBSSEL2
29
* Rev. 2.4, added definitions for Interrupt Vectors xxIV
30
*
31
********************************************************************/
32
 
33
#ifndef __msp430x14x
34
#define __msp430x14x
35
 
36
#ifdef __cplusplus
37
extern "C" {
38
#endif
39
 
40
 
41
/*----------------------------------------------------------------------------*/
42
/* PERIPHERAL FILE MAP                                                        */
43
/*----------------------------------------------------------------------------*/
44
 
45
/* External references resolved by a device-specific linker command file */
46
#define SFR_8BIT(address)   extern volatile unsigned char address
47
#define SFR_16BIT(address)  extern volatile unsigned int address
48
 
49
 
50
/************************************************************
51
* STANDARD BITS
52
************************************************************/
53
 
54
#define BIT0                   (0x0001)
55
#define BIT1                   (0x0002)
56
#define BIT2                   (0x0004)
57
#define BIT3                   (0x0008)
58
#define BIT4                   (0x0010)
59
#define BIT5                   (0x0020)
60
#define BIT6                   (0x0040)
61
#define BIT7                   (0x0080)
62
#define BIT8                   (0x0100)
63
#define BIT9                   (0x0200)
64
#define BITA                   (0x0400)
65
#define BITB                   (0x0800)
66
#define BITC                   (0x1000)
67
#define BITD                   (0x2000)
68
#define BITE                   (0x4000)
69
#define BITF                   (0x8000)
70
 
71
/************************************************************
72
* STATUS REGISTER BITS
73
************************************************************/
74
 
75
#define C                      (0x0001)
76
#define Z                      (0x0002)
77
#define N                      (0x0004)
78
#define V                      (0x0100)
79
#define GIE                    (0x0008)
80
#define CPUOFF                 (0x0010)
81
#define OSCOFF                 (0x0020)
82
#define SCG0                   (0x0040)
83
#define SCG1                   (0x0080)
84
 
85
/* Low Power Modes coded with Bits 4-7 in SR */
86
 
87
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
88
#define LPM0                   (CPUOFF)
89
#define LPM1                   (SCG0+CPUOFF)
90
#define LPM2                   (SCG1+CPUOFF)
91
#define LPM3                   (SCG1+SCG0+CPUOFF)
92
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
93
/* End #defines for assembler */
94
 
95
#else /* Begin #defines for C */
96
#define LPM0_bits              (CPUOFF)
97
#define LPM1_bits              (SCG0+CPUOFF)
98
#define LPM2_bits              (SCG1+CPUOFF)
99
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
100
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
101
 
102
#include "in430.h"
103
 
104
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
105
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
106
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
107
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
108
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
109
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
110
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
111
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
112
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
113
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
114
#endif /* End #defines for C */
115
 
116
/************************************************************
117
* PERIPHERAL FILE MAP
118
************************************************************/
119
 
120
/************************************************************
121
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
122
************************************************************/
123
 
124
SFR_8BIT(IE1);                                /* Interrupt Enable 1 */
125
#define U0IE                   IE1            /* UART0 Interrupt Enable Register */
126
#define WDTIE                  (0x01)
127
#define OFIE                   (0x02)
128
#define NMIIE                  (0x10)
129
#define ACCVIE                 (0x20)
130
#define URXIE0                 (0x40)
131
#define UTXIE0                 (0x80)
132
 
133
SFR_8BIT(IFG1);                               /* Interrupt Flag 1 */
134
#define U0IFG                  IFG1           /* UART0 Interrupt Flag Register */
135
#define WDTIFG                 (0x01)
136
#define OFIFG                  (0x02)
137
#define NMIIFG                 (0x10)
138
#define URXIFG0                (0x40)
139
#define UTXIFG0                (0x80)
140
 
141
SFR_8BIT(ME1);                                /* Module Enable 1 */
142
#define U0ME                   ME1            /* UART0 Module Enable Register */
143
#define URXE0                  (0x40)
144
#define UTXE0                  (0x80)
145
#define USPIE0                 (0x40)
146
 
147
SFR_8BIT(IE2);                                /* Interrupt Enable 2 */
148
#define U1IE                   IE2            /* UART1 Interrupt Enable Register */
149
#define URXIE1                 (0x10)
150
#define UTXIE1                 (0x20)
151
 
152
SFR_8BIT(IFG2);                               /* Interrupt Flag 2 */
153
#define U1IFG                  IFG2           /* UART1 Interrupt Flag Register */
154
#define URXIFG1                (0x10)
155
#define UTXIFG1                (0x20)
156
 
157
SFR_8BIT(ME2);                                /* Module Enable 2 */
158
#define U1ME                   ME2            /* UART1 Module Enable Register */
159
#define URXE1                  (0x10)
160
#define UTXE1                  (0x20)
161
#define USPIE1                 (0x10)
162
 
163
/************************************************************
164
* WATCHDOG TIMER
165
************************************************************/
166
#define __MSP430_HAS_WDT__                    /* Definition to show that Module is available */
167
 
168
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
169
/* The bit names have been prefixed with "WDT" */
170
#define WDTIS0                 (0x0001)
171
#define WDTIS1                 (0x0002)
172
#define WDTSSEL                (0x0004)
173
#define WDTCNTCL               (0x0008)
174
#define WDTTMSEL               (0x0010)
175
#define WDTNMI                 (0x0020)
176
#define WDTNMIES               (0x0040)
177
#define WDTHOLD                (0x0080)
178
 
179
#define WDTPW                  (0x5A00)
180
 
181
/* WDT-interval times [1ms] coded with Bits 0-2 */
182
/* WDT is clocked by fSMCLK (assumed 1MHz) */
183
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL)                         /* 32ms interval (default) */
184
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS0)                  /* 8ms     " */
185
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1)                  /* 0.5ms   " */
186
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1+WDTIS0)           /* 0.064ms " */
187
/* WDT is clocked by fACLK (assumed 32KHz) */
188
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL)                 /* 1000ms  " */
189
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS0)          /* 250ms   " */
190
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1)          /* 16ms    " */
191
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)   /* 1.9ms   " */
192
/* Watchdog mode -> reset after expired time */
193
/* WDT is clocked by fSMCLK (assumed 1MHz) */
194
#define WDT_MRST_32         (WDTPW+WDTCNTCL)                                  /* 32ms interval (default) */
195
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS0)                           /* 8ms     " */
196
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS1)                           /* 0.5ms   " */
197
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS1+WDTIS0)                    /* 0.064ms " */
198
/* WDT is clocked by fACLK (assumed 32KHz) */
199
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL)                          /* 1000ms  " */
200
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS0)                   /* 250ms   " */
201
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1)                   /* 16ms    " */
202
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)            /* 1.9ms   " */
203
 
204
/* INTERRUPT CONTROL */
205
/* These two bits are defined in the Special Function Registers */
206
/* #define WDTIE               0x01 */
207
/* #define WDTIFG              0x01 */
208
 
209
/************************************************************
210
* HARDWARE MULTIPLIER
211
************************************************************/
212
#define __MSP430_HAS_MPY__                    /* Definition to show that Module is available */
213
 
214
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
215
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
216
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
217
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
218
SFR_16BIT(OP2);                               /* Operand 2 */
219
SFR_16BIT(RESLO);                             /* Result Low Word */
220
SFR_16BIT(RESHI);                             /* Result High Word */
221
SFR_16BIT(SUMEXT);                            /* Sum Extend */
222
 
223
/************************************************************
224
* DIGITAL I/O Port1/2
225
************************************************************/
226
#define __MSP430_HAS_PORT1__                  /* Definition to show that Module is available */
227
#define __MSP430_HAS_PORT2__                  /* Definition to show that Module is available */
228
 
229
SFR_8BIT(P1IN);                               /* Port 1 Input */
230
SFR_8BIT(P1OUT);                              /* Port 1 Output */
231
SFR_8BIT(P1DIR);                              /* Port 1 Direction */
232
SFR_8BIT(P1IFG);                              /* Port 1 Interrupt Flag */
233
SFR_8BIT(P1IES);                              /* Port 1 Interrupt Edge Select */
234
SFR_8BIT(P1IE);                               /* Port 1 Interrupt Enable */
235
SFR_8BIT(P1SEL);                              /* Port 1 Selection */
236
 
237
SFR_8BIT(P2IN);                               /* Port 2 Input */
238
SFR_8BIT(P2OUT);                              /* Port 2 Output */
239
SFR_8BIT(P2DIR);                              /* Port 2 Direction */
240
SFR_8BIT(P2IFG);                              /* Port 2 Interrupt Flag */
241
SFR_8BIT(P2IES);                              /* Port 2 Interrupt Edge Select */
242
SFR_8BIT(P2IE);                               /* Port 2 Interrupt Enable */
243
SFR_8BIT(P2SEL);                              /* Port 2 Selection */
244
 
245
/************************************************************
246
* DIGITAL I/O Port3/4
247
************************************************************/
248
#define __MSP430_HAS_PORT3__                  /* Definition to show that Module is available */
249
#define __MSP430_HAS_PORT4__                  /* Definition to show that Module is available */
250
 
251
SFR_8BIT(P3IN);                               /* Port 3 Input */
252
SFR_8BIT(P3OUT);                              /* Port 3 Output */
253
SFR_8BIT(P3DIR);                              /* Port 3 Direction */
254
SFR_8BIT(P3SEL);                              /* Port 3 Selection */
255
 
256
SFR_8BIT(P4IN);                               /* Port 4 Input */
257
SFR_8BIT(P4OUT);                              /* Port 4 Output */
258
SFR_8BIT(P4DIR);                              /* Port 4 Direction */
259
SFR_8BIT(P4SEL);                              /* Port 4 Selection */
260
 
261
/************************************************************
262
* DIGITAL I/O Port5/6
263
************************************************************/
264
#define __MSP430_HAS_PORT5__                  /* Definition to show that Module is available */
265
#define __MSP430_HAS_PORT6__                  /* Definition to show that Module is available */
266
 
267
SFR_8BIT(P5IN);                               /* Port 5 Input */
268
SFR_8BIT(P5OUT);                              /* Port 5 Output */
269
SFR_8BIT(P5DIR);                              /* Port 5 Direction */
270
SFR_8BIT(P5SEL);                              /* Port 5 Selection */
271
 
272
SFR_8BIT(P6IN);                               /* Port 6 Input */
273
SFR_8BIT(P6OUT);                              /* Port 6 Output */
274
SFR_8BIT(P6DIR);                              /* Port 6 Direction */
275
SFR_8BIT(P6SEL);                              /* Port 6 Selection */
276
 
277
/************************************************************
278
* USART
279
************************************************************/
280
 
281
/* UxCTL */
282
#define PENA                   (0x80)         /* Parity enable */
283
#define PEV                    (0x40)         /* Parity 0:odd / 1:even */
284
#define SPB                    (0x20)         /* Stop Bits 0:one / 1: two */
285
#define CHAR                   (0x10)         /* Data 0:7-bits / 1:8-bits */
286
#define LISTEN                 (0x08)         /* Listen mode */
287
#define SYNC                   (0x04)         /* UART / SPI mode */
288
#define MM                     (0x02)         /* Master Mode off/on */
289
#define SWRST                  (0x01)         /* USART Software Reset */
290
 
291
/* UxTCTL */
292
#define CKPH                   (0x80)         /* SPI: Clock Phase */
293
#define CKPL                   (0x40)         /* Clock Polarity */
294
#define SSEL1                  (0x20)         /* Clock Source Select 1 */
295
#define SSEL0                  (0x10)         /* Clock Source Select 0 */
296
#define URXSE                  (0x08)         /* Receive Start edge select */
297
#define TXWAKE                 (0x04)         /* TX Wake up mode */
298
#define STC                    (0x02)         /* SPI: STC enable 0:on / 1:off */
299
#define TXEPT                  (0x01)         /* TX Buffer empty */
300
 
301
/* UxRCTL */
302
#define FE                     (0x80)         /* Frame Error */
303
#define PE                     (0x40)         /* Parity Error */
304
#define OE                     (0x20)         /* Overrun Error */
305
#define BRK                    (0x10)         /* Break detected */
306
#define URXEIE                 (0x08)         /* RX Error interrupt enable */
307
#define URXWIE                 (0x04)         /* RX Wake up interrupt enable */
308
#define RXWAKE                 (0x02)         /* RX Wake up detect */
309
#define RXERR                  (0x01)         /* RX Error Error */
310
 
311
/************************************************************
312
* USART 0
313
************************************************************/
314
#define __MSP430_HAS_UART0__                  /* Definition to show that Module is available */
315
 
316
SFR_8BIT(U0CTL);                              /* USART 0 Control */
317
SFR_8BIT(U0TCTL);                             /* USART 0 Transmit Control */
318
SFR_8BIT(U0RCTL);                             /* USART 0 Receive Control */
319
SFR_8BIT(U0MCTL);                             /* USART 0 Modulation Control */
320
SFR_8BIT(U0BR0);                              /* USART 0 Baud Rate 0 */
321
SFR_8BIT(U0BR1);                              /* USART 0 Baud Rate 1 */
322
SFR_8BIT(U0RXBUF);                            /* USART 0 Receive Buffer */
323
SFR_8BIT(U0TXBUF);                            /* USART 0 Transmit Buffer */
324
 
325
/* Alternate register names */
326
 
327
#define UCTL0                  U0CTL          /* USART 0 Control */
328
#define UTCTL0                 U0TCTL         /* USART 0 Transmit Control */
329
#define URCTL0                 U0RCTL         /* USART 0 Receive Control */
330
#define UMCTL0                 U0MCTL         /* USART 0 Modulation Control */
331
#define UBR00                  U0BR0          /* USART 0 Baud Rate 0 */
332
#define UBR10                  U0BR1          /* USART 0 Baud Rate 1 */
333
#define RXBUF0                 U0RXBUF        /* USART 0 Receive Buffer */
334
#define TXBUF0                 U0TXBUF        /* USART 0 Transmit Buffer */
335
#define UCTL0_                 U0CTL_         /* USART 0 Control */
336
#define UTCTL0_                U0TCTL_        /* USART 0 Transmit Control */
337
#define URCTL0_                U0RCTL_        /* USART 0 Receive Control */
338
#define UMCTL0_                U0MCTL_        /* USART 0 Modulation Control */
339
#define UBR00_                 U0BR0_         /* USART 0 Baud Rate 0 */
340
#define UBR10_                 U0BR1_         /* USART 0 Baud Rate 1 */
341
#define RXBUF0_                U0RXBUF_       /* USART 0 Receive Buffer */
342
#define TXBUF0_                U0TXBUF_       /* USART 0 Transmit Buffer */
343
#define UCTL_0                 U0CTL          /* USART 0 Control */
344
#define UTCTL_0                U0TCTL         /* USART 0 Transmit Control */
345
#define URCTL_0                U0RCTL         /* USART 0 Receive Control */
346
#define UMCTL_0                U0MCTL         /* USART 0 Modulation Control */
347
#define UBR0_0                 U0BR0          /* USART 0 Baud Rate 0 */
348
#define UBR1_0                 U0BR1          /* USART 0 Baud Rate 1 */
349
#define RXBUF_0                U0RXBUF        /* USART 0 Receive Buffer */
350
#define TXBUF_0                U0TXBUF        /* USART 0 Transmit Buffer */
351
#define UCTL_0_                U0CTL_         /* USART 0 Control */
352
#define UTCTL_0_               U0TCTL_        /* USART 0 Transmit Control */
353
#define URCTL_0_               U0RCTL_        /* USART 0 Receive Control */
354
#define UMCTL_0_               U0MCTL_        /* USART 0 Modulation Control */
355
#define UBR0_0_                U0BR0_         /* USART 0 Baud Rate 0 */
356
#define UBR1_0_                U0BR1_         /* USART 0 Baud Rate 1 */
357
#define RXBUF_0_               U0RXBUF_       /* USART 0 Receive Buffer */
358
#define TXBUF_0_               U0TXBUF_       /* USART 0 Transmit Buffer */
359
 
360
/************************************************************
361
* USART 1
362
************************************************************/
363
#define __MSP430_HAS_UART1__                  /* Definition to show that Module is available */
364
 
365
SFR_8BIT(U1CTL);                              /* USART 1 Control */
366
SFR_8BIT(U1TCTL);                             /* USART 1 Transmit Control */
367
SFR_8BIT(U1RCTL);                             /* USART 1 Receive Control */
368
SFR_8BIT(U1MCTL);                             /* USART 1 Modulation Control */
369
SFR_8BIT(U1BR0);                              /* USART 1 Baud Rate 0 */
370
SFR_8BIT(U1BR1);                              /* USART 1 Baud Rate 1 */
371
SFR_8BIT(U1RXBUF);                            /* USART 1 Receive Buffer */
372
SFR_8BIT(U1TXBUF);                            /* USART 1 Transmit Buffer */
373
 
374
/* Alternate register names */
375
 
376
#define UCTL1                  U1CTL          /* USART 1 Control */
377
#define UTCTL1                 U1TCTL         /* USART 1 Transmit Control */
378
#define URCTL1                 U1RCTL         /* USART 1 Receive Control */
379
#define UMCTL1                 U1MCTL         /* USART 1 Modulation Control */
380
#define UBR01                  U1BR0          /* USART 1 Baud Rate 0 */
381
#define UBR11                  U1BR1          /* USART 1 Baud Rate 1 */
382
#define RXBUF1                 U1RXBUF        /* USART 1 Receive Buffer */
383
#define TXBUF1                 U1TXBUF        /* USART 1 Transmit Buffer */
384
#define UCTL1_                 U1CTL_         /* USART 1 Control */
385
#define UTCTL1_                U1TCTL_        /* USART 1 Transmit Control */
386
#define URCTL1_                U1RCTL_        /* USART 1 Receive Control */
387
#define UMCTL1_                U1MCTL_        /* USART 1 Modulation Control */
388
#define UBR01_                 U1BR0_         /* USART 1 Baud Rate 0 */
389
#define UBR11_                 U1BR1_         /* USART 1 Baud Rate 1 */
390
#define RXBUF1_                U1RXBUF_       /* USART 1 Receive Buffer */
391
#define TXBUF1_                U1TXBUF_       /* USART 1 Transmit Buffer */
392
#define UCTL_1                 U1CTL          /* USART 1 Control */
393
#define UTCTL_1                U1TCTL         /* USART 1 Transmit Control */
394
#define URCTL_1                U1RCTL         /* USART 1 Receive Control */
395
#define UMCTL_1                U1MCTL         /* USART 1 Modulation Control */
396
#define UBR0_1                 U1BR0          /* USART 1 Baud Rate 0 */
397
#define UBR1_1                 U1BR1          /* USART 1 Baud Rate 1 */
398
#define RXBUF_1                U1RXBUF        /* USART 1 Receive Buffer */
399
#define TXBUF_1                U1TXBUF        /* USART 1 Transmit Buffer */
400
#define UCTL_1_                U1CTL_         /* USART 1 Control */
401
#define UTCTL_1_               U1TCTL_        /* USART 1 Transmit Control */
402
#define URCTL_1_               U1RCTL_        /* USART 1 Receive Control */
403
#define UMCTL_1_               U1MCTL_        /* USART 1 Modulation Control */
404
#define UBR0_1_                U1BR0_         /* USART 1 Baud Rate 0 */
405
#define UBR1_1_                U1BR1_         /* USART 1 Baud Rate 1 */
406
#define RXBUF_1_               U1RXBUF_       /* USART 1 Receive Buffer */
407
#define TXBUF_1_               U1TXBUF_       /* USART 1 Transmit Buffer */
408
 
409
/************************************************************
410
* Timer A3
411
************************************************************/
412
#define __MSP430_HAS_TA3__                    /* Definition to show that Module is available */
413
 
414
SFR_16BIT(TAIV);                              /* Timer A Interrupt Vector Word */
415
SFR_16BIT(TACTL);                             /* Timer A Control */
416
SFR_16BIT(TACCTL0);                           /* Timer A Capture/Compare Control 0 */
417
SFR_16BIT(TACCTL1);                           /* Timer A Capture/Compare Control 1 */
418
SFR_16BIT(TACCTL2);                           /* Timer A Capture/Compare Control 2 */
419
SFR_16BIT(TAR);                               /* Timer A Counter Register */
420
SFR_16BIT(TACCR0);                            /* Timer A Capture/Compare 0 */
421
SFR_16BIT(TACCR1);                            /* Timer A Capture/Compare 1 */
422
SFR_16BIT(TACCR2);                            /* Timer A Capture/Compare 2 */
423
 
424
/* Alternate register names */
425
#define CCTL0                  TACCTL0        /* Timer A Capture/Compare Control 0 */
426
#define CCTL1                  TACCTL1        /* Timer A Capture/Compare Control 1 */
427
#define CCTL2                  TACCTL2        /* Timer A Capture/Compare Control 2 */
428
#define CCR0                   TACCR0         /* Timer A Capture/Compare 0 */
429
#define CCR1                   TACCR1         /* Timer A Capture/Compare 1 */
430
#define CCR2                   TACCR2         /* Timer A Capture/Compare 2 */
431
#define CCTL0_                 TACCTL0_       /* Timer A Capture/Compare Control 0 */
432
#define CCTL1_                 TACCTL1_       /* Timer A Capture/Compare Control 1 */
433
#define CCTL2_                 TACCTL2_       /* Timer A Capture/Compare Control 2 */
434
#define CCR0_                  TACCR0_        /* Timer A Capture/Compare 0 */
435
#define CCR1_                  TACCR1_        /* Timer A Capture/Compare 1 */
436
#define CCR2_                  TACCR2_        /* Timer A Capture/Compare 2 */
437
/* Alternate register names - 5xx style */
438
#define TA0IV                  TAIV           /* Timer A Interrupt Vector Word */
439
#define TA0CTL                 TACTL          /* Timer A Control */
440
#define TA0CCTL0               TACCTL0        /* Timer A Capture/Compare Control 0 */
441
#define TA0CCTL1               TACCTL1        /* Timer A Capture/Compare Control 1 */
442
#define TA0CCTL2               TACCTL2        /* Timer A Capture/Compare Control 2 */
443
#define TA0R                   TAR            /* Timer A Counter Register */
444
#define TA0CCR0                TACCR0         /* Timer A Capture/Compare 0 */
445
#define TA0CCR1                TACCR1         /* Timer A Capture/Compare 1 */
446
#define TA0CCR2                TACCR2         /* Timer A Capture/Compare 2 */
447
#define TA0IV_                 TAIV_          /* Timer A Interrupt Vector Word */
448
#define TA0CTL_                TACTL_         /* Timer A Control */
449
#define TA0CCTL0_              TACCTL0_       /* Timer A Capture/Compare Control 0 */
450
#define TA0CCTL1_              TACCTL1_       /* Timer A Capture/Compare Control 1 */
451
#define TA0CCTL2_              TACCTL2_       /* Timer A Capture/Compare Control 2 */
452
#define TA0R_                  TAR_           /* Timer A Counter Register */
453
#define TA0CCR0_               TACCR0_        /* Timer A Capture/Compare 0 */
454
#define TA0CCR1_               TACCR1_        /* Timer A Capture/Compare 1 */
455
#define TA0CCR2_               TACCR2_        /* Timer A Capture/Compare 2 */
456
 
457
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
458
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
459
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
460
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
461
#define MC1                    (0x0020)       /* Timer A mode control 1 */
462
#define MC0                    (0x0010)       /* Timer A mode control 0 */
463
#define TACLR                  (0x0004)       /* Timer A counter clear */
464
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
465
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
466
 
467
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
468
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
469
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
470
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
471
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
472
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
473
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
474
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
475
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
476
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
477
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
478
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
479
 
480
#define CM1                    (0x8000)       /* Capture mode 1 */
481
#define CM0                    (0x4000)       /* Capture mode 0 */
482
#define CCIS1                  (0x2000)       /* Capture input select 1 */
483
#define CCIS0                  (0x1000)       /* Capture input select 0 */
484
#define SCS                    (0x0800)       /* Capture sychronize */
485
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
486
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
487
#define OUTMOD2                (0x0080)       /* Output mode 2 */
488
#define OUTMOD1                (0x0040)       /* Output mode 1 */
489
#define OUTMOD0                (0x0020)       /* Output mode 0 */
490
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
491
#define CCI                    (0x0008)       /* Capture input signal (read) */
492
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
493
#define COV                    (0x0002)       /* Capture/compare overflow flag */
494
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
495
 
496
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
497
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
498
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
499
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
500
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
501
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
502
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
503
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
504
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
505
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
506
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
507
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
508
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
509
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
510
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
511
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
512
 
513
/* TA3IV Definitions */
514
#define TAIV_NONE              (0x0000)       /* No Interrupt pending */
515
#define TAIV_TACCR1            (0x0002)       /* TACCR1_CCIFG */
516
#define TAIV_TACCR2            (0x0004)       /* TACCR2_CCIFG */
517
#define TAIV_6                 (0x0006)       /* Reserved */
518
#define TAIV_8                 (0x0008)       /* Reserved */
519
#define TAIV_TAIFG             (0x000A)       /* TAIFG */
520
 
521
/************************************************************
522
* Timer B7
523
************************************************************/
524
#define __MSP430_HAS_TB7__                    /* Definition to show that Module is available */
525
 
526
SFR_16BIT(TBIV);                              /* Timer B Interrupt Vector Word */
527
SFR_16BIT(TBCTL);                             /* Timer B Control */
528
SFR_16BIT(TBCCTL0);                           /* Timer B Capture/Compare Control 0 */
529
SFR_16BIT(TBCCTL1);                           /* Timer B Capture/Compare Control 1 */
530
SFR_16BIT(TBCCTL2);                           /* Timer B Capture/Compare Control 2 */
531
SFR_16BIT(TBCCTL3);                           /* Timer B Capture/Compare Control 3 */
532
SFR_16BIT(TBCCTL4);                           /* Timer B Capture/Compare Control 4 */
533
SFR_16BIT(TBCCTL5);                           /* Timer B Capture/Compare Control 5 */
534
SFR_16BIT(TBCCTL6);                           /* Timer B Capture/Compare Control 6 */
535
SFR_16BIT(TBR);                               /* Timer B Counter Register */
536
SFR_16BIT(TBCCR0);                            /* Timer B Capture/Compare 0 */
537
SFR_16BIT(TBCCR1);                            /* Timer B Capture/Compare 1 */
538
SFR_16BIT(TBCCR2);                            /* Timer B Capture/Compare 2 */
539
SFR_16BIT(TBCCR3);                            /* Timer B Capture/Compare 3 */
540
SFR_16BIT(TBCCR4);                            /* Timer B Capture/Compare 4 */
541
SFR_16BIT(TBCCR5);                            /* Timer B Capture/Compare 5 */
542
SFR_16BIT(TBCCR6);                            /* Timer B Capture/Compare 6 */
543
 
544
/* Alternate register names - 5xx style */
545
#define TB0IV                  TBIV           /* Timer B Interrupt Vector Word */
546
#define TB0CTL                 TBCTL          /* Timer B Control */
547
#define TB0CCTL0               TBCCTL0        /* Timer B Capture/Compare Control 0 */
548
#define TB0CCTL1               TBCCTL1        /* Timer B Capture/Compare Control 1 */
549
#define TB0CCTL2               TBCCTL2        /* Timer B Capture/Compare Control 2 */
550
#define TB0CCTL3               TBCCTL3        /* Timer B Capture/Compare Control 3 */
551
#define TB0CCTL4               TBCCTL4        /* Timer B Capture/Compare Control 4 */
552
#define TB0CCTL5               TBCCTL5        /* Timer B Capture/Compare Control 5 */
553
#define TB0CCTL6               TBCCTL6        /* Timer B Capture/Compare Control 6 */
554
#define TB0R                   TBR            /* Timer B Counter Register */
555
#define TB0CCR0                TBCCR0         /* Timer B Capture/Compare 0 */
556
#define TB0CCR1                TBCCR1         /* Timer B Capture/Compare 1 */
557
#define TB0CCR2                TBCCR2         /* Timer B Capture/Compare 2 */
558
#define TB0CCR3                TBCCR3         /* Timer B Capture/Compare 3 */
559
#define TB0CCR4                TBCCR4         /* Timer B Capture/Compare 4 */
560
#define TB0CCR5                TBCCR5         /* Timer B Capture/Compare 5 */
561
#define TB0CCR6                TBCCR6         /* Timer B Capture/Compare 6 */
562
#define TB0IV_                 TBIV_          /* Timer B Interrupt Vector Word */
563
#define TB0CTL_                TBCTL_         /* Timer B Control */
564
#define TB0CCTL0_              TBCCTL0_       /* Timer B Capture/Compare Control 0 */
565
#define TB0CCTL1_              TBCCTL1_       /* Timer B Capture/Compare Control 1 */
566
#define TB0CCTL2_              TBCCTL2_       /* Timer B Capture/Compare Control 2 */
567
#define TB0CCTL3_              TBCCTL3_       /* Timer B Capture/Compare Control 3 */
568
#define TB0CCTL4_              TBCCTL4_       /* Timer B Capture/Compare Control 4 */
569
#define TB0CCTL5_              TBCCTL5_       /* Timer B Capture/Compare Control 5 */
570
#define TB0CCTL6_              TBCCTL6_       /* Timer B Capture/Compare Control 6 */
571
#define TB0R_                  TBR_           /* Timer B Counter Register */
572
#define TB0CCR0_               TBCCR0_        /* Timer B Capture/Compare 0 */
573
#define TB0CCR1_               TBCCR1_        /* Timer B Capture/Compare 1 */
574
#define TB0CCR2_               TBCCR2_        /* Timer B Capture/Compare 2 */
575
#define TB0CCR3_               TBCCR3_        /* Timer B Capture/Compare 3 */
576
#define TB0CCR4_               TBCCR4_        /* Timer B Capture/Compare 4 */
577
#define TB0CCR5_               TBCCR5_        /* Timer B Capture/Compare 5 */
578
#define TB0CCR6_               TBCCR6_        /* Timer B Capture/Compare 6 */
579
 
580
#define TBCLGRP1               (0x4000)       /* Timer B Compare latch load group 1 */
581
#define TBCLGRP0               (0x2000)       /* Timer B Compare latch load group 0 */
582
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
583
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
584
#define TBSSEL1                (0x0200)       /* Clock source 1 */
585
#define TBSSEL0                (0x0100)       /* Clock source 0 */
586
#define TBCLR                  (0x0004)       /* Timer B counter clear */
587
#define TBIE                   (0x0002)       /* Timer B interrupt enable */
588
#define TBIFG                  (0x0001)       /* Timer B interrupt flag */
589
 
590
#define SHR1                   (0x4000)       /* Timer B Compare latch load group 1 */
591
#define SHR0                   (0x2000)       /* Timer B Compare latch load group 0 */
592
 
593
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
594
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
595
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
596
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
597
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
598
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
599
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
600
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
601
#define SHR_0                  (0*0x2000u)    /* Timer B Group: 0 - individually */
602
#define SHR_1                  (1*0x2000u)    /* Timer B Group: 1 - 3 groups (1-2, 3-4, 5-6) */
603
#define SHR_2                  (2*0x2000u)    /* Timer B Group: 2 - 2 groups (1-3, 4-6)*/
604
#define SHR_3                  (3*0x2000u)    /* Timer B Group: 3 - 1 group (all) */
605
#define TBCLGRP_0              (0*0x2000u)    /* Timer B Group: 0 - individually */
606
#define TBCLGRP_1              (1*0x2000u)    /* Timer B Group: 1 - 3 groups (1-2, 3-4, 5-6) */
607
#define TBCLGRP_2              (2*0x2000u)    /* Timer B Group: 2 - 2 groups (1-3, 4-6)*/
608
#define TBCLGRP_3              (3*0x2000u)    /* Timer B Group: 3 - 1 group (all) */
609
 
610
/* Additional Timer B Control Register bits are defined in Timer A */
611
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
612
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
613
 
614
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
615
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
616
 
617
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
618
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
619
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
620
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
621
 
622
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
623
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
624
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
625
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
626
 
627
/* TB7IV Definitions */
628
#define TBIV_NONE              (0x0000)       /* No Interrupt pending */
629
#define TBIV_TBCCR1            (0x0002)       /* TBCCR1_CCIFG */
630
#define TBIV_TBCCR2            (0x0004)       /* TBCCR2_CCIFG */
631
#define TBIV_TBCCR3            (0x0006)       /* TBCCR3_CCIFG */
632
#define TBIV_TBCCR4            (0x0008)       /* TBCCR4_CCIFG */
633
#define TBIV_TBCCR5            (0x000A)       /* TBCCR3_CCIFG */
634
#define TBIV_TBCCR6            (0x000C)       /* TBCCR4_CCIFG */
635
#define TBIV_TBIFG             (0x000E)       /* TBIFG */
636
 
637
/************************************************************
638
* Basic Clock Module
639
************************************************************/
640
#define __MSP430_HAS_BASIC_CLOCK__                /* Definition to show that Module is available */
641
 
642
SFR_8BIT(DCOCTL);                             /* DCO Clock Frequency Control */
643
SFR_8BIT(BCSCTL1);                            /* Basic Clock System Control 1 */
644
SFR_8BIT(BCSCTL2);                            /* Basic Clock System Control 2 */
645
 
646
#define MOD0                   (0x01)         /* Modulation Bit 0 */
647
#define MOD1                   (0x02)         /* Modulation Bit 1 */
648
#define MOD2                   (0x04)         /* Modulation Bit 2 */
649
#define MOD3                   (0x08)         /* Modulation Bit 3 */
650
#define MOD4                   (0x10)         /* Modulation Bit 4 */
651
#define DCO0                   (0x20)         /* DCO Select Bit 0 */
652
#define DCO1                   (0x40)         /* DCO Select Bit 1 */
653
#define DCO2                   (0x80)         /* DCO Select Bit 2 */
654
 
655
#define RSEL0                  (0x01)         /* Range Select Bit 0 */
656
#define RSEL1                  (0x02)         /* Range Select Bit 1 */
657
#define RSEL2                  (0x04)         /* Range Select Bit 2 */
658
#define XT5V                   (0x08)         /* XT5V should always be reset */
659
#define DIVA0                  (0x10)         /* ACLK Divider 0 */
660
#define DIVA1                  (0x20)         /* ACLK Divider 1 */
661
#define XTS                    (0x40)         /* LFXTCLK 0:Low Freq. / 1: High Freq. */
662
#define XT2OFF                 (0x80)         /* Enable XT2CLK */
663
 
664
#define DIVA_0                 (0x00)         /* ACLK Divider 0: /1 */
665
#define DIVA_1                 (0x10)         /* ACLK Divider 1: /2 */
666
#define DIVA_2                 (0x20)         /* ACLK Divider 2: /4 */
667
#define DIVA_3                 (0x30)         /* ACLK Divider 3: /8 */
668
 
669
#define DCOR                   (0x01)         /* Enable External Resistor : 1 */
670
#define DIVS0                  (0x02)         /* SMCLK Divider 0 */
671
#define DIVS1                  (0x04)         /* SMCLK Divider 1 */
672
#define SELS                   (0x08)         /* SMCLK Source Select 0:DCOCLK / 1:XT2CLK/LFXTCLK */
673
#define DIVM0                  (0x10)         /* MCLK Divider 0 */
674
#define DIVM1                  (0x20)         /* MCLK Divider 1 */
675
#define SELM0                  (0x40)         /* MCLK Source Select 0 */
676
#define SELM1                  (0x80)         /* MCLK Source Select 1 */
677
 
678
#define DIVS_0                 (0x00)         /* SMCLK Divider 0: /1 */
679
#define DIVS_1                 (0x02)         /* SMCLK Divider 1: /2 */
680
#define DIVS_2                 (0x04)         /* SMCLK Divider 2: /4 */
681
#define DIVS_3                 (0x06)         /* SMCLK Divider 3: /8 */
682
 
683
#define DIVM_0                 (0x00)         /* MCLK Divider 0: /1 */
684
#define DIVM_1                 (0x10)         /* MCLK Divider 1: /2 */
685
#define DIVM_2                 (0x20)         /* MCLK Divider 2: /4 */
686
#define DIVM_3                 (0x30)         /* MCLK Divider 3: /8 */
687
 
688
#define SELM_0                 (0x00)         /* MCLK Source Select 0: DCOCLK */
689
#define SELM_1                 (0x40)         /* MCLK Source Select 1: DCOCLK */
690
#define SELM_2                 (0x80)         /* MCLK Source Select 2: XT2CLK/LFXTCLK */
691
#define SELM_3                 (0xC0)         /* MCLK Source Select 3: LFXTCLK */
692
 
693
/*************************************************************
694
* Flash Memory
695
*************************************************************/
696
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
697
 
698
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
699
SFR_16BIT(FCTL2);                             /* FLASH Control 2 */
700
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
701
 
702
#define FRKEY                  (0x9600)       /* Flash key returned by read */
703
#define FWKEY                  (0xA500)       /* Flash key for write */
704
#define FXKEY                  (0x3300)       /* for use with XOR instruction */
705
 
706
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
707
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
708
#define WRT                    (0x0040)       /* Enable bit for Flash write */
709
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
710
#define SEGWRT                 (0x0080)       /* old definition */ /* Enable bit for Flash segment write */
711
 
712
#define FN0                    (0x0001)       /* Divide Flash clock by 1 to 64 using FN0 to FN5 according to: */
713
#define FN1                    (0x0002)       /*  32*FN5 + 16*FN4 + 8*FN3 + 4*FN2 + 2*FN1 + FN0 + 1 */
714
#ifndef FN2
715
#define FN2                    (0x0004)
716
#endif
717
#ifndef FN3
718
#define FN3                    (0x0008)
719
#endif
720
#ifndef FN4
721
#define FN4                    (0x0010)
722
#endif
723
#define FN5                    (0x0020)
724
#define FSSEL0                 (0x0040)       /* Flash clock select 0 */        /* to distinguish from USART SSELx */
725
#define FSSEL1                 (0x0080)       /* Flash clock select 1 */
726
 
727
#define FSSEL_0                (0x0000)       /* Flash clock select: 0 - ACLK */
728
#define FSSEL_1                (0x0040)       /* Flash clock select: 1 - MCLK */
729
#define FSSEL_2                (0x0080)       /* Flash clock select: 2 - SMCLK */
730
#define FSSEL_3                (0x00C0)       /* Flash clock select: 3 - SMCLK */
731
 
732
#define BUSY                   (0x0001)       /* Flash busy: 1 */
733
#define KEYV                   (0x0002)       /* Flash Key violation flag */
734
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
735
#define WAIT                   (0x0008)       /* Wait flag for segment write */
736
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
737
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
738
 
739
/************************************************************
740
* Comparator A
741
************************************************************/
742
#define __MSP430_HAS_COMPA__                  /* Definition to show that Module is available */
743
 
744
SFR_8BIT(CACTL1);                             /* Comparator A Control 1 */
745
SFR_8BIT(CACTL2);                             /* Comparator A Control 2 */
746
SFR_8BIT(CAPD);                               /* Comparator A Port Disable */
747
 
748
#define CAIFG                  (0x01)         /* Comp. A Interrupt Flag */
749
#define CAIE                   (0x02)         /* Comp. A Interrupt Enable */
750
#define CAIES                  (0x04)         /* Comp. A Int. Edge Select: 0:rising / 1:falling */
751
#define CAON                   (0x08)         /* Comp. A enable */
752
#define CAREF0                 (0x10)         /* Comp. A Internal Reference Select 0 */
753
#define CAREF1                 (0x20)         /* Comp. A Internal Reference Select 1 */
754
#define CARSEL                 (0x40)         /* Comp. A Internal Reference Enable */
755
#define CAEX                   (0x80)         /* Comp. A Exchange Inputs */
756
 
757
#define CAREF_0                (0x00)         /* Comp. A Int. Ref. Select 0 : Off */
758
#define CAREF_1                (0x10)         /* Comp. A Int. Ref. Select 1 : 0.25*Vcc */
759
#define CAREF_2                (0x20)         /* Comp. A Int. Ref. Select 2 : 0.5*Vcc */
760
#define CAREF_3                (0x30)         /* Comp. A Int. Ref. Select 3 : Vt*/
761
 
762
#define CAOUT                  (0x01)         /* Comp. A Output */
763
#define CAF                    (0x02)         /* Comp. A Enable Output Filter */
764
#define P2CA0                  (0x04)         /* Comp. A Connect External Signal to CA0 : 1 */
765
#define P2CA1                  (0x08)         /* Comp. A Connect External Signal to CA1 : 1 */
766
#define CACTL24                (0x10)
767
#define CACTL25                (0x20)
768
#define CACTL26                (0x40)
769
#define CACTL27                (0x80)
770
 
771
#define CAPD0                  (0x01)         /* Comp. A Disable Input Buffer of Port Register .0 */
772
#define CAPD1                  (0x02)         /* Comp. A Disable Input Buffer of Port Register .1 */
773
#define CAPD2                  (0x04)         /* Comp. A Disable Input Buffer of Port Register .2 */
774
#define CAPD3                  (0x08)         /* Comp. A Disable Input Buffer of Port Register .3 */
775
#define CAPD4                  (0x10)         /* Comp. A Disable Input Buffer of Port Register .4 */
776
#define CAPD5                  (0x20)         /* Comp. A Disable Input Buffer of Port Register .5 */
777
#define CAPD6                  (0x40)         /* Comp. A Disable Input Buffer of Port Register .6 */
778
#define CAPD7                  (0x80)         /* Comp. A Disable Input Buffer of Port Register .7 */
779
 
780
/************************************************************
781
* ADC12
782
************************************************************/
783
#define __MSP430_HAS_ADC12__                  /* Definition to show that Module is available */
784
 
785
SFR_16BIT(ADC12CTL0);                         /* ADC12 Control 0 */
786
SFR_16BIT(ADC12CTL1);                         /* ADC12 Control 1 */
787
SFR_16BIT(ADC12IFG);                          /* ADC12 Interrupt Flag */
788
SFR_16BIT(ADC12IE);                           /* ADC12 Interrupt Enable */
789
SFR_16BIT(ADC12IV);                           /* ADC12 Interrupt Vector Word */
790
 
791
#define ADC12MEM_              (0x0140)       /* ADC12 Conversion Memory */
792
#ifdef __ASM_HEADER__
793
#define ADC12MEM               (ADC12MEM_)    /* ADC12 Conversion Memory (for assembler) */
794
#else
795
#define ADC12MEM               ((int*)        ADC12MEM_) /* ADC12 Conversion Memory (for C) */
796
#endif
797
SFR_16BIT(ADC12MEM0);                         /* ADC12 Conversion Memory 0 */
798
SFR_16BIT(ADC12MEM1);                         /* ADC12 Conversion Memory 1 */
799
SFR_16BIT(ADC12MEM2);                         /* ADC12 Conversion Memory 2 */
800
SFR_16BIT(ADC12MEM3);                         /* ADC12 Conversion Memory 3 */
801
SFR_16BIT(ADC12MEM4);                         /* ADC12 Conversion Memory 4 */
802
SFR_16BIT(ADC12MEM5);                         /* ADC12 Conversion Memory 5 */
803
SFR_16BIT(ADC12MEM6);                         /* ADC12 Conversion Memory 6 */
804
SFR_16BIT(ADC12MEM7);                         /* ADC12 Conversion Memory 7 */
805
SFR_16BIT(ADC12MEM8);                         /* ADC12 Conversion Memory 8 */
806
SFR_16BIT(ADC12MEM9);                         /* ADC12 Conversion Memory 9 */
807
SFR_16BIT(ADC12MEM10);                        /* ADC12 Conversion Memory 10 */
808
SFR_16BIT(ADC12MEM11);                        /* ADC12 Conversion Memory 11 */
809
SFR_16BIT(ADC12MEM12);                        /* ADC12 Conversion Memory 12 */
810
SFR_16BIT(ADC12MEM13);                        /* ADC12 Conversion Memory 13 */
811
SFR_16BIT(ADC12MEM14);                        /* ADC12 Conversion Memory 14 */
812
SFR_16BIT(ADC12MEM15);                        /* ADC12 Conversion Memory 15 */
813
 
814
#define ADC12MCTL_             (0x0080)       /* ADC12 Memory Control */
815
#ifdef __ASM_HEADER__
816
#define ADC12MCTL              (ADC12MCTL_)   /* ADC12 Memory Control (for assembler) */
817
#else
818
#define ADC12MCTL              ((char*)       ADC12MCTL_) /* ADC12 Memory Control (for C) */
819
#endif
820
SFR_8BIT(ADC12MCTL0);                         /* ADC12 Memory Control 0 */
821
SFR_8BIT(ADC12MCTL1);                         /* ADC12 Memory Control 1 */
822
SFR_8BIT(ADC12MCTL2);                         /* ADC12 Memory Control 2 */
823
SFR_8BIT(ADC12MCTL3);                         /* ADC12 Memory Control 3 */
824
SFR_8BIT(ADC12MCTL4);                         /* ADC12 Memory Control 4 */
825
SFR_8BIT(ADC12MCTL5);                         /* ADC12 Memory Control 5 */
826
SFR_8BIT(ADC12MCTL6);                         /* ADC12 Memory Control 6 */
827
SFR_8BIT(ADC12MCTL7);                         /* ADC12 Memory Control 7 */
828
SFR_8BIT(ADC12MCTL8);                         /* ADC12 Memory Control 8 */
829
SFR_8BIT(ADC12MCTL9);                         /* ADC12 Memory Control 9 */
830
SFR_8BIT(ADC12MCTL10);                        /* ADC12 Memory Control 10 */
831
SFR_8BIT(ADC12MCTL11);                        /* ADC12 Memory Control 11 */
832
SFR_8BIT(ADC12MCTL12);                        /* ADC12 Memory Control 12 */
833
SFR_8BIT(ADC12MCTL13);                        /* ADC12 Memory Control 13 */
834
SFR_8BIT(ADC12MCTL14);                        /* ADC12 Memory Control 14 */
835
SFR_8BIT(ADC12MCTL15);                        /* ADC12 Memory Control 15 */
836
 
837
/* ADC12CTL0 */
838
#define ADC12SC                (0x001)        /* ADC12 Start Conversion */
839
#define ENC                    (0x002)        /* ADC12 Enable Conversion */
840
#define ADC12TOVIE             (0x004)        /* ADC12 Timer Overflow interrupt enable */
841
#define ADC12OVIE              (0x008)        /* ADC12 Overflow interrupt enable */
842
#define ADC12ON                (0x010)        /* ADC12 On/enable */
843
#define REFON                  (0x020)        /* ADC12 Reference on */
844
#define REF2_5V                (0x040)        /* ADC12 Ref 0:1.5V / 1:2.5V */
845
#define MSC                    (0x080)        /* ADC12 Multiple SampleConversion */
846
#define SHT00                  (0x0100)       /* ADC12 Sample Hold 0 Select 0 */
847
#define SHT01                  (0x0200)       /* ADC12 Sample Hold 0 Select 1 */
848
#define SHT02                  (0x0400)       /* ADC12 Sample Hold 0 Select 2 */
849
#define SHT03                  (0x0800)       /* ADC12 Sample Hold 0 Select 3 */
850
#define SHT10                  (0x1000)       /* ADC12 Sample Hold 0 Select 0 */
851
#define SHT11                  (0x2000)       /* ADC12 Sample Hold 1 Select 1 */
852
#define SHT12                  (0x4000)       /* ADC12 Sample Hold 2 Select 2 */
853
#define SHT13                  (0x8000)       /* ADC12 Sample Hold 3 Select 3 */
854
#define MSH                    (0x080)
855
 
856
#define SHT0_0                 (0*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 0 */
857
#define SHT0_1                 (1*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 1 */
858
#define SHT0_2                 (2*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 2 */
859
#define SHT0_3                 (3*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 3 */
860
#define SHT0_4                 (4*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 4 */
861
#define SHT0_5                 (5*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 5 */
862
#define SHT0_6                 (6*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 6 */
863
#define SHT0_7                 (7*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 7 */
864
#define SHT0_8                 (8*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 8 */
865
#define SHT0_9                 (9*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 9 */
866
#define SHT0_10                (10*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 10 */
867
#define SHT0_11                (11*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 11 */
868
#define SHT0_12                (12*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 12 */
869
#define SHT0_13                (13*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 13 */
870
#define SHT0_14                (14*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 14 */
871
#define SHT0_15                (15*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 15 */
872
 
873
#define SHT1_0                 (0*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 0 */
874
#define SHT1_1                 (1*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 1 */
875
#define SHT1_2                 (2*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 2 */
876
#define SHT1_3                 (3*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 3 */
877
#define SHT1_4                 (4*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 4 */
878
#define SHT1_5                 (5*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 5 */
879
#define SHT1_6                 (6*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 6 */
880
#define SHT1_7                 (7*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 7 */
881
#define SHT1_8                 (8*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 8 */
882
#define SHT1_9                 (9*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 9 */
883
#define SHT1_10                (10*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 10 */
884
#define SHT1_11                (11*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 11 */
885
#define SHT1_12                (12*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 12 */
886
#define SHT1_13                (13*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 13 */
887
#define SHT1_14                (14*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 14 */
888
#define SHT1_15                (15*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 15 */
889
 
890
/* ADC12CTL1 */
891
#define ADC12BUSY              (0x0001)       /* ADC12 Busy */
892
#define CONSEQ0                (0x0002)       /* ADC12 Conversion Sequence Select 0 */
893
#define CONSEQ1                (0x0004)       /* ADC12 Conversion Sequence Select 1 */
894
#define ADC12SSEL0             (0x0008)       /* ADC12 Clock Source Select 0 */
895
#define ADC12SSEL1             (0x0010)       /* ADC12 Clock Source Select 1 */
896
#define ADC12DIV0              (0x0020)       /* ADC12 Clock Divider Select 0 */
897
#define ADC12DIV1              (0x0040)       /* ADC12 Clock Divider Select 1 */
898
#define ADC12DIV2              (0x0080)       /* ADC12 Clock Divider Select 2 */
899
#define ISSH                   (0x0100)       /* ADC12 Invert Sample Hold Signal */
900
#define SHP                    (0x0200)       /* ADC12 Sample/Hold Pulse Mode */
901
#define SHS0                   (0x0400)       /* ADC12 Sample/Hold Source 0 */
902
#define SHS1                   (0x0800)       /* ADC12 Sample/Hold Source 1 */
903
#define CSTARTADD0             (0x1000)       /* ADC12 Conversion Start Address 0 */
904
#define CSTARTADD1             (0x2000)       /* ADC12 Conversion Start Address 1 */
905
#define CSTARTADD2             (0x4000)       /* ADC12 Conversion Start Address 2 */
906
#define CSTARTADD3             (0x8000)       /* ADC12 Conversion Start Address 3 */
907
 
908
#define CONSEQ_0               (0*2u)         /* ADC12 Conversion Sequence Select: 0 */
909
#define CONSEQ_1               (1*2u)         /* ADC12 Conversion Sequence Select: 1 */
910
#define CONSEQ_2               (2*2u)         /* ADC12 Conversion Sequence Select: 2 */
911
#define CONSEQ_3               (3*2u)         /* ADC12 Conversion Sequence Select: 3 */
912
#define ADC12SSEL_0            (0*8u)         /* ADC12 Clock Source Select: 0 */
913
#define ADC12SSEL_1            (1*8u)         /* ADC12 Clock Source Select: 1 */
914
#define ADC12SSEL_2            (2*8u)         /* ADC12 Clock Source Select: 2 */
915
#define ADC12SSEL_3            (3*8u)         /* ADC12 Clock Source Select: 3 */
916
#define ADC12DIV_0             (0*0x20u)      /* ADC12 Clock Divider Select: 0 */
917
#define ADC12DIV_1             (1*0x20u)      /* ADC12 Clock Divider Select: 1 */
918
#define ADC12DIV_2             (2*0x20u)      /* ADC12 Clock Divider Select: 2 */
919
#define ADC12DIV_3             (3*0x20u)      /* ADC12 Clock Divider Select: 3 */
920
#define ADC12DIV_4             (4*0x20u)      /* ADC12 Clock Divider Select: 4 */
921
#define ADC12DIV_5             (5*0x20u)      /* ADC12 Clock Divider Select: 5 */
922
#define ADC12DIV_6             (6*0x20u)      /* ADC12 Clock Divider Select: 6 */
923
#define ADC12DIV_7             (7*0x20u)      /* ADC12 Clock Divider Select: 7 */
924
#define SHS_0                  (0*0x400u)     /* ADC12 Sample/Hold Source: 0 */
925
#define SHS_1                  (1*0x400u)     /* ADC12 Sample/Hold Source: 1 */
926
#define SHS_2                  (2*0x400u)     /* ADC12 Sample/Hold Source: 2 */
927
#define SHS_3                  (3*0x400u)     /* ADC12 Sample/Hold Source: 3 */
928
#define CSTARTADD_0            (0*0x1000u)    /* ADC12 Conversion Start Address: 0 */
929
#define CSTARTADD_1            (1*0x1000u)    /* ADC12 Conversion Start Address: 1 */
930
#define CSTARTADD_2            (2*0x1000u)    /* ADC12 Conversion Start Address: 2 */
931
#define CSTARTADD_3            (3*0x1000u)    /* ADC12 Conversion Start Address: 3 */
932
#define CSTARTADD_4            (4*0x1000u)    /* ADC12 Conversion Start Address: 4 */
933
#define CSTARTADD_5            (5*0x1000u)    /* ADC12 Conversion Start Address: 5 */
934
#define CSTARTADD_6            (6*0x1000u)    /* ADC12 Conversion Start Address: 6 */
935
#define CSTARTADD_7            (7*0x1000u)    /* ADC12 Conversion Start Address: 7 */
936
#define CSTARTADD_8            (8*0x1000u)    /* ADC12 Conversion Start Address: 8 */
937
#define CSTARTADD_9            (9*0x1000u)    /* ADC12 Conversion Start Address: 9 */
938
#define CSTARTADD_10           (10*0x1000u)   /* ADC12 Conversion Start Address: 10 */
939
#define CSTARTADD_11           (11*0x1000u)   /* ADC12 Conversion Start Address: 11 */
940
#define CSTARTADD_12           (12*0x1000u)   /* ADC12 Conversion Start Address: 12 */
941
#define CSTARTADD_13           (13*0x1000u)   /* ADC12 Conversion Start Address: 13 */
942
#define CSTARTADD_14           (14*0x1000u)   /* ADC12 Conversion Start Address: 14 */
943
#define CSTARTADD_15           (15*0x1000u)   /* ADC12 Conversion Start Address: 15 */
944
 
945
/* ADC12MCTLx */
946
#define INCH0                  (0x0001)       /* ADC12 Input Channel Select Bit 0 */
947
#define INCH1                  (0x0002)       /* ADC12 Input Channel Select Bit 1 */
948
#define INCH2                  (0x0004)       /* ADC12 Input Channel Select Bit 2 */
949
#define INCH3                  (0x0008)       /* ADC12 Input Channel Select Bit 3 */
950
#define SREF0                  (0x0010)       /* ADC12 Select Reference Bit 0 */
951
#define SREF1                  (0x0020)       /* ADC12 Select Reference Bit 1 */
952
#define SREF2                  (0x0040)       /* ADC12 Select Reference Bit 2 */
953
#define EOS                    (0x0080)       /* ADC12 End of Sequence */
954
 
955
#define INCH_0                 (0)            /* ADC12 Input Channel 0 */
956
#define INCH_1                 (1)            /* ADC12 Input Channel 1 */
957
#define INCH_2                 (2)            /* ADC12 Input Channel 2 */
958
#define INCH_3                 (3)            /* ADC12 Input Channel 3 */
959
#define INCH_4                 (4)            /* ADC12 Input Channel 4 */
960
#define INCH_5                 (5)            /* ADC12 Input Channel 5 */
961
#define INCH_6                 (6)            /* ADC12 Input Channel 6 */
962
#define INCH_7                 (7)            /* ADC12 Input Channel 7 */
963
#define INCH_8                 (8)            /* ADC12 Input Channel 8 */
964
#define INCH_9                 (9)            /* ADC12 Input Channel 9 */
965
#define INCH_10                (10)           /* ADC12 Input Channel 10 */
966
#define INCH_11                (11)           /* ADC12 Input Channel 11 */
967
#define INCH_12                (12)           /* ADC12 Input Channel 12 */
968
#define INCH_13                (13)           /* ADC12 Input Channel 13 */
969
#define INCH_14                (14)           /* ADC12 Input Channel 14 */
970
#define INCH_15                (15)           /* ADC12 Input Channel 15 */
971
 
972
#define SREF_0                 (0*0x10u)      /* ADC12 Select Reference 0 */
973
#define SREF_1                 (1*0x10u)      /* ADC12 Select Reference 1 */
974
#define SREF_2                 (2*0x10u)      /* ADC12 Select Reference 2 */
975
#define SREF_3                 (3*0x10u)      /* ADC12 Select Reference 3 */
976
#define SREF_4                 (4*0x10u)      /* ADC12 Select Reference 4 */
977
#define SREF_5                 (5*0x10u)      /* ADC12 Select Reference 5 */
978
#define SREF_6                 (6*0x10u)      /* ADC12 Select Reference 6 */
979
#define SREF_7                 (7*0x10u)      /* ADC12 Select Reference 7 */
980
 
981
/* ADC12IV Definitions */
982
#define ADC12IV_NONE           (0x0000)       /* No Interrupt pending */
983
#define ADC12IV_ADC12OVIFG     (0x0002)       /* ADC12OVIFG */
984
#define ADC12IV_ADC12TOVIFG    (0x0004)       /* ADC12TOVIFG */
985
#define ADC12IV_ADC12IFG0      (0x0006)       /* ADC12IFG0 */
986
#define ADC12IV_ADC12IFG1      (0x0008)       /* ADC12IFG1 */
987
#define ADC12IV_ADC12IFG2      (0x000A)       /* ADC12IFG2 */
988
#define ADC12IV_ADC12IFG3      (0x000C)       /* ADC12IFG3 */
989
#define ADC12IV_ADC12IFG4      (0x000E)       /* ADC12IFG4 */
990
#define ADC12IV_ADC12IFG5      (0x0010)       /* ADC12IFG5 */
991
#define ADC12IV_ADC12IFG6      (0x0012)       /* ADC12IFG6 */
992
#define ADC12IV_ADC12IFG7      (0x0014)       /* ADC12IFG7 */
993
#define ADC12IV_ADC12IFG8      (0x0016)       /* ADC12IFG8 */
994
#define ADC12IV_ADC12IFG9      (0x0018)       /* ADC12IFG9 */
995
#define ADC12IV_ADC12IFG10     (0x001A)       /* ADC12IFG10 */
996
#define ADC12IV_ADC12IFG11     (0x001C)       /* ADC12IFG11 */
997
#define ADC12IV_ADC12IFG12     (0x001E)       /* ADC12IFG12 */
998
#define ADC12IV_ADC12IFG13     (0x0020)       /* ADC12IFG13 */
999
#define ADC12IV_ADC12IFG14     (0x0022)       /* ADC12IFG14 */
1000
#define ADC12IV_ADC12IFG15     (0x0024)       /* ADC12IFG15 */
1001
 
1002
/************************************************************
1003
* Interrupt Vectors (offset from 0xFFE0)
1004
************************************************************/
1005
 
1006
#define VECTOR_NAME(name)       name##_ptr
1007
#define EMIT_PRAGMA(x)          _Pragma(#x)
1008
#define CREATE_VECTOR(name)     void (* const VECTOR_NAME(name))(void) = &name
1009
#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))
1010
#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \
1011
                                PLACE_VECTOR(VECTOR_NAME(func), offset)
1012
 
1013
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1014
#define PORT2_VECTOR            ".int01"                    /* 0xFFE2 Port 2 */
1015
#else
1016
#define PORT2_VECTOR            (1 * 1u)                     /* 0xFFE2 Port 2 */
1017
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int01")  */ /* 0xFFE2 Port 2 */ /* CCE V2 Style */
1018
#endif
1019
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1020
#define USART1TX_VECTOR         ".int02"                    /* 0xFFE4 USART 1 Transmit */
1021
#else
1022
#define USART1TX_VECTOR         (2 * 1u)                     /* 0xFFE4 USART 1 Transmit */
1023
/*#define USART1TX_ISR(func)      ISR_VECTOR(func, ".int02")  */ /* 0xFFE4 USART 1 Transmit */ /* CCE V2 Style */
1024
#endif
1025
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1026
#define USART1RX_VECTOR         ".int03"                    /* 0xFFE6 USART 1 Receive */
1027
#else
1028
#define USART1RX_VECTOR         (3 * 1u)                     /* 0xFFE6 USART 1 Receive */
1029
/*#define USART1RX_ISR(func)      ISR_VECTOR(func, ".int03")  */ /* 0xFFE6 USART 1 Receive */ /* CCE V2 Style */
1030
#endif
1031
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1032
#define PORT1_VECTOR            ".int04"                    /* 0xFFE8 Port 1 */
1033
#else
1034
#define PORT1_VECTOR            (4 * 1u)                     /* 0xFFE8 Port 1 */
1035
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int04")  */ /* 0xFFE8 Port 1 */ /* CCE V2 Style */
1036
#endif
1037
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1038
#define TIMERA1_VECTOR          ".int05"                    /* 0xFFEA Timer A CC1-2, TA */
1039
#else
1040
#define TIMERA1_VECTOR          (5 * 1u)                     /* 0xFFEA Timer A CC1-2, TA */
1041
/*#define TIMERA1_ISR(func)       ISR_VECTOR(func, ".int05")  */ /* 0xFFEA Timer A CC1-2, TA */ /* CCE V2 Style */
1042
#endif
1043
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1044
#define TIMERA0_VECTOR          ".int06"                    /* 0xFFEC Timer A CC0 */
1045
#else
1046
#define TIMERA0_VECTOR          (6 * 1u)                     /* 0xFFEC Timer A CC0 */
1047
/*#define TIMERA0_ISR(func)       ISR_VECTOR(func, ".int06")  */ /* 0xFFEC Timer A CC0 */ /* CCE V2 Style */
1048
#endif
1049
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1050
#define ADC12_VECTOR            ".int07"                    /* 0xFFEE ADC */
1051
#else
1052
#define ADC12_VECTOR            (7 * 1u)                     /* 0xFFEE ADC */
1053
/*#define ADC12_ISR(func)         ISR_VECTOR(func, ".int07")  */ /* 0xFFEE ADC */ /* CCE V2 Style */
1054
#endif
1055
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1056
#define USART0TX_VECTOR         ".int08"                    /* 0xFFF0 USART 0 Transmit */
1057
#else
1058
#define USART0TX_VECTOR         (8 * 1u)                     /* 0xFFF0 USART 0 Transmit */
1059
/*#define USART0TX_ISR(func)      ISR_VECTOR(func, ".int08")  */ /* 0xFFF0 USART 0 Transmit */ /* CCE V2 Style */
1060
#endif
1061
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1062
#define USART0RX_VECTOR         ".int09"                    /* 0xFFF2 USART 0 Receive */
1063
#else
1064
#define USART0RX_VECTOR         (9 * 1u)                     /* 0xFFF2 USART 0 Receive */
1065
/*#define USART0RX_ISR(func)      ISR_VECTOR(func, ".int09")  */ /* 0xFFF2 USART 0 Receive */ /* CCE V2 Style */
1066
#endif
1067
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1068
#define WDT_VECTOR              ".int10"                    /* 0xFFF4 Watchdog Timer */
1069
#else
1070
#define WDT_VECTOR              (10 * 1u)                    /* 0xFFF4 Watchdog Timer */
1071
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int10")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
1072
#endif
1073
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1074
#define COMPARATORA_VECTOR      ".int11"                    /* 0xFFF6 Comparator A */
1075
#else
1076
#define COMPARATORA_VECTOR      (11 * 1u)                    /* 0xFFF6 Comparator A */
1077
/*#define COMPARATORA_ISR(func)   ISR_VECTOR(func, ".int11")  */ /* 0xFFF6 Comparator A */ /* CCE V2 Style */
1078
#endif
1079
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1080
#define TIMERB1_VECTOR          ".int12"                    /* 0xFFF8 Timer B CC1-6, TB */
1081
#else
1082
#define TIMERB1_VECTOR          (12 * 1u)                    /* 0xFFF8 Timer B CC1-6, TB */
1083
/*#define TIMERB1_ISR(func)       ISR_VECTOR(func, ".int12")  */ /* 0xFFF8 Timer B CC1-6, TB */ /* CCE V2 Style */
1084
#endif
1085
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1086
#define TIMERB0_VECTOR          ".int13"                    /* 0xFFFA Timer B CC0 */
1087
#else
1088
#define TIMERB0_VECTOR          (13 * 1u)                    /* 0xFFFA Timer B CC0 */
1089
/*#define TIMERB0_ISR(func)       ISR_VECTOR(func, ".int13")  */ /* 0xFFFA Timer B CC0 */ /* CCE V2 Style */
1090
#endif
1091
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1092
#define NMI_VECTOR              ".int14"                    /* 0xFFFC Non-maskable */
1093
#else
1094
#define NMI_VECTOR              (14 * 1u)                    /* 0xFFFC Non-maskable */
1095
/*#define NMI_ISR(func)           ISR_VECTOR(func, ".int14")  */ /* 0xFFFC Non-maskable */ /* CCE V2 Style */
1096
#endif
1097
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1098
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
1099
#else
1100
#define RESET_VECTOR            (15 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
1101
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int15")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
1102
#endif
1103
 
1104
 
1105
/************************************************************
1106
* End of Modules
1107
************************************************************/
1108
 
1109
#ifdef __cplusplus
1110
}
1111
#endif /* extern "C" */
1112
 
1113
#endif /* #ifndef __msp430x14x */
1114