Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430G2533 devices.
8
*
9
* Texas Instruments, Version 1.0
10
*
11
* Rev. 1.0, Setup
12
*
13
********************************************************************/
14
 
15
#ifndef __MSP430G2533
16
#define __MSP430G2533
17
 
18
#ifdef __cplusplus
19
extern "C" {
20
#endif
21
 
22
 
23
/*----------------------------------------------------------------------------*/
24
/* PERIPHERAL FILE MAP                                                        */
25
/*----------------------------------------------------------------------------*/
26
 
27
/* External references resolved by a device-specific linker command file */
28
#define SFR_8BIT(address)   extern volatile unsigned char address
29
#define SFR_16BIT(address)  extern volatile unsigned int address
30
 
31
 
32
/************************************************************
33
* STANDARD BITS
34
************************************************************/
35
 
36
#define BIT0                   (0x0001)
37
#define BIT1                   (0x0002)
38
#define BIT2                   (0x0004)
39
#define BIT3                   (0x0008)
40
#define BIT4                   (0x0010)
41
#define BIT5                   (0x0020)
42
#define BIT6                   (0x0040)
43
#define BIT7                   (0x0080)
44
#define BIT8                   (0x0100)
45
#define BIT9                   (0x0200)
46
#define BITA                   (0x0400)
47
#define BITB                   (0x0800)
48
#define BITC                   (0x1000)
49
#define BITD                   (0x2000)
50
#define BITE                   (0x4000)
51
#define BITF                   (0x8000)
52
 
53
/************************************************************
54
* STATUS REGISTER BITS
55
************************************************************/
56
 
57
#define C                      (0x0001)
58
#define Z                      (0x0002)
59
#define N                      (0x0004)
60
#define V                      (0x0100)
61
#define GIE                    (0x0008)
62
#define CPUOFF                 (0x0010)
63
#define OSCOFF                 (0x0020)
64
#define SCG0                   (0x0040)
65
#define SCG1                   (0x0080)
66
 
67
/* Low Power Modes coded with Bits 4-7 in SR */
68
 
69
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
70
#define LPM0                   (CPUOFF)
71
#define LPM1                   (SCG0+CPUOFF)
72
#define LPM2                   (SCG1+CPUOFF)
73
#define LPM3                   (SCG1+SCG0+CPUOFF)
74
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
75
/* End #defines for assembler */
76
 
77
#else /* Begin #defines for C */
78
#define LPM0_bits              (CPUOFF)
79
#define LPM1_bits              (SCG0+CPUOFF)
80
#define LPM2_bits              (SCG1+CPUOFF)
81
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
82
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
83
 
84
#include "in430.h"
85
 
86
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
87
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
88
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
89
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
90
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
91
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
92
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
93
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
94
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
95
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
96
#endif /* End #defines for C */
97
 
98
/************************************************************
99
* PERIPHERAL FILE MAP
100
************************************************************/
101
 
102
/************************************************************
103
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
104
************************************************************/
105
 
106
SFR_8BIT(IE1);                                /* Interrupt Enable 1 */
107
#define WDTIE                  (0x01)         /* Watchdog Interrupt Enable */
108
#define OFIE                   (0x02)         /* Osc. Fault  Interrupt Enable */
109
#define NMIIE                  (0x10)         /* NMI Interrupt Enable */
110
#define ACCVIE                 (0x20)         /* Flash Access Violation Interrupt Enable */
111
 
112
SFR_8BIT(IFG1);                               /* Interrupt Flag 1 */
113
#define WDTIFG                 (0x01)         /* Watchdog Interrupt Flag */
114
#define OFIFG                  (0x02)         /* Osc. Fault Interrupt Flag */
115
#define PORIFG                 (0x04)         /* Power On Interrupt Flag */
116
#define RSTIFG                 (0x08)         /* Reset Interrupt Flag */
117
#define NMIIFG                 (0x10)         /* NMI Interrupt Flag */
118
 
119
SFR_8BIT(IE2);                                /* Interrupt Enable 2 */
120
#define UC0IE                  IE2
121
#define UCA0RXIE               (0x01)
122
#define UCA0TXIE               (0x02)
123
#define UCB0RXIE               (0x04)
124
#define UCB0TXIE               (0x08)
125
 
126
SFR_8BIT(IFG2);                               /* Interrupt Flag 2 */
127
#define UC0IFG                 IFG2
128
#define UCA0RXIFG              (0x01)
129
#define UCA0TXIFG              (0x02)
130
#define UCB0RXIFG              (0x04)
131
#define UCB0TXIFG              (0x08)
132
 
133
/************************************************************
134
* ADC10
135
************************************************************/
136
#define __MSP430_HAS_ADC10__                  /* Definition to show that Module is available */
137
 
138
SFR_8BIT(ADC10DTC0);                          /* ADC10 Data Transfer Control 0 */
139
SFR_8BIT(ADC10DTC1);                          /* ADC10 Data Transfer Control 1 */
140
SFR_8BIT(ADC10AE0);                           /* ADC10 Analog Enable 0 */
141
 
142
SFR_16BIT(ADC10CTL0);                         /* ADC10 Control 0 */
143
SFR_16BIT(ADC10CTL1);                         /* ADC10 Control 1 */
144
SFR_16BIT(ADC10MEM);                          /* ADC10 Memory */
145
SFR_16BIT(ADC10SA);                           /* ADC10 Data Transfer Start Address */
146
 
147
/* ADC10CTL0 */
148
#define ADC10SC                (0x001)        /* ADC10 Start Conversion */
149
#define ENC                    (0x002)        /* ADC10 Enable Conversion */
150
#define ADC10IFG               (0x004)        /* ADC10 Interrupt Flag */
151
#define ADC10IE                (0x008)        /* ADC10 Interrupt Enalbe */
152
#define ADC10ON                (0x010)        /* ADC10 On/Enable */
153
#define REFON                  (0x020)        /* ADC10 Reference on */
154
#define REF2_5V                (0x040)        /* ADC10 Ref 0:1.5V / 1:2.5V */
155
#define MSC                    (0x080)        /* ADC10 Multiple SampleConversion */
156
#define REFBURST               (0x100)        /* ADC10 Reference Burst Mode */
157
#define REFOUT                 (0x200)        /* ADC10 Enalbe output of Ref. */
158
#define ADC10SR                (0x400)        /* ADC10 Sampling Rate 0:200ksps / 1:50ksps */
159
#define ADC10SHT0              (0x800)        /* ADC10 Sample Hold Select Bit: 0 */
160
#define ADC10SHT1              (0x1000)       /* ADC10 Sample Hold Select Bit: 1 */
161
#define SREF0                  (0x2000)       /* ADC10 Reference Select Bit: 0 */
162
#define SREF1                  (0x4000)       /* ADC10 Reference Select Bit: 1 */
163
#define SREF2                  (0x8000)       /* ADC10 Reference Select Bit: 2 */
164
#define ADC10SHT_0             (0*0x800u)     /* 4 x ADC10CLKs */
165
#define ADC10SHT_1             (1*0x800u)     /* 8 x ADC10CLKs */
166
#define ADC10SHT_2             (2*0x800u)     /* 16 x ADC10CLKs */
167
#define ADC10SHT_3             (3*0x800u)     /* 64 x ADC10CLKs */
168
 
169
#define SREF_0                 (0*0x2000u)    /* VR+ = AVCC and VR- = AVSS */
170
#define SREF_1                 (1*0x2000u)    /* VR+ = VREF+ and VR- = AVSS */
171
#define SREF_2                 (2*0x2000u)    /* VR+ = VEREF+ and VR- = AVSS */
172
#define SREF_3                 (3*0x2000u)    /* VR+ = VEREF+ and VR- = AVSS */
173
#define SREF_4                 (4*0x2000u)    /* VR+ = AVCC and VR- = VREF-/VEREF- */
174
#define SREF_5                 (5*0x2000u)    /* VR+ = VREF+ and VR- = VREF-/VEREF- */
175
#define SREF_6                 (6*0x2000u)    /* VR+ = VEREF+ and VR- = VREF-/VEREF- */
176
#define SREF_7                 (7*0x2000u)    /* VR+ = VEREF+ and VR- = VREF-/VEREF- */
177
 
178
/* ADC10CTL1 */
179
#define ADC10BUSY              (0x0001)       /* ADC10 BUSY */
180
#define CONSEQ0                (0x0002)       /* ADC10 Conversion Sequence Select 0 */
181
#define CONSEQ1                (0x0004)       /* ADC10 Conversion Sequence Select 1 */
182
#define ADC10SSEL0             (0x0008)       /* ADC10 Clock Source Select Bit: 0 */
183
#define ADC10SSEL1             (0x0010)       /* ADC10 Clock Source Select Bit: 1 */
184
#define ADC10DIV0              (0x0020)       /* ADC10 Clock Divider Select Bit: 0 */
185
#define ADC10DIV1              (0x0040)       /* ADC10 Clock Divider Select Bit: 1 */
186
#define ADC10DIV2              (0x0080)       /* ADC10 Clock Divider Select Bit: 2 */
187
#define ISSH                   (0x0100)       /* ADC10 Invert Sample Hold Signal */
188
#define ADC10DF                (0x0200)       /* ADC10 Data Format 0:binary 1:2's complement */
189
#define SHS0                   (0x0400)       /* ADC10 Sample/Hold Source Bit: 0 */
190
#define SHS1                   (0x0800)       /* ADC10 Sample/Hold Source Bit: 1 */
191
#define INCH0                  (0x1000)       /* ADC10 Input Channel Select Bit: 0 */
192
#define INCH1                  (0x2000)       /* ADC10 Input Channel Select Bit: 1 */
193
#define INCH2                  (0x4000)       /* ADC10 Input Channel Select Bit: 2 */
194
#define INCH3                  (0x8000)       /* ADC10 Input Channel Select Bit: 3 */
195
 
196
#define CONSEQ_0               (0*2u)         /* Single channel single conversion */
197
#define CONSEQ_1               (1*2u)         /* Sequence of channels */
198
#define CONSEQ_2               (2*2u)         /* Repeat single channel */
199
#define CONSEQ_3               (3*2u)         /* Repeat sequence of channels */
200
 
201
#define ADC10SSEL_0            (0*8u)         /* ADC10OSC */
202
#define ADC10SSEL_1            (1*8u)         /* ACLK */
203
#define ADC10SSEL_2            (2*8u)         /* MCLK */
204
#define ADC10SSEL_3            (3*8u)         /* SMCLK */
205
 
206
#define ADC10DIV_0             (0*0x20u)      /* ADC10 Clock Divider Select 0 */
207
#define ADC10DIV_1             (1*0x20u)      /* ADC10 Clock Divider Select 1 */
208
#define ADC10DIV_2             (2*0x20u)      /* ADC10 Clock Divider Select 2 */
209
#define ADC10DIV_3             (3*0x20u)      /* ADC10 Clock Divider Select 3 */
210
#define ADC10DIV_4             (4*0x20u)      /* ADC10 Clock Divider Select 4 */
211
#define ADC10DIV_5             (5*0x20u)      /* ADC10 Clock Divider Select 5 */
212
#define ADC10DIV_6             (6*0x20u)      /* ADC10 Clock Divider Select 6 */
213
#define ADC10DIV_7             (7*0x20u)      /* ADC10 Clock Divider Select 7 */
214
 
215
#define SHS_0                  (0*0x400u)     /* ADC10SC */
216
#define SHS_1                  (1*0x400u)     /* TA3 OUT1 */
217
#define SHS_2                  (2*0x400u)     /* TA3 OUT0 */
218
#define SHS_3                  (3*0x400u)     /* TA3 OUT2 */
219
 
220
#define INCH_0                 (0*0x1000u)    /* Selects Channel 0 */
221
#define INCH_1                 (1*0x1000u)    /* Selects Channel 1 */
222
#define INCH_2                 (2*0x1000u)    /* Selects Channel 2 */
223
#define INCH_3                 (3*0x1000u)    /* Selects Channel 3 */
224
#define INCH_4                 (4*0x1000u)    /* Selects Channel 4 */
225
#define INCH_5                 (5*0x1000u)    /* Selects Channel 5 */
226
#define INCH_6                 (6*0x1000u)    /* Selects Channel 6 */
227
#define INCH_7                 (7*0x1000u)    /* Selects Channel 7 */
228
#define INCH_8                 (8*0x1000u)    /* Selects Channel 8 */
229
#define INCH_9                 (9*0x1000u)    /* Selects Channel 9 */
230
#define INCH_10                (10*0x1000u)   /* Selects Channel 10 */
231
#define INCH_11                (11*0x1000u)   /* Selects Channel 11 */
232
#define INCH_12                (12*0x1000u)   /* Selects Channel 12 */
233
#define INCH_13                (13*0x1000u)   /* Selects Channel 13 */
234
#define INCH_14                (14*0x1000u)   /* Selects Channel 14 */
235
#define INCH_15                (15*0x1000u)   /* Selects Channel 15 */
236
 
237
/* ADC10DTC0 */
238
#define ADC10FETCH             (0x001)        /* This bit should normally be reset */
239
#define ADC10B1                (0x002)        /* ADC10 block one */
240
#define ADC10CT                (0x004)        /* ADC10 continuous transfer */
241
#define ADC10TB                (0x008)        /* ADC10 two-block mode */
242
#define ADC10DISABLE           (0x000)        /* ADC10DTC1 */
243
 
244
/************************************************************
245
* Basic Clock Module
246
************************************************************/
247
#define __MSP430_HAS_BC2__                    /* Definition to show that Module is available */
248
 
249
SFR_8BIT(DCOCTL);                             /* DCO Clock Frequency Control */
250
SFR_8BIT(BCSCTL1);                            /* Basic Clock System Control 1 */
251
SFR_8BIT(BCSCTL2);                            /* Basic Clock System Control 2 */
252
SFR_8BIT(BCSCTL3);                            /* Basic Clock System Control 3 */
253
 
254
#define MOD0                   (0x01)         /* Modulation Bit 0 */
255
#define MOD1                   (0x02)         /* Modulation Bit 1 */
256
#define MOD2                   (0x04)         /* Modulation Bit 2 */
257
#define MOD3                   (0x08)         /* Modulation Bit 3 */
258
#define MOD4                   (0x10)         /* Modulation Bit 4 */
259
#define DCO0                   (0x20)         /* DCO Select Bit 0 */
260
#define DCO1                   (0x40)         /* DCO Select Bit 1 */
261
#define DCO2                   (0x80)         /* DCO Select Bit 2 */
262
 
263
#define RSEL0                  (0x01)         /* Range Select Bit 0 */
264
#define RSEL1                  (0x02)         /* Range Select Bit 1 */
265
#define RSEL2                  (0x04)         /* Range Select Bit 2 */
266
#define RSEL3                  (0x08)         /* Range Select Bit 3 */
267
#define DIVA0                  (0x10)         /* ACLK Divider 0 */
268
#define DIVA1                  (0x20)         /* ACLK Divider 1 */
269
#define XTS                    (0x40)         /* LFXTCLK 0:Low Freq. / 1: High Freq. */
270
#define XT2OFF                 (0x80)         /* Enable XT2CLK */
271
 
272
#define DIVA_0                 (0x00)         /* ACLK Divider 0: /1 */
273
#define DIVA_1                 (0x10)         /* ACLK Divider 1: /2 */
274
#define DIVA_2                 (0x20)         /* ACLK Divider 2: /4 */
275
#define DIVA_3                 (0x30)         /* ACLK Divider 3: /8 */
276
 
277
#define DIVS0                  (0x02)         /* SMCLK Divider 0 */
278
#define DIVS1                  (0x04)         /* SMCLK Divider 1 */
279
#define SELS                   (0x08)         /* SMCLK Source Select 0:DCOCLK / 1:XT2CLK/LFXTCLK */
280
#define DIVM0                  (0x10)         /* MCLK Divider 0 */
281
#define DIVM1                  (0x20)         /* MCLK Divider 1 */
282
#define SELM0                  (0x40)         /* MCLK Source Select 0 */
283
#define SELM1                  (0x80)         /* MCLK Source Select 1 */
284
 
285
#define DIVS_0                 (0x00)         /* SMCLK Divider 0: /1 */
286
#define DIVS_1                 (0x02)         /* SMCLK Divider 1: /2 */
287
#define DIVS_2                 (0x04)         /* SMCLK Divider 2: /4 */
288
#define DIVS_3                 (0x06)         /* SMCLK Divider 3: /8 */
289
 
290
#define DIVM_0                 (0x00)         /* MCLK Divider 0: /1 */
291
#define DIVM_1                 (0x10)         /* MCLK Divider 1: /2 */
292
#define DIVM_2                 (0x20)         /* MCLK Divider 2: /4 */
293
#define DIVM_3                 (0x30)         /* MCLK Divider 3: /8 */
294
 
295
#define SELM_0                 (0x00)         /* MCLK Source Select 0: DCOCLK */
296
#define SELM_1                 (0x40)         /* MCLK Source Select 1: DCOCLK */
297
#define SELM_2                 (0x80)         /* MCLK Source Select 2: XT2CLK/LFXTCLK */
298
#define SELM_3                 (0xC0)         /* MCLK Source Select 3: LFXTCLK */
299
 
300
#define LFXT1OF                (0x01)         /* Low/high Frequency Oscillator Fault Flag */
301
#define XT2OF                  (0x02)         /* High frequency oscillator 2 fault flag */
302
#define XCAP0                  (0x04)         /* XIN/XOUT Cap 0 */
303
#define XCAP1                  (0x08)         /* XIN/XOUT Cap 1 */
304
#define LFXT1S0                (0x10)         /* Mode 0 for LFXT1 (XTS = 0) */
305
#define LFXT1S1                (0x20)         /* Mode 1 for LFXT1 (XTS = 0) */
306
#define XT2S0                  (0x40)         /* Mode 0 for XT2 */
307
#define XT2S1                  (0x80)         /* Mode 1 for XT2 */
308
 
309
#define XCAP_0                 (0x00)         /* XIN/XOUT Cap : 0 pF */
310
#define XCAP_1                 (0x04)         /* XIN/XOUT Cap : 6 pF */
311
#define XCAP_2                 (0x08)         /* XIN/XOUT Cap : 10 pF */
312
#define XCAP_3                 (0x0C)         /* XIN/XOUT Cap : 12.5 pF */
313
 
314
#define LFXT1S_0               (0x00)         /* Mode 0 for LFXT1 : Normal operation */
315
#define LFXT1S_1               (0x10)         /* Mode 1 for LFXT1 : Reserved */
316
#define LFXT1S_2               (0x20)         /* Mode 2 for LFXT1 : VLO */
317
#define LFXT1S_3               (0x30)         /* Mode 3 for LFXT1 : Digital input signal */
318
 
319
#define XT2S_0                 (0x00)         /* Mode 0 for XT2 : 0.4 - 1 MHz */
320
#define XT2S_1                 (0x40)         /* Mode 1 for XT2 : 1 - 4 MHz */
321
#define XT2S_2                 (0x80)         /* Mode 2 for XT2 : 2 - 16 MHz */
322
#define XT2S_3                 (0xC0)         /* Mode 3 for XT2 : Digital input signal */
323
 
324
/*************************************************************
325
* Flash Memory
326
*************************************************************/
327
#define __MSP430_HAS_FLASH2__                 /* Definition to show that Module is available */
328
 
329
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
330
SFR_16BIT(FCTL2);                             /* FLASH Control 2 */
331
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
332
 
333
#define FRKEY                  (0x9600)       /* Flash key returned by read */
334
#define FWKEY                  (0xA500)       /* Flash key for write */
335
#define FXKEY                  (0x3300)       /* for use with XOR instruction */
336
 
337
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
338
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
339
#define WRT                    (0x0040)       /* Enable bit for Flash write */
340
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
341
#define SEGWRT                 (0x0080)       /* old definition */ /* Enable bit for Flash segment write */
342
 
343
#define FN0                    (0x0001)       /* Divide Flash clock by 1 to 64 using FN0 to FN5 according to: */
344
#define FN1                    (0x0002)       /*  32*FN5 + 16*FN4 + 8*FN3 + 4*FN2 + 2*FN1 + FN0 + 1 */
345
#ifndef FN2
346
#define FN2                    (0x0004)
347
#endif
348
#ifndef FN3
349
#define FN3                    (0x0008)
350
#endif
351
#ifndef FN4
352
#define FN4                    (0x0010)
353
#endif
354
#define FN5                    (0x0020)
355
#define FSSEL0                 (0x0040)       /* Flash clock select 0 */        /* to distinguish from USART SSELx */
356
#define FSSEL1                 (0x0080)       /* Flash clock select 1 */
357
 
358
#define FSSEL_0                (0x0000)       /* Flash clock select: 0 - ACLK */
359
#define FSSEL_1                (0x0040)       /* Flash clock select: 1 - MCLK */
360
#define FSSEL_2                (0x0080)       /* Flash clock select: 2 - SMCLK */
361
#define FSSEL_3                (0x00C0)       /* Flash clock select: 3 - SMCLK */
362
 
363
#define BUSY                   (0x0001)       /* Flash busy: 1 */
364
#define KEYV                   (0x0002)       /* Flash Key violation flag */
365
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
366
#define WAIT                   (0x0008)       /* Wait flag for segment write */
367
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
368
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
369
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
370
#define FAIL                   (0x0080)       /* Last Program or Erase failed */
371
 
372
/************************************************************
373
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
374
************************************************************/
375
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
376
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
377
 
378
SFR_8BIT(P1IN);                               /* Port 1 Input */
379
SFR_8BIT(P1OUT);                              /* Port 1 Output */
380
SFR_8BIT(P1DIR);                              /* Port 1 Direction */
381
SFR_8BIT(P1IFG);                              /* Port 1 Interrupt Flag */
382
SFR_8BIT(P1IES);                              /* Port 1 Interrupt Edge Select */
383
SFR_8BIT(P1IE);                               /* Port 1 Interrupt Enable */
384
SFR_8BIT(P1SEL);                              /* Port 1 Selection */
385
SFR_8BIT(P1SEL2);                             /* Port 1 Selection 2 */
386
SFR_8BIT(P1REN);                              /* Port 1 Resistor Enable */
387
 
388
SFR_8BIT(P2IN);                               /* Port 2 Input */
389
SFR_8BIT(P2OUT);                              /* Port 2 Output */
390
SFR_8BIT(P2DIR);                              /* Port 2 Direction */
391
SFR_8BIT(P2IFG);                              /* Port 2 Interrupt Flag */
392
SFR_8BIT(P2IES);                              /* Port 2 Interrupt Edge Select */
393
SFR_8BIT(P2IE);                               /* Port 2 Interrupt Enable */
394
SFR_8BIT(P2SEL);                              /* Port 2 Selection */
395
SFR_8BIT(P2SEL2);                             /* Port 2 Selection 2 */
396
SFR_8BIT(P2REN);                              /* Port 2 Resistor Enable */
397
 
398
/************************************************************
399
* DIGITAL I/O Port3 Pull up / Pull down Resistors
400
************************************************************/
401
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
402
 
403
SFR_8BIT(P3IN);                               /* Port 3 Input */
404
SFR_8BIT(P3OUT);                              /* Port 3 Output */
405
SFR_8BIT(P3DIR);                              /* Port 3 Direction */
406
SFR_8BIT(P3SEL);                              /* Port 3 Selection */
407
SFR_8BIT(P3SEL2);                             /* Port 3 Selection 2 */
408
SFR_8BIT(P3REN);                              /* Port 3 Resistor Enable */
409
 
410
/************************************************************
411
* Timer0_A3
412
************************************************************/
413
#define __MSP430_HAS_TA3__                    /* Definition to show that Module is available */
414
 
415
SFR_16BIT(TA0IV);                             /* Timer0_A3 Interrupt Vector Word */
416
SFR_16BIT(TA0CTL);                            /* Timer0_A3 Control */
417
SFR_16BIT(TA0CCTL0);                          /* Timer0_A3 Capture/Compare Control 0 */
418
SFR_16BIT(TA0CCTL1);                          /* Timer0_A3 Capture/Compare Control 1 */
419
SFR_16BIT(TA0CCTL2);                          /* Timer0_A3 Capture/Compare Control 2 */
420
SFR_16BIT(TA0R);                              /* Timer0_A3 */
421
SFR_16BIT(TA0CCR0);                           /* Timer0_A3 Capture/Compare 0 */
422
SFR_16BIT(TA0CCR1);                           /* Timer0_A3 Capture/Compare 1 */
423
SFR_16BIT(TA0CCR2);                           /* Timer0_A3 Capture/Compare 2 */
424
 
425
/* Alternate register names */
426
#define TAIV                   TA0IV          /* Timer A Interrupt Vector Word */
427
#define TACTL                  TA0CTL         /* Timer A Control */
428
#define TACCTL0                TA0CCTL0       /* Timer A Capture/Compare Control 0 */
429
#define TACCTL1                TA0CCTL1       /* Timer A Capture/Compare Control 1 */
430
#define TACCTL2                TA0CCTL2       /* Timer A Capture/Compare Control 2 */
431
#define TAR                    TA0R           /* Timer A */
432
#define TACCR0                 TA0CCR0        /* Timer A Capture/Compare 0 */
433
#define TACCR1                 TA0CCR1        /* Timer A Capture/Compare 1 */
434
#define TACCR2                 TA0CCR2        /* Timer A Capture/Compare 2 */
435
#define TAIV_                  TA0IV_         /* Timer A Interrupt Vector Word */
436
#define TACTL_                 TA0CTL_        /* Timer A Control */
437
#define TACCTL0_               TA0CCTL0_      /* Timer A Capture/Compare Control 0 */
438
#define TACCTL1_               TA0CCTL1_      /* Timer A Capture/Compare Control 1 */
439
#define TACCTL2_               TA0CCTL2_      /* Timer A Capture/Compare Control 2 */
440
#define TAR_                   TA0R_          /* Timer A */
441
#define TACCR0_                TA0CCR0_       /* Timer A Capture/Compare 0 */
442
#define TACCR1_                TA0CCR1_       /* Timer A Capture/Compare 1 */
443
#define TACCR2_                TA0CCR2_       /* Timer A Capture/Compare 2 */
444
 
445
/* Alternate register names 2 */
446
#define CCTL0                  TACCTL0        /* Timer A Capture/Compare Control 0 */
447
#define CCTL1                  TACCTL1        /* Timer A Capture/Compare Control 1 */
448
#define CCTL2                  TACCTL2        /* Timer A Capture/Compare Control 2 */
449
#define CCR0                   TACCR0         /* Timer A Capture/Compare 0 */
450
#define CCR1                   TACCR1         /* Timer A Capture/Compare 1 */
451
#define CCR2                   TACCR2         /* Timer A Capture/Compare 2 */
452
#define CCTL0_                 TACCTL0_       /* Timer A Capture/Compare Control 0 */
453
#define CCTL1_                 TACCTL1_       /* Timer A Capture/Compare Control 1 */
454
#define CCTL2_                 TACCTL2_       /* Timer A Capture/Compare Control 2 */
455
#define CCR0_                  TACCR0_        /* Timer A Capture/Compare 0 */
456
#define CCR1_                  TACCR1_        /* Timer A Capture/Compare 1 */
457
#define CCR2_                  TACCR2_        /* Timer A Capture/Compare 2 */
458
 
459
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
460
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
461
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
462
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
463
#define MC1                    (0x0020)       /* Timer A mode control 1 */
464
#define MC0                    (0x0010)       /* Timer A mode control 0 */
465
#define TACLR                  (0x0004)       /* Timer A counter clear */
466
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
467
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
468
 
469
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
470
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
471
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
472
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
473
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
474
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
475
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
476
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
477
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
478
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
479
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
480
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
481
 
482
#define CM1                    (0x8000)       /* Capture mode 1 */
483
#define CM0                    (0x4000)       /* Capture mode 0 */
484
#define CCIS1                  (0x2000)       /* Capture input select 1 */
485
#define CCIS0                  (0x1000)       /* Capture input select 0 */
486
#define SCS                    (0x0800)       /* Capture sychronize */
487
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
488
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
489
#define OUTMOD2                (0x0080)       /* Output mode 2 */
490
#define OUTMOD1                (0x0040)       /* Output mode 1 */
491
#define OUTMOD0                (0x0020)       /* Output mode 0 */
492
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
493
#define CCI                    (0x0008)       /* Capture input signal (read) */
494
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
495
#define COV                    (0x0002)       /* Capture/compare overflow flag */
496
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
497
 
498
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
499
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
500
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
501
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
502
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
503
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
504
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
505
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
506
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
507
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
508
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
509
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
510
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
511
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
512
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
513
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
514
 
515
/* T0_A3IV Definitions */
516
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
517
#define TA0IV_TACCR1           (0x0002)       /* TA0CCR1_CCIFG */
518
#define TA0IV_TACCR2           (0x0004)       /* TA0CCR2_CCIFG */
519
#define TA0IV_6                (0x0006)       /* Reserved */
520
#define TA0IV_8                (0x0008)       /* Reserved */
521
#define TA0IV_TAIFG            (0x000A)       /* TA0IFG */
522
 
523
/************************************************************
524
* Timer1_A3
525
************************************************************/
526
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
527
 
528
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
529
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
530
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
531
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
532
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
533
SFR_16BIT(TA1R);                              /* Timer1_A3 */
534
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
535
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
536
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
537
 
538
/* Bits are already defined within the Timer0_Ax */
539
 
540
/* T1_A3IV Definitions */
541
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
542
#define TA1IV_TACCR1           (0x0002)       /* TA1CCR1_CCIFG */
543
#define TA1IV_TACCR2           (0x0004)       /* TA1CCR2_CCIFG */
544
#define TA1IV_TAIFG            (0x000A)       /* TA1IFG */
545
 
546
/************************************************************
547
* USCI
548
************************************************************/
549
#define __MSP430_HAS_USCI__                   /* Definition to show that Module is available */
550
 
551
SFR_8BIT(UCA0CTL0);                           /* USCI A0 Control Register 0 */
552
SFR_8BIT(UCA0CTL1);                           /* USCI A0 Control Register 1 */
553
SFR_8BIT(UCA0BR0);                            /* USCI A0 Baud Rate 0 */
554
SFR_8BIT(UCA0BR1);                            /* USCI A0 Baud Rate 1 */
555
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
556
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
557
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
558
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
559
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
560
SFR_8BIT(UCA0IRTCTL);                         /* USCI A0 IrDA Transmit Control */
561
SFR_8BIT(UCA0IRRCTL);                         /* USCI A0 IrDA Receive Control */
562
 
563
 
564
 
565
SFR_8BIT(UCB0CTL0);                           /* USCI B0 Control Register 0 */
566
SFR_8BIT(UCB0CTL1);                           /* USCI B0 Control Register 1 */
567
SFR_8BIT(UCB0BR0);                            /* USCI B0 Baud Rate 0 */
568
SFR_8BIT(UCB0BR1);                            /* USCI B0 Baud Rate 1 */
569
SFR_8BIT(UCB0I2CIE);                          /* USCI B0 I2C Interrupt Enable Register */
570
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
571
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
572
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
573
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
574
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
575
 
576
// UART-Mode Bits
577
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
578
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
579
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
580
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
581
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
582
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
583
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
584
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
585
 
586
// SPI-Mode Bits
587
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
588
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
589
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
590
 
591
// I2C-Mode Bits
592
#define UCA10                  (0x80)         /* 10-bit Address Mode */
593
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
594
#define UCMM                   (0x20)         /* Multi-Master Environment */
595
//#define res               (0x10)    /* reserved */
596
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
597
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
598
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
599
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
600
 
601
// UART-Mode Bits
602
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
603
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
604
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
605
#define UCBRKIE                (0x10)         /* Break interrupt enable */
606
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
607
#define UCTXADDR               (0x04)         /* Send next Data as Address */
608
#define UCTXBRK                (0x02)         /* Send next Data as Break */
609
#define UCSWRST                (0x01)         /* USCI Software Reset */
610
 
611
// SPI-Mode Bits
612
//#define res               (0x20)    /* reserved */
613
//#define res               (0x10)    /* reserved */
614
//#define res               (0x08)    /* reserved */
615
//#define res               (0x04)    /* reserved */
616
//#define res               (0x02)    /* reserved */
617
 
618
// I2C-Mode Bits
619
//#define res               (0x20)    /* reserved */
620
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
621
#define UCTXNACK               (0x08)         /* Transmit NACK */
622
#define UCTXSTP                (0x04)         /* Transmit STOP */
623
#define UCTXSTT                (0x02)         /* Transmit START */
624
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
625
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
626
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
627
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
628
 
629
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
630
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
631
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
632
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
633
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
634
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
635
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
636
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
637
 
638
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
639
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
640
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
641
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
642
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
643
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
644
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
645
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
646
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
647
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
648
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
649
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
650
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
651
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
652
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
653
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
654
 
655
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
656
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
657
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
658
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
659
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
660
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
661
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
662
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
663
 
664
#define UCLISTEN               (0x80)         /* USCI Listen mode */
665
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
666
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
667
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
668
#define UCBRK                  (0x08)         /* USCI Break received */
669
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
670
#define UCADDR                 (0x02)         /* USCI Address received Flag */
671
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
672
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
673
 
674
//#define res               (0x80)    /* reserved */
675
//#define res               (0x40)    /* reserved */
676
//#define res               (0x20)    /* reserved */
677
//#define res               (0x10)    /* reserved */
678
#define UCNACKIE               (0x08)         /* NACK Condition interrupt enable */
679
#define UCSTPIE                (0x04)         /* STOP Condition interrupt enable */
680
#define UCSTTIE                (0x02)         /* START Condition interrupt enable */
681
#define UCALIE                 (0x01)         /* Arbitration Lost interrupt enable */
682
 
683
#define UCSCLLOW               (0x40)         /* SCL low */
684
#define UCGC                   (0x20)         /* General Call address received Flag */
685
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
686
#define UCNACKIFG              (0x08)         /* NAK Condition interrupt Flag */
687
#define UCSTPIFG               (0x04)         /* STOP Condition interrupt Flag */
688
#define UCSTTIFG               (0x02)         /* START Condition interrupt Flag */
689
#define UCALIFG                (0x01)         /* Arbitration Lost interrupt Flag */
690
 
691
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
692
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
693
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
694
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
695
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
696
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
697
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
698
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
699
 
700
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
701
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
702
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
703
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
704
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
705
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
706
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
707
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
708
 
709
//#define res               (0x80)    /* reserved */
710
//#define res               (0x40)    /* reserved */
711
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
712
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
713
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
714
#define UCBTOE                 (0x04)         /* Break Timeout error */
715
//#define res               (0x02)    /* reserved */
716
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
717
 
718
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
719
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
720
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
721
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
722
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
723
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
724
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
725
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
726
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
727
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
728
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
729
 
730
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
731
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
732
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
733
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
734
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
735
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
736
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
737
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
738
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
739
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
740
 
741
/************************************************************
742
* WATCHDOG TIMER
743
************************************************************/
744
#define __MSP430_HAS_WDT__                    /* Definition to show that Module is available */
745
 
746
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
747
/* The bit names have been prefixed with "WDT" */
748
#define WDTIS0                 (0x0001)
749
#define WDTIS1                 (0x0002)
750
#define WDTSSEL                (0x0004)
751
#define WDTCNTCL               (0x0008)
752
#define WDTTMSEL               (0x0010)
753
#define WDTNMI                 (0x0020)
754
#define WDTNMIES               (0x0040)
755
#define WDTHOLD                (0x0080)
756
 
757
#define WDTPW                  (0x5A00)
758
 
759
/* WDT-interval times [1ms] coded with Bits 0-2 */
760
/* WDT is clocked by fSMCLK (assumed 1MHz) */
761
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL)                         /* 32ms interval (default) */
762
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS0)                  /* 8ms     " */
763
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1)                  /* 0.5ms   " */
764
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1+WDTIS0)           /* 0.064ms " */
765
/* WDT is clocked by fACLK (assumed 32KHz) */
766
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL)                 /* 1000ms  " */
767
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS0)          /* 250ms   " */
768
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1)          /* 16ms    " */
769
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)   /* 1.9ms   " */
770
/* Watchdog mode -> reset after expired time */
771
/* WDT is clocked by fSMCLK (assumed 1MHz) */
772
#define WDT_MRST_32         (WDTPW+WDTCNTCL)                                  /* 32ms interval (default) */
773
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS0)                           /* 8ms     " */
774
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS1)                           /* 0.5ms   " */
775
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS1+WDTIS0)                    /* 0.064ms " */
776
/* WDT is clocked by fACLK (assumed 32KHz) */
777
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL)                          /* 1000ms  " */
778
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS0)                   /* 250ms   " */
779
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1)                   /* 16ms    " */
780
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)            /* 1.9ms   " */
781
 
782
/* INTERRUPT CONTROL */
783
/* These two bits are defined in the Special Function Registers */
784
/* #define WDTIE               0x01 */
785
/* #define WDTIFG              0x01 */
786
 
787
/************************************************************
788
* Calibration Data in Info Mem
789
************************************************************/
790
 
791
#ifndef __DisableCalData
792
 
793
SFR_8BIT(CALDCO_16MHZ);                       /* DCOCTL  Calibration Data for 16MHz */
794
SFR_8BIT(CALBC1_16MHZ);                       /* BCSCTL1 Calibration Data for 16MHz */
795
SFR_8BIT(CALDCO_12MHZ);                       /* DCOCTL  Calibration Data for 12MHz */
796
SFR_8BIT(CALBC1_12MHZ);                       /* BCSCTL1 Calibration Data for 12MHz */
797
SFR_8BIT(CALDCO_8MHZ);                        /* DCOCTL  Calibration Data for 8MHz */
798
SFR_8BIT(CALBC1_8MHZ);                        /* BCSCTL1 Calibration Data for 8MHz */
799
SFR_8BIT(CALDCO_1MHZ);                        /* DCOCTL  Calibration Data for 1MHz */
800
SFR_8BIT(CALBC1_1MHZ);                        /* BCSCTL1 Calibration Data for 1MHz */
801
 
802
#endif /* #ifndef __DisableCalData */
803
 
804
/************************************************************
805
* Interrupt Vectors (offset from 0xFFE0)
806
************************************************************/
807
 
808
#define VECTOR_NAME(name)       name##_ptr
809
#define EMIT_PRAGMA(x)          _Pragma(#x)
810
#define CREATE_VECTOR(name)     void (* const VECTOR_NAME(name))(void) = &name
811
#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))
812
#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \
813
                                PLACE_VECTOR(VECTOR_NAME(func), offset)
814
 
815
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
816
#define PORT1_VECTOR            ".int02"                    /* 0xFFE4 Port 1 */
817
#else
818
#define PORT1_VECTOR            (2 * 1u)                     /* 0xFFE4 Port 1 */
819
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int02")  */ /* 0xFFE4 Port 1 */ /* CCE V2 Style */
820
#endif
821
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
822
#define PORT2_VECTOR            ".int03"                    /* 0xFFE6 Port 2 */
823
#else
824
#define PORT2_VECTOR            (3 * 1u)                     /* 0xFFE6 Port 2 */
825
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int03")  */ /* 0xFFE6 Port 2 */ /* CCE V2 Style */
826
#endif
827
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
828
#define ADC10_VECTOR            ".int05"                    /* 0xFFEA ADC10 */
829
#else
830
#define ADC10_VECTOR            (5 * 1u)                     /* 0xFFEA ADC10 */
831
/*#define ADC10_ISR(func)         ISR_VECTOR(func, ".int05")  */ /* 0xFFEA ADC10 */ /* CCE V2 Style */
832
#endif
833
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
834
#define USCIAB0TX_VECTOR        ".int06"                    /* 0xFFEC USCI A0/B0 Transmit */
835
#else
836
#define USCIAB0TX_VECTOR        (6 * 1u)                     /* 0xFFEC USCI A0/B0 Transmit */
837
/*#define USCIAB0TX_ISR(func)     ISR_VECTOR(func, ".int06")  */ /* 0xFFEC USCI A0/B0 Transmit */ /* CCE V2 Style */
838
#endif
839
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
840
#define USCIAB0RX_VECTOR        ".int07"                    /* 0xFFEE USCI A0/B0 Receive */
841
#else
842
#define USCIAB0RX_VECTOR        (7 * 1u)                     /* 0xFFEE USCI A0/B0 Receive */
843
/*#define USCIAB0RX_ISR(func)     ISR_VECTOR(func, ".int07")  */ /* 0xFFEE USCI A0/B0 Receive */ /* CCE V2 Style */
844
#endif
845
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
846
#define TIMER0_A1_VECTOR        ".int08"                    /* 0xFFF0 Timer0)A CC1, TA0 */
847
#else
848
#define TIMER0_A1_VECTOR        (8 * 1u)                     /* 0xFFF0 Timer0)A CC1, TA0 */
849
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int08")  */ /* 0xFFF0 Timer0)A CC1, TA0 */ /* CCE V2 Style */
850
#endif
851
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
852
#define TIMER0_A0_VECTOR        ".int09"                    /* 0xFFF2 Timer0_A CC0 */
853
#else
854
#define TIMER0_A0_VECTOR        (9 * 1u)                     /* 0xFFF2 Timer0_A CC0 */
855
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int09")  */ /* 0xFFF2 Timer0_A CC0 */ /* CCE V2 Style */
856
#endif
857
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
858
#define WDT_VECTOR              ".int10"                    /* 0xFFF4 Watchdog Timer */
859
#else
860
#define WDT_VECTOR              (10 * 1u)                    /* 0xFFF4 Watchdog Timer */
861
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int10")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
862
#endif
863
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
864
#define TIMER1_A1_VECTOR        ".int12"                    /* 0xFFF8 Timer1_A CC1-4, TA1 */
865
#else
866
#define TIMER1_A1_VECTOR        (12 * 1u)                    /* 0xFFF8 Timer1_A CC1-4, TA1 */
867
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int12")  */ /* 0xFFF8 Timer1_A CC1-4, TA1 */ /* CCE V2 Style */
868
#endif
869
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
870
#define TIMER1_A0_VECTOR        ".int13"                    /* 0xFFFA Timer1_A CC0 */
871
#else
872
#define TIMER1_A0_VECTOR        (13 * 1u)                    /* 0xFFFA Timer1_A CC0 */
873
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int13")  */ /* 0xFFFA Timer1_A CC0 */ /* CCE V2 Style */
874
#endif
875
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
876
#define NMI_VECTOR              ".int14"                    /* 0xFFFC Non-maskable */
877
#else
878
#define NMI_VECTOR              (14 * 1u)                    /* 0xFFFC Non-maskable */
879
/*#define NMI_ISR(func)           ISR_VECTOR(func, ".int14")  */ /* 0xFFFC Non-maskable */ /* CCE V2 Style */
880
#endif
881
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
882
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
883
#else
884
#define RESET_VECTOR            (15 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
885
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int15")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
886
#endif
887
 
888
/************************************************************
889
* End of Modules
890
************************************************************/
891
 
892
#ifdef __cplusplus
893
}
894
#endif /* extern "C" */
895
 
896
#endif /* #ifndef __MSP430G2533 */
897