Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430G2213 devices.
8
*
9
* Texas Instruments, Version 1.0
10
*
11
* Rev. 1.0, Setup
12
*
13
********************************************************************/
14
 
15
#ifndef __MSP430G2213
16
#define __MSP430G2213
17
 
18
#ifdef __cplusplus
19
extern "C" {
20
#endif
21
 
22
 
23
/*----------------------------------------------------------------------------*/
24
/* PERIPHERAL FILE MAP                                                        */
25
/*----------------------------------------------------------------------------*/
26
 
27
/* External references resolved by a device-specific linker command file */
28
#define SFR_8BIT(address)   extern volatile unsigned char address
29
#define SFR_16BIT(address)  extern volatile unsigned int address
30
 
31
 
32
/************************************************************
33
* STANDARD BITS
34
************************************************************/
35
 
36
#define BIT0                   (0x0001)
37
#define BIT1                   (0x0002)
38
#define BIT2                   (0x0004)
39
#define BIT3                   (0x0008)
40
#define BIT4                   (0x0010)
41
#define BIT5                   (0x0020)
42
#define BIT6                   (0x0040)
43
#define BIT7                   (0x0080)
44
#define BIT8                   (0x0100)
45
#define BIT9                   (0x0200)
46
#define BITA                   (0x0400)
47
#define BITB                   (0x0800)
48
#define BITC                   (0x1000)
49
#define BITD                   (0x2000)
50
#define BITE                   (0x4000)
51
#define BITF                   (0x8000)
52
 
53
/************************************************************
54
* STATUS REGISTER BITS
55
************************************************************/
56
 
57
#define C                      (0x0001)
58
#define Z                      (0x0002)
59
#define N                      (0x0004)
60
#define V                      (0x0100)
61
#define GIE                    (0x0008)
62
#define CPUOFF                 (0x0010)
63
#define OSCOFF                 (0x0020)
64
#define SCG0                   (0x0040)
65
#define SCG1                   (0x0080)
66
 
67
/* Low Power Modes coded with Bits 4-7 in SR */
68
 
69
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
70
#define LPM0                   (CPUOFF)
71
#define LPM1                   (SCG0+CPUOFF)
72
#define LPM2                   (SCG1+CPUOFF)
73
#define LPM3                   (SCG1+SCG0+CPUOFF)
74
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
75
/* End #defines for assembler */
76
 
77
#else /* Begin #defines for C */
78
#define LPM0_bits              (CPUOFF)
79
#define LPM1_bits              (SCG0+CPUOFF)
80
#define LPM2_bits              (SCG1+CPUOFF)
81
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
82
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
83
 
84
#include "in430.h"
85
 
86
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
87
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
88
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
89
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
90
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
91
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
92
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
93
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
94
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
95
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
96
#endif /* End #defines for C */
97
 
98
/************************************************************
99
* PERIPHERAL FILE MAP
100
************************************************************/
101
 
102
/************************************************************
103
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
104
************************************************************/
105
 
106
SFR_8BIT(IE1);                                /* Interrupt Enable 1 */
107
#define WDTIE                  (0x01)         /* Watchdog Interrupt Enable */
108
#define OFIE                   (0x02)         /* Osc. Fault  Interrupt Enable */
109
#define NMIIE                  (0x10)         /* NMI Interrupt Enable */
110
#define ACCVIE                 (0x20)         /* Flash Access Violation Interrupt Enable */
111
 
112
SFR_8BIT(IFG1);                               /* Interrupt Flag 1 */
113
#define WDTIFG                 (0x01)         /* Watchdog Interrupt Flag */
114
#define OFIFG                  (0x02)         /* Osc. Fault Interrupt Flag */
115
#define PORIFG                 (0x04)         /* Power On Interrupt Flag */
116
#define RSTIFG                 (0x08)         /* Reset Interrupt Flag */
117
#define NMIIFG                 (0x10)         /* NMI Interrupt Flag */
118
 
119
SFR_8BIT(IE2);                                /* Interrupt Enable 2 */
120
#define UC0IE                  IE2
121
#define UCA0RXIE               (0x01)
122
#define UCA0TXIE               (0x02)
123
#define UCB0RXIE               (0x04)
124
#define UCB0TXIE               (0x08)
125
 
126
SFR_8BIT(IFG2);                               /* Interrupt Flag 2 */
127
#define UC0IFG                 IFG2
128
#define UCA0RXIFG              (0x01)
129
#define UCA0TXIFG              (0x02)
130
#define UCB0RXIFG              (0x04)
131
#define UCB0TXIFG              (0x08)
132
 
133
/************************************************************
134
* Basic Clock Module
135
************************************************************/
136
#define __MSP430_HAS_BC2__                    /* Definition to show that Module is available */
137
 
138
SFR_8BIT(DCOCTL);                             /* DCO Clock Frequency Control */
139
SFR_8BIT(BCSCTL1);                            /* Basic Clock System Control 1 */
140
SFR_8BIT(BCSCTL2);                            /* Basic Clock System Control 2 */
141
SFR_8BIT(BCSCTL3);                            /* Basic Clock System Control 3 */
142
 
143
#define MOD0                   (0x01)         /* Modulation Bit 0 */
144
#define MOD1                   (0x02)         /* Modulation Bit 1 */
145
#define MOD2                   (0x04)         /* Modulation Bit 2 */
146
#define MOD3                   (0x08)         /* Modulation Bit 3 */
147
#define MOD4                   (0x10)         /* Modulation Bit 4 */
148
#define DCO0                   (0x20)         /* DCO Select Bit 0 */
149
#define DCO1                   (0x40)         /* DCO Select Bit 1 */
150
#define DCO2                   (0x80)         /* DCO Select Bit 2 */
151
 
152
#define RSEL0                  (0x01)         /* Range Select Bit 0 */
153
#define RSEL1                  (0x02)         /* Range Select Bit 1 */
154
#define RSEL2                  (0x04)         /* Range Select Bit 2 */
155
#define RSEL3                  (0x08)         /* Range Select Bit 3 */
156
#define DIVA0                  (0x10)         /* ACLK Divider 0 */
157
#define DIVA1                  (0x20)         /* ACLK Divider 1 */
158
#define XTS                    (0x40)         /* LFXTCLK 0:Low Freq. / 1: High Freq. */
159
#define XT2OFF                 (0x80)         /* Enable XT2CLK */
160
 
161
#define DIVA_0                 (0x00)         /* ACLK Divider 0: /1 */
162
#define DIVA_1                 (0x10)         /* ACLK Divider 1: /2 */
163
#define DIVA_2                 (0x20)         /* ACLK Divider 2: /4 */
164
#define DIVA_3                 (0x30)         /* ACLK Divider 3: /8 */
165
 
166
#define DIVS0                  (0x02)         /* SMCLK Divider 0 */
167
#define DIVS1                  (0x04)         /* SMCLK Divider 1 */
168
#define SELS                   (0x08)         /* SMCLK Source Select 0:DCOCLK / 1:XT2CLK/LFXTCLK */
169
#define DIVM0                  (0x10)         /* MCLK Divider 0 */
170
#define DIVM1                  (0x20)         /* MCLK Divider 1 */
171
#define SELM0                  (0x40)         /* MCLK Source Select 0 */
172
#define SELM1                  (0x80)         /* MCLK Source Select 1 */
173
 
174
#define DIVS_0                 (0x00)         /* SMCLK Divider 0: /1 */
175
#define DIVS_1                 (0x02)         /* SMCLK Divider 1: /2 */
176
#define DIVS_2                 (0x04)         /* SMCLK Divider 2: /4 */
177
#define DIVS_3                 (0x06)         /* SMCLK Divider 3: /8 */
178
 
179
#define DIVM_0                 (0x00)         /* MCLK Divider 0: /1 */
180
#define DIVM_1                 (0x10)         /* MCLK Divider 1: /2 */
181
#define DIVM_2                 (0x20)         /* MCLK Divider 2: /4 */
182
#define DIVM_3                 (0x30)         /* MCLK Divider 3: /8 */
183
 
184
#define SELM_0                 (0x00)         /* MCLK Source Select 0: DCOCLK */
185
#define SELM_1                 (0x40)         /* MCLK Source Select 1: DCOCLK */
186
#define SELM_2                 (0x80)         /* MCLK Source Select 2: XT2CLK/LFXTCLK */
187
#define SELM_3                 (0xC0)         /* MCLK Source Select 3: LFXTCLK */
188
 
189
#define LFXT1OF                (0x01)         /* Low/high Frequency Oscillator Fault Flag */
190
#define XT2OF                  (0x02)         /* High frequency oscillator 2 fault flag */
191
#define XCAP0                  (0x04)         /* XIN/XOUT Cap 0 */
192
#define XCAP1                  (0x08)         /* XIN/XOUT Cap 1 */
193
#define LFXT1S0                (0x10)         /* Mode 0 for LFXT1 (XTS = 0) */
194
#define LFXT1S1                (0x20)         /* Mode 1 for LFXT1 (XTS = 0) */
195
#define XT2S0                  (0x40)         /* Mode 0 for XT2 */
196
#define XT2S1                  (0x80)         /* Mode 1 for XT2 */
197
 
198
#define XCAP_0                 (0x00)         /* XIN/XOUT Cap : 0 pF */
199
#define XCAP_1                 (0x04)         /* XIN/XOUT Cap : 6 pF */
200
#define XCAP_2                 (0x08)         /* XIN/XOUT Cap : 10 pF */
201
#define XCAP_3                 (0x0C)         /* XIN/XOUT Cap : 12.5 pF */
202
 
203
#define LFXT1S_0               (0x00)         /* Mode 0 for LFXT1 : Normal operation */
204
#define LFXT1S_1               (0x10)         /* Mode 1 for LFXT1 : Reserved */
205
#define LFXT1S_2               (0x20)         /* Mode 2 for LFXT1 : VLO */
206
#define LFXT1S_3               (0x30)         /* Mode 3 for LFXT1 : Digital input signal */
207
 
208
#define XT2S_0                 (0x00)         /* Mode 0 for XT2 : 0.4 - 1 MHz */
209
#define XT2S_1                 (0x40)         /* Mode 1 for XT2 : 1 - 4 MHz */
210
#define XT2S_2                 (0x80)         /* Mode 2 for XT2 : 2 - 16 MHz */
211
#define XT2S_3                 (0xC0)         /* Mode 3 for XT2 : Digital input signal */
212
 
213
/************************************************************
214
* Comparator A
215
************************************************************/
216
#define __MSP430_HAS_CAPLUS__                 /* Definition to show that Module is available */
217
 
218
SFR_8BIT(CACTL1);                             /* Comparator A Control 1 */
219
SFR_8BIT(CACTL2);                             /* Comparator A Control 2 */
220
SFR_8BIT(CAPD);                               /* Comparator A Port Disable */
221
 
222
#define CAIFG                  (0x01)         /* Comp. A Interrupt Flag */
223
#define CAIE                   (0x02)         /* Comp. A Interrupt Enable */
224
#define CAIES                  (0x04)         /* Comp. A Int. Edge Select: 0:rising / 1:falling */
225
#define CAON                   (0x08)         /* Comp. A enable */
226
#define CAREF0                 (0x10)         /* Comp. A Internal Reference Select 0 */
227
#define CAREF1                 (0x20)         /* Comp. A Internal Reference Select 1 */
228
#define CARSEL                 (0x40)         /* Comp. A Internal Reference Enable */
229
#define CAEX                   (0x80)         /* Comp. A Exchange Inputs */
230
 
231
#define CAREF_0                (0x00)         /* Comp. A Int. Ref. Select 0 : Off */
232
#define CAREF_1                (0x10)         /* Comp. A Int. Ref. Select 1 : 0.25*Vcc */
233
#define CAREF_2                (0x20)         /* Comp. A Int. Ref. Select 2 : 0.5*Vcc */
234
#define CAREF_3                (0x30)         /* Comp. A Int. Ref. Select 3 : Vt*/
235
 
236
#define CAOUT                  (0x01)         /* Comp. A Output */
237
#define CAF                    (0x02)         /* Comp. A Enable Output Filter */
238
#define P2CA0                  (0x04)         /* Comp. A +Terminal Multiplexer */
239
#define P2CA1                  (0x08)         /* Comp. A -Terminal Multiplexer */
240
#define P2CA2                  (0x10)         /* Comp. A -Terminal Multiplexer */
241
#define P2CA3                  (0x20)         /* Comp. A -Terminal Multiplexer */
242
#define P2CA4                  (0x40)         /* Comp. A +Terminal Multiplexer */
243
#define CASHORT                (0x80)         /* Comp. A Short + and - Terminals */
244
 
245
#define CAPD0                  (0x01)         /* Comp. A Disable Input Buffer of Port Register .0 */
246
#define CAPD1                  (0x02)         /* Comp. A Disable Input Buffer of Port Register .1 */
247
#define CAPD2                  (0x04)         /* Comp. A Disable Input Buffer of Port Register .2 */
248
#define CAPD3                  (0x08)         /* Comp. A Disable Input Buffer of Port Register .3 */
249
#define CAPD4                  (0x10)         /* Comp. A Disable Input Buffer of Port Register .4 */
250
#define CAPD5                  (0x20)         /* Comp. A Disable Input Buffer of Port Register .5 */
251
#define CAPD6                  (0x40)         /* Comp. A Disable Input Buffer of Port Register .6 */
252
#define CAPD7                  (0x80)         /* Comp. A Disable Input Buffer of Port Register .7 */
253
 
254
/*************************************************************
255
* Flash Memory
256
*************************************************************/
257
#define __MSP430_HAS_FLASH2__                 /* Definition to show that Module is available */
258
 
259
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
260
SFR_16BIT(FCTL2);                             /* FLASH Control 2 */
261
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
262
 
263
#define FRKEY                  (0x9600)       /* Flash key returned by read */
264
#define FWKEY                  (0xA500)       /* Flash key for write */
265
#define FXKEY                  (0x3300)       /* for use with XOR instruction */
266
 
267
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
268
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
269
#define WRT                    (0x0040)       /* Enable bit for Flash write */
270
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
271
#define SEGWRT                 (0x0080)       /* old definition */ /* Enable bit for Flash segment write */
272
 
273
#define FN0                    (0x0001)       /* Divide Flash clock by 1 to 64 using FN0 to FN5 according to: */
274
#define FN1                    (0x0002)       /*  32*FN5 + 16*FN4 + 8*FN3 + 4*FN2 + 2*FN1 + FN0 + 1 */
275
#ifndef FN2
276
#define FN2                    (0x0004)
277
#endif
278
#ifndef FN3
279
#define FN3                    (0x0008)
280
#endif
281
#ifndef FN4
282
#define FN4                    (0x0010)
283
#endif
284
#define FN5                    (0x0020)
285
#define FSSEL0                 (0x0040)       /* Flash clock select 0 */        /* to distinguish from USART SSELx */
286
#define FSSEL1                 (0x0080)       /* Flash clock select 1 */
287
 
288
#define FSSEL_0                (0x0000)       /* Flash clock select: 0 - ACLK */
289
#define FSSEL_1                (0x0040)       /* Flash clock select: 1 - MCLK */
290
#define FSSEL_2                (0x0080)       /* Flash clock select: 2 - SMCLK */
291
#define FSSEL_3                (0x00C0)       /* Flash clock select: 3 - SMCLK */
292
 
293
#define BUSY                   (0x0001)       /* Flash busy: 1 */
294
#define KEYV                   (0x0002)       /* Flash Key violation flag */
295
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
296
#define WAIT                   (0x0008)       /* Wait flag for segment write */
297
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
298
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
299
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
300
#define FAIL                   (0x0080)       /* Last Program or Erase failed */
301
 
302
/************************************************************
303
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
304
************************************************************/
305
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
306
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
307
 
308
SFR_8BIT(P1IN);                               /* Port 1 Input */
309
SFR_8BIT(P1OUT);                              /* Port 1 Output */
310
SFR_8BIT(P1DIR);                              /* Port 1 Direction */
311
SFR_8BIT(P1IFG);                              /* Port 1 Interrupt Flag */
312
SFR_8BIT(P1IES);                              /* Port 1 Interrupt Edge Select */
313
SFR_8BIT(P1IE);                               /* Port 1 Interrupt Enable */
314
SFR_8BIT(P1SEL);                              /* Port 1 Selection */
315
SFR_8BIT(P1SEL2);                             /* Port 1 Selection 2 */
316
SFR_8BIT(P1REN);                              /* Port 1 Resistor Enable */
317
 
318
SFR_8BIT(P2IN);                               /* Port 2 Input */
319
SFR_8BIT(P2OUT);                              /* Port 2 Output */
320
SFR_8BIT(P2DIR);                              /* Port 2 Direction */
321
SFR_8BIT(P2IFG);                              /* Port 2 Interrupt Flag */
322
SFR_8BIT(P2IES);                              /* Port 2 Interrupt Edge Select */
323
SFR_8BIT(P2IE);                               /* Port 2 Interrupt Enable */
324
SFR_8BIT(P2SEL);                              /* Port 2 Selection */
325
SFR_8BIT(P2SEL2);                             /* Port 2 Selection 2 */
326
SFR_8BIT(P2REN);                              /* Port 2 Resistor Enable */
327
 
328
/************************************************************
329
* DIGITAL I/O Port3 Pull up / Pull down Resistors
330
************************************************************/
331
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
332
 
333
SFR_8BIT(P3IN);                               /* Port 3 Input */
334
SFR_8BIT(P3OUT);                              /* Port 3 Output */
335
SFR_8BIT(P3DIR);                              /* Port 3 Direction */
336
SFR_8BIT(P3SEL);                              /* Port 3 Selection */
337
SFR_8BIT(P3SEL2);                             /* Port 3 Selection 2 */
338
SFR_8BIT(P3REN);                              /* Port 3 Resistor Enable */
339
 
340
/************************************************************
341
* Timer0_A3
342
************************************************************/
343
#define __MSP430_HAS_TA3__                    /* Definition to show that Module is available */
344
 
345
SFR_16BIT(TA0IV);                             /* Timer0_A3 Interrupt Vector Word */
346
SFR_16BIT(TA0CTL);                            /* Timer0_A3 Control */
347
SFR_16BIT(TA0CCTL0);                          /* Timer0_A3 Capture/Compare Control 0 */
348
SFR_16BIT(TA0CCTL1);                          /* Timer0_A3 Capture/Compare Control 1 */
349
SFR_16BIT(TA0CCTL2);                          /* Timer0_A3 Capture/Compare Control 2 */
350
SFR_16BIT(TA0R);                              /* Timer0_A3 */
351
SFR_16BIT(TA0CCR0);                           /* Timer0_A3 Capture/Compare 0 */
352
SFR_16BIT(TA0CCR1);                           /* Timer0_A3 Capture/Compare 1 */
353
SFR_16BIT(TA0CCR2);                           /* Timer0_A3 Capture/Compare 2 */
354
 
355
/* Alternate register names */
356
#define TAIV                   TA0IV          /* Timer A Interrupt Vector Word */
357
#define TACTL                  TA0CTL         /* Timer A Control */
358
#define TACCTL0                TA0CCTL0       /* Timer A Capture/Compare Control 0 */
359
#define TACCTL1                TA0CCTL1       /* Timer A Capture/Compare Control 1 */
360
#define TACCTL2                TA0CCTL2       /* Timer A Capture/Compare Control 2 */
361
#define TAR                    TA0R           /* Timer A */
362
#define TACCR0                 TA0CCR0        /* Timer A Capture/Compare 0 */
363
#define TACCR1                 TA0CCR1        /* Timer A Capture/Compare 1 */
364
#define TACCR2                 TA0CCR2        /* Timer A Capture/Compare 2 */
365
#define TAIV_                  TA0IV_         /* Timer A Interrupt Vector Word */
366
#define TACTL_                 TA0CTL_        /* Timer A Control */
367
#define TACCTL0_               TA0CCTL0_      /* Timer A Capture/Compare Control 0 */
368
#define TACCTL1_               TA0CCTL1_      /* Timer A Capture/Compare Control 1 */
369
#define TACCTL2_               TA0CCTL2_      /* Timer A Capture/Compare Control 2 */
370
#define TAR_                   TA0R_          /* Timer A */
371
#define TACCR0_                TA0CCR0_       /* Timer A Capture/Compare 0 */
372
#define TACCR1_                TA0CCR1_       /* Timer A Capture/Compare 1 */
373
#define TACCR2_                TA0CCR2_       /* Timer A Capture/Compare 2 */
374
 
375
/* Alternate register names 2 */
376
#define CCTL0                  TACCTL0        /* Timer A Capture/Compare Control 0 */
377
#define CCTL1                  TACCTL1        /* Timer A Capture/Compare Control 1 */
378
#define CCTL2                  TACCTL2        /* Timer A Capture/Compare Control 2 */
379
#define CCR0                   TACCR0         /* Timer A Capture/Compare 0 */
380
#define CCR1                   TACCR1         /* Timer A Capture/Compare 1 */
381
#define CCR2                   TACCR2         /* Timer A Capture/Compare 2 */
382
#define CCTL0_                 TACCTL0_       /* Timer A Capture/Compare Control 0 */
383
#define CCTL1_                 TACCTL1_       /* Timer A Capture/Compare Control 1 */
384
#define CCTL2_                 TACCTL2_       /* Timer A Capture/Compare Control 2 */
385
#define CCR0_                  TACCR0_        /* Timer A Capture/Compare 0 */
386
#define CCR1_                  TACCR1_        /* Timer A Capture/Compare 1 */
387
#define CCR2_                  TACCR2_        /* Timer A Capture/Compare 2 */
388
 
389
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
390
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
391
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
392
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
393
#define MC1                    (0x0020)       /* Timer A mode control 1 */
394
#define MC0                    (0x0010)       /* Timer A mode control 0 */
395
#define TACLR                  (0x0004)       /* Timer A counter clear */
396
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
397
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
398
 
399
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
400
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
401
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
402
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
403
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
404
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
405
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
406
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
407
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
408
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
409
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
410
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
411
 
412
#define CM1                    (0x8000)       /* Capture mode 1 */
413
#define CM0                    (0x4000)       /* Capture mode 0 */
414
#define CCIS1                  (0x2000)       /* Capture input select 1 */
415
#define CCIS0                  (0x1000)       /* Capture input select 0 */
416
#define SCS                    (0x0800)       /* Capture sychronize */
417
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
418
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
419
#define OUTMOD2                (0x0080)       /* Output mode 2 */
420
#define OUTMOD1                (0x0040)       /* Output mode 1 */
421
#define OUTMOD0                (0x0020)       /* Output mode 0 */
422
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
423
#define CCI                    (0x0008)       /* Capture input signal (read) */
424
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
425
#define COV                    (0x0002)       /* Capture/compare overflow flag */
426
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
427
 
428
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
429
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
430
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
431
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
432
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
433
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
434
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
435
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
436
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
437
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
438
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
439
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
440
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
441
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
442
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
443
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
444
 
445
/* T0_A3IV Definitions */
446
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
447
#define TA0IV_TACCR1           (0x0002)       /* TA0CCR1_CCIFG */
448
#define TA0IV_TACCR2           (0x0004)       /* TA0CCR2_CCIFG */
449
#define TA0IV_6                (0x0006)       /* Reserved */
450
#define TA0IV_8                (0x0008)       /* Reserved */
451
#define TA0IV_TAIFG            (0x000A)       /* TA0IFG */
452
 
453
/************************************************************
454
* Timer1_A3
455
************************************************************/
456
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
457
 
458
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
459
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
460
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
461
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
462
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
463
SFR_16BIT(TA1R);                              /* Timer1_A3 */
464
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
465
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
466
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
467
 
468
/* Bits are already defined within the Timer0_Ax */
469
 
470
/* T1_A3IV Definitions */
471
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
472
#define TA1IV_TACCR1           (0x0002)       /* TA1CCR1_CCIFG */
473
#define TA1IV_TACCR2           (0x0004)       /* TA1CCR2_CCIFG */
474
#define TA1IV_TAIFG            (0x000A)       /* TA1IFG */
475
 
476
/************************************************************
477
* USCI
478
************************************************************/
479
#define __MSP430_HAS_USCI__                   /* Definition to show that Module is available */
480
 
481
SFR_8BIT(UCA0CTL0);                           /* USCI A0 Control Register 0 */
482
SFR_8BIT(UCA0CTL1);                           /* USCI A0 Control Register 1 */
483
SFR_8BIT(UCA0BR0);                            /* USCI A0 Baud Rate 0 */
484
SFR_8BIT(UCA0BR1);                            /* USCI A0 Baud Rate 1 */
485
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
486
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
487
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
488
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
489
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
490
SFR_8BIT(UCA0IRTCTL);                         /* USCI A0 IrDA Transmit Control */
491
SFR_8BIT(UCA0IRRCTL);                         /* USCI A0 IrDA Receive Control */
492
 
493
 
494
 
495
SFR_8BIT(UCB0CTL0);                           /* USCI B0 Control Register 0 */
496
SFR_8BIT(UCB0CTL1);                           /* USCI B0 Control Register 1 */
497
SFR_8BIT(UCB0BR0);                            /* USCI B0 Baud Rate 0 */
498
SFR_8BIT(UCB0BR1);                            /* USCI B0 Baud Rate 1 */
499
SFR_8BIT(UCB0I2CIE);                          /* USCI B0 I2C Interrupt Enable Register */
500
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
501
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
502
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
503
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
504
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
505
 
506
// UART-Mode Bits
507
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
508
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
509
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
510
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
511
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
512
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
513
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
514
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
515
 
516
// SPI-Mode Bits
517
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
518
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
519
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
520
 
521
// I2C-Mode Bits
522
#define UCA10                  (0x80)         /* 10-bit Address Mode */
523
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
524
#define UCMM                   (0x20)         /* Multi-Master Environment */
525
//#define res               (0x10)    /* reserved */
526
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
527
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
528
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
529
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
530
 
531
// UART-Mode Bits
532
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
533
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
534
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
535
#define UCBRKIE                (0x10)         /* Break interrupt enable */
536
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
537
#define UCTXADDR               (0x04)         /* Send next Data as Address */
538
#define UCTXBRK                (0x02)         /* Send next Data as Break */
539
#define UCSWRST                (0x01)         /* USCI Software Reset */
540
 
541
// SPI-Mode Bits
542
//#define res               (0x20)    /* reserved */
543
//#define res               (0x10)    /* reserved */
544
//#define res               (0x08)    /* reserved */
545
//#define res               (0x04)    /* reserved */
546
//#define res               (0x02)    /* reserved */
547
 
548
// I2C-Mode Bits
549
//#define res               (0x20)    /* reserved */
550
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
551
#define UCTXNACK               (0x08)         /* Transmit NACK */
552
#define UCTXSTP                (0x04)         /* Transmit STOP */
553
#define UCTXSTT                (0x02)         /* Transmit START */
554
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
555
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
556
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
557
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
558
 
559
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
560
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
561
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
562
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
563
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
564
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
565
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
566
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
567
 
568
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
569
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
570
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
571
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
572
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
573
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
574
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
575
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
576
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
577
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
578
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
579
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
580
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
581
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
582
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
583
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
584
 
585
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
586
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
587
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
588
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
589
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
590
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
591
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
592
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
593
 
594
#define UCLISTEN               (0x80)         /* USCI Listen mode */
595
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
596
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
597
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
598
#define UCBRK                  (0x08)         /* USCI Break received */
599
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
600
#define UCADDR                 (0x02)         /* USCI Address received Flag */
601
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
602
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
603
 
604
//#define res               (0x80)    /* reserved */
605
//#define res               (0x40)    /* reserved */
606
//#define res               (0x20)    /* reserved */
607
//#define res               (0x10)    /* reserved */
608
#define UCNACKIE               (0x08)         /* NACK Condition interrupt enable */
609
#define UCSTPIE                (0x04)         /* STOP Condition interrupt enable */
610
#define UCSTTIE                (0x02)         /* START Condition interrupt enable */
611
#define UCALIE                 (0x01)         /* Arbitration Lost interrupt enable */
612
 
613
#define UCSCLLOW               (0x40)         /* SCL low */
614
#define UCGC                   (0x20)         /* General Call address received Flag */
615
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
616
#define UCNACKIFG              (0x08)         /* NAK Condition interrupt Flag */
617
#define UCSTPIFG               (0x04)         /* STOP Condition interrupt Flag */
618
#define UCSTTIFG               (0x02)         /* START Condition interrupt Flag */
619
#define UCALIFG                (0x01)         /* Arbitration Lost interrupt Flag */
620
 
621
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
622
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
623
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
624
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
625
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
626
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
627
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
628
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
629
 
630
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
631
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
632
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
633
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
634
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
635
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
636
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
637
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
638
 
639
//#define res               (0x80)    /* reserved */
640
//#define res               (0x40)    /* reserved */
641
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
642
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
643
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
644
#define UCBTOE                 (0x04)         /* Break Timeout error */
645
//#define res               (0x02)    /* reserved */
646
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
647
 
648
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
649
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
650
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
651
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
652
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
653
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
654
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
655
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
656
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
657
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
658
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
659
 
660
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
661
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
662
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
663
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
664
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
665
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
666
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
667
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
668
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
669
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
670
 
671
/************************************************************
672
* WATCHDOG TIMER
673
************************************************************/
674
#define __MSP430_HAS_WDT__                    /* Definition to show that Module is available */
675
 
676
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
677
/* The bit names have been prefixed with "WDT" */
678
#define WDTIS0                 (0x0001)
679
#define WDTIS1                 (0x0002)
680
#define WDTSSEL                (0x0004)
681
#define WDTCNTCL               (0x0008)
682
#define WDTTMSEL               (0x0010)
683
#define WDTNMI                 (0x0020)
684
#define WDTNMIES               (0x0040)
685
#define WDTHOLD                (0x0080)
686
 
687
#define WDTPW                  (0x5A00)
688
 
689
/* WDT-interval times [1ms] coded with Bits 0-2 */
690
/* WDT is clocked by fSMCLK (assumed 1MHz) */
691
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL)                         /* 32ms interval (default) */
692
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS0)                  /* 8ms     " */
693
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1)                  /* 0.5ms   " */
694
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1+WDTIS0)           /* 0.064ms " */
695
/* WDT is clocked by fACLK (assumed 32KHz) */
696
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL)                 /* 1000ms  " */
697
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS0)          /* 250ms   " */
698
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1)          /* 16ms    " */
699
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)   /* 1.9ms   " */
700
/* Watchdog mode -> reset after expired time */
701
/* WDT is clocked by fSMCLK (assumed 1MHz) */
702
#define WDT_MRST_32         (WDTPW+WDTCNTCL)                                  /* 32ms interval (default) */
703
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS0)                           /* 8ms     " */
704
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS1)                           /* 0.5ms   " */
705
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS1+WDTIS0)                    /* 0.064ms " */
706
/* WDT is clocked by fACLK (assumed 32KHz) */
707
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL)                          /* 1000ms  " */
708
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS0)                   /* 250ms   " */
709
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1)                   /* 16ms    " */
710
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)            /* 1.9ms   " */
711
 
712
/* INTERRUPT CONTROL */
713
/* These two bits are defined in the Special Function Registers */
714
/* #define WDTIE               0x01 */
715
/* #define WDTIFG              0x01 */
716
 
717
/************************************************************
718
* Calibration Data in Info Mem
719
************************************************************/
720
 
721
#ifndef __DisableCalData
722
 
723
SFR_8BIT(CALDCO_16MHZ);                       /* DCOCTL  Calibration Data for 16MHz */
724
SFR_8BIT(CALBC1_16MHZ);                       /* BCSCTL1 Calibration Data for 16MHz */
725
SFR_8BIT(CALDCO_12MHZ);                       /* DCOCTL  Calibration Data for 12MHz */
726
SFR_8BIT(CALBC1_12MHZ);                       /* BCSCTL1 Calibration Data for 12MHz */
727
SFR_8BIT(CALDCO_8MHZ);                        /* DCOCTL  Calibration Data for 8MHz */
728
SFR_8BIT(CALBC1_8MHZ);                        /* BCSCTL1 Calibration Data for 8MHz */
729
SFR_8BIT(CALDCO_1MHZ);                        /* DCOCTL  Calibration Data for 1MHz */
730
SFR_8BIT(CALBC1_1MHZ);                        /* BCSCTL1 Calibration Data for 1MHz */
731
 
732
#endif /* #ifndef __DisableCalData */
733
 
734
/************************************************************
735
* Interrupt Vectors (offset from 0xFFE0)
736
************************************************************/
737
 
738
#define VECTOR_NAME(name)       name##_ptr
739
#define EMIT_PRAGMA(x)          _Pragma(#x)
740
#define CREATE_VECTOR(name)     void (* const VECTOR_NAME(name))(void) = &name
741
#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))
742
#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \
743
                                PLACE_VECTOR(VECTOR_NAME(func), offset)
744
 
745
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
746
#define PORT1_VECTOR            ".int02"                    /* 0xFFE4 Port 1 */
747
#else
748
#define PORT1_VECTOR            (2 * 1u)                     /* 0xFFE4 Port 1 */
749
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int02")  */ /* 0xFFE4 Port 1 */ /* CCE V2 Style */
750
#endif
751
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
752
#define PORT2_VECTOR            ".int03"                    /* 0xFFE6 Port 2 */
753
#else
754
#define PORT2_VECTOR            (3 * 1u)                     /* 0xFFE6 Port 2 */
755
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int03")  */ /* 0xFFE6 Port 2 */ /* CCE V2 Style */
756
#endif
757
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
758
#define USCIAB0TX_VECTOR        ".int06"                    /* 0xFFEC USCI A0/B0 Transmit */
759
#else
760
#define USCIAB0TX_VECTOR        (6 * 1u)                     /* 0xFFEC USCI A0/B0 Transmit */
761
/*#define USCIAB0TX_ISR(func)     ISR_VECTOR(func, ".int06")  */ /* 0xFFEC USCI A0/B0 Transmit */ /* CCE V2 Style */
762
#endif
763
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
764
#define USCIAB0RX_VECTOR        ".int07"                    /* 0xFFEE USCI A0/B0 Receive */
765
#else
766
#define USCIAB0RX_VECTOR        (7 * 1u)                     /* 0xFFEE USCI A0/B0 Receive */
767
/*#define USCIAB0RX_ISR(func)     ISR_VECTOR(func, ".int07")  */ /* 0xFFEE USCI A0/B0 Receive */ /* CCE V2 Style */
768
#endif
769
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
770
#define TIMER0_A1_VECTOR        ".int08"                    /* 0xFFF0 Timer0)A CC1, TA0 */
771
#else
772
#define TIMER0_A1_VECTOR        (8 * 1u)                     /* 0xFFF0 Timer0)A CC1, TA0 */
773
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int08")  */ /* 0xFFF0 Timer0)A CC1, TA0 */ /* CCE V2 Style */
774
#endif
775
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
776
#define TIMER0_A0_VECTOR        ".int09"                    /* 0xFFF2 Timer0_A CC0 */
777
#else
778
#define TIMER0_A0_VECTOR        (9 * 1u)                     /* 0xFFF2 Timer0_A CC0 */
779
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int09")  */ /* 0xFFF2 Timer0_A CC0 */ /* CCE V2 Style */
780
#endif
781
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
782
#define WDT_VECTOR              ".int10"                    /* 0xFFF4 Watchdog Timer */
783
#else
784
#define WDT_VECTOR              (10 * 1u)                    /* 0xFFF4 Watchdog Timer */
785
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int10")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
786
#endif
787
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
788
#define COMPARATORA_VECTOR      ".int11"                    /* 0xFFF6 Comparator A */
789
#else
790
#define COMPARATORA_VECTOR      (11 * 1u)                    /* 0xFFF6 Comparator A */
791
/*#define COMPARATORA_ISR(func)   ISR_VECTOR(func, ".int11")  */ /* 0xFFF6 Comparator A */ /* CCE V2 Style */
792
#endif
793
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
794
#define TIMER1_A1_VECTOR        ".int12"                    /* 0xFFF8 Timer1_A CC1-4, TA1 */
795
#else
796
#define TIMER1_A1_VECTOR        (12 * 1u)                    /* 0xFFF8 Timer1_A CC1-4, TA1 */
797
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int12")  */ /* 0xFFF8 Timer1_A CC1-4, TA1 */ /* CCE V2 Style */
798
#endif
799
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
800
#define TIMER1_A0_VECTOR        ".int13"                    /* 0xFFFA Timer1_A CC0 */
801
#else
802
#define TIMER1_A0_VECTOR        (13 * 1u)                    /* 0xFFFA Timer1_A CC0 */
803
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int13")  */ /* 0xFFFA Timer1_A CC0 */ /* CCE V2 Style */
804
#endif
805
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
806
#define NMI_VECTOR              ".int14"                    /* 0xFFFC Non-maskable */
807
#else
808
#define NMI_VECTOR              (14 * 1u)                    /* 0xFFFC Non-maskable */
809
/*#define NMI_ISR(func)           ISR_VECTOR(func, ".int14")  */ /* 0xFFFC Non-maskable */ /* CCE V2 Style */
810
#endif
811
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
812
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
813
#else
814
#define RESET_VECTOR            (15 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
815
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int15")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
816
#endif
817
 
818
/************************************************************
819
* End of Modules
820
************************************************************/
821
 
822
#ifdef __cplusplus
823
}
824
#endif /* extern "C" */
825
 
826
#endif /* #ifndef __MSP430G2213 */
827