Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430xG47x devices.
8
*
9
* Texas Instruments, Version 1.0
10
*
11
* Rev. 1.0,  First Release
12
*
13
********************************************************************/
14
 
15
#ifndef __msp430xG47x
16
#define __msp430xG47x
17
 
18
#ifdef __cplusplus
19
extern "C" {
20
#endif
21
 
22
 
23
/*----------------------------------------------------------------------------*/
24
/* PERIPHERAL FILE MAP                                                        */
25
/*----------------------------------------------------------------------------*/
26
 
27
/* External references resolved by a device-specific linker command file */
28
#define SFR_8BIT(address)   extern volatile unsigned char address
29
#define SFR_16BIT(address)  extern volatile unsigned int address
30
 
31
 
32
/************************************************************
33
* STANDARD BITS
34
************************************************************/
35
 
36
#define BIT0                   (0x0001)
37
#define BIT1                   (0x0002)
38
#define BIT2                   (0x0004)
39
#define BIT3                   (0x0008)
40
#define BIT4                   (0x0010)
41
#define BIT5                   (0x0020)
42
#define BIT6                   (0x0040)
43
#define BIT7                   (0x0080)
44
#define BIT8                   (0x0100)
45
#define BIT9                   (0x0200)
46
#define BITA                   (0x0400)
47
#define BITB                   (0x0800)
48
#define BITC                   (0x1000)
49
#define BITD                   (0x2000)
50
#define BITE                   (0x4000)
51
#define BITF                   (0x8000)
52
 
53
/************************************************************
54
* STATUS REGISTER BITS
55
************************************************************/
56
 
57
#define C                      (0x0001)
58
#define Z                      (0x0002)
59
#define N                      (0x0004)
60
#define V                      (0x0100)
61
#define GIE                    (0x0008)
62
#define CPUOFF                 (0x0010)
63
#define OSCOFF                 (0x0020)
64
#define SCG0                   (0x0040)
65
#define SCG1                   (0x0080)
66
 
67
/* Low Power Modes coded with Bits 4-7 in SR */
68
 
69
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
70
#define LPM0                   (CPUOFF)
71
#define LPM1                   (SCG0+CPUOFF)
72
#define LPM2                   (SCG1+CPUOFF)
73
#define LPM3                   (SCG1+SCG0+CPUOFF)
74
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
75
/* End #defines for assembler */
76
 
77
#else /* Begin #defines for C */
78
#define LPM0_bits              (CPUOFF)
79
#define LPM1_bits              (SCG0+CPUOFF)
80
#define LPM2_bits              (SCG1+CPUOFF)
81
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
82
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
83
 
84
#include "in430.h"
85
 
86
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
87
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
88
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
89
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
90
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
91
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
92
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
93
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
94
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
95
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
96
#endif /* End #defines for C */
97
 
98
/************************************************************
99
* PERIPHERAL FILE MAP
100
************************************************************/
101
 
102
/************************************************************
103
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
104
************************************************************/
105
 
106
SFR_8BIT(IE1);                                /* Interrupt Enable 1 */
107
#define WDTIE                  (0x01)
108
#define OFIE                   (0x02)
109
#define NMIIE                  (0x10)
110
#define ACCVIE                 (0x20)
111
 
112
SFR_8BIT(IFG1);                               /* Interrupt Flag 1 */
113
#define WDTIFG                 (0x01)
114
#define OFIFG                  (0x02)
115
#define PORIFG                 (0x04)
116
#define RSTIFG                 (0x08)
117
#define NMIIFG                 (0x10)
118
 
119
SFR_8BIT(IE2);                                /* Interrupt Enable 2 */
120
#define U1IE                   IE2            /* UART1 Interrupt Enable Register */
121
#define UC0IE                  IE2
122
#define UCA0RXIE               (0x01)
123
#define UCA0TXIE               (0x02)
124
#define UCB0RXIE               (0x04)
125
#define UCB0TXIE               (0x08)
126
#define BTIE                   (0x80)
127
 
128
SFR_8BIT(IFG2);                               /* Interrupt Flag 2 */
129
#define U1IFG                  IFG2           /* UART1 Interrupt Flag Register */
130
#define UC0IFG                 IFG2
131
#define UCA0RXIFG              (0x01)
132
#define UCA0TXIFG              (0x02)
133
#define UCB0RXIFG              (0x04)
134
#define UCB0TXIFG              (0x08)
135
#define BTIFG                  (0x80)
136
 
137
/************************************************************
138
* BASIC TIMER with Real Time Clock
139
************************************************************/
140
#define __MSP430_HAS_BT_RTC__                 /* Definition to show that Module is available */
141
 
142
SFR_8BIT(BTCTL);                              /* Basic Timer Control */
143
SFR_8BIT(RTCCTL);                             /* Real Time Clock Control */
144
SFR_8BIT(RTCNT1);                             /* Real Time Counter 1 */
145
SFR_8BIT(RTCNT2);                             /* Real Time Counter 2 */
146
SFR_8BIT(RTCNT3);                             /* Real Time Counter 3 */
147
SFR_8BIT(RTCNT4);                             /* Real Time Counter 4 */
148
SFR_8BIT(BTCNT1);                             /* Basic Timer Count 1 */
149
SFR_8BIT(BTCNT2);                             /* Basic Timer Count 2 */
150
SFR_8BIT(RTCDAY);                             /* Real Time Clock Day */
151
SFR_8BIT(RTCMON);                             /* Real Time Clock Month */
152
SFR_8BIT(RTCYEARL);                           /* Real Time Clock Year (Low Byte) */
153
SFR_8BIT(RTCYEARH);                           /* Real Time Clock Year (High Byte) */
154
#define RTCSEC                 RTCNT1
155
#define RTCMIN                 RTCNT2
156
#define RTCHOUR                RTCNT3
157
#define RTCDOW                 RTCNT4
158
 
159
SFR_16BIT(RTCTL);                             /* Basic/Real Timer Control */
160
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
161
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
162
SFR_16BIT(BTCNT12);                           /* Basic Timer Count 1/2 */
163
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
164
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
165
#define RTCNT12                RTCTIM0
166
#define RTCNT34                RTCTIM1
167
 
168
#define BTSSEL                 (0x80)         /* fBT = fMCLK (main clock) */
169
#define BTHOLD                 (0x40)         /* BT1 is held if this bit is set */
170
#define BTDIV                  (0x20)         /* fCLK2 = ACLK:256 */
171
//#define res               (0x10)
172
//#define res               (0x08)
173
#define BTIP2                  (0x04)
174
#define BTIP1                  (0x02)
175
#define BTIP0                  (0x01)
176
 
177
#define RTCBCD                 (0x80)         /* RTC BCD Select */
178
#define RTCHOLD                (0x40)         /* RTC Hold */
179
#define RTCMODE1               (0x20)         /* RTC Mode 1 */
180
#define RTCMODE0               (0x10)         /* RTC Mode 0 */
181
#define RTCTEV1                (0x08)         /* RTC Time Event 1 */
182
#define RTCTEV0                (0x04)         /* RTC Time Event 0 */
183
#define RTCIE                  (0x02)         /* RTC Interrupt Enable */
184
#define RTCFG                  (0x01)         /* RTC Event Flag */
185
 
186
#define RTCTEV_0               (0x00)         /* RTC Time Event: 0 */
187
#define RTCTEV_1               (0x04)         /* RTC Time Event: 1 */
188
#define RTCTEV_2               (0x08)         /* RTC Time Event: 2 */
189
#define RTCTEV_3               (0x0C)         /* RTC Time Event: 3 */
190
#define RTCMODE_0              (0x00)         /* RTC Mode: 0 */
191
#define RTCMODE_1              (0x10)         /* RTC Mode: 1 */
192
#define RTCMODE_2              (0x20)         /* RTC Mode: 2 */
193
#define RTCMODE_3              (0x30)         /* RTC Mode: 3 */
194
 
195
/* Frequency of the BTCNT2 coded with Bit 5 and 7 in BTCTL */
196
#define BT_fCLK2_ACLK          (0x00)
197
#define BT_fCLK2_ACLK_DIV256   (BTDIV)
198
#define BT_fCLK2_MCLK          (BTSSEL)
199
 
200
/* Interrupt interval time fINT coded with Bits 0-2 in BTCTL */
201
#define BT_fCLK2_DIV2          (0x00)         /* fINT = fCLK2:2 (default) */
202
#define BT_fCLK2_DIV4          (BTIP0)        /* fINT = fCLK2:4 */
203
#define BT_fCLK2_DIV8          (BTIP1)        /* fINT = fCLK2:8 */
204
#define BT_fCLK2_DIV16         (BTIP1+BTIP0)  /* fINT = fCLK2:16 */
205
#define BT_fCLK2_DIV32         (BTIP2)        /* fINT = fCLK2:32 */
206
#define BT_fCLK2_DIV64         (BTIP2+BTIP0)  /* fINT = fCLK2:64 */
207
#define BT_fCLK2_DIV128        (BTIP2+BTIP1)  /* fINT = fCLK2:128 */
208
#define BT_fCLK2_DIV256     (BTIP2+BTIP1+BTIP0)       /* fINT = fCLK2:256 */
209
 
210
/* with assumed vlues of fACLK=32KHz, fMCLK=1MHz */
211
/* fBT=fACLK is thought for longer interval times */
212
#define BT_ADLY_0_064          (0x00)         /* 0.064ms interval (default) */
213
#define BT_ADLY_0_125          (BTIP0)        /* 0.125ms    " */
214
#define BT_ADLY_0_25           (BTIP1)        /* 0.25ms     " */
215
#define BT_ADLY_0_5            (BTIP1+BTIP0)  /* 0.5ms      " */
216
#define BT_ADLY_1              (BTIP2)        /* 1ms        " */
217
#define BT_ADLY_2              (BTIP2+BTIP0)  /* 2ms        " */
218
#define BT_ADLY_4              (BTIP2+BTIP1)  /* 4ms        " */
219
#define BT_ADLY_8           (BTIP2+BTIP1+BTIP0)       /* 8ms        " */
220
#define BT_ADLY_16             (BTDIV)        /* 16ms       " */
221
#define BT_ADLY_32             (BTDIV+BTIP0)  /* 32ms       " */
222
#define BT_ADLY_64             (BTDIV+BTIP1)  /* 64ms       " */
223
#define BT_ADLY_125         (BTDIV+BTIP1+BTIP0)       /* 125ms      " */
224
#define BT_ADLY_250            (BTDIV+BTIP2)  /* 250ms      " */
225
#define BT_ADLY_500         (BTDIV+BTIP2+BTIP0)       /* 500ms      " */
226
#define BT_ADLY_1000        (BTDIV+BTIP2+BTIP1)       /* 1000ms     " */
227
#define BT_ADLY_2000        (BTDIV+BTIP2+BTIP1+BTIP0) /* 2000ms     " */
228
/* fCLK2=fMCLK (1MHz) is thought for short interval times */
229
/* the timing for short intervals is more precise than ACLK */
230
/* NOTE */
231
/* Be sure that the SCFQCTL-Register is set to 01Fh so that fMCLK=1MHz */
232
/* Too low interval time results in interrupts too frequent for the processor to handle! */
233
#define BT_MDLY_0_002          (BTSSEL)       /* 0.002ms interval       *** interval times */
234
#define BT_MDLY_0_004          (BTSSEL+BTIP0) /* 0.004ms    "           *** too short for */
235
#define BT_MDLY_0_008          (BTSSEL+BTIP1) /* 0.008ms    "           *** interrupt */
236
#define BT_MDLY_0_016       (BTSSEL+BTIP1+BTIP0)      /* 0.016ms    "           *** handling */
237
#define BT_MDLY_0_032          (BTSSEL+BTIP2) /* 0.032ms    " */
238
#define BT_MDLY_0_064       (BTSSEL+BTIP2+BTIP0)      /* 0.064ms    " */
239
#define BT_MDLY_0_125       (BTSSEL+BTIP2+BTIP1)      /* 0.125ms    " */
240
#define BT_MDLY_0_25        (BTSSEL+BTIP2+BTIP1+BTIP0)/* 0.25ms     " */
241
 
242
/* Hold coded with Bits 6-7 in BT(1)CTL */
243
/* this is for BT */
244
#define BTHOLD_CNT1            (BTHOLD)       /* BTCNT1 is held while BTHOLD is set */
245
#define BTHOLD_CNT1_2          (BTHOLD+BTDIV) /* BT1CNT1 .AND. BT1CNT2 are held while ~ is set */
246
 
247
/* INTERRUPT CONTROL BITS */
248
/* #define BTIE                0x80 */
249
/* #define BTIFG               0x80 */
250
 
251
/************************************************************
252
* Comparator A
253
************************************************************/
254
#define __MSP430_HAS_COMPA__                  /* Definition to show that Module is available */
255
 
256
SFR_8BIT(CACTL1);                             /* Comparator A Control 1 */
257
SFR_8BIT(CACTL2);                             /* Comparator A Control 2 */
258
SFR_8BIT(CAPD);                               /* Comparator A Port Disable */
259
 
260
#define CAIFG                  (0x01)         /* Comp. A Interrupt Flag */
261
#define CAIE                   (0x02)         /* Comp. A Interrupt Enable */
262
#define CAIES                  (0x04)         /* Comp. A Int. Edge Select: 0:rising / 1:falling */
263
#define CAON                   (0x08)         /* Comp. A enable */
264
#define CAREF0                 (0x10)         /* Comp. A Internal Reference Select 0 */
265
#define CAREF1                 (0x20)         /* Comp. A Internal Reference Select 1 */
266
#define CARSEL                 (0x40)         /* Comp. A Internal Reference Enable */
267
#define CAEX                   (0x80)         /* Comp. A Exchange Inputs */
268
 
269
#define CAREF_0                (0x00)         /* Comp. A Int. Ref. Select 0 : Off */
270
#define CAREF_1                (0x10)         /* Comp. A Int. Ref. Select 1 : 0.25*Vcc */
271
#define CAREF_2                (0x20)         /* Comp. A Int. Ref. Select 2 : 0.5*Vcc */
272
#define CAREF_3                (0x30)         /* Comp. A Int. Ref. Select 3 : Vt*/
273
 
274
#define CAOUT                  (0x01)         /* Comp. A Output */
275
#define CAF                    (0x02)         /* Comp. A Enable Output Filter */
276
#define P2CA0                  (0x04)         /* Comp. A Connect External Signal to CA0 : 1 */
277
#define P2CA1                  (0x08)         /* Comp. A Connect External Signal to CA1 : 1 */
278
#define CACTL24                (0x10)
279
#define CACTL25                (0x20)
280
#define CACTL26                (0x40)
281
#define CACTL27                (0x80)
282
 
283
#define CAPD0                  (0x01)         /* Comp. A Disable Input Buffer of Port Register .0 */
284
#define CAPD1                  (0x02)         /* Comp. A Disable Input Buffer of Port Register .1 */
285
#define CAPD2                  (0x04)         /* Comp. A Disable Input Buffer of Port Register .2 */
286
#define CAPD3                  (0x08)         /* Comp. A Disable Input Buffer of Port Register .3 */
287
#define CAPD4                  (0x10)         /* Comp. A Disable Input Buffer of Port Register .4 */
288
#define CAPD5                  (0x20)         /* Comp. A Disable Input Buffer of Port Register .5 */
289
#define CAPD6                  (0x40)         /* Comp. A Disable Input Buffer of Port Register .6 */
290
#define CAPD7                  (0x80)         /* Comp. A Disable Input Buffer of Port Register .7 */
291
 
292
/************************************************************
293
* DAC12
294
************************************************************/
295
#define __MSP430_HAS_DAC12_2__                /* Definition to show that Module is available */
296
 
297
SFR_16BIT(DAC12_0CTL);                        /* DAC12_0 Control */
298
SFR_16BIT(DAC12_1CTL);                        /* DAC12_1 Control */
299
 
300
#define DAC12GRP               (0x0001)       /* DAC12 group */
301
#define DAC12ENC               (0x0002)       /* DAC12 enable conversion */
302
#define DAC12IFG               (0x0004)       /* DAC12 interrupt flag */
303
#define DAC12IE                (0x0008)       /* DAC12 interrupt enable */
304
#define DAC12DF                (0x0010)       /* DAC12 data format */
305
#define DAC12AMP0              (0x0020)       /* DAC12 amplifier bit 0 */
306
#define DAC12AMP1              (0x0040)       /* DAC12 amplifier bit 1 */
307
#define DAC12AMP2              (0x0080)       /* DAC12 amplifier bit 2 */
308
#define DAC12IR                (0x0100)       /* DAC12 input reference and output range */
309
#define DAC12CALON             (0x0200)       /* DAC12 calibration */
310
#define DAC12LSEL0             (0x0400)       /* DAC12 load select bit 0 */
311
#define DAC12LSEL1             (0x0800)       /* DAC12 load select bit 1 */
312
#define DAC12RES               (0x1000)       /* DAC12 resolution */
313
#define DAC12SREF0             (0x2000)       /* DAC12 reference bit 0 */
314
#define DAC12SREF1             (0x4000)       /* DAC12 reference bit 1 */
315
#define DAC12OPS               (0x8000)       /* DAC12 Operation Amp. */
316
 
317
#define DAC12AMP_0             (0*0x0020u)    /* DAC12 amplifier 0: off,    3-state */
318
#define DAC12AMP_1             (1*0x0020u)    /* DAC12 amplifier 1: off,    off */
319
#define DAC12AMP_2             (2*0x0020u)    /* DAC12 amplifier 2: low,    low */
320
#define DAC12AMP_3             (3*0x0020u)    /* DAC12 amplifier 3: low,    medium */
321
#define DAC12AMP_4             (4*0x0020u)    /* DAC12 amplifier 4: low,    high */
322
#define DAC12AMP_5             (5*0x0020u)    /* DAC12 amplifier 5: medium, medium */
323
#define DAC12AMP_6             (6*0x0020u)    /* DAC12 amplifier 6: medium, high */
324
#define DAC12AMP_7             (7*0x0020u)    /* DAC12 amplifier 7: high,   high */
325
 
326
#define DAC12LSEL_0            (0*0x0400u)    /* DAC12 load select 0: direct */
327
#define DAC12LSEL_1            (1*0x0400u)    /* DAC12 load select 1: latched with DAT */
328
#define DAC12LSEL_2            (2*0x0400u)    /* DAC12 load select 2: latched with pos. Timer_A3.OUT1 */
329
#define DAC12LSEL_3            (3*0x0400u)    /* DAC12 load select 3: latched with pos. Timer_B7.OUT1 */
330
 
331
#define DAC12SREF_0            (0*0x2000u)    /* DAC12 reference 0: Vref+ */
332
#define DAC12SREF_1            (1*0x2000u)    /* DAC12 reference 1: Vref+ */
333
#define DAC12SREF_2            (2*0x2000u)    /* DAC12 reference 2: Veref+ */
334
#define DAC12SREF_3            (3*0x2000u)    /* DAC12 reference 3: Veref+ */
335
 
336
SFR_16BIT(DAC12_0DAT);                        /* DAC12_0 Data */
337
SFR_16BIT(DAC12_1DAT);                        /* DAC12_1 Data */
338
/*************************************************************
339
* Flash Memory
340
*************************************************************/
341
#define __MSP430_HAS_FLASH2__                 /* Definition to show that Module is available */
342
 
343
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
344
SFR_16BIT(FCTL2);                             /* FLASH Control 2 */
345
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
346
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
347
 
348
#define FRKEY                  (0x9600)       /* Flash key returned by read */
349
#define FWKEY                  (0xA500)       /* Flash key for write */
350
#define FXKEY                  (0x3300)       /* for use with XOR instruction */
351
 
352
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
353
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
354
#define EEI                    (0x0008)       /* Enable Erase Interrupts */
355
#define EEIEX                  (0x0010)       /* Enable Emergency Interrupt Exit */
356
#define WRT                    (0x0040)       /* Enable bit for Flash write */
357
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
358
#define SEGWRT                 (0x0080)       /* old definition */ /* Enable bit for Flash segment write */
359
 
360
#define FN0                    (0x0001)       /* Divide Flash clock by 1 to 64 using FN0 to FN5 according to: */
361
#define FN1                    (0x0002)       /*  32*FN5 + 16*FN4 + 8*FN3 + 4*FN2 + 2*FN1 + FN0 + 1 */
362
#ifndef FN2
363
#define FN2                    (0x0004)
364
#endif
365
#ifndef FN3
366
#define FN3                    (0x0008)
367
#endif
368
#ifndef FN4
369
#define FN4                    (0x0010)
370
#endif
371
#define FN5                    (0x0020)
372
#define FSSEL0                 (0x0040)       /* Flash clock select 0 */        /* to distinguish from USART SSELx */
373
#define FSSEL1                 (0x0080)       /* Flash clock select 1 */
374
 
375
#define FSSEL_0                (0x0000)       /* Flash clock select: 0 - ACLK */
376
#define FSSEL_1                (0x0040)       /* Flash clock select: 1 - MCLK */
377
#define FSSEL_2                (0x0080)       /* Flash clock select: 2 - SMCLK */
378
#define FSSEL_3                (0x00C0)       /* Flash clock select: 3 - SMCLK */
379
 
380
#define BUSY                   (0x0001)       /* Flash busy: 1 */
381
#define KEYV                   (0x0002)       /* Flash Key violation flag */
382
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
383
#define WAIT                   (0x0008)       /* Wait flag for segment write */
384
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
385
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
386
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
387
#define FAIL                   (0x0080)       /* Last Program or Erase failed */
388
 
389
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
390
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
391
 
392
/************************************************************
393
* SYSTEM CLOCK, FLL+
394
************************************************************/
395
#define __MSP430_HAS_FLLPLUS__                /* Definition to show that Module is available */
396
 
397
SFR_8BIT(SCFI0);                              /* System Clock Frequency Integrator 0 */
398
#define FN_2                   (0x04)         /* fDCOCLK =   1.4-12MHz*/
399
#define FN_3                   (0x08)         /* fDCOCLK =   2.2-17Mhz*/
400
#define FN_4                   (0x10)         /* fDCOCLK =   3.2-25Mhz*/
401
#define FN_8                   (0x20)         /* fDCOCLK =     5-40Mhz*/
402
#define FLLD0                  (0x40)         /* Loop Divider Bit : 0 */
403
#define FLLD1                  (0x80)         /* Loop Divider Bit : 1 */
404
 
405
#define FLLD_1                 (0x00)         /* Multiply Selected Loop Freq. By 1 */
406
#define FLLD_2                 (0x40)         /* Multiply Selected Loop Freq. By 2 */
407
#define FLLD_4                 (0x80)         /* Multiply Selected Loop Freq. By 4 */
408
#define FLLD_8                 (0xC0)         /* Multiply Selected Loop Freq. By 8 */
409
 
410
SFR_8BIT(SCFI1);                              /* System Clock Frequency Integrator 1 */
411
SFR_8BIT(SCFQCTL);                            /* System Clock Frequency Control */
412
/* System clock frequency values fMCLK coded with Bits 0-6 in SCFQCTL */
413
/* #define SCFQ_32K            0x00                        fMCLK=1*fACLK       only a range from */
414
#define SCFQ_64K               (0x01)         /* fMCLK=2*fACLK          1+1 to 127+1 is possible */
415
#define SCFQ_128K              (0x03)         /* fMCLK=4*fACLK */
416
#define SCFQ_256K              (0x07)         /* fMCLK=8*fACLK */
417
#define SCFQ_512K              (0x0F)         /* fMCLK=16*fACLK */
418
#define SCFQ_1M                (0x1F)         /* fMCLK=32*fACLK */
419
#define SCFQ_2M                (0x3F)         /* fMCLK=64*fACLK */
420
#define SCFQ_4M                (0x7F)         /* fMCLK=128*fACLK */
421
#define SCFQ_M                 (0x80)         /* Modulation Disable */
422
 
423
SFR_8BIT(FLL_CTL0);                           /* FLL+ Control 0 */
424
#define DCOF                   (0x01)         /* DCO Fault Flag */
425
#define LFOF                   (0x02)         /* Low Frequency Oscillator Fault Flag */
426
#define XT1OF                  (0x04)         /* High Frequency Oscillator 1 Fault Flag */
427
#define XT2OF                  (0x08)         /* High Frequency Oscillator 2 Fault Flag */
428
#define OSCCAP0                (0x10)         /* XIN/XOUT Cap 0 */
429
#define OSCCAP1                (0x20)         /* XIN/XOUT Cap 1 */
430
#define XTS_FLL                (0x40)         /* 1: Selects high-freq. oscillator */
431
#define DCOPLUS                (0x80)         /* DCO+ Enable */
432
 
433
#define XCAP0PF                (0x00)         /* XIN Cap = XOUT Cap = 0pf */
434
#define XCAP10PF               (0x10)         /* XIN Cap = XOUT Cap = 10pf */
435
#define XCAP14PF               (0x20)         /* XIN Cap = XOUT Cap = 14pf */
436
#define XCAP18PF               (0x30)         /* XIN Cap = XOUT Cap = 18pf */
437
#define OSCCAP_0               (0x00)         /* XIN Cap = XOUT Cap = 0pf */
438
#define OSCCAP_1               (0x10)         /* XIN Cap = XOUT Cap = 10pf */
439
#define OSCCAP_2               (0x20)         /* XIN Cap = XOUT Cap = 14pf */
440
#define OSCCAP_3               (0x30)         /* XIN Cap = XOUT Cap = 18pf */
441
 
442
SFR_8BIT(FLL_CTL1);                           /* FLL+ Control 1 */
443
#define FLL_DIV0               (0x01)         /* FLL+ Divide Px.x/ACLK 0 */
444
#define FLL_DIV1               (0x02)         /* FLL+ Divide Px.x/ACLK 1 */
445
#define SELS                   (0x04)         /* Peripheral Module Clock Source (0: DCO, 1: XT2) */
446
#define SELM0                  (0x08)         /* MCLK Source Select 0 */
447
#define SELM1                  (0x10)         /* MCLK Source Select 1 */
448
#define XT2OFF                 (0x20)         /* High Frequency Oscillator 2 (XT2) disable */
449
#define SMCLKOFF               (0x40)         /* Peripheral Module Clock (SMCLK) disable */
450
#define LFXT1DIG               (0x80)         /* Enable Digital input for LF clock */
451
 
452
#define FLL_DIV_1              (0x00)         /* FLL+ Divide Px.x/ACLK By 1 */
453
#define FLL_DIV_2              (0x01)         /* FLL+ Divide Px.x/ACLK By 2 */
454
#define FLL_DIV_4              (0x02)         /* FLL+ Divide Px.x/ACLK By 4 */
455
#define FLL_DIV_8              (0x03)         /* FLL+ Divide Px.x/ACLK By 8 */
456
 
457
#define SELM_DCO               (0x00)         /* Select DCO for CPU MCLK */
458
#define SELM_XT2               (0x10)         /* Select XT2 for CPU MCLK */
459
#define SELM_A                 (0x18)         /* Select A (from LFXT1) for CPU MCLK */
460
 
461
/* INTERRUPT CONTROL BITS */
462
/* These two bits are defined in the Special Function Registers */
463
/* #define OFIFG               0x02 */
464
/* #define OFIE                0x02 */
465
 
466
/************************************************************
467
* LCD_A
468
************************************************************/
469
#define __MSP430_HAS_LCD_A__                  /* Definition to show that Module is available */
470
 
471
SFR_8BIT(LCDACTL);                            /* LCD_A Control Register */
472
#define LCDON                  (0x01)
473
#define LCDSON                 (0x04)
474
#define LCDMX0                 (0x08)
475
#define LCDMX1                 (0x10)
476
#define LCDFREQ0               (0x20)
477
#define LCDFREQ1               (0x40)
478
#define LCDFREQ2               (0x80)
479
/* Display modes coded with Bits 2-4 */
480
#define LCDSTATIC              (LCDSON)
481
#define LCD2MUX                (LCDMX0+LCDSON)
482
#define LCD3MUX                (LCDMX1+LCDSON)
483
#define LCD4MUX                (LCDMX1+LCDMX0+LCDSON)
484
/* Frequency select code with Bits 5-7 */
485
#define LCDFREQ_32             (0x00)         /* LCD Freq: ACLK divided by 32 */
486
#define LCDFREQ_64             (0x20)         /* LCD Freq: ACLK divided by 64 */
487
#define LCDFREQ_96             (0x40)         /* LCD Freq: ACLK divided by 96 */
488
#define LCDFREQ_128            (0x60)         /* LCD Freq: ACLK divided by 128 */
489
#define LCDFREQ_192            (0x80)         /* LCD Freq: ACLK divided by 192 */
490
#define LCDFREQ_256            (0xA0)         /* LCD Freq: ACLK divided by 256 */
491
#define LCDFREQ_384            (0xC0)         /* LCD Freq: ACLK divided by 384 */
492
#define LCDFREQ_512            (0xE0)         /* LCD Freq: ACLK divided by 512 */
493
 
494
SFR_8BIT(LCDAPCTL0);                          /* LCD_A Port Control Register 0 */
495
#define LCDS0                  (0x01)         /* LCD Segment  0 to  3 Enable. */
496
#define LCDS4                  (0x02)         /* LCD Segment  4 to  7 Enable. */
497
#define LCDS8                  (0x04)         /* LCD Segment  8 to 11 Enable. */
498
#define LCDS12                 (0x08)         /* LCD Segment 12 to 15 Enable. */
499
#define LCDS16                 (0x10)         /* LCD Segment 16 to 19 Enable. */
500
#define LCDS20                 (0x20)         /* LCD Segment 20 to 23 Enable. */
501
#define LCDS24                 (0x40)         /* LCD Segment 24 to 27 Enable. */
502
#define LCDS28                 (0x80)         /* LCD Segment 28 to 31 Enable. */
503
 
504
SFR_8BIT(LCDAPCTL1);                          /* LCD_A Port Control Register 1 */
505
#define LCDS32                 (0x01)         /* LCD Segment 32 to 35 Enable. */
506
#define LCDS36                 (0x02)         /* LCD Segment 36 to 39 Enable. */
507
 
508
SFR_8BIT(LCDAVCTL0);                          /* LCD_A Voltage Control Register 0 */
509
#define LCD2B                  (0x01)         /* Selects 1/2 bias. */
510
#define VLCDREF0               (0x02)         /* Selects reference voltage for regulated charge pump: 0 */
511
#define VLCDREF1               (0x04)         /* Selects reference voltage for regulated charge pump: 1 */
512
#define LCDCPEN                (0x08)         /* LCD Voltage Charge Pump Enable. */
513
#define VLCDEXT                (0x10)         /* Select external source for VLCD. */
514
#define LCDREXT                (0x20)         /* Selects external connections for LCD mid voltages. */
515
#define LCDR03EXT              (0x40)         /* Selects external connection for lowest LCD voltage. */
516
 
517
/* Reference voltage source select for the regulated charge pump */
518
#define VLCDREF_0              (0<<1)         /* Internal */
519
#define VLCDREF_1              (1<<1)         /* External */
520
#define VLCDREF_2              (2<<1)         /* Reserved */
521
#define VLCDREF_3              (3<<1)         /* Reserved */
522
 
523
SFR_8BIT(LCDAVCTL1);                          /* LCD_A Voltage Control Register 1 */
524
#define VLCD0                  (0x02)         /* VLCD select: 0 */
525
#define VLCD1                  (0x04)         /* VLCD select: 1 */
526
#define VLCD2                  (0x08)         /* VLCD select: 2 */
527
#define VLCD3                  (0x10)         /* VLCD select: 3 */
528
 
529
/* Charge pump voltage selections */
530
#define VLCD_0                 (0<<1)         /* Charge pump disabled */
531
#define VLCD_1                 (1<<1)         /* VLCD = 2.60V */
532
#define VLCD_2                 (2<<1)         /* VLCD = 2.66V */
533
#define VLCD_3                 (3<<1)         /* VLCD = 2.72V */
534
#define VLCD_4                 (4<<1)         /* VLCD = 2.78V */
535
#define VLCD_5                 (5<<1)         /* VLCD = 2.84V */
536
#define VLCD_6                 (6<<1)         /* VLCD = 2.90V */
537
#define VLCD_7                 (7<<1)         /* VLCD = 2.96V */
538
#define VLCD_8                 (8<<1)         /* VLCD = 3.02V */
539
#define VLCD_9                 (9<<1)         /* VLCD = 3.08V */
540
#define VLCD_10                (10<<1)        /* VLCD = 3.14V */
541
#define VLCD_11                (11<<1)        /* VLCD = 3.20V */
542
#define VLCD_12                (12<<1)        /* VLCD = 3.26V */
543
#define VLCD_13                (12<<1)        /* VLCD = 3.32V */
544
#define VLCD_14                (13<<1)        /* VLCD = 3.38V */
545
#define VLCD_15                (15<<1)        /* VLCD = 3.44V */
546
 
547
#define VLCD_DISABLED          (0<<1)         /* Charge pump disabled */
548
#define VLCD_2_60              (1<<1)         /* VLCD = 2.60V */
549
#define VLCD_2_66              (2<<1)         /* VLCD = 2.66V */
550
#define VLCD_2_72              (3<<1)         /* VLCD = 2.72V */
551
#define VLCD_2_78              (4<<1)         /* VLCD = 2.78V */
552
#define VLCD_2_84              (5<<1)         /* VLCD = 2.84V */
553
#define VLCD_2_90              (6<<1)         /* VLCD = 2.90V */
554
#define VLCD_2_96              (7<<1)         /* VLCD = 2.96V */
555
#define VLCD_3_02              (8<<1)         /* VLCD = 3.02V */
556
#define VLCD_3_08              (9<<1)         /* VLCD = 3.08V */
557
#define VLCD_3_14              (10<<1)        /* VLCD = 3.14V */
558
#define VLCD_3_20              (11<<1)        /* VLCD = 3.20V */
559
#define VLCD_3_26              (12<<1)        /* VLCD = 3.26V */
560
#define VLCD_3_32              (12<<1)        /* VLCD = 3.32V */
561
#define VLCD_3_38              (13<<1)        /* VLCD = 3.38V */
562
#define VLCD_3_44              (15<<1)        /* VLCD = 3.44V */
563
 
564
#define LCDMEM_                (0x0091)       /* LCD Memory */
565
#ifdef __ASM_HEADER__
566
#define LCDMEM                 (LCDMEM_)      /* LCD Memory (for assembler) */
567
#else
568
#define LCDMEM                 ((char*)       LCDMEM_) /* LCD Memory (for C) */
569
#endif
570
SFR_8BIT(LCDM1);                              /* LCD Memory 1 */
571
SFR_8BIT(LCDM2);                              /* LCD Memory 2 */
572
SFR_8BIT(LCDM3);                              /* LCD Memory 3 */
573
SFR_8BIT(LCDM4);                              /* LCD Memory 4 */
574
SFR_8BIT(LCDM5);                              /* LCD Memory 5 */
575
SFR_8BIT(LCDM6);                              /* LCD Memory 6 */
576
SFR_8BIT(LCDM7);                              /* LCD Memory 7 */
577
SFR_8BIT(LCDM8);                              /* LCD Memory 8 */
578
SFR_8BIT(LCDM9);                              /* LCD Memory 9 */
579
SFR_8BIT(LCDM10);                             /* LCD Memory 10 */
580
SFR_8BIT(LCDM11);                             /* LCD Memory 11 */
581
SFR_8BIT(LCDM12);                             /* LCD Memory 12 */
582
SFR_8BIT(LCDM13);                             /* LCD Memory 13 */
583
SFR_8BIT(LCDM14);                             /* LCD Memory 14 */
584
SFR_8BIT(LCDM15);                             /* LCD Memory 15 */
585
SFR_8BIT(LCDM16);                             /* LCD Memory 16 */
586
SFR_8BIT(LCDM17);                             /* LCD Memory 17 */
587
SFR_8BIT(LCDM18);                             /* LCD Memory 18 */
588
SFR_8BIT(LCDM19);                             /* LCD Memory 19 */
589
SFR_8BIT(LCDM20);                             /* LCD Memory 20 */
590
 
591
#define LCDMA                  (LCDM10)       /* LCD Memory A */
592
#define LCDMB                  (LCDM11)       /* LCD Memory B */
593
#define LCDMC                  (LCDM12)       /* LCD Memory C */
594
#define LCDMD                  (LCDM13)       /* LCD Memory D */
595
#define LCDME                  (LCDM14)       /* LCD Memory E */
596
#define LCDMF                  (LCDM15)       /* LCD Memory F */
597
 
598
/************************************************************
599
* Operational Amplifier
600
************************************************************/
601
#define __MSP430_HAS_OA_2__                   /* Definition to show that Module is available */
602
 
603
SFR_8BIT(OA0CTL0);                            /* OA0 Control register 0 */
604
SFR_8BIT(OA0CTL1);                            /* OA0 Control register 1 */
605
SFR_8BIT(OA1CTL0);                            /* OA1 Control register 0 */
606
SFR_8BIT(OA1CTL1);                            /* OA1 Control register 1 */
607
SFR_16BIT(OASWCTL0);                          /* OA  Analog Switches Control Register 0 */
608
SFR_8BIT(OASWCTL0L);                          /* OA  Analog Switches Control Register 0 Low Byte */
609
SFR_8BIT(OASWCTL0H);                          /* OA  Analog Switches Control Register 0 High Byte */
610
#define SWCTL                  OASWCTL0H      /* OA  Analog Switches Control Register 0 High Byte */
611
 
612
#define OAADC0                 (0x01)         /* OAx output to ADC12 input channel select 0 */
613
#define OAADC1                 (0x02)         /* OAx output to ADC12 input channel select 1 */
614
#define OAPM0                  (0x04)         /* OAx Power mode select 0 */
615
#define OAPM1                  (0x08)         /* OAx Power mode select 1 */
616
#define OAP0                   (0x10)         /* OAx Non-inverting input select 0 */
617
#define OAP1                   (0x20)         /* OAx Non-inverting input select 1 */
618
#define OAN0                   (0x40)         /* OAx Inverting input select 0 */
619
#define OAN1                   (0x80)         /* OAx Inverting input select 1 */
620
 
621
#define OAPM_0                 (0x00)         /* OAx Power mode select: off */
622
#define OAPM_1                 (0x04)         /* OAx Power mode select: slow */
623
#define OAPM_2                 (0x08)         /* OAx Power mode select: meduim */
624
#define OAPM_3                 (0x0C)         /* OAx Power mode select: fast */
625
#define OAP_0                  (0x00)         /* OAx Non-inverting input select 00 */
626
#define OAP_1                  (0x10)         /* OAx Non-inverting input select 01 */
627
#define OAP_2                  (0x20)         /* OAx Non-inverting input select 10 */
628
#define OAP_3                  (0x30)         /* OAx Non-inverting input select 11 */
629
#define OAN_0                  (0x00)         /* OAx Inverting input select 00 */
630
#define OAN_1                  (0x40)         /* OAx Inverting input select 01 */
631
#define OAN_2                  (0x80)         /* OAx Inverting input select 10 */
632
#define OAN_3                  (0xC0)         /* OAx Inverting input select 11 */
633
 
634
//#define OARRIP              (0x01)    /* OAx Rail-to-Rail Input off */
635
//#define OANEXT              (0x02)    /* OAx Inverting input external */
636
#define OACAL                  (0x02)         /* OAx Offset Calibration */
637
#define OAFC0                  (0x04)         /* OAx Function control 0 */
638
#define OAFC1                  (0x08)         /* OAx Function control 1 */
639
#define OAFC2                  (0x10)         /* OAx Function control 2 */
640
//#define OAFBR0              (0x20)    /* OAx Feedback resistor select 0 */
641
//#define OAFBR1              (0x40)    /* OAx Feedback resistor select 1 */
642
//#define OAFBR2              (0x80)    /* OAx Feedback resistor select 2 */
643
 
644
#define OAFC_0                 (0x00)         /* OAx Function: Gen. Purpose */
645
#define OAFC_1                 (0x04)         /* OAx Function: Unity gain buffer */
646
#define OAFC_2                 (0x08)         /* OAx Function: Reserved */
647
#define OAFC_3                 (0x0C)         /* OAx Function: Comparator */
648
#define OAFC_4                 (0x10)         /* OAx Function: Non-inverting PGA */
649
#define OAFC_5                 (0x14)         /* OAx Function: Cascaded non-inverting PGA */
650
#define OAFC_6                 (0x18)         /* OAx Function: Inverting PGA */
651
#define OAFC_7                 (0x1C)         /* OAx Function: Differential amplifier */
652
#define OAFBR_0                (0x00)         /* OAx Feedback resistor: Tap 0 */
653
#define OAFBR_1                (0x20)         /* OAx Feedback resistor: Tap 1 */
654
#define OAFBR_2                (0x40)         /* OAx Feedback resistor: Tap 2 */
655
#define OAFBR_3                (0x60)         /* OAx Feedback resistor: Tap 3 */
656
#define OAFBR_4                (0x80)         /* OAx Feedback resistor: Tap 4 */
657
#define OAFBR_5                (0xA0)         /* OAx Feedback resistor: Tap 5 */
658
#define OAFBR_6                (0xC0)         /* OAx Feedback resistor: Tap 6 */
659
#define OAFBR_7                (0xE0)         /* OAx Feedback resistor: Tap 7 */
660
 
661
#define SWCTL8                 (0x0001)       /* OA  Analog Switch Control 8 */
662
#define SWCTL9                 (0x0002)       /* OA  Analog Switch Control 9 */
663
//#define RESERVED            (0x0004)  /* Reserved */
664
//#define RESERVED            (0x0008)  /* Reserved */
665
#define SWCTL12                (0x0010)       /* OA  Analog Switch Control 12 */
666
#define SWCTL13                (0x0020)       /* OA  Analog Switch Control 13 */
667
//#define RESERVED            (0x0040)  /* Reserved */
668
//#define RESERVED            (0x0080)  /* Reserved */
669
 
670
#define SWCTL0                 (0x0100)       /* OA  Analog Switch Control 0 */
671
#define SWCTL1                 (0x0200)       /* OA  Analog Switch Control 1 */
672
//#define RESERVED            (0x0400)  /* Reserved */
673
#define SWCTL3                 (0x0800)       /* OA  Analog Switch Control 3 */
674
#define SWCTL4                 (0x1000)       /* OA  Analog Switch Control 4 */
675
#define SWCTL5                 (0x2000)       /* OA  Analog Switch Control 5 */
676
//#define RESERVED            (0x4000)  /* Reserved */
677
#define SWCTL7                 (0x8000)       /* OA  Analog Switch Control 7 */
678
 
679
/************************************************************
680
* DIGITAL I/O Port1/2
681
************************************************************/
682
#define __MSP430_HAS_PORT1__                  /* Definition to show that Module is available */
683
#define __MSP430_HAS_PORT2__                  /* Definition to show that Module is available */
684
 
685
SFR_8BIT(P1IN);                               /* Port 1 Input */
686
SFR_8BIT(P1OUT);                              /* Port 1 Output */
687
SFR_8BIT(P1DIR);                              /* Port 1 Direction */
688
SFR_8BIT(P1IFG);                              /* Port 1 Interrupt Flag */
689
SFR_8BIT(P1IES);                              /* Port 1 Interrupt Edge Select */
690
SFR_8BIT(P1IE);                               /* Port 1 Interrupt Enable */
691
SFR_8BIT(P1SEL);                              /* Port 1 Selection */
692
SFR_8BIT(P1SEL2);                             /* Port 1 Selection 2 */
693
 
694
SFR_8BIT(P2IN);                               /* Port 2 Input */
695
SFR_8BIT(P2OUT);                              /* Port 2 Output */
696
SFR_8BIT(P2DIR);                              /* Port 2 Direction */
697
SFR_8BIT(P2IFG);                              /* Port 2 Interrupt Flag */
698
SFR_8BIT(P2IES);                              /* Port 2 Interrupt Edge Select */
699
SFR_8BIT(P2IE);                               /* Port 2 Interrupt Enable */
700
SFR_8BIT(P2SEL);                              /* Port 2 Selection */
701
 
702
/************************************************************
703
* DIGITAL I/O Port3/4
704
************************************************************/
705
#define __MSP430_HAS_PORT3__                  /* Definition to show that Module is available */
706
#define __MSP430_HAS_PORT4__                  /* Definition to show that Module is available */
707
 
708
SFR_8BIT(P3IN);                               /* Port 3 Input */
709
SFR_8BIT(P3OUT);                              /* Port 3 Output */
710
SFR_8BIT(P3DIR);                              /* Port 3 Direction */
711
SFR_8BIT(P3SEL);                              /* Port 3 Selection */
712
 
713
SFR_8BIT(P4IN);                               /* Port 4 Input */
714
SFR_8BIT(P4OUT);                              /* Port 4 Output */
715
SFR_8BIT(P4DIR);                              /* Port 4 Direction */
716
SFR_8BIT(P4SEL);                              /* Port 4 Selection */
717
 
718
/************************************************************
719
* DIGITAL I/O Port5/6
720
************************************************************/
721
#define __MSP430_HAS_PORT5__                  /* Definition to show that Module is available */
722
#define __MSP430_HAS_PORT6__                  /* Definition to show that Module is available */
723
 
724
SFR_8BIT(P5IN);                               /* Port 5 Input */
725
SFR_8BIT(P5OUT);                              /* Port 5 Output */
726
SFR_8BIT(P5DIR);                              /* Port 5 Direction */
727
SFR_8BIT(P5SEL);                              /* Port 5 Selection */
728
 
729
SFR_8BIT(P6IN);                               /* Port 6 Input */
730
SFR_8BIT(P6OUT);                              /* Port 6 Output */
731
SFR_8BIT(P6DIR);                              /* Port 6 Direction */
732
SFR_8BIT(P6SEL);                              /* Port 6 Selection */
733
 
734
/************************************************************
735
* SD16_A1 - Sigma Delta 16 Bit
736
************************************************************/
737
#define __MSP430_HAS_SD16_A1__                /* Definition to show that Module is available */
738
 
739
SFR_8BIT(SD16INCTL0);                         /* SD16 Input Control Register Channel 0 */
740
SFR_8BIT(SD16AE);                             /* SD16 Analog Input Enable Register */
741
SFR_8BIT(SD16CONF0);                          /* SD16 Internal Configuration Register 0 */
742
SFR_8BIT(SD16CONF1);                          /* SD16 Internal Configuration Register 1 */
743
                                      /* Please use only the recommended settings */
744
 
745
SFR_16BIT(SD16CTL);                           /* Sigma Delta ADC 16 Control Register */
746
SFR_16BIT(SD16CCTL0);                         /* SD16 Channel 0 Control Register */
747
SFR_16BIT(SD16IV);                            /* SD16 Interrupt Vector Register */
748
SFR_16BIT(SD16MEM0);                          /* SD16 Channel 0 Conversion Memory */
749
 
750
/* SD16AE */
751
#define SD16AE0                (0x0001)       /* SD16 External Input Enable 0 */
752
#define SD16AE1                (0x0002)       /* SD16 External Input Enable 1 */
753
#define SD16AE2                (0x0004)       /* SD16 External Input Enable 2 */
754
#define SD16AE3                (0x0008)       /* SD16 External Input Enable 3 */
755
#define SD16AE4                (0x0010)       /* SD16 External Input Enable 4 */
756
#define SD16AE5                (0x0020)       /* SD16 External Input Enable 5 */
757
#define SD16AE6                (0x0040)       /* SD16 External Input Enable 6 */
758
#define SD16AE7                (0x0080)       /* SD16 External Input Enable 7 */
759
 
760
/* SD16INCTLx */
761
#define SD16INCH0              (0x0001)       /* SD16 Input Channel select 0 */
762
#define SD16INCH1              (0x0002)       /* SD16 Input Channel select 1 */
763
#define SD16INCH2              (0x0004)       /* SD16 Input Channel select 2 */
764
#define SD16GAIN0              (0x0008)       /* SD16 Input Pre-Amplifier Gain Select 0 */
765
#define SD16GAIN1              (0x0010)       /* SD16 Input Pre-Amplifier Gain Select 1 */
766
#define SD16GAIN2              (0x0020)       /* SD16 Input Pre-Amplifier Gain Select 2 */
767
#define SD16INTDLY0            (0x0040)       /* SD16 Interrupt Delay after 1.Conversion 0 */
768
#define SD16INTDLY1            (0x0080)       /* SD16 Interrupt Delay after 1.Conversion 1 */
769
 
770
#define SD16GAIN_1             (0x0000)       /* SD16 Input Pre-Amplifier Gain Select *1  */
771
#define SD16GAIN_2             (0x0008)       /* SD16 Input Pre-Amplifier Gain Select *2  */
772
#define SD16GAIN_4             (0x0010)       /* SD16 Input Pre-Amplifier Gain Select *4  */
773
#define SD16GAIN_8             (0x0018)       /* SD16 Input Pre-Amplifier Gain Select *8  */
774
#define SD16GAIN_16            (0x0020)       /* SD16 Input Pre-Amplifier Gain Select *16 */
775
#define SD16GAIN_32            (0x0028)       /* SD16 Input Pre-Amplifier Gain Select *32 */
776
 
777
#define SD16INCH_0             (0x0000)       /* SD16 Input Channel select A0 */
778
#define SD16INCH_1             (0x0001)       /* SD16 Input Channel select A1 */
779
#define SD16INCH_2             (0x0002)       /* SD16 Input Channel select A2 */
780
#define SD16INCH_3             (0x0003)       /* SD16 Input Channel select A3 */
781
#define SD16INCH_4             (0x0004)       /* SD16 Input Channel select A4 */
782
#define SD16INCH_5             (0x0005)       /* SD16 Input Channel select Vcc divider */
783
#define SD16INCH_6             (0x0006)       /* SD16 Input Channel select Temp */
784
#define SD16INCH_7             (0x0007)       /* SD16 Input Channel select Offset */
785
 
786
#define SD16INTDLY_0           (0x0000)       /* SD16 Interrupt Delay: Int. after 4.Conversion  */
787
#define SD16INTDLY_1           (0x0040)       /* SD16 Interrupt Delay: Int. after 3.Conversion  */
788
#define SD16INTDLY_2           (0x0080)       /* SD16 Interrupt Delay: Int. after 2.Conversion  */
789
#define SD16INTDLY_3           (0x00C0)       /* SD16 Interrupt Delay: Int. after 1.Conversion  */
790
 
791
/* SD16CTL */
792
#define SD16OVIE               (0x0002)       /* SD16 Overflow Interupt Enable */
793
#define SD16REFON              (0x0004)       /* SD16 Switch internal Reference on */
794
#define SD16VMIDON             (0x0008)       /* SD16 Switch Vmid Buffer on */
795
#define SD16SSEL0              (0x0010)       /* SD16 Clock Source Select 0 */
796
#define SD16SSEL1              (0x0020)       /* SD16 Clock Source Select 1 */
797
#define SD16DIV0               (0x0040)       /* SD16 Clock Divider Select 0 */
798
#define SD16DIV1               (0x0080)       /* SD16 Clock Divider Select 1 */
799
#define SD16LP                 (0x0100)       /* SD16 Low Power Mode Enable */
800
#define SD16XDIV0              (0x0200)       /* SD16 2.Clock Divider Select 0 */
801
#define SD16XDIV1              (0x0400)       /* SD16 2.Clock Divider Select 1 */
802
//#define SD16XDIV2           (0x0800)  /* SD16 2.Clock Divider Select 2 */
803
 
804
#define SD16DIV_0              (0x0000)       /* SD16 Clock Divider Select /1 */
805
#define SD16DIV_1              (SD16DIV0)     /* SD16 Clock Divider Select /2 */
806
#define SD16DIV_2              (SD16DIV1)     /* SD16 Clock Divider Select /4 */
807
#define SD16DIV_3           (SD16DIV0+SD16DIV1)    /* SD16 Clock Divider Select /8 */
808
 
809
#define SD16XDIV_0             (0x0000)       /* SD16 2.Clock Divider Select /1 */
810
#define SD16XDIV_1             (SD16XDIV0)    /* SD16 2.Clock Divider Select /3 */
811
#define SD16XDIV_2             (SD16XDIV1)    /* SD16 2.Clock Divider Select /16 */
812
#define SD16XDIV_3          (SD16XDIV0+SD16XDIV1)  /* SD16 2.Clock Divider Select /48 */
813
 
814
#define SD16SSEL_0             (0x0000)       /* SD16 Clock Source Select MCLK  */
815
#define SD16SSEL_1             (SD16SSEL0)    /* SD16 Clock Source Select SMCLK */
816
#define SD16SSEL_2             (SD16SSEL1)    /* SD16 Clock Source Select ACLK  */
817
#define SD16SSEL_3          (SD16SSEL0+SD16SSEL1)  /* SD16 Clock Source Select TACLK */
818
 
819
/* SD16CCTLx */
820
//#define RESERVED            (0x0001)  /* RESERVED */
821
#define SD16SC                 (0x0002)       /* SD16 Start Conversion */
822
#define SD16IFG                (0x0004)       /* SD16 Channel x Interrupt Flag */
823
#define SD16IE                 (0x0008)       /* SD16 Channel x Interrupt Enable */
824
#define SD16DF                 (0x0010)       /* SD16 Channel x Data Format: 0:Unipolar/1:Bipolar */
825
#define SD16OVIFG              (0x0020)       /* SD16 Channel x Overflow Interrupt Flag */
826
#define SD16LSBACC             (0x0040)       /* SD16 Channel x Access LSB of ADC */
827
#define SD16LSBTOG             (0x0080)       /* SD16 Channel x Toggle LSB Output of ADC */
828
#define SD16OSR0               (0x0100)       /* SD16 Channel x OverSampling Ratio 0 */
829
#define SD16OSR1               (0x0200)       /* SD16 Channel x OverSampling Ratio 1 */
830
#define SD16SNGL               (0x0400)       /* SD16 Channel x Single Conversion On/Off */
831
#define SD16XOSR               (0x0800)       /* SD16 Channel x Extended OverSampling Ratio */
832
#define SD16UNI                (0x1000)       /* SD16 Channel x Bipolar(0) / Unipolar(1) Mode */
833
#define SD16BUF0               (0x2000)       /* SD16 Channel x High Impedance Input Buffer Select: 0 */
834
#define SD16BUF1               (0x4000)       /* SD16 Channel x High Impedance Input Buffer Select: 1 */
835
 
836
#define SD16OSR_1024        (SD16OSR0+SD16XOSR)     /* SD16 Channel x OverSampling Ratio 1024 */
837
#define SD16OSR_512            (SD16XOSR)     /* SD16 Channel x OverSampling Ratio 512 */
838
#define SD16OSR_256            (0x0000)       /* SD16 Channel x OverSampling Ratio 256 */
839
#define SD16OSR_128            (SD16OSR0)     /* SD16 Channel x OverSampling Ratio 128 */
840
#define SD16OSR_64             (SD16OSR1)     /* SD16 Channel x OverSampling Ratio  64 */
841
#define SD16OSR_32          (SD16OSR0+SD16OSR1)     /* SD16 Channel x OverSampling Ratio  32 */
842
 
843
#define SD16BUF_0              (0x0000)       /* SD16 High Imp. Input Buffer: Disabled */
844
#define SD16BUF_1              (SD16BUF0)     /* SD16 High Imp. Input Buffer: Slow */
845
#define SD16BUF_2              (SD16BUF1)     /* SD16 High Imp. Input Buffer: Meduim */
846
#define SD16BUF_3           (SD16BUF0+SD16BUF1)     /* SD16 High Imp. Input Buffer: Fast */
847
 
848
/* SD16IV Definitions */
849
#define SD16IV_NONE            (0x0000)       /* No Interrupt pending */
850
#define SD16IV_SD16OVIFG       (0x0002)       /* SD16OVIFG */
851
#define SD16IV_SD16MEM0        (0x0004)       /* SD16MEM0 SD16IFG */
852
 
853
/************************************************************
854
* Brown-Out, Supply Voltage Supervision (SVS)
855
************************************************************/
856
#define __MSP430_HAS_SVS__                    /* Definition to show that Module is available */
857
 
858
SFR_8BIT(SVSCTL);                             /* SVS Control */
859
#define SVSFG                  (0x01)         /* SVS Flag */
860
#define SVSOP                  (0x02)         /* SVS output (read only) */
861
#define SVSON                  (0x04)         /* Switches the SVS on/off */
862
#define PORON                  (0x08)         /* Enable POR Generation if Low Voltage */
863
#define VLD0                   (0x10)
864
#define VLD1                   (0x20)
865
#define VLD2                   (0x40)
866
#define VLD3                   (0x80)
867
 
868
#define VLDON                  (0x10)
869
#define VLDOFF                 (0x00)
870
#define VLD_1_8V               (0x10)
871
 
872
/************************************************************
873
* Timer A3
874
************************************************************/
875
#define __MSP430_HAS_TA3__                    /* Definition to show that Module is available */
876
 
877
SFR_16BIT(TAIV);                              /* Timer A Interrupt Vector Word */
878
SFR_16BIT(TACTL);                             /* Timer A Control */
879
SFR_16BIT(TACCTL0);                           /* Timer A Capture/Compare Control 0 */
880
SFR_16BIT(TACCTL1);                           /* Timer A Capture/Compare Control 1 */
881
SFR_16BIT(TACCTL2);                           /* Timer A Capture/Compare Control 2 */
882
SFR_16BIT(TAR);                               /* Timer A Counter Register */
883
SFR_16BIT(TACCR0);                            /* Timer A Capture/Compare 0 */
884
SFR_16BIT(TACCR1);                            /* Timer A Capture/Compare 1 */
885
SFR_16BIT(TACCR2);                            /* Timer A Capture/Compare 2 */
886
 
887
/* Alternate register names */
888
#define CCTL0                  TACCTL0        /* Timer A Capture/Compare Control 0 */
889
#define CCTL1                  TACCTL1        /* Timer A Capture/Compare Control 1 */
890
#define CCTL2                  TACCTL2        /* Timer A Capture/Compare Control 2 */
891
#define CCR0                   TACCR0         /* Timer A Capture/Compare 0 */
892
#define CCR1                   TACCR1         /* Timer A Capture/Compare 1 */
893
#define CCR2                   TACCR2         /* Timer A Capture/Compare 2 */
894
#define CCTL0_                 TACCTL0_       /* Timer A Capture/Compare Control 0 */
895
#define CCTL1_                 TACCTL1_       /* Timer A Capture/Compare Control 1 */
896
#define CCTL2_                 TACCTL2_       /* Timer A Capture/Compare Control 2 */
897
#define CCR0_                  TACCR0_        /* Timer A Capture/Compare 0 */
898
#define CCR1_                  TACCR1_        /* Timer A Capture/Compare 1 */
899
#define CCR2_                  TACCR2_        /* Timer A Capture/Compare 2 */
900
/* Alternate register names - 5xx style */
901
#define TA0IV                  TAIV           /* Timer A Interrupt Vector Word */
902
#define TA0CTL                 TACTL          /* Timer A Control */
903
#define TA0CCTL0               TACCTL0        /* Timer A Capture/Compare Control 0 */
904
#define TA0CCTL1               TACCTL1        /* Timer A Capture/Compare Control 1 */
905
#define TA0CCTL2               TACCTL2        /* Timer A Capture/Compare Control 2 */
906
#define TA0R                   TAR            /* Timer A Counter Register */
907
#define TA0CCR0                TACCR0         /* Timer A Capture/Compare 0 */
908
#define TA0CCR1                TACCR1         /* Timer A Capture/Compare 1 */
909
#define TA0CCR2                TACCR2         /* Timer A Capture/Compare 2 */
910
#define TA0IV_                 TAIV_          /* Timer A Interrupt Vector Word */
911
#define TA0CTL_                TACTL_         /* Timer A Control */
912
#define TA0CCTL0_              TACCTL0_       /* Timer A Capture/Compare Control 0 */
913
#define TA0CCTL1_              TACCTL1_       /* Timer A Capture/Compare Control 1 */
914
#define TA0CCTL2_              TACCTL2_       /* Timer A Capture/Compare Control 2 */
915
#define TA0R_                  TAR_           /* Timer A Counter Register */
916
#define TA0CCR0_               TACCR0_        /* Timer A Capture/Compare 0 */
917
#define TA0CCR1_               TACCR1_        /* Timer A Capture/Compare 1 */
918
#define TA0CCR2_               TACCR2_        /* Timer A Capture/Compare 2 */
919
 
920
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
921
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
922
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
923
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
924
#define MC1                    (0x0020)       /* Timer A mode control 1 */
925
#define MC0                    (0x0010)       /* Timer A mode control 0 */
926
#define TACLR                  (0x0004)       /* Timer A counter clear */
927
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
928
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
929
 
930
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
931
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
932
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
933
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
934
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
935
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
936
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
937
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
938
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
939
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
940
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
941
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
942
 
943
#define CM1                    (0x8000)       /* Capture mode 1 */
944
#define CM0                    (0x4000)       /* Capture mode 0 */
945
#define CCIS1                  (0x2000)       /* Capture input select 1 */
946
#define CCIS0                  (0x1000)       /* Capture input select 0 */
947
#define SCS                    (0x0800)       /* Capture sychronize */
948
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
949
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
950
#define OUTMOD2                (0x0080)       /* Output mode 2 */
951
#define OUTMOD1                (0x0040)       /* Output mode 1 */
952
#define OUTMOD0                (0x0020)       /* Output mode 0 */
953
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
954
#define CCI                    (0x0008)       /* Capture input signal (read) */
955
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
956
#define COV                    (0x0002)       /* Capture/compare overflow flag */
957
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
958
 
959
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
960
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
961
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
962
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
963
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
964
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
965
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
966
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
967
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
968
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
969
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
970
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
971
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
972
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
973
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
974
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
975
 
976
/* TA3IV Definitions */
977
#define TAIV_NONE              (0x0000)       /* No Interrupt pending */
978
#define TAIV_TACCR1            (0x0002)       /* TACCR1_CCIFG */
979
#define TAIV_TACCR2            (0x0004)       /* TACCR2_CCIFG */
980
#define TAIV_6                 (0x0006)       /* Reserved */
981
#define TAIV_8                 (0x0008)       /* Reserved */
982
#define TAIV_TAIFG             (0x000A)       /* TAIFG */
983
 
984
/************************************************************
985
* Timer B3
986
************************************************************/
987
#define __MSP430_HAS_TB3__                    /* Definition to show that Module is available */
988
 
989
SFR_16BIT(TBIV);                              /* Timer B Interrupt Vector Word */
990
SFR_16BIT(TBCTL);                             /* Timer B Control */
991
SFR_16BIT(TBCCTL0);                           /* Timer B Capture/Compare Control 0 */
992
SFR_16BIT(TBCCTL1);                           /* Timer B Capture/Compare Control 1 */
993
SFR_16BIT(TBCCTL2);                           /* Timer B Capture/Compare Control 2 */
994
SFR_16BIT(TBR);                               /* Timer B Counter Register */
995
SFR_16BIT(TBCCR0);                            /* Timer B Capture/Compare 0 */
996
SFR_16BIT(TBCCR1);                            /* Timer B Capture/Compare 1 */
997
SFR_16BIT(TBCCR2);                            /* Timer B Capture/Compare 2 */
998
 
999
/* Alternate register names - 5xx style */
1000
#define TB0IV                  TBIV           /* Timer B Interrupt Vector Word */
1001
#define TB0CTL                 TBCTL          /* Timer B Control */
1002
#define TB0CCTL0               TBCCTL0        /* Timer B Capture/Compare Control 0 */
1003
#define TB0CCTL1               TBCCTL1        /* Timer B Capture/Compare Control 1 */
1004
#define TB0CCTL2               TBCCTL2        /* Timer B Capture/Compare Control 2 */
1005
#define TB0R                   TBR            /* Timer B Counter Register */
1006
#define TB0CCR0                TBCCR0         /* Timer B Capture/Compare 0 */
1007
#define TB0CCR1                TBCCR1         /* Timer B Capture/Compare 1 */
1008
#define TB0CCR2                TBCCR2         /* Timer B Capture/Compare 2 */
1009
#define TB0IV_                 TBIV_          /* Timer B Interrupt Vector Word */
1010
#define TB0CTL_                TBCTL_         /* Timer B Control */
1011
#define TB0CCTL0_              TBCCTL0_       /* Timer B Capture/Compare Control 0 */
1012
#define TB0CCTL1_              TBCCTL1_       /* Timer B Capture/Compare Control 1 */
1013
#define TB0CCTL2_              TBCCTL2_       /* Timer B Capture/Compare Control 2 */
1014
#define TB0R_                  TBR_           /* Timer B Counter Register */
1015
#define TB0CCR0_               TBCCR0_        /* Timer B Capture/Compare 0 */
1016
#define TB0CCR1_               TBCCR1_        /* Timer B Capture/Compare 1 */
1017
#define TB0CCR2_               TBCCR2_        /* Timer B Capture/Compare 2 */
1018
 
1019
#define TBCLGRP1               (0x4000)       /* Timer B Compare latch load group 1 */
1020
#define TBCLGRP0               (0x2000)       /* Timer B Compare latch load group 0 */
1021
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
1022
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
1023
#define TBSSEL1                (0x0200)       /* Clock source 1 */
1024
#define TBSSEL0                (0x0100)       /* Clock source 0 */
1025
#define TBCLR                  (0x0004)       /* Timer B counter clear */
1026
#define TBIE                   (0x0002)       /* Timer B interrupt enable */
1027
#define TBIFG                  (0x0001)       /* Timer B interrupt flag */
1028
 
1029
#define SHR1                   (0x4000)       /* Timer B Compare latch load group 1 */
1030
#define SHR0                   (0x2000)       /* Timer B Compare latch load group 0 */
1031
 
1032
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
1033
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
1034
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
1035
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
1036
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
1037
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
1038
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
1039
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
1040
#define SHR_0                  (0*0x2000u)    /* Timer B Group: 0 - individually */
1041
#define SHR_1                  (1*0x2000u)    /* Timer B Group: 1 - 3 groups (1-2, 3-4, 5-6) */
1042
#define SHR_2                  (2*0x2000u)    /* Timer B Group: 2 - 2 groups (1-3, 4-6)*/
1043
#define SHR_3                  (3*0x2000u)    /* Timer B Group: 3 - 1 group (all) */
1044
#define TBCLGRP_0              (0*0x2000u)    /* Timer B Group: 0 - individually */
1045
#define TBCLGRP_1              (1*0x2000u)    /* Timer B Group: 1 - 3 groups (1-2, 3-4, 5-6) */
1046
#define TBCLGRP_2              (2*0x2000u)    /* Timer B Group: 2 - 2 groups (1-3, 4-6)*/
1047
#define TBCLGRP_3              (3*0x2000u)    /* Timer B Group: 3 - 1 group (all) */
1048
 
1049
/* Additional Timer B Control Register bits are defined in Timer A */
1050
 
1051
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
1052
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
1053
 
1054
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
1055
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
1056
 
1057
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
1058
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
1059
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
1060
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
1061
 
1062
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
1063
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
1064
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
1065
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
1066
 
1067
/* TB3IV Definitions */
1068
#define TBIV_NONE              (0x0000)       /* No Interrupt pending */
1069
#define TBIV_TBCCR1            (0x0002)       /* TBCCR1_CCIFG */
1070
#define TBIV_TBCCR2            (0x0004)       /* TBCCR2_CCIFG */
1071
#define TBIV_3                 (0x0006)       /* Reserved */
1072
#define TBIV_4                 (0x0008)       /* Reserved */
1073
#define TBIV_5                 (0x000A)       /* Reserved */
1074
#define TBIV_6                 (0x000C)       /* Reserved */
1075
#define TBIV_TBIFG             (0x000E)       /* TBIFG */
1076
 
1077
/************************************************************
1078
* USCI
1079
************************************************************/
1080
#define __MSP430_HAS_USCI__                   /* Definition to show that Module is available */
1081
 
1082
SFR_8BIT(UCA0CTL0);                           /* USCI A0 Control Register 0 */
1083
SFR_8BIT(UCA0CTL1);                           /* USCI A0 Control Register 1 */
1084
SFR_8BIT(UCA0BR0);                            /* USCI A0 Baud Rate 0 */
1085
SFR_8BIT(UCA0BR1);                            /* USCI A0 Baud Rate 1 */
1086
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
1087
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
1088
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
1089
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
1090
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
1091
SFR_8BIT(UCA0IRTCTL);                         /* USCI A0 IrDA Transmit Control */
1092
SFR_8BIT(UCA0IRRCTL);                         /* USCI A0 IrDA Receive Control */
1093
 
1094
 
1095
 
1096
SFR_8BIT(UCB0CTL0);                           /* USCI B0 Control Register 0 */
1097
SFR_8BIT(UCB0CTL1);                           /* USCI B0 Control Register 1 */
1098
SFR_8BIT(UCB0BR0);                            /* USCI B0 Baud Rate 0 */
1099
SFR_8BIT(UCB0BR1);                            /* USCI B0 Baud Rate 1 */
1100
SFR_8BIT(UCB0I2CIE);                          /* USCI B0 I2C Interrupt Enable Register */
1101
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
1102
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
1103
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
1104
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
1105
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
1106
 
1107
// UART-Mode Bits
1108
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
1109
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
1110
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
1111
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
1112
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
1113
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
1114
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
1115
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
1116
 
1117
// SPI-Mode Bits
1118
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
1119
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
1120
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
1121
 
1122
// I2C-Mode Bits
1123
#define UCA10                  (0x80)         /* 10-bit Address Mode */
1124
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
1125
#define UCMM                   (0x20)         /* Multi-Master Environment */
1126
//#define res               (0x10)    /* reserved */
1127
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
1128
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
1129
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
1130
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
1131
 
1132
// UART-Mode Bits
1133
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
1134
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
1135
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
1136
#define UCBRKIE                (0x10)         /* Break interrupt enable */
1137
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
1138
#define UCTXADDR               (0x04)         /* Send next Data as Address */
1139
#define UCTXBRK                (0x02)         /* Send next Data as Break */
1140
#define UCSWRST                (0x01)         /* USCI Software Reset */
1141
 
1142
// SPI-Mode Bits
1143
//#define res               (0x20)    /* reserved */
1144
//#define res               (0x10)    /* reserved */
1145
//#define res               (0x08)    /* reserved */
1146
//#define res               (0x04)    /* reserved */
1147
//#define res               (0x02)    /* reserved */
1148
 
1149
// I2C-Mode Bits
1150
//#define res               (0x20)    /* reserved */
1151
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
1152
#define UCTXNACK               (0x08)         /* Transmit NACK */
1153
#define UCTXSTP                (0x04)         /* Transmit STOP */
1154
#define UCTXSTT                (0x02)         /* Transmit START */
1155
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
1156
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
1157
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
1158
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
1159
 
1160
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
1161
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
1162
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
1163
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
1164
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
1165
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
1166
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
1167
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
1168
 
1169
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
1170
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
1171
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
1172
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
1173
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
1174
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
1175
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
1176
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
1177
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
1178
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
1179
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
1180
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
1181
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
1182
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
1183
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
1184
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
1185
 
1186
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
1187
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
1188
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
1189
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
1190
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
1191
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
1192
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
1193
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
1194
 
1195
#define UCLISTEN               (0x80)         /* USCI Listen mode */
1196
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
1197
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
1198
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
1199
#define UCBRK                  (0x08)         /* USCI Break received */
1200
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
1201
#define UCADDR                 (0x02)         /* USCI Address received Flag */
1202
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
1203
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
1204
 
1205
//#define res               (0x80)    /* reserved */
1206
//#define res               (0x40)    /* reserved */
1207
//#define res               (0x20)    /* reserved */
1208
//#define res               (0x10)    /* reserved */
1209
#define UCNACKIE               (0x08)         /* NACK Condition interrupt enable */
1210
#define UCSTPIE                (0x04)         /* STOP Condition interrupt enable */
1211
#define UCSTTIE                (0x02)         /* START Condition interrupt enable */
1212
#define UCALIE                 (0x01)         /* Arbitration Lost interrupt enable */
1213
 
1214
#define UCSCLLOW               (0x40)         /* SCL low */
1215
#define UCGC                   (0x20)         /* General Call address received Flag */
1216
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
1217
#define UCNACKIFG              (0x08)         /* NAK Condition interrupt Flag */
1218
#define UCSTPIFG               (0x04)         /* STOP Condition interrupt Flag */
1219
#define UCSTTIFG               (0x02)         /* START Condition interrupt Flag */
1220
#define UCALIFG                (0x01)         /* Arbitration Lost interrupt Flag */
1221
 
1222
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
1223
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
1224
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
1225
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
1226
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
1227
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
1228
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
1229
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
1230
 
1231
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
1232
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
1233
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
1234
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
1235
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
1236
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
1237
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
1238
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
1239
 
1240
//#define res               (0x80)    /* reserved */
1241
//#define res               (0x40)    /* reserved */
1242
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
1243
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
1244
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
1245
#define UCBTOE                 (0x04)         /* Break Timeout error */
1246
//#define res               (0x02)    /* reserved */
1247
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
1248
 
1249
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
1250
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
1251
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
1252
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
1253
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
1254
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
1255
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
1256
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
1257
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
1258
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
1259
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
1260
 
1261
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
1262
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
1263
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
1264
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
1265
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
1266
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
1267
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
1268
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
1269
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
1270
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
1271
 
1272
/************************************************************
1273
* WATCHDOG TIMER
1274
************************************************************/
1275
#define __MSP430_HAS_WDT__                    /* Definition to show that Module is available */
1276
 
1277
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
1278
/* The bit names have been prefixed with "WDT" */
1279
#define WDTIS0                 (0x0001)
1280
#define WDTIS1                 (0x0002)
1281
#define WDTSSEL                (0x0004)
1282
#define WDTCNTCL               (0x0008)
1283
#define WDTTMSEL               (0x0010)
1284
#define WDTNMI                 (0x0020)
1285
#define WDTNMIES               (0x0040)
1286
#define WDTHOLD                (0x0080)
1287
 
1288
#define WDTPW                  (0x5A00)
1289
 
1290
/* WDT-interval times [1ms] coded with Bits 0-2 */
1291
/* WDT is clocked by fSMCLK (assumed 1MHz) */
1292
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL)                         /* 32ms interval (default) */
1293
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS0)                  /* 8ms     " */
1294
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1)                  /* 0.5ms   " */
1295
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1+WDTIS0)           /* 0.064ms " */
1296
/* WDT is clocked by fACLK (assumed 32KHz) */
1297
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL)                 /* 1000ms  " */
1298
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS0)          /* 250ms   " */
1299
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1)          /* 16ms    " */
1300
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)   /* 1.9ms   " */
1301
/* Watchdog mode -> reset after expired time */
1302
/* WDT is clocked by fSMCLK (assumed 1MHz) */
1303
#define WDT_MRST_32         (WDTPW+WDTCNTCL)                                  /* 32ms interval (default) */
1304
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS0)                           /* 8ms     " */
1305
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS1)                           /* 0.5ms   " */
1306
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS1+WDTIS0)                    /* 0.064ms " */
1307
/* WDT is clocked by fACLK (assumed 32KHz) */
1308
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL)                          /* 1000ms  " */
1309
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS0)                   /* 250ms   " */
1310
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1)                   /* 16ms    " */
1311
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)            /* 1.9ms   " */
1312
 
1313
/* INTERRUPT CONTROL */
1314
/* These two bits are defined in the Special Function Registers */
1315
/* #define WDTIE               0x01 */
1316
/* #define WDTIFG              0x01 */
1317
 
1318
/************************************************************
1319
* Interrupt Vectors (offset from 0xFFE0)
1320
************************************************************/
1321
 
1322
#define VECTOR_NAME(name)       name##_ptr
1323
#define EMIT_PRAGMA(x)          _Pragma(#x)
1324
#define CREATE_VECTOR(name)     void (* const VECTOR_NAME(name))(void) = &name
1325
#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))
1326
#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \
1327
                                PLACE_VECTOR(VECTOR_NAME(func), offset)
1328
 
1329
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1330
#define BASICTIMER_VECTOR       ".int00"                    /* 0xFFE0 Basic Timer */
1331
#else
1332
#define BASICTIMER_VECTOR       (0 * 1u)                     /* 0xFFE0 Basic Timer */
1333
/*#define BASICTIMER_ISR(func)    ISR_VECTOR(func, ".int00")  */ /* 0xFFE0 Basic Timer */ /* CCE V2 Style */
1334
#endif
1335
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1336
#define PORT2_VECTOR            ".int01"                    /* 0xFFE2 Port 2 */
1337
#else
1338
#define PORT2_VECTOR            (1 * 1u)                     /* 0xFFE2 Port 2 */
1339
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int01")  */ /* 0xFFE2 Port 2 */ /* CCE V2 Style */
1340
#endif
1341
 
1342
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1343
#define DAC12_DMA_VECTOR        ".int03"                    /* 0xFFE6 DAC 12 */
1344
#else
1345
#define DAC12_DMA_VECTOR        (3 * 1u)                     /* 0xFFE6 DAC 12 */
1346
/*#define DAC12_DMA_ISR(func)     ISR_VECTOR(func, ".int03")  */ /* 0xFFE6 DAC 12 */ /* CCE V2 Style */
1347
#endif
1348
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1349
#define PORT1_VECTOR            ".int04"                    /* 0xFFE8 Port 1 */
1350
#else
1351
#define PORT1_VECTOR            (4 * 1u)                     /* 0xFFE8 Port 1 */
1352
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int04")  */ /* 0xFFE8 Port 1 */ /* CCE V2 Style */
1353
#endif
1354
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1355
#define TIMERA1_VECTOR          ".int05"                    /* 0xFFEA Timer A CC1-2, TA */
1356
#else
1357
#define TIMERA1_VECTOR          (5 * 1u)                     /* 0xFFEA Timer A CC1-2, TA */
1358
/*#define TIMERA1_ISR(func)       ISR_VECTOR(func, ".int05")  */ /* 0xFFEA Timer A CC1-2, TA */ /* CCE V2 Style */
1359
#endif
1360
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1361
#define TIMERA0_VECTOR          ".int06"                    /* 0xFFEC Timer A CC0 */
1362
#else
1363
#define TIMERA0_VECTOR          (6 * 1u)                     /* 0xFFEC Timer A CC0 */
1364
/*#define TIMERA0_ISR(func)       ISR_VECTOR(func, ".int06")  */ /* 0xFFEC Timer A CC0 */ /* CCE V2 Style */
1365
#endif
1366
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1367
#define SD16A_VECTOR            ".int07"                    /* 0xFFEE ADC SD16A */
1368
#else
1369
#define SD16A_VECTOR            (7 * 1u)                     /* 0xFFEE ADC SD16A */
1370
/*#define SD16A_ISR(func)         ISR_VECTOR(func, ".int07")  */ /* 0xFFEE ADC SD16A */ /* CCE V2 Style */
1371
#endif
1372
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1373
#define USCIAB0TX_VECTOR        ".int08"                    /* 0xFFF0 USCI A0/B0 Transmit */
1374
#else
1375
#define USCIAB0TX_VECTOR        (8 * 1u)                     /* 0xFFF0 USCI A0/B0 Transmit */
1376
/*#define USCIAB0TX_ISR(func)     ISR_VECTOR(func, ".int08")  */ /* 0xFFF0 USCI A0/B0 Transmit */ /* CCE V2 Style */
1377
#endif
1378
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1379
#define USCIAB0RX_VECTOR        ".int09"                    /* 0xFFF2 USCI A0/B0 Receive */
1380
#else
1381
#define USCIAB0RX_VECTOR        (9 * 1u)                     /* 0xFFF2 USCI A0/B0 Receive */
1382
/*#define USCIAB0RX_ISR(func)     ISR_VECTOR(func, ".int09")  */ /* 0xFFF2 USCI A0/B0 Receive */ /* CCE V2 Style */
1383
#endif
1384
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1385
#define WDT_VECTOR              ".int10"                    /* 0xFFF4 Watchdog Timer */
1386
#else
1387
#define WDT_VECTOR              (10 * 1u)                    /* 0xFFF4 Watchdog Timer */
1388
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int10")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
1389
#endif
1390
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1391
#define COMPARATORA_VECTOR      ".int11"                    /* 0xFFF6 Comparator A */
1392
#else
1393
#define COMPARATORA_VECTOR      (11 * 1u)                    /* 0xFFF6 Comparator A */
1394
/*#define COMPARATORA_ISR(func)   ISR_VECTOR(func, ".int11")  */ /* 0xFFF6 Comparator A */ /* CCE V2 Style */
1395
#endif
1396
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1397
#define TIMERB1_VECTOR          ".int12"                    /* 0xFFF8 Timer B CC1-2, TB */
1398
#else
1399
#define TIMERB1_VECTOR          (12 * 1u)                    /* 0xFFF8 Timer B CC1-2, TB */
1400
/*#define TIMERB1_ISR(func)       ISR_VECTOR(func, ".int12")  */ /* 0xFFF8 Timer B CC1-2, TB */ /* CCE V2 Style */
1401
#endif
1402
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1403
#define TIMERB0_VECTOR          ".int13"                    /* 0xFFFA Timer B CC0 */
1404
#else
1405
#define TIMERB0_VECTOR          (13 * 1u)                    /* 0xFFFA Timer B CC0 */
1406
/*#define TIMERB0_ISR(func)       ISR_VECTOR(func, ".int13")  */ /* 0xFFFA Timer B CC0 */ /* CCE V2 Style */
1407
#endif
1408
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1409
#define NMI_VECTOR              ".int14"                    /* 0xFFFC Non-maskable */
1410
#else
1411
#define NMI_VECTOR              (14 * 1u)                    /* 0xFFFC Non-maskable */
1412
/*#define NMI_ISR(func)           ISR_VECTOR(func, ".int14")  */ /* 0xFFFC Non-maskable */ /* CCE V2 Style */
1413
#endif
1414
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1415
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
1416
#else
1417
#define RESET_VECTOR            (15 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
1418
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int15")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
1419
#endif
1420
 
1421
/************************************************************
1422
* End of Modules
1423
************************************************************/
1424
 
1425
#ifdef __cplusplus
1426
}
1427
#endif /* extern "C" */
1428
 
1429
#endif /* #ifndef __msp430xG47x */
1430