| 2850 |
dpurdie |
1 |
/******************************************************************************/
|
|
|
2 |
/* msp430fg4270.cmd */
|
|
|
3 |
/* - Linker Command File for defintions in the header file */
|
|
|
4 |
/* Please do not change ! */
|
|
|
5 |
/* */
|
|
|
6 |
/******************************************************************************/
|
|
|
7 |
|
|
|
8 |
|
|
|
9 |
/************************************************************
|
|
|
10 |
* STANDARD BITS
|
|
|
11 |
************************************************************/
|
|
|
12 |
/************************************************************
|
|
|
13 |
* STATUS REGISTER BITS
|
|
|
14 |
************************************************************/
|
|
|
15 |
/************************************************************
|
|
|
16 |
* PERIPHERAL FILE MAP
|
|
|
17 |
************************************************************/
|
|
|
18 |
/************************************************************
|
|
|
19 |
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
|
|
|
20 |
************************************************************/
|
|
|
21 |
IE1 = 0x0000;
|
|
|
22 |
IFG1 = 0x0002;
|
|
|
23 |
IE2 = 0x0001;
|
|
|
24 |
IFG2 = 0x0003;
|
|
|
25 |
/************************************************************
|
|
|
26 |
* WATCHDOG TIMER
|
|
|
27 |
************************************************************/
|
|
|
28 |
WDTCTL = 0x0120;
|
|
|
29 |
/************************************************************
|
|
|
30 |
* DIGITAL I/O Port1/2
|
|
|
31 |
************************************************************/
|
|
|
32 |
P1IN = 0x0020;
|
|
|
33 |
P1OUT = 0x0021;
|
|
|
34 |
P1DIR = 0x0022;
|
|
|
35 |
P1IFG = 0x0023;
|
|
|
36 |
P1IES = 0x0024;
|
|
|
37 |
P1IE = 0x0025;
|
|
|
38 |
P1SEL = 0x0026;
|
|
|
39 |
P2IN = 0x0028;
|
|
|
40 |
P2OUT = 0x0029;
|
|
|
41 |
P2DIR = 0x002A;
|
|
|
42 |
P2IFG = 0x002B;
|
|
|
43 |
P2IES = 0x002C;
|
|
|
44 |
P2IE = 0x002D;
|
|
|
45 |
P2SEL = 0x002E;
|
|
|
46 |
/************************************************************
|
|
|
47 |
* DIGITAL I/O Port5/6
|
|
|
48 |
************************************************************/
|
|
|
49 |
P5IN = 0x0030;
|
|
|
50 |
P5OUT = 0x0031;
|
|
|
51 |
P5DIR = 0x0032;
|
|
|
52 |
P5SEL = 0x0033;
|
|
|
53 |
P6IN = 0x0034;
|
|
|
54 |
P6OUT = 0x0035;
|
|
|
55 |
P6DIR = 0x0036;
|
|
|
56 |
P6SEL = 0x0037;
|
|
|
57 |
/************************************************************
|
|
|
58 |
* BASIC TIMER
|
|
|
59 |
************************************************************/
|
|
|
60 |
BTCTL = 0x0040;
|
|
|
61 |
BTCNT1 = 0x0046;
|
|
|
62 |
BTCNT2 = 0x0047;
|
|
|
63 |
/************************************************************
|
|
|
64 |
* SYSTEM CLOCK, FLL+ (x41x)
|
|
|
65 |
************************************************************/
|
|
|
66 |
SCFI0 = 0x0050;
|
|
|
67 |
SCFI1 = 0x0051;
|
|
|
68 |
SCFQCTL = 0x0052;
|
|
|
69 |
FLL_CTL0 = 0x0053;
|
|
|
70 |
FLL_CTL1 = 0x0054;
|
|
|
71 |
/************************************************************
|
|
|
72 |
* LCD_A
|
|
|
73 |
************************************************************/
|
|
|
74 |
LCDACTL = 0x0090;
|
|
|
75 |
LCDAPCTL0 = 0x00AC;
|
|
|
76 |
LCDAPCTL1 = 0x00AD;
|
|
|
77 |
LCDAVCTL0 = 0x00AE;
|
|
|
78 |
LCDAVCTL1 = 0x00AF;
|
|
|
79 |
LCDM1 = 0x0091;
|
|
|
80 |
LCDM2 = 0x0092;
|
|
|
81 |
LCDM3 = 0x0093;
|
|
|
82 |
LCDM4 = 0x0094;
|
|
|
83 |
LCDM5 = 0x0095;
|
|
|
84 |
LCDM6 = 0x0096;
|
|
|
85 |
LCDM7 = 0x0097;
|
|
|
86 |
LCDM8 = 0x0098;
|
|
|
87 |
LCDM9 = 0x0099;
|
|
|
88 |
LCDM10 = 0x009A;
|
|
|
89 |
LCDM11 = 0x009B;
|
|
|
90 |
LCDM12 = 0x009C;
|
|
|
91 |
LCDM13 = 0x009D;
|
|
|
92 |
LCDM14 = 0x009E;
|
|
|
93 |
LCDM15 = 0x009F;
|
|
|
94 |
LCDM16 = 0x00A0;
|
|
|
95 |
LCDM17 = 0x00A1;
|
|
|
96 |
LCDM18 = 0x00A2;
|
|
|
97 |
LCDM19 = 0x00A3;
|
|
|
98 |
LCDM20 = 0x00A4;
|
|
|
99 |
/************************************************************
|
|
|
100 |
* Timer A3
|
|
|
101 |
************************************************************/
|
|
|
102 |
TAIV = 0x012E;
|
|
|
103 |
TACTL = 0x0160;
|
|
|
104 |
TACCTL0 = 0x0162;
|
|
|
105 |
TACCTL1 = 0x0164;
|
|
|
106 |
TACCTL2 = 0x0166;
|
|
|
107 |
TAR = 0x0170;
|
|
|
108 |
TACCR0 = 0x0172;
|
|
|
109 |
TACCR1 = 0x0174;
|
|
|
110 |
TACCR2 = 0x0176;
|
|
|
111 |
/*************************************************************
|
|
|
112 |
* Flash Memory
|
|
|
113 |
*************************************************************/
|
|
|
114 |
FCTL1 = 0x0128;
|
|
|
115 |
FCTL2 = 0x012A;
|
|
|
116 |
FCTL3 = 0x012C;
|
|
|
117 |
/************************************************************
|
|
|
118 |
* SD16_A1 - Sigma Delta 16 Bit
|
|
|
119 |
************************************************************/
|
|
|
120 |
SD16INCTL0 = 0x00B0;
|
|
|
121 |
SD16AE = 0x00B7;
|
|
|
122 |
SD16CONF0 = 0x00F7;
|
|
|
123 |
SD16CONF1 = 0x00BF;
|
|
|
124 |
/* Please use only the recommended settings */
|
|
|
125 |
SD16CTL = 0x0100;
|
|
|
126 |
SD16CCTL0 = 0x0102;
|
|
|
127 |
SD16IV = 0x0110;
|
|
|
128 |
SD16MEM0 = 0x0112;
|
|
|
129 |
/************************************************************
|
|
|
130 |
* DAC12
|
|
|
131 |
************************************************************/
|
|
|
132 |
DAC12_0CTL = 0x01C0;
|
|
|
133 |
DAC12_0DAT = 0x01C8;
|
|
|
134 |
/************************************************************
|
|
|
135 |
* Operational Amplifier
|
|
|
136 |
************************************************************/
|
|
|
137 |
OA0CTL0 = 0x00C0;
|
|
|
138 |
OA0CTL1 = 0x00C1;
|
|
|
139 |
OA1CTL0 = 0x00C2;
|
|
|
140 |
OA1CTL1 = 0x00C3;
|
|
|
141 |
SWCTL = 0x00CF;
|
|
|
142 |
/************************************************************
|
|
|
143 |
* Interrupt Vectors (offset from 0xFFE0)
|
|
|
144 |
************************************************************/
|
|
|
145 |
/************************************************************
|
|
|
146 |
* End of Modules
|
|
|
147 |
************************************************************/
|