Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430F5633 devices.
8
*
9
* Texas Instruments, Version 1.2
10
*
11
* Rev. 1.0, Setup
12
* Rev. 1.1  Changed access type of TimerA/B registers to word only
13
* Rev. 1.2  Fixed definition of RTCTEV__0000 and RTCTEV__1200
14
*           Removed not availabe bits RTCMODE and RTCSSELx
15
*
16
*
17
********************************************************************/
18
 
19
#ifndef __MSP430F5633
20
#define __MSP430F5633
21
 
22
#ifdef __cplusplus
23
extern "C" {
24
#endif
25
 
26
 
27
/*----------------------------------------------------------------------------*/
28
/* PERIPHERAL FILE MAP                                                        */
29
/*----------------------------------------------------------------------------*/
30
 
31
/* External references resolved by a device-specific linker command file */
32
#define SFR_8BIT(address)   extern volatile unsigned char address
33
#define SFR_16BIT(address)  extern volatile unsigned int address
34
//#define SFR_20BIT(address)  extern volatile unsigned int address
35
typedef void (* __SFR_FARPTR)();
36
#define SFR_20BIT(address) extern __SFR_FARPTR address
37
#define SFR_32BIT(address)  extern volatile unsigned long address
38
 
39
 
40
 
41
/************************************************************
42
* STANDARD BITS
43
************************************************************/
44
 
45
#define BIT0                   (0x0001)
46
#define BIT1                   (0x0002)
47
#define BIT2                   (0x0004)
48
#define BIT3                   (0x0008)
49
#define BIT4                   (0x0010)
50
#define BIT5                   (0x0020)
51
#define BIT6                   (0x0040)
52
#define BIT7                   (0x0080)
53
#define BIT8                   (0x0100)
54
#define BIT9                   (0x0200)
55
#define BITA                   (0x0400)
56
#define BITB                   (0x0800)
57
#define BITC                   (0x1000)
58
#define BITD                   (0x2000)
59
#define BITE                   (0x4000)
60
#define BITF                   (0x8000)
61
 
62
/************************************************************
63
* STATUS REGISTER BITS
64
************************************************************/
65
 
66
#define C                      (0x0001)
67
#define Z                      (0x0002)
68
#define N                      (0x0004)
69
#define V                      (0x0100)
70
#define GIE                    (0x0008)
71
#define CPUOFF                 (0x0010)
72
#define OSCOFF                 (0x0020)
73
#define SCG0                   (0x0040)
74
#define SCG1                   (0x0080)
75
 
76
/* Low Power Modes coded with Bits 4-7 in SR */
77
 
78
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
79
#define LPM0                   (CPUOFF)
80
#define LPM1                   (SCG0+CPUOFF)
81
#define LPM2                   (SCG1+CPUOFF)
82
#define LPM3                   (SCG1+SCG0+CPUOFF)
83
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
84
/* End #defines for assembler */
85
 
86
#else /* Begin #defines for C */
87
#define LPM0_bits              (CPUOFF)
88
#define LPM1_bits              (SCG0+CPUOFF)
89
#define LPM2_bits              (SCG1+CPUOFF)
90
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
91
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
92
 
93
#include "in430.h"
94
 
95
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
96
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
97
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
98
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
99
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
100
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
101
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
102
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
103
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
104
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
105
#endif /* End #defines for C */
106
 
107
/************************************************************
108
* CPU
109
************************************************************/
110
#define __MSP430_HAS_MSP430XV2_CPU__                /* Definition to show that it has MSP430XV2 CPU */
111
 
112
/************************************************************
113
* PERIPHERAL FILE MAP
114
************************************************************/
115
 
116
/************************************************************
117
* ADC12 PLUS
118
************************************************************/
119
#define __MSP430_HAS_ADC12_PLUS__                /* Definition to show that Module is available */
120
#define __MSP430_BASEADDRESS_ADC12_PLUS__ 0x0700
121
 
122
SFR_16BIT(ADC12CTL0);                         /* ADC12+ Control 0 */
123
SFR_8BIT(ADC12CTL0_L);                        /* ADC12+ Control 0 */
124
SFR_8BIT(ADC12CTL0_H);                        /* ADC12+ Control 0 */
125
SFR_16BIT(ADC12CTL1);                         /* ADC12+ Control 1 */
126
SFR_8BIT(ADC12CTL1_L);                        /* ADC12+ Control 1 */
127
SFR_8BIT(ADC12CTL1_H);                        /* ADC12+ Control 1 */
128
SFR_16BIT(ADC12CTL2);                         /* ADC12+ Control 2 */
129
SFR_8BIT(ADC12CTL2_L);                        /* ADC12+ Control 2 */
130
SFR_8BIT(ADC12CTL2_H);                        /* ADC12+ Control 2 */
131
SFR_16BIT(ADC12IFG);                          /* ADC12+ Interrupt Flag */
132
SFR_8BIT(ADC12IFG_L);                         /* ADC12+ Interrupt Flag */
133
SFR_8BIT(ADC12IFG_H);                         /* ADC12+ Interrupt Flag */
134
SFR_16BIT(ADC12IE);                           /* ADC12+ Interrupt Enable */
135
SFR_8BIT(ADC12IE_L);                          /* ADC12+ Interrupt Enable */
136
SFR_8BIT(ADC12IE_H);                          /* ADC12+ Interrupt Enable */
137
SFR_16BIT(ADC12IV);                           /* ADC12+ Interrupt Vector Word */
138
SFR_8BIT(ADC12IV_L);                          /* ADC12+ Interrupt Vector Word */
139
SFR_8BIT(ADC12IV_H);                          /* ADC12+ Interrupt Vector Word */
140
 
141
SFR_16BIT(ADC12MEM0);                         /* ADC12 Conversion Memory 0 */
142
SFR_8BIT(ADC12MEM0_L);                        /* ADC12 Conversion Memory 0 */
143
SFR_8BIT(ADC12MEM0_H);                        /* ADC12 Conversion Memory 0 */
144
SFR_16BIT(ADC12MEM1);                         /* ADC12 Conversion Memory 1 */
145
SFR_8BIT(ADC12MEM1_L);                        /* ADC12 Conversion Memory 1 */
146
SFR_8BIT(ADC12MEM1_H);                        /* ADC12 Conversion Memory 1 */
147
SFR_16BIT(ADC12MEM2);                         /* ADC12 Conversion Memory 2 */
148
SFR_8BIT(ADC12MEM2_L);                        /* ADC12 Conversion Memory 2 */
149
SFR_8BIT(ADC12MEM2_H);                        /* ADC12 Conversion Memory 2 */
150
SFR_16BIT(ADC12MEM3);                         /* ADC12 Conversion Memory 3 */
151
SFR_8BIT(ADC12MEM3_L);                        /* ADC12 Conversion Memory 3 */
152
SFR_8BIT(ADC12MEM3_H);                        /* ADC12 Conversion Memory 3 */
153
SFR_16BIT(ADC12MEM4);                         /* ADC12 Conversion Memory 4 */
154
SFR_8BIT(ADC12MEM4_L);                        /* ADC12 Conversion Memory 4 */
155
SFR_8BIT(ADC12MEM4_H);                        /* ADC12 Conversion Memory 4 */
156
SFR_16BIT(ADC12MEM5);                         /* ADC12 Conversion Memory 5 */
157
SFR_8BIT(ADC12MEM5_L);                        /* ADC12 Conversion Memory 5 */
158
SFR_8BIT(ADC12MEM5_H);                        /* ADC12 Conversion Memory 5 */
159
SFR_16BIT(ADC12MEM6);                         /* ADC12 Conversion Memory 6 */
160
SFR_8BIT(ADC12MEM6_L);                        /* ADC12 Conversion Memory 6 */
161
SFR_8BIT(ADC12MEM6_H);                        /* ADC12 Conversion Memory 6 */
162
SFR_16BIT(ADC12MEM7);                         /* ADC12 Conversion Memory 7 */
163
SFR_8BIT(ADC12MEM7_L);                        /* ADC12 Conversion Memory 7 */
164
SFR_8BIT(ADC12MEM7_H);                        /* ADC12 Conversion Memory 7 */
165
SFR_16BIT(ADC12MEM8);                         /* ADC12 Conversion Memory 8 */
166
SFR_8BIT(ADC12MEM8_L);                        /* ADC12 Conversion Memory 8 */
167
SFR_8BIT(ADC12MEM8_H);                        /* ADC12 Conversion Memory 8 */
168
SFR_16BIT(ADC12MEM9);                         /* ADC12 Conversion Memory 9 */
169
SFR_8BIT(ADC12MEM9_L);                        /* ADC12 Conversion Memory 9 */
170
SFR_8BIT(ADC12MEM9_H);                        /* ADC12 Conversion Memory 9 */
171
SFR_16BIT(ADC12MEM10);                        /* ADC12 Conversion Memory 10 */
172
SFR_8BIT(ADC12MEM10_L);                       /* ADC12 Conversion Memory 10 */
173
SFR_8BIT(ADC12MEM10_H);                       /* ADC12 Conversion Memory 10 */
174
SFR_16BIT(ADC12MEM11);                        /* ADC12 Conversion Memory 11 */
175
SFR_8BIT(ADC12MEM11_L);                       /* ADC12 Conversion Memory 11 */
176
SFR_8BIT(ADC12MEM11_H);                       /* ADC12 Conversion Memory 11 */
177
SFR_16BIT(ADC12MEM12);                        /* ADC12 Conversion Memory 12 */
178
SFR_8BIT(ADC12MEM12_L);                       /* ADC12 Conversion Memory 12 */
179
SFR_8BIT(ADC12MEM12_H);                       /* ADC12 Conversion Memory 12 */
180
SFR_16BIT(ADC12MEM13);                        /* ADC12 Conversion Memory 13 */
181
SFR_8BIT(ADC12MEM13_L);                       /* ADC12 Conversion Memory 13 */
182
SFR_8BIT(ADC12MEM13_H);                       /* ADC12 Conversion Memory 13 */
183
SFR_16BIT(ADC12MEM14);                        /* ADC12 Conversion Memory 14 */
184
SFR_8BIT(ADC12MEM14_L);                       /* ADC12 Conversion Memory 14 */
185
SFR_8BIT(ADC12MEM14_H);                       /* ADC12 Conversion Memory 14 */
186
SFR_16BIT(ADC12MEM15);                        /* ADC12 Conversion Memory 15 */
187
SFR_8BIT(ADC12MEM15_L);                       /* ADC12 Conversion Memory 15 */
188
SFR_8BIT(ADC12MEM15_H);                       /* ADC12 Conversion Memory 15 */
189
#define ADC12MEM_              ADC12MEM       /* ADC12 Conversion Memory */
190
#ifdef __ASM_HEADER__
191
#define ADC12MEM               ADC12MEM0      /* ADC12 Conversion Memory (for assembler) */
192
#else
193
#define ADC12MEM               ((int*)        &ADC12MEM0) /* ADC12 Conversion Memory (for C) */
194
#endif
195
 
196
SFR_8BIT(ADC12MCTL0);                         /* ADC12 Memory Control 0 */
197
SFR_8BIT(ADC12MCTL1);                         /* ADC12 Memory Control 1 */
198
SFR_8BIT(ADC12MCTL2);                         /* ADC12 Memory Control 2 */
199
SFR_8BIT(ADC12MCTL3);                         /* ADC12 Memory Control 3 */
200
SFR_8BIT(ADC12MCTL4);                         /* ADC12 Memory Control 4 */
201
SFR_8BIT(ADC12MCTL5);                         /* ADC12 Memory Control 5 */
202
SFR_8BIT(ADC12MCTL6);                         /* ADC12 Memory Control 6 */
203
SFR_8BIT(ADC12MCTL7);                         /* ADC12 Memory Control 7 */
204
SFR_8BIT(ADC12MCTL8);                         /* ADC12 Memory Control 8 */
205
SFR_8BIT(ADC12MCTL9);                         /* ADC12 Memory Control 9 */
206
SFR_8BIT(ADC12MCTL10);                        /* ADC12 Memory Control 10 */
207
SFR_8BIT(ADC12MCTL11);                        /* ADC12 Memory Control 11 */
208
SFR_8BIT(ADC12MCTL12);                        /* ADC12 Memory Control 12 */
209
SFR_8BIT(ADC12MCTL13);                        /* ADC12 Memory Control 13 */
210
SFR_8BIT(ADC12MCTL14);                        /* ADC12 Memory Control 14 */
211
SFR_8BIT(ADC12MCTL15);                        /* ADC12 Memory Control 15 */
212
#define ADC12MCTL_             ADC12MCTL      /* ADC12 Memory Control */
213
#ifdef __ASM_HEADER__
214
#define ADC12MCTL              ADC12MCTL0     /* ADC12 Memory Control (for assembler) */
215
#else
216
#define ADC12MCTL              ((char*)       &ADC12MCTL0) /* ADC12 Memory Control (for C) */
217
#endif
218
 
219
/* ADC12CTL0 Control Bits */
220
#define ADC12SC                (0x0001)       /* ADC12 Start Conversion */
221
#define ADC12ENC               (0x0002)       /* ADC12 Enable Conversion */
222
#define ADC12TOVIE             (0x0004)       /* ADC12 Timer Overflow interrupt enable */
223
#define ADC12OVIE              (0x0008)       /* ADC12 Overflow interrupt enable */
224
#define ADC12ON                (0x0010)       /* ADC12 On/enable */
225
#define ADC12REFON             (0x0020)       /* ADC12 Reference on */
226
#define ADC12REF2_5V           (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
227
#define ADC12MSC               (0x0080)       /* ADC12 Multiple SampleConversion */
228
#define ADC12SHT00             (0x0100)       /* ADC12 Sample Hold 0 Select Bit: 0 */
229
#define ADC12SHT01             (0x0200)       /* ADC12 Sample Hold 0 Select Bit: 1 */
230
#define ADC12SHT02             (0x0400)       /* ADC12 Sample Hold 0 Select Bit: 2 */
231
#define ADC12SHT03             (0x0800)       /* ADC12 Sample Hold 0 Select Bit: 3 */
232
#define ADC12SHT10             (0x1000)       /* ADC12 Sample Hold 1 Select Bit: 0 */
233
#define ADC12SHT11             (0x2000)       /* ADC12 Sample Hold 1 Select Bit: 1 */
234
#define ADC12SHT12             (0x4000)       /* ADC12 Sample Hold 1 Select Bit: 2 */
235
#define ADC12SHT13             (0x8000)       /* ADC12 Sample Hold 1 Select Bit: 3 */
236
 
237
/* ADC12CTL0 Control Bits */
238
#define ADC12SC_L              (0x0001)       /* ADC12 Start Conversion */
239
#define ADC12ENC_L             (0x0002)       /* ADC12 Enable Conversion */
240
#define ADC12TOVIE_L           (0x0004)       /* ADC12 Timer Overflow interrupt enable */
241
#define ADC12OVIE_L            (0x0008)       /* ADC12 Overflow interrupt enable */
242
#define ADC12ON_L              (0x0010)       /* ADC12 On/enable */
243
#define ADC12REFON_L           (0x0020)       /* ADC12 Reference on */
244
#define ADC12REF2_5V_L         (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
245
#define ADC12MSC_L             (0x0080)       /* ADC12 Multiple SampleConversion */
246
 
247
/* ADC12CTL0 Control Bits */
248
#define ADC12SHT00_H           (0x0001)       /* ADC12 Sample Hold 0 Select Bit: 0 */
249
#define ADC12SHT01_H           (0x0002)       /* ADC12 Sample Hold 0 Select Bit: 1 */
250
#define ADC12SHT02_H           (0x0004)       /* ADC12 Sample Hold 0 Select Bit: 2 */
251
#define ADC12SHT03_H           (0x0008)       /* ADC12 Sample Hold 0 Select Bit: 3 */
252
#define ADC12SHT10_H           (0x0010)       /* ADC12 Sample Hold 1 Select Bit: 0 */
253
#define ADC12SHT11_H           (0x0020)       /* ADC12 Sample Hold 1 Select Bit: 1 */
254
#define ADC12SHT12_H           (0x0040)       /* ADC12 Sample Hold 1 Select Bit: 2 */
255
#define ADC12SHT13_H           (0x0080)       /* ADC12 Sample Hold 1 Select Bit: 3 */
256
 
257
#define ADC12SHT0_0            (0*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 0 */
258
#define ADC12SHT0_1            (1*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 1 */
259
#define ADC12SHT0_2            (2*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 2 */
260
#define ADC12SHT0_3            (3*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 3 */
261
#define ADC12SHT0_4            (4*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 4 */
262
#define ADC12SHT0_5            (5*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 5 */
263
#define ADC12SHT0_6            (6*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 6 */
264
#define ADC12SHT0_7            (7*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 7 */
265
#define ADC12SHT0_8            (8*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 8 */
266
#define ADC12SHT0_9            (9*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 9 */
267
#define ADC12SHT0_10           (10*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 10 */
268
#define ADC12SHT0_11           (11*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 11 */
269
#define ADC12SHT0_12           (12*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 12 */
270
#define ADC12SHT0_13           (13*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 13 */
271
#define ADC12SHT0_14           (14*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 14 */
272
#define ADC12SHT0_15           (15*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 15 */
273
 
274
#define ADC12SHT1_0            (0*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 0 */
275
#define ADC12SHT1_1            (1*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 1 */
276
#define ADC12SHT1_2            (2*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 2 */
277
#define ADC12SHT1_3            (3*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 3 */
278
#define ADC12SHT1_4            (4*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 4 */
279
#define ADC12SHT1_5            (5*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 5 */
280
#define ADC12SHT1_6            (6*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 6 */
281
#define ADC12SHT1_7            (7*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 7 */
282
#define ADC12SHT1_8            (8*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 8 */
283
#define ADC12SHT1_9            (9*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 9 */
284
#define ADC12SHT1_10           (10*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 10 */
285
#define ADC12SHT1_11           (11*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 11 */
286
#define ADC12SHT1_12           (12*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 12 */
287
#define ADC12SHT1_13           (13*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 13 */
288
#define ADC12SHT1_14           (14*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 14 */
289
#define ADC12SHT1_15           (15*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 15 */
290
 
291
/* ADC12CTL1 Control Bits */
292
#define ADC12BUSY              (0x0001)       /* ADC12 Busy */
293
#define ADC12CONSEQ0           (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
294
#define ADC12CONSEQ1           (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
295
#define ADC12SSEL0             (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
296
#define ADC12SSEL1             (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
297
#define ADC12DIV0              (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
298
#define ADC12DIV1              (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
299
#define ADC12DIV2              (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
300
#define ADC12ISSH              (0x0100)       /* ADC12 Invert Sample Hold Signal */
301
#define ADC12SHP               (0x0200)       /* ADC12 Sample/Hold Pulse Mode */
302
#define ADC12SHS0              (0x0400)       /* ADC12 Sample/Hold Source Bit: 0 */
303
#define ADC12SHS1              (0x0800)       /* ADC12 Sample/Hold Source Bit: 1 */
304
#define ADC12CSTARTADD0        (0x1000)       /* ADC12 Conversion Start Address Bit: 0 */
305
#define ADC12CSTARTADD1        (0x2000)       /* ADC12 Conversion Start Address Bit: 1 */
306
#define ADC12CSTARTADD2        (0x4000)       /* ADC12 Conversion Start Address Bit: 2 */
307
#define ADC12CSTARTADD3        (0x8000)       /* ADC12 Conversion Start Address Bit: 3 */
308
 
309
/* ADC12CTL1 Control Bits */
310
#define ADC12BUSY_L            (0x0001)       /* ADC12 Busy */
311
#define ADC12CONSEQ0_L         (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
312
#define ADC12CONSEQ1_L         (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
313
#define ADC12SSEL0_L           (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
314
#define ADC12SSEL1_L           (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
315
#define ADC12DIV0_L            (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
316
#define ADC12DIV1_L            (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
317
#define ADC12DIV2_L            (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
318
 
319
/* ADC12CTL1 Control Bits */
320
#define ADC12ISSH_H            (0x0001)       /* ADC12 Invert Sample Hold Signal */
321
#define ADC12SHP_H             (0x0002)       /* ADC12 Sample/Hold Pulse Mode */
322
#define ADC12SHS0_H            (0x0004)       /* ADC12 Sample/Hold Source Bit: 0 */
323
#define ADC12SHS1_H            (0x0008)       /* ADC12 Sample/Hold Source Bit: 1 */
324
#define ADC12CSTARTADD0_H      (0x0010)       /* ADC12 Conversion Start Address Bit: 0 */
325
#define ADC12CSTARTADD1_H      (0x0020)       /* ADC12 Conversion Start Address Bit: 1 */
326
#define ADC12CSTARTADD2_H      (0x0040)       /* ADC12 Conversion Start Address Bit: 2 */
327
#define ADC12CSTARTADD3_H      (0x0080)       /* ADC12 Conversion Start Address Bit: 3 */
328
 
329
#define ADC12CONSEQ_0          (0*2u)         /* ADC12 Conversion Sequence Select: 0 */
330
#define ADC12CONSEQ_1          (1*2u)         /* ADC12 Conversion Sequence Select: 1 */
331
#define ADC12CONSEQ_2          (2*2u)         /* ADC12 Conversion Sequence Select: 2 */
332
#define ADC12CONSEQ_3          (3*2u)         /* ADC12 Conversion Sequence Select: 3 */
333
 
334
#define ADC12SSEL_0            (0*8u)         /* ADC12 Clock Source Select: 0 */
335
#define ADC12SSEL_1            (1*8u)         /* ADC12 Clock Source Select: 1 */
336
#define ADC12SSEL_2            (2*8u)         /* ADC12 Clock Source Select: 2 */
337
#define ADC12SSEL_3            (3*8u)         /* ADC12 Clock Source Select: 3 */
338
 
339
#define ADC12DIV_0             (0*0x20u)      /* ADC12 Clock Divider Select: 0 */
340
#define ADC12DIV_1             (1*0x20u)      /* ADC12 Clock Divider Select: 1 */
341
#define ADC12DIV_2             (2*0x20u)      /* ADC12 Clock Divider Select: 2 */
342
#define ADC12DIV_3             (3*0x20u)      /* ADC12 Clock Divider Select: 3 */
343
#define ADC12DIV_4             (4*0x20u)      /* ADC12 Clock Divider Select: 4 */
344
#define ADC12DIV_5             (5*0x20u)      /* ADC12 Clock Divider Select: 5 */
345
#define ADC12DIV_6             (6*0x20u)      /* ADC12 Clock Divider Select: 6 */
346
#define ADC12DIV_7             (7*0x20u)      /* ADC12 Clock Divider Select: 7 */
347
 
348
#define ADC12SHS_0             (0*0x400u)     /* ADC12 Sample/Hold Source: 0 */
349
#define ADC12SHS_1             (1*0x400u)     /* ADC12 Sample/Hold Source: 1 */
350
#define ADC12SHS_2             (2*0x400u)     /* ADC12 Sample/Hold Source: 2 */
351
#define ADC12SHS_3             (3*0x400u)     /* ADC12 Sample/Hold Source: 3 */
352
 
353
#define ADC12CSTARTADD_0       (0*0x1000u)    /* ADC12 Conversion Start Address: 0 */
354
#define ADC12CSTARTADD_1       (1*0x1000u)    /* ADC12 Conversion Start Address: 1 */
355
#define ADC12CSTARTADD_2       (2*0x1000u)    /* ADC12 Conversion Start Address: 2 */
356
#define ADC12CSTARTADD_3       (3*0x1000u)    /* ADC12 Conversion Start Address: 3 */
357
#define ADC12CSTARTADD_4       (4*0x1000u)    /* ADC12 Conversion Start Address: 4 */
358
#define ADC12CSTARTADD_5       (5*0x1000u)    /* ADC12 Conversion Start Address: 5 */
359
#define ADC12CSTARTADD_6       (6*0x1000u)    /* ADC12 Conversion Start Address: 6 */
360
#define ADC12CSTARTADD_7       (7*0x1000u)    /* ADC12 Conversion Start Address: 7 */
361
#define ADC12CSTARTADD_8       (8*0x1000u)    /* ADC12 Conversion Start Address: 8 */
362
#define ADC12CSTARTADD_9       (9*0x1000u)    /* ADC12 Conversion Start Address: 9 */
363
#define ADC12CSTARTADD_10      (10*0x1000u)   /* ADC12 Conversion Start Address: 10 */
364
#define ADC12CSTARTADD_11      (11*0x1000u)   /* ADC12 Conversion Start Address: 11 */
365
#define ADC12CSTARTADD_12      (12*0x1000u)   /* ADC12 Conversion Start Address: 12 */
366
#define ADC12CSTARTADD_13      (13*0x1000u)   /* ADC12 Conversion Start Address: 13 */
367
#define ADC12CSTARTADD_14      (14*0x1000u)   /* ADC12 Conversion Start Address: 14 */
368
#define ADC12CSTARTADD_15      (15*0x1000u)   /* ADC12 Conversion Start Address: 15 */
369
 
370
/* ADC12CTL2 Control Bits */
371
#define ADC12REFBURST          (0x0001)       /* ADC12+ Reference Burst */
372
#define ADC12REFOUT            (0x0002)       /* ADC12+ Reference Out */
373
#define ADC12SR                (0x0004)       /* ADC12+ Sampling Rate */
374
#define ADC12DF                (0x0008)       /* ADC12+ Data Format */
375
#define ADC12RES0              (0x0010)       /* ADC12+ Resolution Bit: 0 */
376
#define ADC12RES1              (0x0020)       /* ADC12+ Resolution Bit: 1 */
377
#define ADC12TCOFF             (0x0080)       /* ADC12+ Temperature Sensor Off */
378
#define ADC12PDIV              (0x0100)       /* ADC12+ predivider 0:/1   1:/4 */
379
 
380
/* ADC12CTL2 Control Bits */
381
#define ADC12REFBURST_L        (0x0001)       /* ADC12+ Reference Burst */
382
#define ADC12REFOUT_L          (0x0002)       /* ADC12+ Reference Out */
383
#define ADC12SR_L              (0x0004)       /* ADC12+ Sampling Rate */
384
#define ADC12DF_L              (0x0008)       /* ADC12+ Data Format */
385
#define ADC12RES0_L            (0x0010)       /* ADC12+ Resolution Bit: 0 */
386
#define ADC12RES1_L            (0x0020)       /* ADC12+ Resolution Bit: 1 */
387
#define ADC12TCOFF_L           (0x0080)       /* ADC12+ Temperature Sensor Off */
388
 
389
/* ADC12CTL2 Control Bits */
390
#define ADC12PDIV_H            (0x0001)       /* ADC12+ predivider 0:/1   1:/4 */
391
 
392
#define ADC12RES_0             (0x0000)       /* ADC12+ Resolution : 8 Bit */
393
#define ADC12RES_1             (0x0010)       /* ADC12+ Resolution : 10 Bit */
394
#define ADC12RES_2             (0x0020)       /* ADC12+ Resolution : 12 Bit */
395
#define ADC12RES_3             (0x0030)       /* ADC12+ Resolution : reserved */
396
 
397
/* ADC12MCTLx Control Bits */
398
#define ADC12INCH0             (0x0001)       /* ADC12 Input Channel Select Bit 0 */
399
#define ADC12INCH1             (0x0002)       /* ADC12 Input Channel Select Bit 1 */
400
#define ADC12INCH2             (0x0004)       /* ADC12 Input Channel Select Bit 2 */
401
#define ADC12INCH3             (0x0008)       /* ADC12 Input Channel Select Bit 3 */
402
#define ADC12SREF0             (0x0010)       /* ADC12 Select Reference Bit 0 */
403
#define ADC12SREF1             (0x0020)       /* ADC12 Select Reference Bit 1 */
404
#define ADC12SREF2             (0x0040)       /* ADC12 Select Reference Bit 2 */
405
#define ADC12EOS               (0x0080)       /* ADC12 End of Sequence */
406
 
407
#define ADC12INCH_0            (0x0000)       /* ADC12 Input Channel 0 */
408
#define ADC12INCH_1            (0x0001)       /* ADC12 Input Channel 1 */
409
#define ADC12INCH_2            (0x0002)       /* ADC12 Input Channel 2 */
410
#define ADC12INCH_3            (0x0003)       /* ADC12 Input Channel 3 */
411
#define ADC12INCH_4            (0x0004)       /* ADC12 Input Channel 4 */
412
#define ADC12INCH_5            (0x0005)       /* ADC12 Input Channel 5 */
413
#define ADC12INCH_6            (0x0006)       /* ADC12 Input Channel 6 */
414
#define ADC12INCH_7            (0x0007)       /* ADC12 Input Channel 7 */
415
#define ADC12INCH_8            (0x0008)       /* ADC12 Input Channel 8 */
416
#define ADC12INCH_9            (0x0009)       /* ADC12 Input Channel 9 */
417
#define ADC12INCH_10           (0x000A)       /* ADC12 Input Channel 10 */
418
#define ADC12INCH_11           (0x000B)       /* ADC12 Input Channel 11 */
419
#define ADC12INCH_12           (0x000C)       /* ADC12 Input Channel 12 */
420
#define ADC12INCH_13           (0x000D)       /* ADC12 Input Channel 13 */
421
#define ADC12INCH_14           (0x000E)       /* ADC12 Input Channel 14 */
422
#define ADC12INCH_15           (0x000F)       /* ADC12 Input Channel 15 */
423
 
424
#define ADC12SREF_0            (0*0x10u)      /* ADC12 Select Reference 0 */
425
#define ADC12SREF_1            (1*0x10u)      /* ADC12 Select Reference 1 */
426
#define ADC12SREF_2            (2*0x10u)      /* ADC12 Select Reference 2 */
427
#define ADC12SREF_3            (3*0x10u)      /* ADC12 Select Reference 3 */
428
#define ADC12SREF_4            (4*0x10u)      /* ADC12 Select Reference 4 */
429
#define ADC12SREF_5            (5*0x10u)      /* ADC12 Select Reference 5 */
430
#define ADC12SREF_6            (6*0x10u)      /* ADC12 Select Reference 6 */
431
#define ADC12SREF_7            (7*0x10u)      /* ADC12 Select Reference 7 */
432
 
433
#define ADC12IE0               (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
434
#define ADC12IE1               (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
435
#define ADC12IE2               (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
436
#define ADC12IE3               (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
437
#define ADC12IE4               (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
438
#define ADC12IE5               (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
439
#define ADC12IE6               (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
440
#define ADC12IE7               (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
441
#define ADC12IE8               (0x0100)       /* ADC12 Memory 8      Interrupt Enable */
442
#define ADC12IE9               (0x0200)       /* ADC12 Memory 9      Interrupt Enable */
443
#define ADC12IE10              (0x0400)       /* ADC12 Memory 10      Interrupt Enable */
444
#define ADC12IE11              (0x0800)       /* ADC12 Memory 11      Interrupt Enable */
445
#define ADC12IE12              (0x1000)       /* ADC12 Memory 12      Interrupt Enable */
446
#define ADC12IE13              (0x2000)       /* ADC12 Memory 13      Interrupt Enable */
447
#define ADC12IE14              (0x4000)       /* ADC12 Memory 14      Interrupt Enable */
448
#define ADC12IE15              (0x8000)       /* ADC12 Memory 15      Interrupt Enable */
449
 
450
#define ADC12IE0_L             (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
451
#define ADC12IE1_L             (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
452
#define ADC12IE2_L             (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
453
#define ADC12IE3_L             (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
454
#define ADC12IE4_L             (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
455
#define ADC12IE5_L             (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
456
#define ADC12IE6_L             (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
457
#define ADC12IE7_L             (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
458
 
459
#define ADC12IE8_H             (0x0001)       /* ADC12 Memory 8      Interrupt Enable */
460
#define ADC12IE9_H             (0x0002)       /* ADC12 Memory 9      Interrupt Enable */
461
#define ADC12IE10_H            (0x0004)       /* ADC12 Memory 10      Interrupt Enable */
462
#define ADC12IE11_H            (0x0008)       /* ADC12 Memory 11      Interrupt Enable */
463
#define ADC12IE12_H            (0x0010)       /* ADC12 Memory 12      Interrupt Enable */
464
#define ADC12IE13_H            (0x0020)       /* ADC12 Memory 13      Interrupt Enable */
465
#define ADC12IE14_H            (0x0040)       /* ADC12 Memory 14      Interrupt Enable */
466
#define ADC12IE15_H            (0x0080)       /* ADC12 Memory 15      Interrupt Enable */
467
 
468
#define ADC12IFG0              (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
469
#define ADC12IFG1              (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
470
#define ADC12IFG2              (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
471
#define ADC12IFG3              (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
472
#define ADC12IFG4              (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
473
#define ADC12IFG5              (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
474
#define ADC12IFG6              (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
475
#define ADC12IFG7              (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
476
#define ADC12IFG8              (0x0100)       /* ADC12 Memory 8      Interrupt Flag */
477
#define ADC12IFG9              (0x0200)       /* ADC12 Memory 9      Interrupt Flag */
478
#define ADC12IFG10             (0x0400)       /* ADC12 Memory 10      Interrupt Flag */
479
#define ADC12IFG11             (0x0800)       /* ADC12 Memory 11      Interrupt Flag */
480
#define ADC12IFG12             (0x1000)       /* ADC12 Memory 12      Interrupt Flag */
481
#define ADC12IFG13             (0x2000)       /* ADC12 Memory 13      Interrupt Flag */
482
#define ADC12IFG14             (0x4000)       /* ADC12 Memory 14      Interrupt Flag */
483
#define ADC12IFG15             (0x8000)       /* ADC12 Memory 15      Interrupt Flag */
484
 
485
#define ADC12IFG0_L            (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
486
#define ADC12IFG1_L            (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
487
#define ADC12IFG2_L            (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
488
#define ADC12IFG3_L            (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
489
#define ADC12IFG4_L            (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
490
#define ADC12IFG5_L            (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
491
#define ADC12IFG6_L            (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
492
#define ADC12IFG7_L            (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
493
 
494
#define ADC12IFG8_H            (0x0001)       /* ADC12 Memory 8      Interrupt Flag */
495
#define ADC12IFG9_H            (0x0002)       /* ADC12 Memory 9      Interrupt Flag */
496
#define ADC12IFG10_H           (0x0004)       /* ADC12 Memory 10      Interrupt Flag */
497
#define ADC12IFG11_H           (0x0008)       /* ADC12 Memory 11      Interrupt Flag */
498
#define ADC12IFG12_H           (0x0010)       /* ADC12 Memory 12      Interrupt Flag */
499
#define ADC12IFG13_H           (0x0020)       /* ADC12 Memory 13      Interrupt Flag */
500
#define ADC12IFG14_H           (0x0040)       /* ADC12 Memory 14      Interrupt Flag */
501
#define ADC12IFG15_H           (0x0080)       /* ADC12 Memory 15      Interrupt Flag */
502
 
503
/* ADC12IV Definitions */
504
#define ADC12IV_NONE           (0x0000)       /* No Interrupt pending */
505
#define ADC12IV_ADC12OVIFG     (0x0002)       /* ADC12OVIFG */
506
#define ADC12IV_ADC12TOVIFG    (0x0004)       /* ADC12TOVIFG */
507
#define ADC12IV_ADC12IFG0      (0x0006)       /* ADC12IFG0 */
508
#define ADC12IV_ADC12IFG1      (0x0008)       /* ADC12IFG1 */
509
#define ADC12IV_ADC12IFG2      (0x000A)       /* ADC12IFG2 */
510
#define ADC12IV_ADC12IFG3      (0x000C)       /* ADC12IFG3 */
511
#define ADC12IV_ADC12IFG4      (0x000E)       /* ADC12IFG4 */
512
#define ADC12IV_ADC12IFG5      (0x0010)       /* ADC12IFG5 */
513
#define ADC12IV_ADC12IFG6      (0x0012)       /* ADC12IFG6 */
514
#define ADC12IV_ADC12IFG7      (0x0014)       /* ADC12IFG7 */
515
#define ADC12IV_ADC12IFG8      (0x0016)       /* ADC12IFG8 */
516
#define ADC12IV_ADC12IFG9      (0x0018)       /* ADC12IFG9 */
517
#define ADC12IV_ADC12IFG10     (0x001A)       /* ADC12IFG10 */
518
#define ADC12IV_ADC12IFG11     (0x001C)       /* ADC12IFG11 */
519
#define ADC12IV_ADC12IFG12     (0x001E)       /* ADC12IFG12 */
520
#define ADC12IV_ADC12IFG13     (0x0020)       /* ADC12IFG13 */
521
#define ADC12IV_ADC12IFG14     (0x0022)       /* ADC12IFG14 */
522
#define ADC12IV_ADC12IFG15     (0x0024)       /* ADC12IFG15 */
523
 
524
/*************************************************************
525
* Backup RAM Module
526
*************************************************************/
527
#define __MSP430_HAS_BACKUP_RAM__                /* Definition to show that Module is available */
528
#define __MSP430_BASEADDRESS_BACKUP_RAM__ 0x0480
529
 
530
SFR_16BIT(BAKMEM0);                           /* Battery Backup Memory 0 */
531
SFR_8BIT(BAKMEM0_L);                          /* Battery Backup Memory 0 */
532
SFR_8BIT(BAKMEM0_H);                          /* Battery Backup Memory 0 */
533
SFR_16BIT(BAKMEM1);                           /* Battery Backup Memory 0 */
534
SFR_8BIT(BAKMEM1_L);                          /* Battery Backup Memory 0 */
535
SFR_8BIT(BAKMEM1_H);                          /* Battery Backup Memory 0 */
536
SFR_16BIT(BAKMEM2);                           /* Battery Backup Memory 0 */
537
SFR_8BIT(BAKMEM2_L);                          /* Battery Backup Memory 0 */
538
SFR_8BIT(BAKMEM2_H);                          /* Battery Backup Memory 0 */
539
SFR_16BIT(BAKMEM3);                           /* Battery Backup Memory 0 */
540
SFR_8BIT(BAKMEM3_L);                          /* Battery Backup Memory 0 */
541
SFR_8BIT(BAKMEM3_H);                          /* Battery Backup Memory 0 */
542
 
543
/*************************************************************
544
* Battery Charger Module
545
*************************************************************/
546
#define __MSP430_HAS_BATTERY_CHARGER__                /* Definition to show that Module is available */
547
#define __MSP430_BASEADDRESS_BATTERY_CHARGER__ 0x049C
548
 
549
SFR_16BIT(BAKCTL);                            /* Battery Backup Control */
550
SFR_8BIT(BAKCTL_L);                           /* Battery Backup Control */
551
SFR_8BIT(BAKCTL_H);                           /* Battery Backup Control */
552
SFR_16BIT(BAKCHCTL);                          /* Battery Charger Control */
553
SFR_8BIT(BAKCHCTL_L);                         /* Battery Charger Control */
554
SFR_8BIT(BAKCHCTL_H);                         /* Battery Charger Control */
555
 
556
/* BAKCTL Control Bits */
557
#define LOCKBAK                (0x0001)       /* Lock backup sub-system */
558
#define BAKSW                  (0x0002)       /* Manual switch to battery backup supply */
559
#define BAKADC                 (0x0004)       /* Battery backup supply to ADC. */
560
#define BAKDIS                 (0x0008)       /* Disable backup supply switching. */
561
 
562
/* BAKCTL Control Bits */
563
#define LOCKBAK_L              (0x0001)       /* Lock backup sub-system */
564
#define BAKSW_L                (0x0002)       /* Manual switch to battery backup supply */
565
#define BAKADC_L               (0x0004)       /* Battery backup supply to ADC. */
566
#define BAKDIS_L               (0x0008)       /* Disable backup supply switching. */
567
 
568
/* BAKCTL Control Bits */
569
 
570
/* BAKCHCTL Control Bits */
571
#define CHEN                   (0x0001)       /* Charger enable */
572
#define CHC0                   (0x0002)       /* Charger charge current Bit 0 */
573
#define CHC1                   (0x0004)       /* Charger charge current Bit 1 */
574
#define CHV0                   (0x0010)       /* Charger end voltage Bit 0 */
575
#define CHV1                   (0x0020)       /* Charger end voltage Bit 1 */
576
 
577
/* BAKCHCTL Control Bits */
578
#define CHEN_L                 (0x0001)       /* Charger enable */
579
#define CHC0_L                 (0x0002)       /* Charger charge current Bit 0 */
580
#define CHC1_L                 (0x0004)       /* Charger charge current Bit 1 */
581
#define CHV0_L                 (0x0010)       /* Charger end voltage Bit 0 */
582
#define CHV1_L                 (0x0020)       /* Charger end voltage Bit 1 */
583
 
584
/* BAKCHCTL Control Bits */
585
 
586
#define CHPWD                  (0x6900)       /* Charger write password. */
587
 
588
/************************************************************
589
* Comparator B
590
************************************************************/
591
#define __MSP430_HAS_COMPB__                  /* Definition to show that Module is available */
592
#define __MSP430_BASEADDRESS_COMPB__ 0x08C0
593
 
594
SFR_16BIT(CBCTL0);                            /* Comparator B Control Register 0 */
595
SFR_8BIT(CBCTL0_L);                           /* Comparator B Control Register 0 */
596
SFR_8BIT(CBCTL0_H);                           /* Comparator B Control Register 0 */
597
SFR_16BIT(CBCTL1);                            /* Comparator B Control Register 1 */
598
SFR_8BIT(CBCTL1_L);                           /* Comparator B Control Register 1 */
599
SFR_8BIT(CBCTL1_H);                           /* Comparator B Control Register 1 */
600
SFR_16BIT(CBCTL2);                            /* Comparator B Control Register 2 */
601
SFR_8BIT(CBCTL2_L);                           /* Comparator B Control Register 2 */
602
SFR_8BIT(CBCTL2_H);                           /* Comparator B Control Register 2 */
603
SFR_16BIT(CBCTL3);                            /* Comparator B Control Register 3 */
604
SFR_8BIT(CBCTL3_L);                           /* Comparator B Control Register 3 */
605
SFR_8BIT(CBCTL3_H);                           /* Comparator B Control Register 3 */
606
SFR_16BIT(CBINT);                             /* Comparator B Interrupt Register */
607
SFR_8BIT(CBINT_L);                            /* Comparator B Interrupt Register */
608
SFR_8BIT(CBINT_H);                            /* Comparator B Interrupt Register */
609
SFR_16BIT(CBIV);                              /* Comparator B Interrupt Vector Word */
610
 
611
/* CBCTL0 Control Bits */
612
#define CBIPSEL0               (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
613
#define CBIPSEL1               (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
614
#define CBIPSEL2               (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
615
#define CBIPSEL3               (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
616
//#define RESERVED            (0x0010)  /* Comp. B */
617
//#define RESERVED            (0x0020)  /* Comp. B */
618
//#define RESERVED            (0x0040)  /* Comp. B */
619
#define CBIPEN                 (0x0080)       /* Comp. B Pos. Channel Input Enable */
620
#define CBIMSEL0               (0x0100)       /* Comp. B Neg. Channel Input Select 0 */
621
#define CBIMSEL1               (0x0200)       /* Comp. B Neg. Channel Input Select 1 */
622
#define CBIMSEL2               (0x0400)       /* Comp. B Neg. Channel Input Select 2 */
623
#define CBIMSEL3               (0x0800)       /* Comp. B Neg. Channel Input Select 3 */
624
//#define RESERVED            (0x1000)  /* Comp. B */
625
//#define RESERVED            (0x2000)  /* Comp. B */
626
//#define RESERVED            (0x4000)  /* Comp. B */
627
#define CBIMEN                 (0x8000)       /* Comp. B Neg. Channel Input Enable */
628
 
629
/* CBCTL0 Control Bits */
630
#define CBIPSEL0_L             (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
631
#define CBIPSEL1_L             (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
632
#define CBIPSEL2_L             (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
633
#define CBIPSEL3_L             (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
634
//#define RESERVED            (0x0010)  /* Comp. B */
635
//#define RESERVED            (0x0020)  /* Comp. B */
636
//#define RESERVED            (0x0040)  /* Comp. B */
637
#define CBIPEN_L               (0x0080)       /* Comp. B Pos. Channel Input Enable */
638
//#define RESERVED            (0x1000)  /* Comp. B */
639
//#define RESERVED            (0x2000)  /* Comp. B */
640
//#define RESERVED            (0x4000)  /* Comp. B */
641
 
642
/* CBCTL0 Control Bits */
643
//#define RESERVED            (0x0010)  /* Comp. B */
644
//#define RESERVED            (0x0020)  /* Comp. B */
645
//#define RESERVED            (0x0040)  /* Comp. B */
646
#define CBIMSEL0_H             (0x0001)       /* Comp. B Neg. Channel Input Select 0 */
647
#define CBIMSEL1_H             (0x0002)       /* Comp. B Neg. Channel Input Select 1 */
648
#define CBIMSEL2_H             (0x0004)       /* Comp. B Neg. Channel Input Select 2 */
649
#define CBIMSEL3_H             (0x0008)       /* Comp. B Neg. Channel Input Select 3 */
650
//#define RESERVED            (0x1000)  /* Comp. B */
651
//#define RESERVED            (0x2000)  /* Comp. B */
652
//#define RESERVED            (0x4000)  /* Comp. B */
653
#define CBIMEN_H               (0x0080)       /* Comp. B Neg. Channel Input Enable */
654
 
655
#define CBIPSEL_0              (0x0000)       /* Comp. B V+ terminal Input Select: Channel 0 */
656
#define CBIPSEL_1              (0x0001)       /* Comp. B V+ terminal Input Select: Channel 1 */
657
#define CBIPSEL_2              (0x0002)       /* Comp. B V+ terminal Input Select: Channel 2 */
658
#define CBIPSEL_3              (0x0003)       /* Comp. B V+ terminal Input Select: Channel 3 */
659
#define CBIPSEL_4              (0x0004)       /* Comp. B V+ terminal Input Select: Channel 4 */
660
#define CBIPSEL_5              (0x0005)       /* Comp. B V+ terminal Input Select: Channel 5 */
661
#define CBIPSEL_6              (0x0006)       /* Comp. B V+ terminal Input Select: Channel 6 */
662
#define CBIPSEL_7              (0x0007)       /* Comp. B V+ terminal Input Select: Channel 7 */
663
#define CBIPSEL_8              (0x0008)       /* Comp. B V+ terminal Input Select: Channel 8 */
664
#define CBIPSEL_9              (0x0009)       /* Comp. B V+ terminal Input Select: Channel 9 */
665
#define CBIPSEL_10             (0x000A)       /* Comp. B V+ terminal Input Select: Channel 10 */
666
#define CBIPSEL_11             (0x000B)       /* Comp. B V+ terminal Input Select: Channel 11 */
667
#define CBIPSEL_12             (0x000C)       /* Comp. B V+ terminal Input Select: Channel 12 */
668
#define CBIPSEL_13             (0x000D)       /* Comp. B V+ terminal Input Select: Channel 13 */
669
#define CBIPSEL_14             (0x000E)       /* Comp. B V+ terminal Input Select: Channel 14 */
670
#define CBIPSEL_15             (0x000F)       /* Comp. B V+ terminal Input Select: Channel 15 */
671
 
672
#define CBIMSEL_0              (0x0000)       /* Comp. B V- Terminal Input Select: Channel 0 */
673
#define CBIMSEL_1              (0x0100)       /* Comp. B V- Terminal Input Select: Channel 1 */
674
#define CBIMSEL_2              (0x0200)       /* Comp. B V- Terminal Input Select: Channel 2 */
675
#define CBIMSEL_3              (0x0300)       /* Comp. B V- Terminal Input Select: Channel 3 */
676
#define CBIMSEL_4              (0x0400)       /* Comp. B V- Terminal Input Select: Channel 4 */
677
#define CBIMSEL_5              (0x0500)       /* Comp. B V- Terminal Input Select: Channel 5 */
678
#define CBIMSEL_6              (0x0600)       /* Comp. B V- Terminal Input Select: Channel 6 */
679
#define CBIMSEL_7              (0x0700)       /* Comp. B V- Terminal Input Select: Channel 7 */
680
#define CBIMSEL_8              (0x0800)       /* Comp. B V- terminal Input Select: Channel 8 */
681
#define CBIMSEL_9              (0x0900)       /* Comp. B V- terminal Input Select: Channel 9 */
682
#define CBIMSEL_10             (0x0A00)       /* Comp. B V- terminal Input Select: Channel 10 */
683
#define CBIMSEL_11             (0x0B00)       /* Comp. B V- terminal Input Select: Channel 11 */
684
#define CBIMSEL_12             (0x0C00)       /* Comp. B V- terminal Input Select: Channel 12 */
685
#define CBIMSEL_13             (0x0D00)       /* Comp. B V- terminal Input Select: Channel 13 */
686
#define CBIMSEL_14             (0x0E00)       /* Comp. B V- terminal Input Select: Channel 14 */
687
#define CBIMSEL_15             (0x0F00)       /* Comp. B V- terminal Input Select: Channel 15 */
688
 
689
/* CBCTL1 Control Bits */
690
#define CBOUT                  (0x0001)       /* Comp. B Output */
691
#define CBOUTPOL               (0x0002)       /* Comp. B Output Polarity */
692
#define CBF                    (0x0004)       /* Comp. B Enable Output Filter */
693
#define CBIES                  (0x0008)       /* Comp. B Interrupt Edge Select */
694
#define CBSHORT                (0x0010)       /* Comp. B Input Short */
695
#define CBEX                   (0x0020)       /* Comp. B Exchange Inputs */
696
#define CBFDLY0                (0x0040)       /* Comp. B Filter delay Bit 0 */
697
#define CBFDLY1                (0x0080)       /* Comp. B Filter delay Bit 1 */
698
#define CBPWRMD0               (0x0100)       /* Comp. B Power Mode Bit 0 */
699
#define CBPWRMD1               (0x0200)       /* Comp. B Power Mode Bit 1 */
700
#define CBON                   (0x0400)       /* Comp. B enable */
701
#define CBMRVL                 (0x0800)       /* Comp. B CBMRV Level */
702
#define CBMRVS                 (0x1000)       /* Comp. B Output selects between VREF0 or VREF1*/
703
//#define RESERVED            (0x2000)  /* Comp. B */
704
//#define RESERVED            (0x4000)  /* Comp. B */
705
//#define RESERVED            (0x8000)  /* Comp. B */
706
 
707
/* CBCTL1 Control Bits */
708
#define CBOUT_L                (0x0001)       /* Comp. B Output */
709
#define CBOUTPOL_L             (0x0002)       /* Comp. B Output Polarity */
710
#define CBF_L                  (0x0004)       /* Comp. B Enable Output Filter */
711
#define CBIES_L                (0x0008)       /* Comp. B Interrupt Edge Select */
712
#define CBSHORT_L              (0x0010)       /* Comp. B Input Short */
713
#define CBEX_L                 (0x0020)       /* Comp. B Exchange Inputs */
714
#define CBFDLY0_L              (0x0040)       /* Comp. B Filter delay Bit 0 */
715
#define CBFDLY1_L              (0x0080)       /* Comp. B Filter delay Bit 1 */
716
//#define RESERVED            (0x2000)  /* Comp. B */
717
//#define RESERVED            (0x4000)  /* Comp. B */
718
//#define RESERVED            (0x8000)  /* Comp. B */
719
 
720
/* CBCTL1 Control Bits */
721
#define CBPWRMD0_H             (0x0001)       /* Comp. B Power Mode Bit 0 */
722
#define CBPWRMD1_H             (0x0002)       /* Comp. B Power Mode Bit 1 */
723
#define CBON_H                 (0x0004)       /* Comp. B enable */
724
#define CBMRVL_H               (0x0008)       /* Comp. B CBMRV Level */
725
#define CBMRVS_H               (0x0010)       /* Comp. B Output selects between VREF0 or VREF1*/
726
//#define RESERVED            (0x2000)  /* Comp. B */
727
//#define RESERVED            (0x4000)  /* Comp. B */
728
//#define RESERVED            (0x8000)  /* Comp. B */
729
 
730
#define CBFDLY_0               (0x0000)       /* Comp. B Filter delay 0 : 450ns */
731
#define CBFDLY_1               (0x0040)       /* Comp. B Filter delay 1 : 900ns */
732
#define CBFDLY_2               (0x0080)       /* Comp. B Filter delay 2 : 1800ns */
733
#define CBFDLY_3               (0x00C0)       /* Comp. B Filter delay 3 : 3600ns */
734
 
735
#define CBPWRMD_0              (0x0000)       /* Comp. B Power Mode 0 : High speed */
736
#define CBPWRMD_1              (0x0100)       /* Comp. B Power Mode 1 : Normal */
737
#define CBPWRMD_2              (0x0200)       /* Comp. B Power Mode 2 : Ultra-Low*/
738
#define CBPWRMD_3              (0x0300)       /* Comp. B Power Mode 3 : Reserved */
739
 
740
/* CBCTL2 Control Bits */
741
#define CBREF00                (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
742
#define CBREF01                (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
743
#define CBREF02                (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
744
#define CBREF03                (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
745
#define CBREF04                (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
746
#define CBRSEL                 (0x0020)       /* Comp. B Reference select */
747
#define CBRS0                  (0x0040)       /* Comp. B Reference Source Bit : 0 */
748
#define CBRS1                  (0x0080)       /* Comp. B Reference Source Bit : 1 */
749
#define CBREF10                (0x0100)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
750
#define CBREF11                (0x0200)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
751
#define CBREF12                (0x0400)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
752
#define CBREF13                (0x0800)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
753
#define CBREF14                (0x1000)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
754
#define CBREFL0                (0x2000)       /* Comp. B Reference voltage level Bit : 0 */
755
#define CBREFL1                (0x4000)       /* Comp. B Reference voltage level Bit : 1 */
756
#define CBREFACC               (0x8000)       /* Comp. B Reference Accuracy */
757
 
758
/* CBCTL2 Control Bits */
759
#define CBREF00_L              (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
760
#define CBREF01_L              (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
761
#define CBREF02_L              (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
762
#define CBREF03_L              (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
763
#define CBREF04_L              (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
764
#define CBRSEL_L               (0x0020)       /* Comp. B Reference select */
765
#define CBRS0_L                (0x0040)       /* Comp. B Reference Source Bit : 0 */
766
#define CBRS1_L                (0x0080)       /* Comp. B Reference Source Bit : 1 */
767
 
768
/* CBCTL2 Control Bits */
769
#define CBREF10_H              (0x0001)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
770
#define CBREF11_H              (0x0002)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
771
#define CBREF12_H              (0x0004)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
772
#define CBREF13_H              (0x0008)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
773
#define CBREF14_H              (0x0010)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
774
#define CBREFL0_H              (0x0020)       /* Comp. B Reference voltage level Bit : 0 */
775
#define CBREFL1_H              (0x0040)       /* Comp. B Reference voltage level Bit : 1 */
776
#define CBREFACC_H             (0x0080)       /* Comp. B Reference Accuracy */
777
 
778
#define CBREF0_0               (0x0000)       /* Comp. B Int. Ref.0 Select 0 : 1/32 */
779
#define CBREF0_1               (0x0001)       /* Comp. B Int. Ref.0 Select 1 : 2/32 */
780
#define CBREF0_2               (0x0002)       /* Comp. B Int. Ref.0 Select 2 : 3/32 */
781
#define CBREF0_3               (0x0003)       /* Comp. B Int. Ref.0 Select 3 : 4/32 */
782
#define CBREF0_4               (0x0004)       /* Comp. B Int. Ref.0 Select 4 : 5/32 */
783
#define CBREF0_5               (0x0005)       /* Comp. B Int. Ref.0 Select 5 : 6/32 */
784
#define CBREF0_6               (0x0006)       /* Comp. B Int. Ref.0 Select 6 : 7/32 */
785
#define CBREF0_7               (0x0007)       /* Comp. B Int. Ref.0 Select 7 : 8/32 */
786
#define CBREF0_8               (0x0008)       /* Comp. B Int. Ref.0 Select 0 : 9/32 */
787
#define CBREF0_9               (0x0009)       /* Comp. B Int. Ref.0 Select 1 : 10/32 */
788
#define CBREF0_10              (0x000A)       /* Comp. B Int. Ref.0 Select 2 : 11/32 */
789
#define CBREF0_11              (0x000B)       /* Comp. B Int. Ref.0 Select 3 : 12/32 */
790
#define CBREF0_12              (0x000C)       /* Comp. B Int. Ref.0 Select 4 : 13/32 */
791
#define CBREF0_13              (0x000D)       /* Comp. B Int. Ref.0 Select 5 : 14/32 */
792
#define CBREF0_14              (0x000E)       /* Comp. B Int. Ref.0 Select 6 : 15/32 */
793
#define CBREF0_15              (0x000F)       /* Comp. B Int. Ref.0 Select 7 : 16/32 */
794
#define CBREF0_16              (0x0010)       /* Comp. B Int. Ref.0 Select 0 : 17/32 */
795
#define CBREF0_17              (0x0011)       /* Comp. B Int. Ref.0 Select 1 : 18/32 */
796
#define CBREF0_18              (0x0012)       /* Comp. B Int. Ref.0 Select 2 : 19/32 */
797
#define CBREF0_19              (0x0013)       /* Comp. B Int. Ref.0 Select 3 : 20/32 */
798
#define CBREF0_20              (0x0014)       /* Comp. B Int. Ref.0 Select 4 : 21/32 */
799
#define CBREF0_21              (0x0015)       /* Comp. B Int. Ref.0 Select 5 : 22/32 */
800
#define CBREF0_22              (0x0016)       /* Comp. B Int. Ref.0 Select 6 : 23/32 */
801
#define CBREF0_23              (0x0017)       /* Comp. B Int. Ref.0 Select 7 : 24/32 */
802
#define CBREF0_24              (0x0018)       /* Comp. B Int. Ref.0 Select 0 : 25/32 */
803
#define CBREF0_25              (0x0019)       /* Comp. B Int. Ref.0 Select 1 : 26/32 */
804
#define CBREF0_26              (0x001A)       /* Comp. B Int. Ref.0 Select 2 : 27/32 */
805
#define CBREF0_27              (0x001B)       /* Comp. B Int. Ref.0 Select 3 : 28/32 */
806
#define CBREF0_28              (0x001C)       /* Comp. B Int. Ref.0 Select 4 : 29/32 */
807
#define CBREF0_29              (0x001D)       /* Comp. B Int. Ref.0 Select 5 : 30/32 */
808
#define CBREF0_30              (0x001E)       /* Comp. B Int. Ref.0 Select 6 : 31/32 */
809
#define CBREF0_31              (0x001F)       /* Comp. B Int. Ref.0 Select 7 : 32/32 */
810
 
811
#define CBRS_0                 (0x0000)       /* Comp. B Reference Source 0 : Off */
812
#define CBRS_1                 (0x0040)       /* Comp. B Reference Source 1 : Vcc */
813
#define CBRS_2                 (0x0080)       /* Comp. B Reference Source 2 : Shared Ref. */
814
#define CBRS_3                 (0x00C0)       /* Comp. B Reference Source 3 : Shared Ref. / Off */
815
 
816
#define CBREF1_0               (0x0000)       /* Comp. B Int. Ref.1 Select 0 : 1/32 */
817
#define CBREF1_1               (0x0100)       /* Comp. B Int. Ref.1 Select 1 : 2/32 */
818
#define CBREF1_2               (0x0200)       /* Comp. B Int. Ref.1 Select 2 : 3/32 */
819
#define CBREF1_3               (0x0300)       /* Comp. B Int. Ref.1 Select 3 : 4/32 */
820
#define CBREF1_4               (0x0400)       /* Comp. B Int. Ref.1 Select 4 : 5/32 */
821
#define CBREF1_5               (0x0500)       /* Comp. B Int. Ref.1 Select 5 : 6/32 */
822
#define CBREF1_6               (0x0600)       /* Comp. B Int. Ref.1 Select 6 : 7/32 */
823
#define CBREF1_7               (0x0700)       /* Comp. B Int. Ref.1 Select 7 : 8/32 */
824
#define CBREF1_8               (0x0800)       /* Comp. B Int. Ref.1 Select 0 : 9/32 */
825
#define CBREF1_9               (0x0900)       /* Comp. B Int. Ref.1 Select 1 : 10/32 */
826
#define CBREF1_10              (0x0A00)       /* Comp. B Int. Ref.1 Select 2 : 11/32 */
827
#define CBREF1_11              (0x0B00)       /* Comp. B Int. Ref.1 Select 3 : 12/32 */
828
#define CBREF1_12              (0x0C00)       /* Comp. B Int. Ref.1 Select 4 : 13/32 */
829
#define CBREF1_13              (0x0D00)       /* Comp. B Int. Ref.1 Select 5 : 14/32 */
830
#define CBREF1_14              (0x0E00)       /* Comp. B Int. Ref.1 Select 6 : 15/32 */
831
#define CBREF1_15              (0x0F00)       /* Comp. B Int. Ref.1 Select 7 : 16/32 */
832
#define CBREF1_16              (0x1000)       /* Comp. B Int. Ref.1 Select 0 : 17/32 */
833
#define CBREF1_17              (0x1100)       /* Comp. B Int. Ref.1 Select 1 : 18/32 */
834
#define CBREF1_18              (0x1200)       /* Comp. B Int. Ref.1 Select 2 : 19/32 */
835
#define CBREF1_19              (0x1300)       /* Comp. B Int. Ref.1 Select 3 : 20/32 */
836
#define CBREF1_20              (0x1400)       /* Comp. B Int. Ref.1 Select 4 : 21/32 */
837
#define CBREF1_21              (0x1500)       /* Comp. B Int. Ref.1 Select 5 : 22/32 */
838
#define CBREF1_22              (0x1600)       /* Comp. B Int. Ref.1 Select 6 : 23/32 */
839
#define CBREF1_23              (0x1700)       /* Comp. B Int. Ref.1 Select 7 : 24/32 */
840
#define CBREF1_24              (0x1800)       /* Comp. B Int. Ref.1 Select 0 : 25/32 */
841
#define CBREF1_25              (0x1900)       /* Comp. B Int. Ref.1 Select 1 : 26/32 */
842
#define CBREF1_26              (0x1A00)       /* Comp. B Int. Ref.1 Select 2 : 27/32 */
843
#define CBREF1_27              (0x1B00)       /* Comp. B Int. Ref.1 Select 3 : 28/32 */
844
#define CBREF1_28              (0x1C00)       /* Comp. B Int. Ref.1 Select 4 : 29/32 */
845
#define CBREF1_29              (0x1D00)       /* Comp. B Int. Ref.1 Select 5 : 30/32 */
846
#define CBREF1_30              (0x1E00)       /* Comp. B Int. Ref.1 Select 6 : 31/32 */
847
#define CBREF1_31              (0x1F00)       /* Comp. B Int. Ref.1 Select 7 : 32/32 */
848
 
849
#define CBREFL_0               (0x0000)       /* Comp. B Reference voltage level 0 : None */
850
#define CBREFL_1               (0x2000)       /* Comp. B Reference voltage level 1 : 1.5V */
851
#define CBREFL_2               (0x4000)       /* Comp. B Reference voltage level 2 : 2.0V  */
852
#define CBREFL_3               (0x6000)       /* Comp. B Reference voltage level 3 : 2.5V  */
853
 
854
#define CBPD0                  (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
855
#define CBPD1                  (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
856
#define CBPD2                  (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
857
#define CBPD3                  (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
858
#define CBPD4                  (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
859
#define CBPD5                  (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
860
#define CBPD6                  (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
861
#define CBPD7                  (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
862
#define CBPD8                  (0x0100)       /* Comp. B Disable Input Buffer of Port Register .8 */
863
#define CBPD9                  (0x0200)       /* Comp. B Disable Input Buffer of Port Register .9 */
864
#define CBPD10                 (0x0400)       /* Comp. B Disable Input Buffer of Port Register .10 */
865
#define CBPD11                 (0x0800)       /* Comp. B Disable Input Buffer of Port Register .11 */
866
#define CBPD12                 (0x1000)       /* Comp. B Disable Input Buffer of Port Register .12 */
867
#define CBPD13                 (0x2000)       /* Comp. B Disable Input Buffer of Port Register .13 */
868
#define CBPD14                 (0x4000)       /* Comp. B Disable Input Buffer of Port Register .14 */
869
#define CBPD15                 (0x8000)       /* Comp. B Disable Input Buffer of Port Register .15 */
870
 
871
#define CBPD0_L                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
872
#define CBPD1_L                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
873
#define CBPD2_L                (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
874
#define CBPD3_L                (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
875
#define CBPD4_L                (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
876
#define CBPD5_L                (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
877
#define CBPD6_L                (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
878
#define CBPD7_L                (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
879
 
880
#define CBPD8_H                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .8 */
881
#define CBPD9_H                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .9 */
882
#define CBPD10_H               (0x0004)       /* Comp. B Disable Input Buffer of Port Register .10 */
883
#define CBPD11_H               (0x0008)       /* Comp. B Disable Input Buffer of Port Register .11 */
884
#define CBPD12_H               (0x0010)       /* Comp. B Disable Input Buffer of Port Register .12 */
885
#define CBPD13_H               (0x0020)       /* Comp. B Disable Input Buffer of Port Register .13 */
886
#define CBPD14_H               (0x0040)       /* Comp. B Disable Input Buffer of Port Register .14 */
887
#define CBPD15_H               (0x0080)       /* Comp. B Disable Input Buffer of Port Register .15 */
888
 
889
/* CBINT Control Bits */
890
#define CBIFG                  (0x0001)       /* Comp. B Interrupt Flag */
891
#define CBIIFG                 (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
892
//#define RESERVED             (0x0004)  /* Comp. B */
893
//#define RESERVED             (0x0008)  /* Comp. B */
894
//#define RESERVED             (0x0010)  /* Comp. B */
895
//#define RESERVED             (0x0020)  /* Comp. B */
896
//#define RESERVED             (0x0040)  /* Comp. B */
897
//#define RESERVED             (0x0080)  /* Comp. B */
898
#define CBIE                   (0x0100)       /* Comp. B Interrupt Enable */
899
#define CBIIE                  (0x0200)       /* Comp. B Interrupt Enable Inverted Polarity */
900
//#define RESERVED             (0x0400)  /* Comp. B */
901
//#define RESERVED             (0x0800)  /* Comp. B */
902
//#define RESERVED             (0x1000)  /* Comp. B */
903
//#define RESERVED             (0x2000)  /* Comp. B */
904
//#define RESERVED             (0x4000)  /* Comp. B */
905
//#define RESERVED             (0x8000)  /* Comp. B */
906
 
907
/* CBINT Control Bits */
908
#define CBIFG_L                (0x0001)       /* Comp. B Interrupt Flag */
909
#define CBIIFG_L               (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
910
//#define RESERVED             (0x0004)  /* Comp. B */
911
//#define RESERVED             (0x0008)  /* Comp. B */
912
//#define RESERVED             (0x0010)  /* Comp. B */
913
//#define RESERVED             (0x0020)  /* Comp. B */
914
//#define RESERVED             (0x0040)  /* Comp. B */
915
//#define RESERVED             (0x0080)  /* Comp. B */
916
//#define RESERVED             (0x0400)  /* Comp. B */
917
//#define RESERVED             (0x0800)  /* Comp. B */
918
//#define RESERVED             (0x1000)  /* Comp. B */
919
//#define RESERVED             (0x2000)  /* Comp. B */
920
//#define RESERVED             (0x4000)  /* Comp. B */
921
//#define RESERVED             (0x8000)  /* Comp. B */
922
 
923
/* CBINT Control Bits */
924
//#define RESERVED             (0x0004)  /* Comp. B */
925
//#define RESERVED             (0x0008)  /* Comp. B */
926
//#define RESERVED             (0x0010)  /* Comp. B */
927
//#define RESERVED             (0x0020)  /* Comp. B */
928
//#define RESERVED             (0x0040)  /* Comp. B */
929
//#define RESERVED             (0x0080)  /* Comp. B */
930
#define CBIE_H                 (0x0001)       /* Comp. B Interrupt Enable */
931
#define CBIIE_H                (0x0002)       /* Comp. B Interrupt Enable Inverted Polarity */
932
//#define RESERVED             (0x0400)  /* Comp. B */
933
//#define RESERVED             (0x0800)  /* Comp. B */
934
//#define RESERVED             (0x1000)  /* Comp. B */
935
//#define RESERVED             (0x2000)  /* Comp. B */
936
//#define RESERVED             (0x4000)  /* Comp. B */
937
//#define RESERVED             (0x8000)  /* Comp. B */
938
 
939
/* CBIV Definitions */
940
#define CBIV_NONE              (0x0000)       /* No Interrupt pending */
941
#define CBIV_CBIFG             (0x0002)       /* CBIFG */
942
#define CBIV_CBIIFG            (0x0004)       /* CBIIFG */
943
 
944
/*************************************************************
945
* CRC Module
946
*************************************************************/
947
#define __MSP430_HAS_CRC__                    /* Definition to show that Module is available */
948
#define __MSP430_BASEADDRESS_CRC__ 0x0150
949
 
950
SFR_16BIT(CRCDI);                             /* CRC Data In Register */
951
SFR_8BIT(CRCDI_L);                            /* CRC Data In Register */
952
SFR_8BIT(CRCDI_H);                            /* CRC Data In Register */
953
SFR_16BIT(CRCDIRB);                           /* CRC data in reverse byte Register */
954
SFR_8BIT(CRCDIRB_L);                          /* CRC data in reverse byte Register */
955
SFR_8BIT(CRCDIRB_H);                          /* CRC data in reverse byte Register */
956
SFR_16BIT(CRCINIRES);                         /* CRC Initialisation Register and Result Register */
957
SFR_8BIT(CRCINIRES_L);                        /* CRC Initialisation Register and Result Register */
958
SFR_8BIT(CRCINIRES_H);                        /* CRC Initialisation Register and Result Register */
959
SFR_16BIT(CRCRESR);                           /* CRC reverse result Register */
960
SFR_8BIT(CRCRESR_L);                          /* CRC reverse result Register */
961
SFR_8BIT(CRCRESR_H);                          /* CRC reverse result Register */
962
 
963
/************************************************************
964
* DMA_X
965
************************************************************/
966
#define __MSP430_HAS_DMAX_6__                 /* Definition to show that Module is available */
967
#define __MSP430_BASEADDRESS_DMAX_6__ 0x0500
968
 
969
SFR_16BIT(DMACTL0);                           /* DMA Module Control 0 */
970
SFR_8BIT(DMACTL0_L);                          /* DMA Module Control 0 */
971
SFR_8BIT(DMACTL0_H);                          /* DMA Module Control 0 */
972
SFR_16BIT(DMACTL1);                           /* DMA Module Control 1 */
973
SFR_8BIT(DMACTL1_L);                          /* DMA Module Control 1 */
974
SFR_8BIT(DMACTL1_H);                          /* DMA Module Control 1 */
975
SFR_16BIT(DMACTL2);                           /* DMA Module Control 2 */
976
SFR_8BIT(DMACTL2_L);                          /* DMA Module Control 2 */
977
SFR_8BIT(DMACTL2_H);                          /* DMA Module Control 2 */
978
SFR_16BIT(DMACTL3);                           /* DMA Module Control 3 */
979
SFR_8BIT(DMACTL3_L);                          /* DMA Module Control 3 */
980
SFR_8BIT(DMACTL3_H);                          /* DMA Module Control 3 */
981
SFR_16BIT(DMACTL4);                           /* DMA Module Control 4 */
982
SFR_8BIT(DMACTL4_L);                          /* DMA Module Control 4 */
983
SFR_8BIT(DMACTL4_H);                          /* DMA Module Control 4 */
984
SFR_16BIT(DMAIV);                             /* DMA Interrupt Vector Word */
985
SFR_8BIT(DMAIV_L);                            /* DMA Interrupt Vector Word */
986
SFR_8BIT(DMAIV_H);                            /* DMA Interrupt Vector Word */
987
 
988
SFR_16BIT(DMA0CTL);                           /* DMA Channel 0 Control */
989
SFR_8BIT(DMA0CTL_L);                          /* DMA Channel 0 Control */
990
SFR_8BIT(DMA0CTL_H);                          /* DMA Channel 0 Control */
991
SFR_20BIT(DMA0SA);                            /* DMA Channel 0 Source Address */
992
SFR_16BIT(DMA0SAL);                           /* DMA Channel 0 Source Address */
993
SFR_20BIT(DMA0DA);                            /* DMA Channel 0 Destination Address */
994
SFR_16BIT(DMA0DAL);                           /* DMA Channel 0 Destination Address */
995
SFR_16BIT(DMA0SZ);                            /* DMA Channel 0 Transfer Size */
996
 
997
SFR_16BIT(DMA1CTL);                           /* DMA Channel 1 Control */
998
SFR_8BIT(DMA1CTL_L);                          /* DMA Channel 1 Control */
999
SFR_8BIT(DMA1CTL_H);                          /* DMA Channel 1 Control */
1000
SFR_20BIT(DMA1SA);                            /* DMA Channel 1 Source Address */
1001
SFR_16BIT(DMA1SAL);                           /* DMA Channel 1 Source Address */
1002
SFR_20BIT(DMA1DA);                            /* DMA Channel 1 Destination Address */
1003
SFR_16BIT(DMA1DAL);                           /* DMA Channel 1 Destination Address */
1004
SFR_16BIT(DMA1SZ);                            /* DMA Channel 1 Transfer Size */
1005
 
1006
SFR_16BIT(DMA2CTL);                           /* DMA Channel 2 Control */
1007
SFR_8BIT(DMA2CTL_L);                          /* DMA Channel 2 Control */
1008
SFR_8BIT(DMA2CTL_H);                          /* DMA Channel 2 Control */
1009
SFR_20BIT(DMA2SA);                            /* DMA Channel 2 Source Address */
1010
SFR_16BIT(DMA2SAL);                           /* DMA Channel 2 Source Address */
1011
SFR_20BIT(DMA2DA);                            /* DMA Channel 2 Destination Address */
1012
SFR_16BIT(DMA2DAL);                           /* DMA Channel 2 Destination Address */
1013
SFR_16BIT(DMA2SZ);                            /* DMA Channel 2 Transfer Size */
1014
 
1015
SFR_16BIT(DMA3CTL);                           /* DMA Channel 3 Control */
1016
SFR_8BIT(DMA3CTL_L);                          /* DMA Channel 3 Control */
1017
SFR_8BIT(DMA3CTL_H);                          /* DMA Channel 3 Control */
1018
SFR_20BIT(DMA3SA);                            /* DMA Channel 3 Source Address */
1019
SFR_16BIT(DMA3SAL);                           /* DMA Channel 3 Source Address */
1020
SFR_20BIT(DMA3DA);                            /* DMA Channel 3 Destination Address */
1021
SFR_16BIT(DMA3DAL);                           /* DMA Channel 3 Destination Address */
1022
SFR_16BIT(DMA3SZ);                            /* DMA Channel 3 Transfer Size */
1023
 
1024
SFR_16BIT(DMA4CTL);                           /* DMA Channel 4 Control */
1025
SFR_8BIT(DMA4CTL_L);                          /* DMA Channel 4 Control */
1026
SFR_8BIT(DMA4CTL_H);                          /* DMA Channel 4 Control */
1027
SFR_20BIT(DMA4SA);                            /* DMA Channel 4 Source Address */
1028
SFR_16BIT(DMA4SAL);                           /* DMA Channel 4 Source Address */
1029
SFR_20BIT(DMA4DA);                            /* DMA Channel 4 Destination Address */
1030
SFR_16BIT(DMA4DAL);                           /* DMA Channel 4 Destination Address */
1031
SFR_16BIT(DMA4SZ);                            /* DMA Channel 4 Transfer Size */
1032
 
1033
SFR_16BIT(DMA5CTL);                           /* DMA Channel 5 Control */
1034
SFR_8BIT(DMA5CTL_L);                          /* DMA Channel 5 Control */
1035
SFR_8BIT(DMA5CTL_H);                          /* DMA Channel 5 Control */
1036
SFR_20BIT(DMA5SA);                            /* DMA Channel 5 Source Address */
1037
SFR_16BIT(DMA5SAL);                           /* DMA Channel 5 Source Address */
1038
SFR_20BIT(DMA5DA);                            /* DMA Channel 5 Destination Address */
1039
SFR_16BIT(DMA5DAL);                           /* DMA Channel 5 Destination Address */
1040
SFR_16BIT(DMA5SZ);                            /* DMA Channel 5 Transfer Size */
1041
 
1042
/* DMACTL0 Control Bits */
1043
#define DMA0TSEL0              (0x0001)       /* DMA channel 0 transfer select bit 0 */
1044
#define DMA0TSEL1              (0x0002)       /* DMA channel 0 transfer select bit 1 */
1045
#define DMA0TSEL2              (0x0004)       /* DMA channel 0 transfer select bit 2 */
1046
#define DMA0TSEL3              (0x0008)       /* DMA channel 0 transfer select bit 3 */
1047
#define DMA0TSEL4              (0x0010)       /* DMA channel 0 transfer select bit 4 */
1048
#define DMA1TSEL0              (0x0100)       /* DMA channel 1 transfer select bit 0 */
1049
#define DMA1TSEL1              (0x0200)       /* DMA channel 1 transfer select bit 1 */
1050
#define DMA1TSEL2              (0x0400)       /* DMA channel 1 transfer select bit 2 */
1051
#define DMA1TSEL3              (0x0800)       /* DMA channel 1 transfer select bit 3 */
1052
#define DMA1TSEL4              (0x1000)       /* DMA channel 1 transfer select bit 4 */
1053
 
1054
/* DMACTL0 Control Bits */
1055
#define DMA0TSEL0_L            (0x0001)       /* DMA channel 0 transfer select bit 0 */
1056
#define DMA0TSEL1_L            (0x0002)       /* DMA channel 0 transfer select bit 1 */
1057
#define DMA0TSEL2_L            (0x0004)       /* DMA channel 0 transfer select bit 2 */
1058
#define DMA0TSEL3_L            (0x0008)       /* DMA channel 0 transfer select bit 3 */
1059
#define DMA0TSEL4_L            (0x0010)       /* DMA channel 0 transfer select bit 4 */
1060
 
1061
/* DMACTL0 Control Bits */
1062
#define DMA1TSEL0_H            (0x0001)       /* DMA channel 1 transfer select bit 0 */
1063
#define DMA1TSEL1_H            (0x0002)       /* DMA channel 1 transfer select bit 1 */
1064
#define DMA1TSEL2_H            (0x0004)       /* DMA channel 1 transfer select bit 2 */
1065
#define DMA1TSEL3_H            (0x0008)       /* DMA channel 1 transfer select bit 3 */
1066
#define DMA1TSEL4_H            (0x0010)       /* DMA channel 1 transfer select bit 4 */
1067
 
1068
/* DMACTL01 Control Bits */
1069
#define DMA2TSEL0              (0x0001)       /* DMA channel 2 transfer select bit 0 */
1070
#define DMA2TSEL1              (0x0002)       /* DMA channel 2 transfer select bit 1 */
1071
#define DMA2TSEL2              (0x0004)       /* DMA channel 2 transfer select bit 2 */
1072
#define DMA2TSEL3              (0x0008)       /* DMA channel 2 transfer select bit 3 */
1073
#define DMA2TSEL4              (0x0010)       /* DMA channel 2 transfer select bit 4 */
1074
#define DMA3TSEL0              (0x0100)       /* DMA channel 3 transfer select bit 0 */
1075
#define DMA3TSEL1              (0x0200)       /* DMA channel 3 transfer select bit 1 */
1076
#define DMA3TSEL2              (0x0400)       /* DMA channel 3 transfer select bit 2 */
1077
#define DMA3TSEL3              (0x0800)       /* DMA channel 3 transfer select bit 3 */
1078
#define DMA3TSEL4              (0x1000)       /* DMA channel 3 transfer select bit 4 */
1079
 
1080
/* DMACTL01 Control Bits */
1081
#define DMA2TSEL0_L            (0x0001)       /* DMA channel 2 transfer select bit 0 */
1082
#define DMA2TSEL1_L            (0x0002)       /* DMA channel 2 transfer select bit 1 */
1083
#define DMA2TSEL2_L            (0x0004)       /* DMA channel 2 transfer select bit 2 */
1084
#define DMA2TSEL3_L            (0x0008)       /* DMA channel 2 transfer select bit 3 */
1085
#define DMA2TSEL4_L            (0x0010)       /* DMA channel 2 transfer select bit 4 */
1086
 
1087
/* DMACTL01 Control Bits */
1088
#define DMA3TSEL0_H            (0x0001)       /* DMA channel 3 transfer select bit 0 */
1089
#define DMA3TSEL1_H            (0x0002)       /* DMA channel 3 transfer select bit 1 */
1090
#define DMA3TSEL2_H            (0x0004)       /* DMA channel 3 transfer select bit 2 */
1091
#define DMA3TSEL3_H            (0x0008)       /* DMA channel 3 transfer select bit 3 */
1092
#define DMA3TSEL4_H            (0x0010)       /* DMA channel 3 transfer select bit 4 */
1093
 
1094
/* DMACTL0 Control Bits */
1095
#define DMA4TSEL0              (0x0001)       /* DMA channel 4 transfer select bit 0 */
1096
#define DMA4TSEL1              (0x0002)       /* DMA channel 4 transfer select bit 1 */
1097
#define DMA4TSEL2              (0x0004)       /* DMA channel 4 transfer select bit 2 */
1098
#define DMA4TSEL3              (0x0008)       /* DMA channel 4 transfer select bit 3 */
1099
#define DMA4TSEL4              (0x0010)       /* DMA channel 4 transfer select bit 4 */
1100
#define DMA5TSEL0              (0x0100)       /* DMA channel 5 transfer select bit 0 */
1101
#define DMA5TSEL1              (0x0200)       /* DMA channel 5 transfer select bit 1 */
1102
#define DMA5TSEL2              (0x0400)       /* DMA channel 5 transfer select bit 2 */
1103
#define DMA5TSEL3              (0x0800)       /* DMA channel 5 transfer select bit 3 */
1104
#define DMA5TSEL4              (0x1000)       /* DMA channel 5 transfer select bit 4 */
1105
 
1106
/* DMACTL0 Control Bits */
1107
#define DMA4TSEL0_L            (0x0001)       /* DMA channel 4 transfer select bit 0 */
1108
#define DMA4TSEL1_L            (0x0002)       /* DMA channel 4 transfer select bit 1 */
1109
#define DMA4TSEL2_L            (0x0004)       /* DMA channel 4 transfer select bit 2 */
1110
#define DMA4TSEL3_L            (0x0008)       /* DMA channel 4 transfer select bit 3 */
1111
#define DMA4TSEL4_L            (0x0010)       /* DMA channel 4 transfer select bit 4 */
1112
 
1113
/* DMACTL0 Control Bits */
1114
#define DMA5TSEL0_H            (0x0001)       /* DMA channel 5 transfer select bit 0 */
1115
#define DMA5TSEL1_H            (0x0002)       /* DMA channel 5 transfer select bit 1 */
1116
#define DMA5TSEL2_H            (0x0004)       /* DMA channel 5 transfer select bit 2 */
1117
#define DMA5TSEL3_H            (0x0008)       /* DMA channel 5 transfer select bit 3 */
1118
#define DMA5TSEL4_H            (0x0010)       /* DMA channel 5 transfer select bit 4 */
1119
 
1120
/* DMACTL4 Control Bits */
1121
#define ENNMI                  (0x0001)       /* Enable NMI interruption of DMA */
1122
#define ROUNDROBIN             (0x0002)       /* Round-Robin DMA channel priorities */
1123
#define DMARMWDIS              (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
1124
 
1125
/* DMACTL4 Control Bits */
1126
#define ENNMI_L                (0x0001)       /* Enable NMI interruption of DMA */
1127
#define ROUNDROBIN_L           (0x0002)       /* Round-Robin DMA channel priorities */
1128
#define DMARMWDIS_L            (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
1129
 
1130
/* DMACTL4 Control Bits */
1131
 
1132
/* DMAxCTL Control Bits */
1133
#define DMAREQ                 (0x0001)       /* Initiate DMA transfer with DMATSEL */
1134
#define DMAABORT               (0x0002)       /* DMA transfer aborted by NMI */
1135
#define DMAIE                  (0x0004)       /* DMA interrupt enable */
1136
#define DMAIFG                 (0x0008)       /* DMA interrupt flag */
1137
#define DMAEN                  (0x0010)       /* DMA enable */
1138
#define DMALEVEL               (0x0020)       /* DMA level sensitive trigger select */
1139
#define DMASRCBYTE             (0x0040)       /* DMA source byte */
1140
#define DMADSTBYTE             (0x0080)       /* DMA destination byte */
1141
#define DMASRCINCR0            (0x0100)       /* DMA source increment bit 0 */
1142
#define DMASRCINCR1            (0x0200)       /* DMA source increment bit 1 */
1143
#define DMADSTINCR0            (0x0400)       /* DMA destination increment bit 0 */
1144
#define DMADSTINCR1            (0x0800)       /* DMA destination increment bit 1 */
1145
#define DMADT0                 (0x1000)       /* DMA transfer mode bit 0 */
1146
#define DMADT1                 (0x2000)       /* DMA transfer mode bit 1 */
1147
#define DMADT2                 (0x4000)       /* DMA transfer mode bit 2 */
1148
 
1149
/* DMAxCTL Control Bits */
1150
#define DMAREQ_L               (0x0001)       /* Initiate DMA transfer with DMATSEL */
1151
#define DMAABORT_L             (0x0002)       /* DMA transfer aborted by NMI */
1152
#define DMAIE_L                (0x0004)       /* DMA interrupt enable */
1153
#define DMAIFG_L               (0x0008)       /* DMA interrupt flag */
1154
#define DMAEN_L                (0x0010)       /* DMA enable */
1155
#define DMALEVEL_L             (0x0020)       /* DMA level sensitive trigger select */
1156
#define DMASRCBYTE_L           (0x0040)       /* DMA source byte */
1157
#define DMADSTBYTE_L           (0x0080)       /* DMA destination byte */
1158
 
1159
/* DMAxCTL Control Bits */
1160
#define DMASRCINCR0_H          (0x0001)       /* DMA source increment bit 0 */
1161
#define DMASRCINCR1_H          (0x0002)       /* DMA source increment bit 1 */
1162
#define DMADSTINCR0_H          (0x0004)       /* DMA destination increment bit 0 */
1163
#define DMADSTINCR1_H          (0x0008)       /* DMA destination increment bit 1 */
1164
#define DMADT0_H               (0x0010)       /* DMA transfer mode bit 0 */
1165
#define DMADT1_H               (0x0020)       /* DMA transfer mode bit 1 */
1166
#define DMADT2_H               (0x0040)       /* DMA transfer mode bit 2 */
1167
 
1168
#define DMASWDW                (0*0x0040u)    /* DMA transfer: source word to destination word */
1169
#define DMASBDW                (1*0x0040u)    /* DMA transfer: source byte to destination word */
1170
#define DMASWDB                (2*0x0040u)    /* DMA transfer: source word to destination byte */
1171
#define DMASBDB                (3*0x0040u)    /* DMA transfer: source byte to destination byte */
1172
 
1173
#define DMASRCINCR_0           (0*0x0100u)    /* DMA source increment 0: source address unchanged */
1174
#define DMASRCINCR_1           (1*0x0100u)    /* DMA source increment 1: source address unchanged */
1175
#define DMASRCINCR_2           (2*0x0100u)    /* DMA source increment 2: source address decremented */
1176
#define DMASRCINCR_3           (3*0x0100u)    /* DMA source increment 3: source address incremented */
1177
 
1178
#define DMADSTINCR_0           (0*0x0400u)    /* DMA destination increment 0: destination address unchanged */
1179
#define DMADSTINCR_1           (1*0x0400u)    /* DMA destination increment 1: destination address unchanged */
1180
#define DMADSTINCR_2           (2*0x0400u)    /* DMA destination increment 2: destination address decremented */
1181
#define DMADSTINCR_3           (3*0x0400u)    /* DMA destination increment 3: destination address incremented */
1182
 
1183
#define DMADT_0                (0*0x1000u)    /* DMA transfer mode 0: Single transfer */
1184
#define DMADT_1                (1*0x1000u)    /* DMA transfer mode 1: Block transfer */
1185
#define DMADT_2                (2*0x1000u)    /* DMA transfer mode 2: Burst-Block transfer */
1186
#define DMADT_3                (3*0x1000u)    /* DMA transfer mode 3: Burst-Block transfer */
1187
#define DMADT_4                (4*0x1000u)    /* DMA transfer mode 4: Repeated Single transfer */
1188
#define DMADT_5                (5*0x1000u)    /* DMA transfer mode 5: Repeated Block transfer */
1189
#define DMADT_6                (6*0x1000u)    /* DMA transfer mode 6: Repeated Burst-Block transfer */
1190
#define DMADT_7                (7*0x1000u)    /* DMA transfer mode 7: Repeated Burst-Block transfer */
1191
 
1192
/* DMAIV Definitions */
1193
#define DMAIV_NONE             (0x0000)       /* No Interrupt pending */
1194
#define DMAIV_DMA0IFG          (0x0002)       /* DMA0IFG*/
1195
#define DMAIV_DMA1IFG          (0x0004)       /* DMA1IFG*/
1196
#define DMAIV_DMA2IFG          (0x0006)       /* DMA2IFG*/
1197
#define DMAIV_DMA3IFG          (0x0008)       /* DMA3IFG*/
1198
#define DMAIV_DMA4IFG          (0x000A)       /* DMA4IFG*/
1199
#define DMAIV_DMA5IFG          (0x000C)       /* DMA5IFG*/
1200
 
1201
#define DMA0TSEL_0             (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1202
#define DMA0TSEL_1             (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1203
#define DMA0TSEL_2             (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1204
#define DMA0TSEL_3             (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1205
#define DMA0TSEL_4             (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1206
#define DMA0TSEL_5             (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1207
#define DMA0TSEL_6             (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1208
#define DMA0TSEL_7             (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1209
#define DMA0TSEL_8             (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1210
#define DMA0TSEL_9             (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1211
#define DMA0TSEL_10            (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1212
#define DMA0TSEL_11            (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1213
#define DMA0TSEL_12            (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1214
#define DMA0TSEL_13            (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1215
#define DMA0TSEL_14            (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
1216
#define DMA0TSEL_15            (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
1217
#define DMA0TSEL_16            (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1218
#define DMA0TSEL_17            (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1219
#define DMA0TSEL_18            (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1220
#define DMA0TSEL_19            (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1221
#define DMA0TSEL_20            (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
1222
#define DMA0TSEL_21            (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
1223
#define DMA0TSEL_22            (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
1224
#define DMA0TSEL_23            (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
1225
#define DMA0TSEL_24            (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
1226
#define DMA0TSEL_25            (25*0x0001u)   /* DMA channel 0 transfer select 25: DAC12_0IFG */
1227
#define DMA0TSEL_26            (26*0x0001u)   /* DMA channel 0 transfer select 26: DAC12_1IFG */
1228
#define DMA0TSEL_27            (27*0x0001u)   /* DMA channel 0 transfer select 27: USB FNRXD */
1229
#define DMA0TSEL_28            (28*0x0001u)   /* DMA channel 0 transfer select 28: USB ready */
1230
#define DMA0TSEL_29            (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1231
#define DMA0TSEL_30            (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA5IFG */
1232
#define DMA0TSEL_31            (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1233
 
1234
#define DMA1TSEL_0             (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1235
#define DMA1TSEL_1             (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1236
#define DMA1TSEL_2             (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1237
#define DMA1TSEL_3             (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1238
#define DMA1TSEL_4             (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1239
#define DMA1TSEL_5             (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1240
#define DMA1TSEL_6             (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1241
#define DMA1TSEL_7             (7*0x0001u)    /* DMA channel 1 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1242
#define DMA1TSEL_8             (8*0x0001u)    /* DMA channel 1 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1243
#define DMA1TSEL_9             (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1244
#define DMA1TSEL_10            (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1245
#define DMA1TSEL_11            (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1246
#define DMA1TSEL_12            (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1247
#define DMA1TSEL_13            (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1248
#define DMA1TSEL_14            (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
1249
#define DMA1TSEL_15            (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
1250
#define DMA1TSEL_16            (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1251
#define DMA1TSEL_17            (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1252
#define DMA1TSEL_18            (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1253
#define DMA1TSEL_19            (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1254
#define DMA1TSEL_20            (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
1255
#define DMA1TSEL_21            (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
1256
#define DMA1TSEL_22            (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
1257
#define DMA1TSEL_23            (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
1258
#define DMA1TSEL_24            (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
1259
#define DMA1TSEL_25            (25*0x0100u)   /* DMA channel 1 transfer select 25: DAC12_0IFG */
1260
#define DMA1TSEL_26            (26*0x0100u)   /* DMA channel 1 transfer select 26: DAC12_1IFG */
1261
#define DMA1TSEL_27            (27*0x0100u)   /* DMA channel 1 transfer select 27: USB FNRXD */
1262
#define DMA1TSEL_28            (28*0x0100u)   /* DMA channel 1 transfer select 28: USB ready */
1263
#define DMA1TSEL_29            (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1264
#define DMA1TSEL_30            (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1265
#define DMA1TSEL_31            (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1266
 
1267
#define DMA2TSEL_0             (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1268
#define DMA2TSEL_1             (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1269
#define DMA2TSEL_2             (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1270
#define DMA2TSEL_3             (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1271
#define DMA2TSEL_4             (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1272
#define DMA2TSEL_5             (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1273
#define DMA2TSEL_6             (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1274
#define DMA2TSEL_7             (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1275
#define DMA2TSEL_8             (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1276
#define DMA2TSEL_9             (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1277
#define DMA2TSEL_10            (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1278
#define DMA2TSEL_11            (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1279
#define DMA2TSEL_12            (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1280
#define DMA2TSEL_13            (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1281
#define DMA2TSEL_14            (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
1282
#define DMA2TSEL_15            (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
1283
#define DMA2TSEL_16            (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1284
#define DMA2TSEL_17            (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1285
#define DMA2TSEL_18            (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1286
#define DMA2TSEL_19            (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1287
#define DMA2TSEL_20            (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
1288
#define DMA2TSEL_21            (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
1289
#define DMA2TSEL_22            (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
1290
#define DMA2TSEL_23            (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
1291
#define DMA2TSEL_24            (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
1292
#define DMA2TSEL_25            (25*0x0001u)   /* DMA channel 2 transfer select 25: DAC12_0IFG */
1293
#define DMA2TSEL_26            (26*0x0001u)   /* DMA channel 2 transfer select 26: DAC12_1IFG */
1294
#define DMA2TSEL_27            (27*0x0001u)   /* DMA channel 2 transfer select 27: USB FNRXD */
1295
#define DMA2TSEL_28            (28*0x0001u)   /* DMA channel 2 transfer select 28: USB ready */
1296
#define DMA2TSEL_29            (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1297
#define DMA2TSEL_30            (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1298
#define DMA2TSEL_31            (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1299
 
1300
#define DMA3TSEL_0             (0*0x0100u)    /* DMA channel 3 transfer select 0:  DMA_REQ (sw) */
1301
#define DMA3TSEL_1             (1*0x0100u)    /* DMA channel 3 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1302
#define DMA3TSEL_2             (2*0x0100u)    /* DMA channel 3 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1303
#define DMA3TSEL_3             (3*0x0100u)    /* DMA channel 3 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1304
#define DMA3TSEL_4             (4*0x0100u)    /* DMA channel 3 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1305
#define DMA3TSEL_5             (5*0x0100u)    /* DMA channel 3 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1306
#define DMA3TSEL_6             (6*0x0100u)    /* DMA channel 3 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1307
#define DMA3TSEL_7             (7*0x0001u)    /* DMA channel 3 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1308
#define DMA3TSEL_8             (8*0x0001u)    /* DMA channel 3 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1309
#define DMA3TSEL_9             (9*0x0100u)    /* DMA channel 3 transfer select 9:  Reserved */
1310
#define DMA3TSEL_10            (10*0x0100u)   /* DMA channel 3 transfer select 10: Reserved */
1311
#define DMA3TSEL_11            (11*0x0100u)   /* DMA channel 3 transfer select 11: Reserved */
1312
#define DMA3TSEL_12            (12*0x0100u)   /* DMA channel 3 transfer select 12: Reserved */
1313
#define DMA3TSEL_13            (13*0x0100u)   /* DMA channel 3 transfer select 13: Reserved */
1314
#define DMA3TSEL_14            (14*0x0100u)   /* DMA channel 3 transfer select 14: Reserved */
1315
#define DMA3TSEL_15            (15*0x0100u)   /* DMA channel 3 transfer select 15: Reserved */
1316
#define DMA3TSEL_16            (16*0x0100u)   /* DMA channel 3 transfer select 16: USCIA0 receive */
1317
#define DMA3TSEL_17            (17*0x0100u)   /* DMA channel 3 transfer select 17: USCIA0 transmit */
1318
#define DMA3TSEL_18            (18*0x0100u)   /* DMA channel 3 transfer select 18: USCIB0 receive */
1319
#define DMA3TSEL_19            (19*0x0100u)   /* DMA channel 3 transfer select 19: USCIB0 transmit */
1320
#define DMA3TSEL_20            (20*0x0100u)   /* DMA channel 3 transfer select 20: USCIA1 receive */
1321
#define DMA3TSEL_21            (21*0x0100u)   /* DMA channel 3 transfer select 21: USCIA1 transmit */
1322
#define DMA3TSEL_22            (22*0x0100u)   /* DMA channel 3 transfer select 22: USCIB1 receive */
1323
#define DMA3TSEL_23            (23*0x0100u)   /* DMA channel 3 transfer select 23: USCIB1 transmit */
1324
#define DMA3TSEL_24            (24*0x0100u)   /* DMA channel 3 transfer select 24: ADC12IFGx */
1325
#define DMA3TSEL_25            (25*0x0100u)   /* DMA channel 3 transfer select 25: DAC12_0IFG */
1326
#define DMA3TSEL_26            (26*0x0100u)   /* DMA channel 3 transfer select 26: DAC12_1IFG */
1327
#define DMA3TSEL_27            (27*0x0100u)   /* DMA channel 3 transfer select 27: USB FNRXD */
1328
#define DMA3TSEL_28            (28*0x0100u)   /* DMA channel 3 transfer select 28: USB ready */
1329
#define DMA3TSEL_29            (29*0x0100u)   /* DMA channel 3 transfer select 29: Multiplier ready */
1330
#define DMA3TSEL_30            (30*0x0100u)   /* DMA channel 3 transfer select 30: previous DMA channel DMA2IFG */
1331
#define DMA3TSEL_31            (31*0x0100u)   /* DMA channel 3 transfer select 31: ext. Trigger (DMAE0) */
1332
 
1333
#define DMA4TSEL_0             (0*0x0001u)    /* DMA channel 4 transfer select 0:  DMA_REQ (sw) */
1334
#define DMA4TSEL_1             (1*0x0001u)    /* DMA channel 4 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1335
#define DMA4TSEL_2             (2*0x0001u)    /* DMA channel 4 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1336
#define DMA4TSEL_3             (3*0x0001u)    /* DMA channel 4 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1337
#define DMA4TSEL_4             (4*0x0001u)    /* DMA channel 4 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1338
#define DMA4TSEL_5             (5*0x0001u)    /* DMA channel 4 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1339
#define DMA4TSEL_6             (6*0x0001u)    /* DMA channel 4 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1340
#define DMA4TSEL_7             (7*0x0001u)    /* DMA channel 4 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1341
#define DMA4TSEL_8             (8*0x0001u)    /* DMA channel 4 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1342
#define DMA4TSEL_9             (9*0x0001u)    /* DMA channel 4 transfer select 9:  Reserved */
1343
#define DMA4TSEL_10            (10*0x0001u)   /* DMA channel 4 transfer select 10: Reserved */
1344
#define DMA4TSEL_11            (11*0x0001u)   /* DMA channel 4 transfer select 11: Reserved */
1345
#define DMA4TSEL_12            (12*0x0001u)   /* DMA channel 4 transfer select 12: Reserved */
1346
#define DMA4TSEL_13            (13*0x0001u)   /* DMA channel 4 transfer select 13: Reserved */
1347
#define DMA4TSEL_14            (14*0x0001u)   /* DMA channel 4 transfer select 14: Reserved */
1348
#define DMA4TSEL_15            (15*0x0001u)   /* DMA channel 4 transfer select 15: Reserved */
1349
#define DMA4TSEL_16            (16*0x0001u)   /* DMA channel 4 transfer select 16: USCIA0 receive */
1350
#define DMA4TSEL_17            (17*0x0001u)   /* DMA channel 4 transfer select 17: USCIA0 transmit */
1351
#define DMA4TSEL_18            (18*0x0001u)   /* DMA channel 4 transfer select 18: USCIB0 receive */
1352
#define DMA4TSEL_19            (19*0x0001u)   /* DMA channel 4 transfer select 19: USCIB0 transmit */
1353
#define DMA4TSEL_20            (20*0x0001u)   /* DMA channel 4 transfer select 20: USCIA1 receive */
1354
#define DMA4TSEL_21            (21*0x0001u)   /* DMA channel 4 transfer select 21: USCIA1 transmit */
1355
#define DMA4TSEL_22            (22*0x0001u)   /* DMA channel 4 transfer select 22: USCIB1 receive */
1356
#define DMA4TSEL_23            (23*0x0001u)   /* DMA channel 4 transfer select 23: USCIB1 transmit */
1357
#define DMA4TSEL_24            (24*0x0001u)   /* DMA channel 4 transfer select 24: ADC12IFGx */
1358
#define DMA4TSEL_25            (25*0x0001u)   /* DMA channel 4 transfer select 25: DAC12_0IFG */
1359
#define DMA4TSEL_26            (26*0x0001u)   /* DMA channel 4 transfer select 26: DAC12_1IFG */
1360
#define DMA4TSEL_27            (27*0x0001u)   /* DMA channel 4 transfer select 27: USB FNRXD */
1361
#define DMA4TSEL_28            (28*0x0001u)   /* DMA channel 4 transfer select 28: USB ready */
1362
#define DMA4TSEL_29            (29*0x0001u)   /* DMA channel 4 transfer select 29: Multiplier ready */
1363
#define DMA4TSEL_30            (30*0x0001u)   /* DMA channel 4 transfer select 30: previous DMA channel DMA3IFG */
1364
#define DMA4TSEL_31            (31*0x0001u)   /* DMA channel 4 transfer select 31: ext. Trigger (DMAE0) */
1365
 
1366
#define DMA5TSEL_0             (0*0x0100u)    /* DMA channel 5 transfer select 0:  DMA_REQ (sw) */
1367
#define DMA5TSEL_1             (1*0x0100u)    /* DMA channel 5 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1368
#define DMA5TSEL_2             (2*0x0100u)    /* DMA channel 5 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1369
#define DMA5TSEL_3             (3*0x0100u)    /* DMA channel 5 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1370
#define DMA5TSEL_4             (4*0x0100u)    /* DMA channel 5 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1371
#define DMA5TSEL_5             (5*0x0100u)    /* DMA channel 5 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1372
#define DMA5TSEL_6             (6*0x0100u)    /* DMA channel 5 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1373
#define DMA5TSEL_7             (7*0x0001u)    /* DMA channel 5 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1374
#define DMA5TSEL_8             (8*0x0001u)    /* DMA channel 5 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1375
#define DMA5TSEL_9             (9*0x0100u)    /* DMA channel 5 transfer select 9:  Reserved */
1376
#define DMA5TSEL_10            (10*0x0100u)   /* DMA channel 5 transfer select 10: Reserved */
1377
#define DMA5TSEL_11            (11*0x0100u)   /* DMA channel 5 transfer select 11: Reserved */
1378
#define DMA5TSEL_12            (12*0x0100u)   /* DMA channel 5 transfer select 12: Reserved */
1379
#define DMA5TSEL_13            (13*0x0100u)   /* DMA channel 5 transfer select 13: Reserved */
1380
#define DMA5TSEL_14            (14*0x0100u)   /* DMA channel 5 transfer select 14: Reserved */
1381
#define DMA5TSEL_15            (15*0x0100u)   /* DMA channel 5 transfer select 15: Reserved */
1382
#define DMA5TSEL_16            (16*0x0100u)   /* DMA channel 5 transfer select 16: USCIA0 receive */
1383
#define DMA5TSEL_17            (17*0x0100u)   /* DMA channel 5 transfer select 17: USCIA0 transmit */
1384
#define DMA5TSEL_18            (18*0x0100u)   /* DMA channel 5 transfer select 18: USCIB0 receive */
1385
#define DMA5TSEL_19            (19*0x0100u)   /* DMA channel 5 transfer select 19: USCIB0 transmit */
1386
#define DMA5TSEL_20            (20*0x0100u)   /* DMA channel 5 transfer select 20: USCIA1 receive */
1387
#define DMA5TSEL_21            (21*0x0100u)   /* DMA channel 5 transfer select 21: USCIA1 transmit */
1388
#define DMA5TSEL_22            (22*0x0100u)   /* DMA channel 5 transfer select 22: USCIB1 receive */
1389
#define DMA5TSEL_23            (23*0x0100u)   /* DMA channel 5 transfer select 23: USCIB1 transmit */
1390
#define DMA5TSEL_24            (24*0x0100u)   /* DMA channel 5 transfer select 24: ADC12IFGx */
1391
#define DMA5TSEL_25            (25*0x0100u)   /* DMA channel 5 transfer select 25: DAC12_0IFG */
1392
#define DMA5TSEL_26            (26*0x0100u)   /* DMA channel 5 transfer select 26: DAC12_1IFG */
1393
#define DMA5TSEL_27            (27*0x0100u)   /* DMA channel 5 transfer select 27: USB FNRXD */
1394
#define DMA5TSEL_28            (28*0x0100u)   /* DMA channel 5 transfer select 28: USB ready */
1395
#define DMA5TSEL_29            (29*0x0100u)   /* DMA channel 5 transfer select 29: Multiplier ready */
1396
#define DMA5TSEL_30            (30*0x0100u)   /* DMA channel 5 transfer select 30: previous DMA channel DMA4IFG */
1397
#define DMA5TSEL_31            (31*0x0100u)   /* DMA channel 5 transfer select 31: ext. Trigger (DMAE0) */
1398
 
1399
#define DMA0TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1400
#define DMA0TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1401
#define DMA0TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1402
#define DMA0TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1403
#define DMA0TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1404
#define DMA0TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1405
#define DMA0TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1406
#define DMA0TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB0  (TB0CCR0.IFG) */
1407
#define DMA0TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB0  (TB0CCR2.IFG) */
1408
#define DMA0TSEL__RES9         (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1409
#define DMA0TSEL__RES10        (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1410
#define DMA0TSEL__RES11        (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1411
#define DMA0TSEL__RES12        (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1412
#define DMA0TSEL__RES13        (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1413
#define DMA0TSEL__RES14        (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
1414
#define DMA0TSEL__RES15        (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
1415
#define DMA0TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1416
#define DMA0TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1417
#define DMA0TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1418
#define DMA0TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1419
#define DMA0TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
1420
#define DMA0TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
1421
#define DMA0TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
1422
#define DMA0TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
1423
#define DMA0TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
1424
#define DMA0TSEL__RES25        (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
1425
#define DMA0TSEL__RES26        (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
1426
#define DMA0TSEL__USB_FNRXD    (27*0x0001u)   /* DMA channel 0 transfer select 27: USB FNRXD */
1427
#define DMA0TSEL__USB_READY    (28*0x0001u)   /* DMA channel 0 transfer select 28: USB ready */
1428
#define DMA0TSEL__MPY          (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1429
#define DMA0TSEL__DMA5IFG      (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA5IFG */
1430
#define DMA0TSEL__DMAE0        (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1431
 
1432
#define DMA1TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1433
#define DMA1TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1434
#define DMA1TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1435
#define DMA1TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1436
#define DMA1TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1437
#define DMA1TSEL__TA2CCR0      (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1438
#define DMA1TSEL__TA2CCR2      (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1439
#define DMA1TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 1 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1440
#define DMA1TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 1 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1441
#define DMA1TSEL__RES9         (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1442
#define DMA1TSEL__RES10        (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1443
#define DMA1TSEL__RES11        (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1444
#define DMA1TSEL__RES12        (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1445
#define DMA1TSEL__RES13        (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1446
#define DMA1TSEL__RES14        (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
1447
#define DMA1TSEL__RES15        (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
1448
#define DMA1TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1449
#define DMA1TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1450
#define DMA1TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1451
#define DMA1TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1452
#define DMA1TSEL__USCIA1RX     (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
1453
#define DMA1TSEL__USCIA1TX     (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
1454
#define DMA1TSEL__USCIB1RX     (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
1455
#define DMA1TSEL__USCIB1TX     (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
1456
#define DMA1TSEL__ADC12IFG     (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
1457
#define DMA1TSEL__RES25        (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
1458
#define DMA1TSEL__RES26        (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
1459
#define DMA1TSEL__USB_FNRXD    (27*0x0100u)   /* DMA channel 1 transfer select 27: USB FNRXD */
1460
#define DMA1TSEL__USB_READY    (28*0x0100u)   /* DMA channel 1 transfer select 28: USB ready */
1461
#define DMA1TSEL__MPY          (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1462
#define DMA1TSEL__DMA0IFG      (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1463
#define DMA1TSEL__DMAE0        (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1464
 
1465
#define DMA2TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1466
#define DMA2TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1467
#define DMA2TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1468
#define DMA2TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1469
#define DMA2TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1470
#define DMA2TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1471
#define DMA2TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1472
#define DMA2TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1473
#define DMA2TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1474
#define DMA2TSEL__RES9         (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1475
#define DMA2TSEL__RES10        (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1476
#define DMA2TSEL__RES11        (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1477
#define DMA2TSEL__RES12        (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1478
#define DMA2TSEL__RES13        (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1479
#define DMA2TSEL__RES14        (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
1480
#define DMA2TSEL__RES15        (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
1481
#define DMA2TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1482
#define DMA2TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1483
#define DMA2TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1484
#define DMA2TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1485
#define DMA2TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
1486
#define DMA2TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
1487
#define DMA2TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
1488
#define DMA2TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
1489
#define DMA2TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
1490
#define DMA2TSEL__RES25        (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
1491
#define DMA2TSEL__RES26        (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
1492
#define DMA2TSEL__USB_FNRXD    (27*0x0001u)   /* DMA channel 2 transfer select 27: USB FNRXD */
1493
#define DMA2TSEL__USB_READY    (28*0x0001u)   /* DMA channel 2 transfer select 28: USB ready */
1494
#define DMA2TSEL__MPY          (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1495
#define DMA2TSEL__DMA1IFG      (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1496
#define DMA2TSEL__DMAE0        (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1497
 
1498
#define DMA3TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 3 transfer select 0:  DMA_REQ (sw) */
1499
#define DMA3TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 3 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1500
#define DMA3TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 3 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1501
#define DMA3TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 3 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1502
#define DMA3TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 3 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1503
#define DMA3TSEL__TA2CCR0      (5*0x0100u)    /* DMA channel 3 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1504
#define DMA3TSEL__TA2CCR2      (6*0x0100u)    /* DMA channel 3 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1505
#define DMA3TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 3 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1506
#define DMA3TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 3 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1507
#define DMA3TSEL__RES9         (9*0x0100u)    /* DMA channel 3 transfer select 9:  Reserved */
1508
#define DMA3TSEL__RES10        (10*0x0100u)   /* DMA channel 3 transfer select 10: Reserved */
1509
#define DMA3TSEL__RES11        (11*0x0100u)   /* DMA channel 3 transfer select 11: Reserved */
1510
#define DMA3TSEL__RES12        (12*0x0100u)   /* DMA channel 3 transfer select 12: Reserved */
1511
#define DMA3TSEL__RES13        (13*0x0100u)   /* DMA channel 3 transfer select 13: Reserved */
1512
#define DMA3TSEL__RES14        (14*0x0100u)   /* DMA channel 3 transfer select 14: Reserved */
1513
#define DMA3TSEL__RES15        (15*0x0100u)   /* DMA channel 3 transfer select 15: Reserved */
1514
#define DMA3TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 3 transfer select 16: USCIA0 receive */
1515
#define DMA3TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 3 transfer select 17: USCIA0 transmit */
1516
#define DMA3TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 3 transfer select 18: USCIB0 receive */
1517
#define DMA3TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 3 transfer select 19: USCIB0 transmit */
1518
#define DMA3TSEL__USCIA1RX     (20*0x0100u)   /* DMA channel 3 transfer select 20: USCIA1 receive */
1519
#define DMA3TSEL__USCIA1TX     (21*0x0100u)   /* DMA channel 3 transfer select 21: USCIA1 transmit */
1520
#define DMA3TSEL__USCIB1RX     (22*0x0100u)   /* DMA channel 3 transfer select 22: USCIB1 receive */
1521
#define DMA3TSEL__USCIB1TX     (23*0x0100u)   /* DMA channel 3 transfer select 23: USCIB1 transmit */
1522
#define DMA3TSEL__ADC12IFG     (24*0x0100u)   /* DMA channel 3 transfer select 24: ADC12IFGx */
1523
#define DMA3TSEL__RES25        (25*0x0100u)   /* DMA channel 3 transfer select 25: Reserved */
1524
#define DMA3TSEL__RES26        (26*0x0100u)   /* DMA channel 3 transfer select 26: Reserved */
1525
#define DMA3TSEL__USB_FNRXD    (27*0x0100u)   /* DMA channel 3 transfer select 27: USB FNRXD */
1526
#define DMA3TSEL__USB_READY    (28*0x0100u)   /* DMA channel 3 transfer select 28: USB ready */
1527
#define DMA3TSEL__MPY          (29*0x0100u)   /* DMA channel 3 transfer select 29: Multiplier ready */
1528
#define DMA3TSEL__DMA2IFG      (30*0x0100u)   /* DMA channel 3 transfer select 30: previous DMA channel DMA2IFG */
1529
#define DMA3TSEL__DMAE0        (31*0x0100u)   /* DMA channel 3 transfer select 31: ext. Trigger (DMAE0) */
1530
 
1531
#define DMA4TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 4 transfer select 0:  DMA_REQ (sw) */
1532
#define DMA4TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 4 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1533
#define DMA4TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 4 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1534
#define DMA4TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 4 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1535
#define DMA4TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 4 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1536
#define DMA4TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 4 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1537
#define DMA4TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 4 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1538
#define DMA4TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 4 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1539
#define DMA4TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 4 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1540
#define DMA4TSEL__RES9         (9*0x0001u)    /* DMA channel 4 transfer select 9:  Reserved */
1541
#define DMA4TSEL__RES10        (10*0x0001u)   /* DMA channel 4 transfer select 10: Reserved */
1542
#define DMA4TSEL__RES11        (11*0x0001u)   /* DMA channel 4 transfer select 11: Reserved */
1543
#define DMA4TSEL__RES12        (12*0x0001u)   /* DMA channel 4 transfer select 12: Reserved */
1544
#define DMA4TSEL__RES13        (13*0x0001u)   /* DMA channel 4 transfer select 13: Reserved */
1545
#define DMA4TSEL__RES14        (14*0x0001u)   /* DMA channel 4 transfer select 14: Reserved */
1546
#define DMA4TSEL__RES15        (15*0x0001u)   /* DMA channel 4 transfer select 15: Reserved */
1547
#define DMA4TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 4 transfer select 16: USCIA0 receive */
1548
#define DMA4TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 4 transfer select 17: USCIA0 transmit */
1549
#define DMA4TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 4 transfer select 18: USCIB0 receive */
1550
#define DMA4TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 4 transfer select 19: USCIB0 transmit */
1551
#define DMA4TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 4 transfer select 20: USCIA1 receive */
1552
#define DMA4TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 4 transfer select 21: USCIA1 transmit */
1553
#define DMA4TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 4 transfer select 22: USCIB1 receive */
1554
#define DMA4TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 4 transfer select 23: USCIB1 transmit */
1555
#define DMA4TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 4 transfer select 24: ADC12IFGx */
1556
#define DMA4TSEL__RES25        (25*0x0001u)   /* DMA channel 4 transfer select 25: Reserved */
1557
#define DMA4TSEL__RES26        (26*0x0001u)   /* DMA channel 4 transfer select 26: Reserved */
1558
#define DMA4TSEL__USB_FNRXD    (27*0x0001u)   /* DMA channel 4 transfer select 27: USB FNRXD */
1559
#define DMA4TSEL__USB_READY    (28*0x0001u)   /* DMA channel 4 transfer select 28: USB ready */
1560
#define DMA4TSEL__MPY          (29*0x0001u)   /* DMA channel 4 transfer select 29: Multiplier ready */
1561
#define DMA4TSEL__DMA3IFG      (30*0x0001u)   /* DMA channel 4 transfer select 30: previous DMA channel DMA3IFG */
1562
#define DMA4TSEL__DMAE0        (31*0x0001u)   /* DMA channel 4 transfer select 31: ext. Trigger (DMAE0) */
1563
 
1564
#define DMA5TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 5 transfer select 0:  DMA_REQ (sw) */
1565
#define DMA5TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 5 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1566
#define DMA5TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 5 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1567
#define DMA5TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 5 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1568
#define DMA5TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 5 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1569
#define DMA5TSEL__TA2CCR0      (5*0x0100u)    /* DMA channel 5 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1570
#define DMA5TSEL__TA2CCR2      (6*0x0100u)    /* DMA channel 5 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1571
#define DMA5TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 5 transfer select 7:  TimerB0 (TB0CCR0.IFG) */
1572
#define DMA5TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 5 transfer select 8:  TimerB0 (TB0CCR2.IFG) */
1573
#define DMA5TSEL__RES9         (9*0x0100u)    /* DMA channel 5 transfer select 9:  Reserved */
1574
#define DMA5TSEL__RES10        (10*0x0100u)   /* DMA channel 5 transfer select 10: Reserved */
1575
#define DMA5TSEL__RES11        (11*0x0100u)   /* DMA channel 5 transfer select 11: Reserved */
1576
#define DMA5TSEL__RES12        (12*0x0100u)   /* DMA channel 5 transfer select 12: Reserved */
1577
#define DMA5TSEL__RES13        (13*0x0100u)   /* DMA channel 5 transfer select 13: Reserved */
1578
#define DMA5TSEL__RES14        (14*0x0100u)   /* DMA channel 5 transfer select 14: Reserved */
1579
#define DMA5TSEL__RES15        (15*0x0100u)   /* DMA channel 5 transfer select 15: Reserved */
1580
#define DMA5TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 5 transfer select 16: USCIA0 receive */
1581
#define DMA5TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 5 transfer select 17: USCIA0 transmit */
1582
#define DMA5TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 5 transfer select 18: USCIB0 receive */
1583
#define DMA5TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 5 transfer select 19: USCIB0 transmit */
1584
#define DMA5TSEL__USCIA1RX     (20*0x0100u)   /* DMA channel 5 transfer select 20: USCIA1 receive */
1585
#define DMA5TSEL__USCIA1TX     (21*0x0100u)   /* DMA channel 5 transfer select 21: USCIA1 transmit */
1586
#define DMA5TSEL__USCIB1RX     (22*0x0100u)   /* DMA channel 5 transfer select 22: USCIB1 receive */
1587
#define DMA5TSEL__USCIB1TX     (23*0x0100u)   /* DMA channel 5 transfer select 23: USCIB1 transmit */
1588
#define DMA5TSEL__ADC12IFG     (24*0x0100u)   /* DMA channel 5 transfer select 24: ADC12IFGx */
1589
#define DMA5TSEL__RES25        (25*0x0100u)   /* DMA channel 5 transfer select 25: Reserved */
1590
#define DMA5TSEL__RES26        (26*0x0100u)   /* DMA channel 5 transfer select 26: Reserved */
1591
#define DMA5TSEL__USB_FNRXD    (27*0x0100u)   /* DMA channel 5 transfer select 27: USB FNRXD */
1592
#define DMA5TSEL__USB_READY    (28*0x0100u)   /* DMA channel 5 transfer select 28: USB ready */
1593
#define DMA5TSEL__MPY          (29*0x0100u)   /* DMA channel 5 transfer select 29: Multiplier ready */
1594
#define DMA5TSEL__DMA4IFG      (30*0x0100u)   /* DMA channel 5 transfer select 30: previous DMA channel DMA4IFG */
1595
#define DMA5TSEL__DMAE0        (31*0x0100u)   /* DMA channel 5 transfer select 31: ext. Trigger (DMAE0) */
1596
 
1597
/*************************************************************
1598
* Flash Memory
1599
*************************************************************/
1600
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
1601
#define __MSP430_BASEADDRESS_FLASH__ 0x0140
1602
 
1603
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
1604
SFR_8BIT(FCTL1_L);                            /* FLASH Control 1 */
1605
SFR_8BIT(FCTL1_H);                            /* FLASH Control 1 */
1606
//sfrbw    FCTL2               (0x0142)  /* FLASH Control 2 */
1607
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
1608
SFR_8BIT(FCTL3_L);                            /* FLASH Control 3 */
1609
SFR_8BIT(FCTL3_H);                            /* FLASH Control 3 */
1610
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
1611
SFR_8BIT(FCTL4_L);                            /* FLASH Control 4 */
1612
SFR_8BIT(FCTL4_H);                            /* FLASH Control 4 */
1613
 
1614
#define FRPW                   (0x9600)       /* Flash password returned by read */
1615
#define FWPW                   (0xA500)       /* Flash password for write */
1616
#define FXPW                   (0x3300)       /* for use with XOR instruction */
1617
#define FRKEY                  (0x9600)       /* (legacy definition) Flash key returned by read */
1618
#define FWKEY                  (0xA500)       /* (legacy definition) Flash key for write */
1619
#define FXKEY                  (0x3300)       /* (legacy definition) for use with XOR instruction */
1620
 
1621
/* FCTL1 Control Bits */
1622
//#define RESERVED            (0x0001)  /* Reserved */
1623
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
1624
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
1625
//#define RESERVED            (0x0008)  /* Reserved */
1626
//#define RESERVED            (0x0010)  /* Reserved */
1627
#define SWRT                   (0x0020)       /* Smart Write enable */
1628
#define WRT                    (0x0040)       /* Enable bit for Flash write */
1629
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
1630
 
1631
/* FCTL1 Control Bits */
1632
//#define RESERVED            (0x0001)  /* Reserved */
1633
#define ERASE_L                (0x0002)       /* Enable bit for Flash segment erase */
1634
#define MERAS_L                (0x0004)       /* Enable bit for Flash mass erase */
1635
//#define RESERVED            (0x0008)  /* Reserved */
1636
//#define RESERVED            (0x0010)  /* Reserved */
1637
#define SWRT_L                 (0x0020)       /* Smart Write enable */
1638
#define WRT_L                  (0x0040)       /* Enable bit for Flash write */
1639
#define BLKWRT_L               (0x0080)       /* Enable bit for Flash segment write */
1640
 
1641
/* FCTL1 Control Bits */
1642
//#define RESERVED            (0x0001)  /* Reserved */
1643
//#define RESERVED            (0x0008)  /* Reserved */
1644
//#define RESERVED            (0x0010)  /* Reserved */
1645
 
1646
/* FCTL3 Control Bits */
1647
#define BUSY                   (0x0001)       /* Flash busy: 1 */
1648
#define KEYV                   (0x0002)       /* Flash Key violation flag */
1649
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
1650
#define WAIT                   (0x0008)       /* Wait flag for segment write */
1651
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1652
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
1653
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1654
//#define RESERVED            (0x0080)  /* Reserved */
1655
 
1656
/* FCTL3 Control Bits */
1657
#define BUSY_L                 (0x0001)       /* Flash busy: 1 */
1658
#define KEYV_L                 (0x0002)       /* Flash Key violation flag */
1659
#define ACCVIFG_L              (0x0004)       /* Flash Access violation flag */
1660
#define WAIT_L                 (0x0008)       /* Wait flag for segment write */
1661
#define LOCK_L                 (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1662
#define EMEX_L                 (0x0020)       /* Flash Emergency Exit */
1663
#define LOCKA_L                (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1664
//#define RESERVED            (0x0080)  /* Reserved */
1665
 
1666
/* FCTL3 Control Bits */
1667
//#define RESERVED            (0x0080)  /* Reserved */
1668
 
1669
/* FCTL4 Control Bits */
1670
#define VPE                    (0x0001)       /* Voltage Changed during Program Error Flag */
1671
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
1672
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
1673
#define LOCKINFO               (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1674
 
1675
/* FCTL4 Control Bits */
1676
#define VPE_L                  (0x0001)       /* Voltage Changed during Program Error Flag */
1677
#define MGR0_L                 (0x0010)       /* Marginal read 0 mode. */
1678
#define MGR1_L                 (0x0020)       /* Marginal read 1 mode. */
1679
#define LOCKINFO_L             (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1680
 
1681
/* FCTL4 Control Bits */
1682
 
1683
/************************************************************
1684
* HARDWARE MULTIPLIER 32Bit
1685
************************************************************/
1686
#define __MSP430_HAS_MPY32__                  /* Definition to show that Module is available */
1687
#define __MSP430_BASEADDRESS_MPY32__ 0x04C0
1688
 
1689
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
1690
SFR_8BIT(MPY_L);                              /* Multiply Unsigned/Operand 1 */
1691
SFR_8BIT(MPY_H);                              /* Multiply Unsigned/Operand 1 */
1692
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
1693
SFR_8BIT(MPYS_L);                             /* Multiply Signed/Operand 1 */
1694
SFR_8BIT(MPYS_H);                             /* Multiply Signed/Operand 1 */
1695
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
1696
SFR_8BIT(MAC_L);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1697
SFR_8BIT(MAC_H);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1698
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
1699
SFR_8BIT(MACS_L);                             /* Multiply Signed and Accumulate/Operand 1 */
1700
SFR_8BIT(MACS_H);                             /* Multiply Signed and Accumulate/Operand 1 */
1701
SFR_16BIT(OP2);                               /* Operand 2 */
1702
SFR_8BIT(OP2_L);                              /* Operand 2 */
1703
SFR_8BIT(OP2_H);                              /* Operand 2 */
1704
SFR_16BIT(RESLO);                             /* Result Low Word */
1705
SFR_8BIT(RESLO_L);                            /* Result Low Word */
1706
SFR_8BIT(RESLO_H);                            /* Result Low Word */
1707
SFR_16BIT(RESHI);                             /* Result High Word */
1708
SFR_8BIT(RESHI_L);                            /* Result High Word */
1709
SFR_8BIT(RESHI_H);                            /* Result High Word */
1710
SFR_16BIT(SUMEXT);                            /* Sum Extend */
1711
SFR_8BIT(SUMEXT_L);                           /* Sum Extend */
1712
SFR_8BIT(SUMEXT_H);                           /* Sum Extend */
1713
 
1714
SFR_16BIT(MPY32L);                            /* 32-bit operand 1 - multiply - low word */
1715
SFR_8BIT(MPY32L_L);                           /* 32-bit operand 1 - multiply - low word */
1716
SFR_8BIT(MPY32L_H);                           /* 32-bit operand 1 - multiply - low word */
1717
SFR_16BIT(MPY32H);                            /* 32-bit operand 1 - multiply - high word */
1718
SFR_8BIT(MPY32H_L);                           /* 32-bit operand 1 - multiply - high word */
1719
SFR_8BIT(MPY32H_H);                           /* 32-bit operand 1 - multiply - high word */
1720
SFR_16BIT(MPYS32L);                           /* 32-bit operand 1 - signed multiply - low word */
1721
SFR_8BIT(MPYS32L_L);                          /* 32-bit operand 1 - signed multiply - low word */
1722
SFR_8BIT(MPYS32L_H);                          /* 32-bit operand 1 - signed multiply - low word */
1723
SFR_16BIT(MPYS32H);                           /* 32-bit operand 1 - signed multiply - high word */
1724
SFR_8BIT(MPYS32H_L);                          /* 32-bit operand 1 - signed multiply - high word */
1725
SFR_8BIT(MPYS32H_H);                          /* 32-bit operand 1 - signed multiply - high word */
1726
SFR_16BIT(MAC32L);                            /* 32-bit operand 1 - multiply accumulate - low word */
1727
SFR_8BIT(MAC32L_L);                           /* 32-bit operand 1 - multiply accumulate - low word */
1728
SFR_8BIT(MAC32L_H);                           /* 32-bit operand 1 - multiply accumulate - low word */
1729
SFR_16BIT(MAC32H);                            /* 32-bit operand 1 - multiply accumulate - high word */
1730
SFR_8BIT(MAC32H_L);                           /* 32-bit operand 1 - multiply accumulate - high word */
1731
SFR_8BIT(MAC32H_H);                           /* 32-bit operand 1 - multiply accumulate - high word */
1732
SFR_16BIT(MACS32L);                           /* 32-bit operand 1 - signed multiply accumulate - low word */
1733
SFR_8BIT(MACS32L_L);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1734
SFR_8BIT(MACS32L_H);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1735
SFR_16BIT(MACS32H);                           /* 32-bit operand 1 - signed multiply accumulate - high word */
1736
SFR_8BIT(MACS32H_L);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1737
SFR_8BIT(MACS32H_H);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1738
SFR_16BIT(OP2L);                              /* 32-bit operand 2 - low word */
1739
SFR_8BIT(OP2L_L);                             /* 32-bit operand 2 - low word */
1740
SFR_8BIT(OP2L_H);                             /* 32-bit operand 2 - low word */
1741
SFR_16BIT(OP2H);                              /* 32-bit operand 2 - high word */
1742
SFR_8BIT(OP2H_L);                             /* 32-bit operand 2 - high word */
1743
SFR_8BIT(OP2H_H);                             /* 32-bit operand 2 - high word */
1744
SFR_16BIT(RES0);                              /* 32x32-bit result 0 - least significant word */
1745
SFR_8BIT(RES0_L);                             /* 32x32-bit result 0 - least significant word */
1746
SFR_8BIT(RES0_H);                             /* 32x32-bit result 0 - least significant word */
1747
SFR_16BIT(RES1);                              /* 32x32-bit result 1 */
1748
SFR_8BIT(RES1_L);                             /* 32x32-bit result 1 */
1749
SFR_8BIT(RES1_H);                             /* 32x32-bit result 1 */
1750
SFR_16BIT(RES2);                              /* 32x32-bit result 2 */
1751
SFR_8BIT(RES2_L);                             /* 32x32-bit result 2 */
1752
SFR_8BIT(RES2_H);                             /* 32x32-bit result 2 */
1753
SFR_16BIT(RES3);                              /* 32x32-bit result 3 - most significant word */
1754
SFR_8BIT(RES3_L);                             /* 32x32-bit result 3 - most significant word */
1755
SFR_8BIT(RES3_H);                             /* 32x32-bit result 3 - most significant word */
1756
SFR_16BIT(MPY32CTL0);                         /* MPY32 Control Register 0 */
1757
SFR_8BIT(MPY32CTL0_L);                        /* MPY32 Control Register 0 */
1758
SFR_8BIT(MPY32CTL0_H);                        /* MPY32 Control Register 0 */
1759
 
1760
#define MPY_B                  MPY_L          /* Multiply Unsigned/Operand 1 (Byte Access) */
1761
#define MPYS_B                 MPYS_L         /* Multiply Signed/Operand 1 (Byte Access) */
1762
#define MAC_B                  MAC_L          /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
1763
#define MACS_B                 MACS_L         /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
1764
#define OP2_B                  OP2_L          /* Operand 2 (Byte Access) */
1765
#define MPY32L_B               MPY32L_L       /* 32-bit operand 1 - multiply - low word (Byte Access) */
1766
#define MPY32H_B               MPY32H_L       /* 32-bit operand 1 - multiply - high word (Byte Access) */
1767
#define MPYS32L_B              MPYS32L_L      /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
1768
#define MPYS32H_B              MPYS32H_L      /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
1769
#define MAC32L_B               MAC32L_L       /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
1770
#define MAC32H_B               MAC32H_L       /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
1771
#define MACS32L_B              MACS32L_L      /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
1772
#define MACS32H_B              MACS32H_L      /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
1773
#define OP2L_B                 OP2L_L         /* 32-bit operand 2 - low word (Byte Access) */
1774
#define OP2H_B                 OP2H_L         /* 32-bit operand 2 - high word (Byte Access) */
1775
 
1776
/* MPY32CTL0 Control Bits */
1777
#define MPYC                   (0x0001)       /* Carry of the multiplier */
1778
//#define RESERVED            (0x0002)  /* Reserved */
1779
#define MPYFRAC                (0x0004)       /* Fractional mode */
1780
#define MPYSAT                 (0x0008)       /* Saturation mode */
1781
#define MPYM0                  (0x0010)       /* Multiplier mode Bit:0 */
1782
#define MPYM1                  (0x0020)       /* Multiplier mode Bit:1 */
1783
#define OP1_32                 (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1784
#define OP2_32                 (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1785
#define MPYDLYWRTEN            (0x0100)       /* Delayed write enable */
1786
#define MPYDLY32               (0x0200)       /* Delayed write mode */
1787
 
1788
/* MPY32CTL0 Control Bits */
1789
#define MPYC_L                 (0x0001)       /* Carry of the multiplier */
1790
//#define RESERVED            (0x0002)  /* Reserved */
1791
#define MPYFRAC_L              (0x0004)       /* Fractional mode */
1792
#define MPYSAT_L               (0x0008)       /* Saturation mode */
1793
#define MPYM0_L                (0x0010)       /* Multiplier mode Bit:0 */
1794
#define MPYM1_L                (0x0020)       /* Multiplier mode Bit:1 */
1795
#define OP1_32_L               (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1796
#define OP2_32_L               (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1797
 
1798
/* MPY32CTL0 Control Bits */
1799
//#define RESERVED            (0x0002)  /* Reserved */
1800
#define MPYDLYWRTEN_H          (0x0001)       /* Delayed write enable */
1801
#define MPYDLY32_H             (0x0002)       /* Delayed write mode */
1802
 
1803
#define MPYM_0                 (0x0000)       /* Multiplier mode: MPY */
1804
#define MPYM_1                 (0x0010)       /* Multiplier mode: MPYS */
1805
#define MPYM_2                 (0x0020)       /* Multiplier mode: MAC */
1806
#define MPYM_3                 (0x0030)       /* Multiplier mode: MACS */
1807
#define MPYM__MPY              (0x0000)       /* Multiplier mode: MPY */
1808
#define MPYM__MPYS             (0x0010)       /* Multiplier mode: MPYS */
1809
#define MPYM__MAC              (0x0020)       /* Multiplier mode: MAC */
1810
#define MPYM__MACS             (0x0030)       /* Multiplier mode: MACS */
1811
 
1812
/************************************************************
1813
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
1814
************************************************************/
1815
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
1816
#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200
1817
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
1818
#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200
1819
#define __MSP430_HAS_PORTA_R__                /* Definition to show that Module is available */
1820
#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200
1821
 
1822
SFR_16BIT(PAIN);                              /* Port A Input */
1823
SFR_8BIT(PAIN_L);                             /* Port A Input */
1824
SFR_8BIT(PAIN_H);                             /* Port A Input */
1825
SFR_16BIT(PAOUT);                             /* Port A Output */
1826
SFR_8BIT(PAOUT_L);                            /* Port A Output */
1827
SFR_8BIT(PAOUT_H);                            /* Port A Output */
1828
SFR_16BIT(PADIR);                             /* Port A Direction */
1829
SFR_8BIT(PADIR_L);                            /* Port A Direction */
1830
SFR_8BIT(PADIR_H);                            /* Port A Direction */
1831
SFR_16BIT(PAREN);                             /* Port A Resistor Enable */
1832
SFR_8BIT(PAREN_L);                            /* Port A Resistor Enable */
1833
SFR_8BIT(PAREN_H);                            /* Port A Resistor Enable */
1834
SFR_16BIT(PADS);                              /* Port A Resistor Drive Strenght */
1835
SFR_8BIT(PADS_L);                             /* Port A Resistor Drive Strenght */
1836
SFR_8BIT(PADS_H);                             /* Port A Resistor Drive Strenght */
1837
SFR_16BIT(PASEL);                             /* Port A Selection */
1838
SFR_8BIT(PASEL_L);                            /* Port A Selection */
1839
SFR_8BIT(PASEL_H);                            /* Port A Selection */
1840
SFR_16BIT(PAIES);                             /* Port A Interrupt Edge Select */
1841
SFR_8BIT(PAIES_L);                            /* Port A Interrupt Edge Select */
1842
SFR_8BIT(PAIES_H);                            /* Port A Interrupt Edge Select */
1843
SFR_16BIT(PAIE);                              /* Port A Interrupt Enable */
1844
SFR_8BIT(PAIE_L);                             /* Port A Interrupt Enable */
1845
SFR_8BIT(PAIE_H);                             /* Port A Interrupt Enable */
1846
SFR_16BIT(PAIFG);                             /* Port A Interrupt Flag */
1847
SFR_8BIT(PAIFG_L);                            /* Port A Interrupt Flag */
1848
SFR_8BIT(PAIFG_H);                            /* Port A Interrupt Flag */
1849
 
1850
 
1851
SFR_16BIT(P1IV);                              /* Port 1 Interrupt Vector Word */
1852
SFR_16BIT(P2IV);                              /* Port 2 Interrupt Vector Word */
1853
#define P1IN                   (PAIN_L)       /* Port 1 Input */
1854
#define P1OUT                  (PAOUT_L)      /* Port 1 Output */
1855
#define P1DIR                  (PADIR_L)      /* Port 1 Direction */
1856
#define P1REN                  (PAREN_L)      /* Port 1 Resistor Enable */
1857
#define P1DS                   (PADS_L)       /* Port 1 Resistor Drive Strenght */
1858
#define P1SEL                  (PASEL_L)      /* Port 1 Selection */
1859
#define P1IES                  (PAIES_L)      /* Port 1 Interrupt Edge Select */
1860
#define P1IE                   (PAIE_L)       /* Port 1 Interrupt Enable */
1861
#define P1IFG                  (PAIFG_L)      /* Port 1 Interrupt Flag */
1862
 
1863
//Definitions for P1IV
1864
#define P1IV_NONE              (0x0000)       /* No Interrupt pending */
1865
#define P1IV_P1IFG0            (0x0002)       /* P1IV P1IFG.0 */
1866
#define P1IV_P1IFG1            (0x0004)       /* P1IV P1IFG.1 */
1867
#define P1IV_P1IFG2            (0x0006)       /* P1IV P1IFG.2 */
1868
#define P1IV_P1IFG3            (0x0008)       /* P1IV P1IFG.3 */
1869
#define P1IV_P1IFG4            (0x000A)       /* P1IV P1IFG.4 */
1870
#define P1IV_P1IFG5            (0x000C)       /* P1IV P1IFG.5 */
1871
#define P1IV_P1IFG6            (0x000E)       /* P1IV P1IFG.6 */
1872
#define P1IV_P1IFG7            (0x0010)       /* P1IV P1IFG.7 */
1873
 
1874
#define P2IN                   (PAIN_H)       /* Port 2 Input */
1875
#define P2OUT                  (PAOUT_H)      /* Port 2 Output */
1876
#define P2DIR                  (PADIR_H)      /* Port 2 Direction */
1877
#define P2REN                  (PAREN_H)      /* Port 2 Resistor Enable */
1878
#define P2DS                   (PADS_H)       /* Port 2 Resistor Drive Strenght */
1879
#define P2SEL                  (PASEL_H)      /* Port 2 Selection */
1880
#define P2IES                  (PAIES_H)      /* Port 2 Interrupt Edge Select */
1881
#define P2IE                   (PAIE_H)       /* Port 2 Interrupt Enable */
1882
#define P2IFG                  (PAIFG_H)      /* Port 2 Interrupt Flag */
1883
 
1884
//Definitions for P2IV
1885
#define P2IV_NONE              (0x0000)       /* No Interrupt pending */
1886
#define P2IV_P2IFG0            (0x0002)       /* P2IV P2IFG.0 */
1887
#define P2IV_P2IFG1            (0x0004)       /* P2IV P2IFG.1 */
1888
#define P2IV_P2IFG2            (0x0006)       /* P2IV P2IFG.2 */
1889
#define P2IV_P2IFG3            (0x0008)       /* P2IV P2IFG.3 */
1890
#define P2IV_P2IFG4            (0x000A)       /* P2IV P2IFG.4 */
1891
#define P2IV_P2IFG5            (0x000C)       /* P2IV P2IFG.5 */
1892
#define P2IV_P2IFG6            (0x000E)       /* P2IV P2IFG.6 */
1893
#define P2IV_P2IFG7            (0x0010)       /* P2IV P2IFG.7 */
1894
 
1895
 
1896
/************************************************************
1897
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
1898
************************************************************/
1899
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
1900
#define __MSP430_BASEADDRESS_PORT3_R__ 0x0220
1901
#define __MSP430_HAS_PORT4_R__                /* Definition to show that Module is available */
1902
#define __MSP430_BASEADDRESS_PORT4_R__ 0x0220
1903
#define __MSP430_HAS_PORTB_R__                /* Definition to show that Module is available */
1904
#define __MSP430_BASEADDRESS_PORTB_R__ 0x0220
1905
 
1906
SFR_16BIT(PBIN);                              /* Port B Input */
1907
SFR_8BIT(PBIN_L);                             /* Port B Input */
1908
SFR_8BIT(PBIN_H);                             /* Port B Input */
1909
SFR_16BIT(PBOUT);                             /* Port B Output */
1910
SFR_8BIT(PBOUT_L);                            /* Port B Output */
1911
SFR_8BIT(PBOUT_H);                            /* Port B Output */
1912
SFR_16BIT(PBDIR);                             /* Port B Direction */
1913
SFR_8BIT(PBDIR_L);                            /* Port B Direction */
1914
SFR_8BIT(PBDIR_H);                            /* Port B Direction */
1915
SFR_16BIT(PBREN);                             /* Port B Resistor Enable */
1916
SFR_8BIT(PBREN_L);                            /* Port B Resistor Enable */
1917
SFR_8BIT(PBREN_H);                            /* Port B Resistor Enable */
1918
SFR_16BIT(PBDS);                              /* Port B Resistor Drive Strenght */
1919
SFR_8BIT(PBDS_L);                             /* Port B Resistor Drive Strenght */
1920
SFR_8BIT(PBDS_H);                             /* Port B Resistor Drive Strenght */
1921
SFR_16BIT(PBSEL);                             /* Port B Selection */
1922
SFR_8BIT(PBSEL_L);                            /* Port B Selection */
1923
SFR_8BIT(PBSEL_H);                            /* Port B Selection */
1924
SFR_16BIT(PBIES);                             /* Port B Interrupt Edge Select */
1925
SFR_8BIT(PBIES_L);                            /* Port B Interrupt Edge Select */
1926
SFR_8BIT(PBIES_H);                            /* Port B Interrupt Edge Select */
1927
SFR_16BIT(PBIE);                              /* Port B Interrupt Enable */
1928
SFR_8BIT(PBIE_L);                             /* Port B Interrupt Enable */
1929
SFR_8BIT(PBIE_H);                             /* Port B Interrupt Enable */
1930
SFR_16BIT(PBIFG);                             /* Port B Interrupt Flag */
1931
SFR_8BIT(PBIFG_L);                            /* Port B Interrupt Flag */
1932
SFR_8BIT(PBIFG_H);                            /* Port B Interrupt Flag */
1933
 
1934
 
1935
SFR_16BIT(P3IV);                              /* Port 3 Interrupt Vector Word */
1936
SFR_16BIT(P4IV);                              /* Port 4 Interrupt Vector Word */
1937
#define P3IN                   (PBIN_L)       /* Port 3 Input */
1938
#define P3OUT                  (PBOUT_L)      /* Port 3 Output */
1939
#define P3DIR                  (PBDIR_L)      /* Port 3 Direction */
1940
#define P3REN                  (PBREN_L)      /* Port 3 Resistor Enable */
1941
#define P3DS                   (PBDS_L)       /* Port 3 Resistor Drive Strenght */
1942
#define P3SEL                  (PBSEL_L)      /* Port 3 Selection */
1943
#define P3IES                  (PBIES_L)      /* Port 3 Interrupt Edge Select */
1944
#define P3IE                   (PBIE_L)       /* Port 3 Interrupt Enable */
1945
#define P3IFG                  (PBIFG_L)      /* Port 3 Interrupt Flag */
1946
 
1947
//Definitions for P3IV
1948
#define P3IV_NONE              (0x0000)       /* No Interrupt pending */
1949
#define P3IV_P3IFG0            (0x0002)       /* P3IV P3IFG.0 */
1950
#define P3IV_P3IFG1            (0x0004)       /* P3IV P3IFG.1 */
1951
#define P3IV_P3IFG2            (0x0006)       /* P3IV P3IFG.2 */
1952
#define P3IV_P3IFG3            (0x0008)       /* P3IV P3IFG.3 */
1953
#define P3IV_P3IFG4            (0x000A)       /* P3IV P3IFG.4 */
1954
#define P3IV_P3IFG5            (0x000C)       /* P3IV P3IFG.5 */
1955
#define P3IV_P3IFG6            (0x000E)       /* P3IV P3IFG.6 */
1956
#define P3IV_P3IFG7            (0x0010)       /* P3IV P3IFG.7 */
1957
 
1958
#define P4IN                   (PBIN_H)       /* Port 4 Input */
1959
#define P4OUT                  (PBOUT_H)      /* Port 4 Output */
1960
#define P4DIR                  (PBDIR_H)      /* Port 4 Direction */
1961
#define P4REN                  (PBREN_H)      /* Port 4 Resistor Enable */
1962
#define P4DS                   (PBDS_H)       /* Port 4 Resistor Drive Strenght */
1963
#define P4SEL                  (PBSEL_H)      /* Port 4 Selection */
1964
#define P4IES                  (PBIES_H)      /* Port 4 Interrupt Edge Select */
1965
#define P4IE                   (PBIE_H)       /* Port 4 Interrupt Enable */
1966
#define P4IFG                  (PBIFG_H)      /* Port 4 Interrupt Flag */
1967
 
1968
//Definitions for P4IV
1969
#define P4IV_NONE              (0x0000)       /* No Interrupt pending */
1970
#define P4IV_P4IFG0            (0x0002)       /* P4IV P4IFG.0 */
1971
#define P4IV_P4IFG1            (0x0004)       /* P4IV P4IFG.1 */
1972
#define P4IV_P4IFG2            (0x0006)       /* P4IV P4IFG.2 */
1973
#define P4IV_P4IFG3            (0x0008)       /* P4IV P4IFG.3 */
1974
#define P4IV_P4IFG4            (0x000A)       /* P4IV P4IFG.4 */
1975
#define P4IV_P4IFG5            (0x000C)       /* P4IV P4IFG.5 */
1976
#define P4IV_P4IFG6            (0x000E)       /* P4IV P4IFG.6 */
1977
#define P4IV_P4IFG7            (0x0010)       /* P4IV P4IFG.7 */
1978
 
1979
 
1980
/************************************************************
1981
* DIGITAL I/O Port5/6 Pull up / Pull down Resistors
1982
************************************************************/
1983
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
1984
#define __MSP430_BASEADDRESS_PORT5_R__ 0x0240
1985
#define __MSP430_HAS_PORT6_R__                /* Definition to show that Module is available */
1986
#define __MSP430_BASEADDRESS_PORT6_R__ 0x0240
1987
#define __MSP430_HAS_PORTC_R__                /* Definition to show that Module is available */
1988
#define __MSP430_BASEADDRESS_PORTC_R__ 0x0240
1989
 
1990
SFR_16BIT(PCIN);                              /* Port C Input */
1991
SFR_8BIT(PCIN_L);                             /* Port C Input */
1992
SFR_8BIT(PCIN_H);                             /* Port C Input */
1993
SFR_16BIT(PCOUT);                             /* Port C Output */
1994
SFR_8BIT(PCOUT_L);                            /* Port C Output */
1995
SFR_8BIT(PCOUT_H);                            /* Port C Output */
1996
SFR_16BIT(PCDIR);                             /* Port C Direction */
1997
SFR_8BIT(PCDIR_L);                            /* Port C Direction */
1998
SFR_8BIT(PCDIR_H);                            /* Port C Direction */
1999
SFR_16BIT(PCREN);                             /* Port C Resistor Enable */
2000
SFR_8BIT(PCREN_L);                            /* Port C Resistor Enable */
2001
SFR_8BIT(PCREN_H);                            /* Port C Resistor Enable */
2002
SFR_16BIT(PCDS);                              /* Port C Resistor Drive Strenght */
2003
SFR_8BIT(PCDS_L);                             /* Port C Resistor Drive Strenght */
2004
SFR_8BIT(PCDS_H);                             /* Port C Resistor Drive Strenght */
2005
SFR_16BIT(PCSEL);                             /* Port C Selection */
2006
SFR_8BIT(PCSEL_L);                            /* Port C Selection */
2007
SFR_8BIT(PCSEL_H);                            /* Port C Selection */
2008
 
2009
 
2010
#define P5IN                   (PCIN_L)       /* Port 5 Input */
2011
#define P5OUT                  (PCOUT_L)      /* Port 5 Output */
2012
#define P5DIR                  (PCDIR_L)      /* Port 5 Direction */
2013
#define P5REN                  (PCREN_L)      /* Port 5 Resistor Enable */
2014
#define P5DS                   (PCDS_L)       /* Port 5 Resistor Drive Strenght */
2015
#define P5SEL                  (PCSEL_L)      /* Port 5 Selection */
2016
 
2017
#define P6IN                   (PCIN_H)       /* Port 6 Input */
2018
#define P6OUT                  (PCOUT_H)      /* Port 6 Output */
2019
#define P6DIR                  (PCDIR_H)      /* Port 6 Direction */
2020
#define P6REN                  (PCREN_H)      /* Port 6 Resistor Enable */
2021
#define P6DS                   (PCDS_H)       /* Port 6 Resistor Drive Strenght */
2022
#define P6SEL                  (PCSEL_H)      /* Port 6 Selection */
2023
 
2024
 
2025
/************************************************************
2026
* DIGITAL I/O Port7/8 Pull up / Pull down Resistors
2027
************************************************************/
2028
#define __MSP430_HAS_PORT7_R__                /* Definition to show that Module is available */
2029
#define __MSP430_BASEADDRESS_PORT7_R__ 0x0260
2030
#define __MSP430_HAS_PORT8_R__                /* Definition to show that Module is available */
2031
#define __MSP430_BASEADDRESS_PORT8_R__ 0x0260
2032
#define __MSP430_HAS_PORTD_R__                /* Definition to show that Module is available */
2033
#define __MSP430_BASEADDRESS_PORTD_R__ 0x0260
2034
 
2035
SFR_16BIT(PDIN);                              /* Port D Input */
2036
SFR_8BIT(PDIN_L);                             /* Port D Input */
2037
SFR_8BIT(PDIN_H);                             /* Port D Input */
2038
SFR_16BIT(PDOUT);                             /* Port D Output */
2039
SFR_8BIT(PDOUT_L);                            /* Port D Output */
2040
SFR_8BIT(PDOUT_H);                            /* Port D Output */
2041
SFR_16BIT(PDDIR);                             /* Port D Direction */
2042
SFR_8BIT(PDDIR_L);                            /* Port D Direction */
2043
SFR_8BIT(PDDIR_H);                            /* Port D Direction */
2044
SFR_16BIT(PDREN);                             /* Port D Resistor Enable */
2045
SFR_8BIT(PDREN_L);                            /* Port D Resistor Enable */
2046
SFR_8BIT(PDREN_H);                            /* Port D Resistor Enable */
2047
SFR_16BIT(PDDS);                              /* Port D Resistor Drive Strenght */
2048
SFR_8BIT(PDDS_L);                             /* Port D Resistor Drive Strenght */
2049
SFR_8BIT(PDDS_H);                             /* Port D Resistor Drive Strenght */
2050
SFR_16BIT(PDSEL);                             /* Port D Selection */
2051
SFR_8BIT(PDSEL_L);                            /* Port D Selection */
2052
SFR_8BIT(PDSEL_H);                            /* Port D Selection */
2053
 
2054
 
2055
#define P7IN                   (PDIN_L)       /* Port 7 Input */
2056
#define P7OUT                  (PDOUT_L)      /* Port 7 Output */
2057
#define P7DIR                  (PDDIR_L)      /* Port 7 Direction */
2058
#define P7REN                  (PDREN_L)      /* Port 7 Resistor Enable */
2059
#define P7DS                   (PDDS_L)       /* Port 7 Resistor Drive Strenght */
2060
#define P7SEL                  (PDSEL_L)      /* Port 7 Selection */
2061
 
2062
#define P8IN                   (PDIN_H)       /* Port 8 Input */
2063
#define P8OUT                  (PDOUT_H)      /* Port 8 Output */
2064
#define P8DIR                  (PDDIR_H)      /* Port 8 Direction */
2065
#define P8REN                  (PDREN_H)      /* Port 8 Resistor Enable */
2066
#define P8DS                   (PDDS_H)       /* Port 8 Resistor Drive Strenght */
2067
#define P8SEL                  (PDSEL_H)      /* Port 8 Selection */
2068
 
2069
 
2070
/************************************************************
2071
* DIGITAL I/O Port9 Pull up / Pull down Resistors
2072
************************************************************/
2073
#define __MSP430_HAS_PORT9_R__                /* Definition to show that Module is available */
2074
#define __MSP430_BASEADDRESS_PORT9_R__ 0x0280
2075
#define __MSP430_HAS_PORTE_R__                /* Definition to show that Module is available */
2076
#define __MSP430_BASEADDRESS_PORTE_R__ 0x0280
2077
 
2078
SFR_16BIT(PEIN);                              /* Port E Input */
2079
SFR_8BIT(PEIN_L);                             /* Port E Input */
2080
SFR_8BIT(PEIN_H);                             /* Port E Input */
2081
SFR_16BIT(PEOUT);                             /* Port E Output */
2082
SFR_8BIT(PEOUT_L);                            /* Port E Output */
2083
SFR_8BIT(PEOUT_H);                            /* Port E Output */
2084
SFR_16BIT(PEDIR);                             /* Port E Direction */
2085
SFR_8BIT(PEDIR_L);                            /* Port E Direction */
2086
SFR_8BIT(PEDIR_H);                            /* Port E Direction */
2087
SFR_16BIT(PEREN);                             /* Port E Resistor Enable */
2088
SFR_8BIT(PEREN_L);                            /* Port E Resistor Enable */
2089
SFR_8BIT(PEREN_H);                            /* Port E Resistor Enable */
2090
SFR_16BIT(PEDS);                              /* Port E Resistor Drive Strenght */
2091
SFR_8BIT(PEDS_L);                             /* Port E Resistor Drive Strenght */
2092
SFR_8BIT(PEDS_H);                             /* Port E Resistor Drive Strenght */
2093
SFR_16BIT(PESEL);                             /* Port E Selection */
2094
SFR_8BIT(PESEL_L);                            /* Port E Selection */
2095
SFR_8BIT(PESEL_H);                            /* Port E Selection */
2096
 
2097
 
2098
#define P9IN                   (PEIN_L)       /* Port 9 Input */
2099
#define P9OUT                  (PEOUT_L)      /* Port 9 Output */
2100
#define P9DIR                  (PEDIR_L)      /* Port 9 Direction */
2101
#define P9REN                  (PEREN_L)      /* Port 9 Resistor Enable */
2102
#define P9DS                   (PEDS_L)       /* Port 9 Resistor Drive Strenght */
2103
#define P9SEL                  (PESEL_L)      /* Port 9 Selection */
2104
 
2105
 
2106
/************************************************************
2107
* DIGITAL I/O PortJ Pull up / Pull down Resistors
2108
************************************************************/
2109
#define __MSP430_HAS_PORTJ_R__                /* Definition to show that Module is available */
2110
#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320
2111
 
2112
SFR_16BIT(PJIN);                              /* Port J Input */
2113
SFR_8BIT(PJIN_L);                             /* Port J Input */
2114
SFR_8BIT(PJIN_H);                             /* Port J Input */
2115
SFR_16BIT(PJOUT);                             /* Port J Output */
2116
SFR_8BIT(PJOUT_L);                            /* Port J Output */
2117
SFR_8BIT(PJOUT_H);                            /* Port J Output */
2118
SFR_16BIT(PJDIR);                             /* Port J Direction */
2119
SFR_8BIT(PJDIR_L);                            /* Port J Direction */
2120
SFR_8BIT(PJDIR_H);                            /* Port J Direction */
2121
SFR_16BIT(PJREN);                             /* Port J Resistor Enable */
2122
SFR_8BIT(PJREN_L);                            /* Port J Resistor Enable */
2123
SFR_8BIT(PJREN_H);                            /* Port J Resistor Enable */
2124
SFR_16BIT(PJDS);                              /* Port J Resistor Drive Strenght */
2125
SFR_8BIT(PJDS_L);                             /* Port J Resistor Drive Strenght */
2126
SFR_8BIT(PJDS_H);                             /* Port J Resistor Drive Strenght */
2127
 
2128
/************************************************************
2129
* PORT MAPPING CONTROLLER
2130
************************************************************/
2131
#define __MSP430_HAS_PORT_MAPPING__                /* Definition to show that Module is available */
2132
#define __MSP430_BASEADDRESS_PORT_MAPPING__ 0x01C0
2133
 
2134
SFR_16BIT(PMAPKEYID);                         /* Port Mapping Key register */
2135
SFR_8BIT(PMAPKEYID_L);                        /* Port Mapping Key register */
2136
SFR_8BIT(PMAPKEYID_H);                        /* Port Mapping Key register */
2137
SFR_16BIT(PMAPCTL);                           /* Port Mapping control register */
2138
SFR_8BIT(PMAPCTL_L);                          /* Port Mapping control register */
2139
SFR_8BIT(PMAPCTL_H);                          /* Port Mapping control register */
2140
 
2141
#define  PMAPKEY               (0x2D52)       /* Port Mapping Key */
2142
#define  PMAPPWD               PMAPKEYID      /* Legacy Definition: Mapping Key register */
2143
#define  PMAPPW                (0x2D52)       /* Legacy Definition: Port Mapping Password */
2144
 
2145
/* PMAPCTL Control Bits */
2146
#define PMAPLOCKED             (0x0001)       /* Port Mapping Lock bit. Read only */
2147
#define PMAPRECFG              (0x0002)       /* Port Mapping re-configuration control bit */
2148
 
2149
/* PMAPCTL Control Bits */
2150
#define PMAPLOCKED_L           (0x0001)       /* Port Mapping Lock bit. Read only */
2151
#define PMAPRECFG_L            (0x0002)       /* Port Mapping re-configuration control bit */
2152
 
2153
/* PMAPCTL Control Bits */
2154
 
2155
/************************************************************
2156
* PORT 2 MAPPING CONTROLLER
2157
************************************************************/
2158
#define __MSP430_HAS_PORT2_MAPPING__                /* Definition to show that Module is available */
2159
#define __MSP430_BASEADDRESS_PORT2_MAPPING__ 0x01D0
2160
 
2161
SFR_16BIT(P2MAP01);                           /* Port P2.0/1 mapping register */
2162
SFR_8BIT(P2MAP01_L);                          /* Port P2.0/1 mapping register */
2163
SFR_8BIT(P2MAP01_H);                          /* Port P2.0/1 mapping register */
2164
SFR_16BIT(P2MAP23);                           /* Port P2.2/3 mapping register */
2165
SFR_8BIT(P2MAP23_L);                          /* Port P2.2/3 mapping register */
2166
SFR_8BIT(P2MAP23_H);                          /* Port P2.2/3 mapping register */
2167
SFR_16BIT(P2MAP45);                           /* Port P2.4/5 mapping register */
2168
SFR_8BIT(P2MAP45_L);                          /* Port P2.4/5 mapping register */
2169
SFR_8BIT(P2MAP45_H);                          /* Port P2.4/5 mapping register */
2170
SFR_16BIT(P2MAP67);                           /* Port P2.6/7 mapping register */
2171
SFR_8BIT(P2MAP67_L);                          /* Port P2.6/7 mapping register */
2172
SFR_8BIT(P2MAP67_H);                          /* Port P2.6/7 mapping register */
2173
 
2174
#define  P2MAP0                P2MAP01_L      /* Port P2.0 mapping register */
2175
#define  P2MAP1                P2MAP01_H      /* Port P2.1 mapping register */
2176
#define  P2MAP2                P2MAP23_L      /* Port P2.2 mapping register */
2177
#define  P2MAP3                P2MAP23_H      /* Port P2.3 mapping register */
2178
#define  P2MAP4                P2MAP45_L      /* Port P2.4 mapping register */
2179
#define  P2MAP5                P2MAP45_H      /* Port P2.5 mapping register */
2180
#define  P2MAP6                P2MAP67_L      /* Port P2.6 mapping register */
2181
#define  P2MAP7                P2MAP67_H      /* Port P2.7 mapping register */
2182
 
2183
#define PM_NONE                0
2184
#define PM_CBOUT               1
2185
#define PM_TB0CLK              1
2186
#define PM_ADC12CLK            2
2187
#define PM_DMAE0               2
2188
#define PM_SVMOUT              3
2189
#define PM_TB0OUTH             3
2190
#define PM_TB0CCR0B            4
2191
#define PM_TB0CCR1B            5
2192
#define PM_TB0CCR2B            6
2193
#define PM_TB0CCR3B            7
2194
#define PM_TB0CCR4B            8
2195
#define PM_TB0CCR5B            9
2196
#define PM_TB0CCR6B            10
2197
#define PM_UCA0RXD             11
2198
#define PM_UCA0SOMI            11
2199
#define PM_UCA0TXD             12
2200
#define PM_UCA0SIMO            12
2201
#define PM_UCA0CLK             13
2202
#define PM_UCB0STE             13
2203
#define PM_UCB0SOMI            14
2204
#define PM_UCB0SCL             14
2205
#define PM_UCB0SIMO            15
2206
#define PM_UCB0SDA             15
2207
#define PM_UCB0CLK             16
2208
#define PM_UCA0STE             16
2209
#define PM_MCLK                17
2210
#define PM_PM_E0               18
2211
#define PM_PM_E1               19
2212
#define PM_ANALOG              31
2213
 
2214
/************************************************************
2215
* PMM - Power Management System
2216
************************************************************/
2217
#define __MSP430_HAS_PMM__                    /* Definition to show that Module is available */
2218
#define __MSP430_BASEADDRESS_PMM__ 0x0120
2219
 
2220
SFR_16BIT(PMMCTL0);                           /* PMM Control 0 */
2221
SFR_8BIT(PMMCTL0_L);                          /* PMM Control 0 */
2222
SFR_8BIT(PMMCTL0_H);                          /* PMM Control 0 */
2223
SFR_16BIT(PMMCTL1);                           /* PMM Control 1 */
2224
SFR_8BIT(PMMCTL1_L);                          /* PMM Control 1 */
2225
SFR_8BIT(PMMCTL1_H);                          /* PMM Control 1 */
2226
SFR_16BIT(SVSMHCTL);                          /* SVS and SVM high side control register */
2227
SFR_8BIT(SVSMHCTL_L);                         /* SVS and SVM high side control register */
2228
SFR_8BIT(SVSMHCTL_H);                         /* SVS and SVM high side control register */
2229
SFR_16BIT(SVSMLCTL);                          /* SVS and SVM low side control register */
2230
SFR_8BIT(SVSMLCTL_L);                         /* SVS and SVM low side control register */
2231
SFR_8BIT(SVSMLCTL_H);                         /* SVS and SVM low side control register */
2232
SFR_16BIT(SVSMIO);                            /* SVSIN and SVSOUT control register */
2233
SFR_8BIT(SVSMIO_L);                           /* SVSIN and SVSOUT control register */
2234
SFR_8BIT(SVSMIO_H);                           /* SVSIN and SVSOUT control register */
2235
SFR_16BIT(PMMIFG);                            /* PMM Interrupt Flag */
2236
SFR_8BIT(PMMIFG_L);                           /* PMM Interrupt Flag */
2237
SFR_8BIT(PMMIFG_H);                           /* PMM Interrupt Flag */
2238
SFR_16BIT(PMMRIE);                            /* PMM and RESET Interrupt Enable */
2239
SFR_8BIT(PMMRIE_L);                           /* PMM and RESET Interrupt Enable */
2240
SFR_8BIT(PMMRIE_H);                           /* PMM and RESET Interrupt Enable */
2241
SFR_16BIT(PM5CTL0);                           /* PMM Power Mode 5 Control Register 0 */
2242
SFR_8BIT(PM5CTL0_L);                          /* PMM Power Mode 5 Control Register 0 */
2243
SFR_8BIT(PM5CTL0_H);                          /* PMM Power Mode 5 Control Register 0 */
2244
 
2245
#define PMMPW                  (0xA500)       /* PMM Register Write Password */
2246
#define PMMPW_H                (0xA5)         /* PMM Register Write Password for high word access */
2247
 
2248
/* PMMCTL0 Control Bits */
2249
#define PMMCOREV0              (0x0001)       /* PMM Core Voltage Bit: 0 */
2250
#define PMMCOREV1              (0x0002)       /* PMM Core Voltage Bit: 1 */
2251
#define PMMSWBOR               (0x0004)       /* PMM Software BOR */
2252
#define PMMSWPOR               (0x0008)       /* PMM Software POR */
2253
#define PMMREGOFF              (0x0010)       /* PMM Turn Regulator off */
2254
#define PMMHPMRE               (0x0080)       /* PMM Global High Power Module Request Enable */
2255
 
2256
/* PMMCTL0 Control Bits */
2257
#define PMMCOREV0_L            (0x0001)       /* PMM Core Voltage Bit: 0 */
2258
#define PMMCOREV1_L            (0x0002)       /* PMM Core Voltage Bit: 1 */
2259
#define PMMSWBOR_L             (0x0004)       /* PMM Software BOR */
2260
#define PMMSWPOR_L             (0x0008)       /* PMM Software POR */
2261
#define PMMREGOFF_L            (0x0010)       /* PMM Turn Regulator off */
2262
#define PMMHPMRE_L             (0x0080)       /* PMM Global High Power Module Request Enable */
2263
 
2264
/* PMMCTL0 Control Bits */
2265
 
2266
#define PMMCOREV_0             (0x0000)       /* PMM Core Voltage 0 (1.35V) */
2267
#define PMMCOREV_1             (0x0001)       /* PMM Core Voltage 1 (1.55V) */
2268
#define PMMCOREV_2             (0x0002)       /* PMM Core Voltage 2 (1.75V) */
2269
#define PMMCOREV_3             (0x0003)       /* PMM Core Voltage 3 (1.85V) */
2270
 
2271
/* PMMCTL1 Control Bits */
2272
#define PMMREFMD               (0x0001)       /* PMM Reference Mode */
2273
#define PMMCMD0                (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
2274
#define PMMCMD1                (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
2275
 
2276
/* PMMCTL1 Control Bits */
2277
#define PMMREFMD_L             (0x0001)       /* PMM Reference Mode */
2278
#define PMMCMD0_L              (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
2279
#define PMMCMD1_L              (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
2280
 
2281
/* PMMCTL1 Control Bits */
2282
 
2283
/* SVSMHCTL Control Bits */
2284
#define SVSMHRRL0              (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
2285
#define SVSMHRRL1              (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
2286
#define SVSMHRRL2              (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
2287
#define SVSMHDLYST             (0x0008)       /* SVS and SVM high side delay status */
2288
#define SVSHMD                 (0x0010)       /* SVS high side mode */
2289
#define SVSMHEVM               (0x0040)       /* SVS and SVM high side event mask */
2290
#define SVSMHACE               (0x0080)       /* SVS and SVM high side auto control enable */
2291
#define SVSHRVL0               (0x0100)       /* SVS high side reset voltage level Bit: 0 */
2292
#define SVSHRVL1               (0x0200)       /* SVS high side reset voltage level Bit: 1 */
2293
#define SVSHE                  (0x0400)       /* SVS high side enable */
2294
#define SVSHFP                 (0x0800)       /* SVS high side full performace mode */
2295
#define SVMHOVPE               (0x1000)       /* SVM high side over-voltage enable */
2296
#define SVMHE                  (0x4000)       /* SVM high side enable */
2297
#define SVMHFP                 (0x8000)       /* SVM high side full performace mode */
2298
 
2299
/* SVSMHCTL Control Bits */
2300
#define SVSMHRRL0_L            (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
2301
#define SVSMHRRL1_L            (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
2302
#define SVSMHRRL2_L            (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
2303
#define SVSMHDLYST_L           (0x0008)       /* SVS and SVM high side delay status */
2304
#define SVSHMD_L               (0x0010)       /* SVS high side mode */
2305
#define SVSMHEVM_L             (0x0040)       /* SVS and SVM high side event mask */
2306
#define SVSMHACE_L             (0x0080)       /* SVS and SVM high side auto control enable */
2307
 
2308
/* SVSMHCTL Control Bits */
2309
#define SVSHRVL0_H             (0x0001)       /* SVS high side reset voltage level Bit: 0 */
2310
#define SVSHRVL1_H             (0x0002)       /* SVS high side reset voltage level Bit: 1 */
2311
#define SVSHE_H                (0x0004)       /* SVS high side enable */
2312
#define SVSHFP_H               (0x0008)       /* SVS high side full performace mode */
2313
#define SVMHOVPE_H             (0x0010)       /* SVM high side over-voltage enable */
2314
#define SVMHE_H                (0x0040)       /* SVM high side enable */
2315
#define SVMHFP_H               (0x0080)       /* SVM high side full performace mode */
2316
 
2317
#define SVSMHRRL_0             (0x0000)       /* SVS and SVM high side Reset Release Voltage Level 0 */
2318
#define SVSMHRRL_1             (0x0001)       /* SVS and SVM high side Reset Release Voltage Level 1 */
2319
#define SVSMHRRL_2             (0x0002)       /* SVS and SVM high side Reset Release Voltage Level 2 */
2320
#define SVSMHRRL_3             (0x0003)       /* SVS and SVM high side Reset Release Voltage Level 3 */
2321
#define SVSMHRRL_4             (0x0004)       /* SVS and SVM high side Reset Release Voltage Level 4 */
2322
#define SVSMHRRL_5             (0x0005)       /* SVS and SVM high side Reset Release Voltage Level 5 */
2323
#define SVSMHRRL_6             (0x0006)       /* SVS and SVM high side Reset Release Voltage Level 6 */
2324
#define SVSMHRRL_7             (0x0007)       /* SVS and SVM high side Reset Release Voltage Level 7 */
2325
 
2326
#define SVSHRVL_0              (0x0000)       /* SVS high side Reset Release Voltage Level 0 */
2327
#define SVSHRVL_1              (0x0100)       /* SVS high side Reset Release Voltage Level 1 */
2328
#define SVSHRVL_2              (0x0200)       /* SVS high side Reset Release Voltage Level 2 */
2329
#define SVSHRVL_3              (0x0300)       /* SVS high side Reset Release Voltage Level 3 */
2330
 
2331
/* SVSMLCTL Control Bits */
2332
#define SVSMLRRL0              (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
2333
#define SVSMLRRL1              (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
2334
#define SVSMLRRL2              (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
2335
#define SVSMLDLYST             (0x0008)       /* SVS and SVM low side delay status */
2336
#define SVSLMD                 (0x0010)       /* SVS low side mode */
2337
#define SVSMLEVM               (0x0040)       /* SVS and SVM low side event mask */
2338
#define SVSMLACE               (0x0080)       /* SVS and SVM low side auto control enable */
2339
#define SVSLRVL0               (0x0100)       /* SVS low side reset voltage level Bit: 0 */
2340
#define SVSLRVL1               (0x0200)       /* SVS low side reset voltage level Bit: 1 */
2341
#define SVSLE                  (0x0400)       /* SVS low side enable */
2342
#define SVSLFP                 (0x0800)       /* SVS low side full performace mode */
2343
#define SVMLOVPE               (0x1000)       /* SVM low side over-voltage enable */
2344
#define SVMLE                  (0x4000)       /* SVM low side enable */
2345
#define SVMLFP                 (0x8000)       /* SVM low side full performace mode */
2346
 
2347
/* SVSMLCTL Control Bits */
2348
#define SVSMLRRL0_L            (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
2349
#define SVSMLRRL1_L            (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
2350
#define SVSMLRRL2_L            (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
2351
#define SVSMLDLYST_L           (0x0008)       /* SVS and SVM low side delay status */
2352
#define SVSLMD_L               (0x0010)       /* SVS low side mode */
2353
#define SVSMLEVM_L             (0x0040)       /* SVS and SVM low side event mask */
2354
#define SVSMLACE_L             (0x0080)       /* SVS and SVM low side auto control enable */
2355
 
2356
/* SVSMLCTL Control Bits */
2357
#define SVSLRVL0_H             (0x0001)       /* SVS low side reset voltage level Bit: 0 */
2358
#define SVSLRVL1_H             (0x0002)       /* SVS low side reset voltage level Bit: 1 */
2359
#define SVSLE_H                (0x0004)       /* SVS low side enable */
2360
#define SVSLFP_H               (0x0008)       /* SVS low side full performace mode */
2361
#define SVMLOVPE_H             (0x0010)       /* SVM low side over-voltage enable */
2362
#define SVMLE_H                (0x0040)       /* SVM low side enable */
2363
#define SVMLFP_H               (0x0080)       /* SVM low side full performace mode */
2364
 
2365
#define SVSMLRRL_0             (0x0000)       /* SVS and SVM low side Reset Release Voltage Level 0 */
2366
#define SVSMLRRL_1             (0x0001)       /* SVS and SVM low side Reset Release Voltage Level 1 */
2367
#define SVSMLRRL_2             (0x0002)       /* SVS and SVM low side Reset Release Voltage Level 2 */
2368
#define SVSMLRRL_3             (0x0003)       /* SVS and SVM low side Reset Release Voltage Level 3 */
2369
#define SVSMLRRL_4             (0x0004)       /* SVS and SVM low side Reset Release Voltage Level 4 */
2370
#define SVSMLRRL_5             (0x0005)       /* SVS and SVM low side Reset Release Voltage Level 5 */
2371
#define SVSMLRRL_6             (0x0006)       /* SVS and SVM low side Reset Release Voltage Level 6 */
2372
#define SVSMLRRL_7             (0x0007)       /* SVS and SVM low side Reset Release Voltage Level 7 */
2373
 
2374
#define SVSLRVL_0              (0x0000)       /* SVS low side Reset Release Voltage Level 0 */
2375
#define SVSLRVL_1              (0x0100)       /* SVS low side Reset Release Voltage Level 1 */
2376
#define SVSLRVL_2              (0x0200)       /* SVS low side Reset Release Voltage Level 2 */
2377
#define SVSLRVL_3              (0x0300)       /* SVS low side Reset Release Voltage Level 3 */
2378
 
2379
/* SVSMIO Control Bits */
2380
#define SVMLOE                 (0x0008)       /* SVM low side output enable */
2381
#define SVMLVLROE              (0x0010)       /* SVM low side voltage level reached output enable */
2382
#define SVMOUTPOL              (0x0020)       /* SVMOUT pin polarity */
2383
#define SVMHOE                 (0x0800)       /* SVM high side output enable */
2384
#define SVMHVLROE              (0x1000)       /* SVM high side voltage level reached output enable */
2385
 
2386
/* SVSMIO Control Bits */
2387
#define SVMLOE_L               (0x0008)       /* SVM low side output enable */
2388
#define SVMLVLROE_L            (0x0010)       /* SVM low side voltage level reached output enable */
2389
#define SVMOUTPOL_L            (0x0020)       /* SVMOUT pin polarity */
2390
 
2391
/* SVSMIO Control Bits */
2392
#define SVMHOE_H               (0x0008)       /* SVM high side output enable */
2393
#define SVMHVLROE_H            (0x0010)       /* SVM high side voltage level reached output enable */
2394
 
2395
/* PMMIFG Control Bits */
2396
#define SVSMLDLYIFG            (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
2397
#define SVMLIFG                (0x0002)       /* SVM low side interrupt flag */
2398
#define SVMLVLRIFG             (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
2399
#define SVSMHDLYIFG            (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
2400
#define SVMHIFG                (0x0020)       /* SVM high side interrupt flag */
2401
#define SVMHVLRIFG             (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
2402
#define PMMBORIFG              (0x0100)       /* PMM Software BOR interrupt flag */
2403
#define PMMRSTIFG              (0x0200)       /* PMM RESET pin interrupt flag */
2404
#define PMMPORIFG              (0x0400)       /* PMM Software POR interrupt flag */
2405
#define SVSHIFG                (0x1000)       /* SVS low side interrupt flag */
2406
#define SVSLIFG                (0x2000)       /* SVS high side interrupt flag */
2407
#define PMMLPM5IFG             (0x8000)       /* LPM5 indication Flag */
2408
 
2409
/* PMMIFG Control Bits */
2410
#define SVSMLDLYIFG_L          (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
2411
#define SVMLIFG_L              (0x0002)       /* SVM low side interrupt flag */
2412
#define SVMLVLRIFG_L           (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
2413
#define SVSMHDLYIFG_L          (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
2414
#define SVMHIFG_L              (0x0020)       /* SVM high side interrupt flag */
2415
#define SVMHVLRIFG_L           (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
2416
 
2417
/* PMMIFG Control Bits */
2418
#define PMMBORIFG_H            (0x0001)       /* PMM Software BOR interrupt flag */
2419
#define PMMRSTIFG_H            (0x0002)       /* PMM RESET pin interrupt flag */
2420
#define PMMPORIFG_H            (0x0004)       /* PMM Software POR interrupt flag */
2421
#define SVSHIFG_H              (0x0010)       /* SVS low side interrupt flag */
2422
#define SVSLIFG_H              (0x0020)       /* SVS high side interrupt flag */
2423
#define PMMLPM5IFG_H           (0x0080)       /* LPM5 indication Flag */
2424
 
2425
#define PMMRSTLPM5IFG          PMMLPM5IFG     /* LPM5 indication Flag */
2426
 
2427
/* PMMIE and RESET Control Bits */
2428
#define SVSMLDLYIE             (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
2429
#define SVMLIE                 (0x0002)       /* SVM low side interrupt enable */
2430
#define SVMLVLRIE              (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
2431
#define SVSMHDLYIE             (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
2432
#define SVMHIE                 (0x0020)       /* SVM high side interrupt enable */
2433
#define SVMHVLRIE              (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
2434
#define SVSLPE                 (0x0100)       /* SVS low side POR enable */
2435
#define SVMLVLRPE              (0x0200)       /* SVM low side Voltage Level reached POR enable */
2436
#define SVSHPE                 (0x1000)       /* SVS high side POR enable */
2437
#define SVMHVLRPE              (0x2000)       /* SVM high side Voltage Level reached POR enable */
2438
 
2439
/* PMMIE and RESET Control Bits */
2440
#define SVSMLDLYIE_L           (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
2441
#define SVMLIE_L               (0x0002)       /* SVM low side interrupt enable */
2442
#define SVMLVLRIE_L            (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
2443
#define SVSMHDLYIE_L           (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
2444
#define SVMHIE_L               (0x0020)       /* SVM high side interrupt enable */
2445
#define SVMHVLRIE_L            (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
2446
 
2447
/* PMMIE and RESET Control Bits */
2448
#define SVSLPE_H               (0x0001)       /* SVS low side POR enable */
2449
#define SVMLVLRPE_H            (0x0002)       /* SVM low side Voltage Level reached POR enable */
2450
#define SVSHPE_H               (0x0010)       /* SVS high side POR enable */
2451
#define SVMHVLRPE_H            (0x0020)       /* SVM high side Voltage Level reached POR enable */
2452
 
2453
/* PM5CTL0 Power Mode 5 Control Bits */
2454
#define LOCKLPM5               (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
2455
 
2456
/* PM5CTL0 Power Mode 5 Control Bits */
2457
#define LOCKLPM5_L             (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
2458
 
2459
/* PM5CTL0 Power Mode 5 Control Bits */
2460
#define LOCKIO                 LOCKLPM5       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
2461
 
2462
/*************************************************************
2463
* RAM Control Module
2464
*************************************************************/
2465
#define __MSP430_HAS_RC__                     /* Definition to show that Module is available */
2466
#define __MSP430_BASEADDRESS_RC__ 0x0158
2467
 
2468
SFR_16BIT(RCCTL0);                            /* Ram Controller Control Register */
2469
SFR_8BIT(RCCTL0_L);                           /* Ram Controller Control Register */
2470
SFR_8BIT(RCCTL0_H);                           /* Ram Controller Control Register */
2471
 
2472
/* RCCTL0 Control Bits */
2473
#define RCRS0OFF               (0x0001)       /* RAM Controller RAM Sector 0 Off */
2474
#define RCRS1OFF               (0x0002)       /* RAM Controller RAM Sector 1 Off */
2475
#define RCRS2OFF               (0x0004)       /* RAM Controller RAM Sector 2 Off */
2476
#define RCRS3OFF               (0x0008)       /* RAM Controller RAM Sector 3 Off */
2477
#define RCRS7OFF               (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
2478
 
2479
/* RCCTL0 Control Bits */
2480
#define RCRS0OFF_L             (0x0001)       /* RAM Controller RAM Sector 0 Off */
2481
#define RCRS1OFF_L             (0x0002)       /* RAM Controller RAM Sector 1 Off */
2482
#define RCRS2OFF_L             (0x0004)       /* RAM Controller RAM Sector 2 Off */
2483
#define RCRS3OFF_L             (0x0008)       /* RAM Controller RAM Sector 3 Off */
2484
#define RCRS7OFF_L             (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
2485
 
2486
/* RCCTL0 Control Bits */
2487
 
2488
#define RCKEY                  (0x5A00)
2489
 
2490
/************************************************************
2491
* Shared Reference
2492
************************************************************/
2493
#define __MSP430_HAS_REF__                    /* Definition to show that Module is available */
2494
#define __MSP430_BASEADDRESS_REF__ 0x01B0
2495
 
2496
SFR_16BIT(REFCTL0);                           /* REF Shared Reference control register 0 */
2497
SFR_8BIT(REFCTL0_L);                          /* REF Shared Reference control register 0 */
2498
SFR_8BIT(REFCTL0_H);                          /* REF Shared Reference control register 0 */
2499
 
2500
/* REFCTL0 Control Bits */
2501
#define REFON                  (0x0001)       /* REF Reference On */
2502
#define REFOUT                 (0x0002)       /* REF Reference output Buffer On */
2503
//#define RESERVED            (0x0004)  /* Reserved */
2504
#define REFTCOFF               (0x0008)       /* REF Temp.Sensor off */
2505
#define REFVSEL0               (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2506
#define REFVSEL1               (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2507
//#define RESERVED            (0x0040)  /* Reserved */
2508
#define REFMSTR                (0x0080)       /* REF Master Control */
2509
#define REFGENACT              (0x0100)       /* REF Reference generator active */
2510
#define REFBGACT               (0x0200)       /* REF Reference bandgap active */
2511
#define REFGENBUSY             (0x0400)       /* REF Reference generator busy */
2512
#define BGMODE                 (0x0800)       /* REF Bandgap mode */
2513
//#define RESERVED            (0x1000)  /* Reserved */
2514
//#define RESERVED            (0x2000)  /* Reserved */
2515
//#define RESERVED            (0x4000)  /* Reserved */
2516
//#define RESERVED            (0x8000)  /* Reserved */
2517
 
2518
/* REFCTL0 Control Bits */
2519
#define REFON_L                (0x0001)       /* REF Reference On */
2520
#define REFOUT_L               (0x0002)       /* REF Reference output Buffer On */
2521
//#define RESERVED            (0x0004)  /* Reserved */
2522
#define REFTCOFF_L             (0x0008)       /* REF Temp.Sensor off */
2523
#define REFVSEL0_L             (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2524
#define REFVSEL1_L             (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2525
//#define RESERVED            (0x0040)  /* Reserved */
2526
#define REFMSTR_L              (0x0080)       /* REF Master Control */
2527
//#define RESERVED            (0x1000)  /* Reserved */
2528
//#define RESERVED            (0x2000)  /* Reserved */
2529
//#define RESERVED            (0x4000)  /* Reserved */
2530
//#define RESERVED            (0x8000)  /* Reserved */
2531
 
2532
/* REFCTL0 Control Bits */
2533
//#define RESERVED            (0x0004)  /* Reserved */
2534
//#define RESERVED            (0x0040)  /* Reserved */
2535
#define REFGENACT_H            (0x0001)       /* REF Reference generator active */
2536
#define REFBGACT_H             (0x0002)       /* REF Reference bandgap active */
2537
#define REFGENBUSY_H           (0x0004)       /* REF Reference generator busy */
2538
#define BGMODE_H               (0x0008)       /* REF Bandgap mode */
2539
//#define RESERVED            (0x1000)  /* Reserved */
2540
//#define RESERVED            (0x2000)  /* Reserved */
2541
//#define RESERVED            (0x4000)  /* Reserved */
2542
//#define RESERVED            (0x8000)  /* Reserved */
2543
 
2544
#define REFVSEL_0              (0x0000)       /* REF Reference Voltage Level Select 1.5V */
2545
#define REFVSEL_1              (0x0010)       /* REF Reference Voltage Level Select 2.0V */
2546
#define REFVSEL_2              (0x0020)       /* REF Reference Voltage Level Select 2.5V */
2547
#define REFVSEL_3              (0x0030)       /* REF Reference Voltage Level Select 2.5V */
2548
 
2549
/************************************************************
2550
* Real Time Clock
2551
************************************************************/
2552
#define __MSP430_HAS_RTC_B__                  /* Definition to show that Module is available */
2553
#define __MSP430_BASEADDRESS_RTC_B__ 0x04A0
2554
 
2555
SFR_16BIT(RTCCTL01);                          /* Real Timer Control 0/1 */
2556
SFR_8BIT(RTCCTL01_L);                         /* Real Timer Control 0/1 */
2557
SFR_8BIT(RTCCTL01_H);                         /* Real Timer Control 0/1 */
2558
SFR_16BIT(RTCCTL23);                          /* Real Timer Control 2/3 */
2559
SFR_8BIT(RTCCTL23_L);                         /* Real Timer Control 2/3 */
2560
SFR_8BIT(RTCCTL23_H);                         /* Real Timer Control 2/3 */
2561
SFR_16BIT(RTCPS0CTL);                         /* Real Timer Prescale Timer 0 Control */
2562
SFR_8BIT(RTCPS0CTL_L);                        /* Real Timer Prescale Timer 0 Control */
2563
SFR_8BIT(RTCPS0CTL_H);                        /* Real Timer Prescale Timer 0 Control */
2564
SFR_16BIT(RTCPS1CTL);                         /* Real Timer Prescale Timer 1 Control */
2565
SFR_8BIT(RTCPS1CTL_L);                        /* Real Timer Prescale Timer 1 Control */
2566
SFR_8BIT(RTCPS1CTL_H);                        /* Real Timer Prescale Timer 1 Control */
2567
SFR_16BIT(RTCPS);                             /* Real Timer Prescale Timer Control */
2568
SFR_8BIT(RTCPS_L);                            /* Real Timer Prescale Timer Control */
2569
SFR_8BIT(RTCPS_H);                            /* Real Timer Prescale Timer Control */
2570
SFR_16BIT(RTCIV);                             /* Real Time Clock Interrupt Vector */
2571
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
2572
SFR_8BIT(RTCTIM0_L);                          /* Real Time Clock Time 0 */
2573
SFR_8BIT(RTCTIM0_H);                          /* Real Time Clock Time 0 */
2574
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
2575
SFR_8BIT(RTCTIM1_L);                          /* Real Time Clock Time 1 */
2576
SFR_8BIT(RTCTIM1_H);                          /* Real Time Clock Time 1 */
2577
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
2578
SFR_8BIT(RTCDATE_L);                          /* Real Time Clock Date */
2579
SFR_8BIT(RTCDATE_H);                          /* Real Time Clock Date */
2580
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
2581
SFR_8BIT(RTCYEAR_L);                          /* Real Time Clock Year */
2582
SFR_8BIT(RTCYEAR_H);                          /* Real Time Clock Year */
2583
SFR_16BIT(RTCAMINHR);                         /* Real Time Clock Alarm Min/Hour */
2584
SFR_8BIT(RTCAMINHR_L);                        /* Real Time Clock Alarm Min/Hour */
2585
SFR_8BIT(RTCAMINHR_H);                        /* Real Time Clock Alarm Min/Hour */
2586
SFR_16BIT(RTCADOWDAY);                        /* Real Time Clock Alarm day of week/day */
2587
SFR_8BIT(RTCADOWDAY_L);                       /* Real Time Clock Alarm day of week/day */
2588
SFR_8BIT(RTCADOWDAY_H);                       /* Real Time Clock Alarm day of week/day */
2589
SFR_16BIT(BIN2BCD);                           /* Real Time Binary-to-BCD conversion register */
2590
SFR_16BIT(BCD2BIN);                           /* Real Time BCD-to-binary conversion register */
2591
 
2592
#define RTCCTL0                RTCCTL01_L     /* Real Time Clock Control 0 */
2593
#define RTCCTL1                RTCCTL01_H     /* Real Time Clock Control 1 */
2594
#define RTCCTL2                RTCCTL23_L     /* Real Time Clock Control 2 */
2595
#define RTCCTL3                RTCCTL23_H     /* Real Time Clock Control 3 */
2596
#define RTCNT12                RTCTIM0
2597
#define RTCNT34                RTCTIM1
2598
#define RTCNT1                 RTCTIM0_L
2599
#define RTCNT2                 RTCTIM0_H
2600
#define RTCNT3                 RTCTIM1_L
2601
#define RTCNT4                 RTCTIM1_H
2602
#define RTCSEC                 RTCTIM0_L
2603
#define RTCMIN                 RTCTIM0_H
2604
#define RTCHOUR                RTCTIM1_L
2605
#define RTCDOW                 RTCTIM1_H
2606
#define RTCDAY                 RTCDATE_L
2607
#define RTCMON                 RTCDATE_H
2608
#define RTCYEARL               RTCYEAR_L
2609
#define RTCYEARH               RTCYEAR_H
2610
#define RT0PS                  RTCPS_L
2611
#define RT1PS                  RTCPS_H
2612
#define RTCAMIN                RTCAMINHR_L    /* Real Time Clock Alarm Min */
2613
#define RTCAHOUR               RTCAMINHR_H    /* Real Time Clock Alarm Hour */
2614
#define RTCADOW                RTCADOWDAY_L   /* Real Time Clock Alarm day of week */
2615
#define RTCADAY                RTCADOWDAY_H   /* Real Time Clock Alarm day */
2616
 
2617
/* RTCCTL01 Control Bits */
2618
#define RTCBCD                 (0x8000)       /* RTC BCD  0:Binary / 1:BCD */
2619
#define RTCHOLD                (0x4000)       /* RTC Hold */
2620
//#define RESERVED            (0x2000)     /* RESERVED */
2621
#define RTCRDY                 (0x1000)       /* RTC Ready */
2622
//#define RESERVED            (0x0800)     /* RESERVED */
2623
//#define RESERVED            (0x0400)     /* RESERVED */
2624
#define RTCTEV1                (0x0200)       /* RTC Time Event 1 */
2625
#define RTCTEV0                (0x0100)       /* RTC Time Event 0 */
2626
#define RTCOFIE                (0x0080)       /* RTC 32kHz cyrstal oscillator fault interrupt enable */
2627
#define RTCTEVIE               (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2628
#define RTCAIE                 (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2629
#define RTCRDYIE               (0x0010)       /* RTC Ready Interrupt Enable Flag */
2630
#define RTCOFIFG               (0x0008)       /* RTC 32kHz cyrstal oscillator fault interrupt flag */
2631
#define RTCTEVIFG              (0x0004)       /* RTC Time Event Interrupt Flag */
2632
#define RTCAIFG                (0x0002)       /* RTC Alarm Interrupt Flag */
2633
#define RTCRDYIFG              (0x0001)       /* RTC Ready Interrupt Flag */
2634
 
2635
/* RTCCTL01 Control Bits */
2636
//#define RESERVED            (0x2000)     /* RESERVED */
2637
//#define RESERVED            (0x0800)     /* RESERVED */
2638
//#define RESERVED            (0x0400)     /* RESERVED */
2639
#define RTCOFIE_L              (0x0080)       /* RTC 32kHz cyrstal oscillator fault interrupt enable */
2640
#define RTCTEVIE_L             (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2641
#define RTCAIE_L               (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2642
#define RTCRDYIE_L             (0x0010)       /* RTC Ready Interrupt Enable Flag */
2643
#define RTCOFIFG_L             (0x0008)       /* RTC 32kHz cyrstal oscillator fault interrupt flag */
2644
#define RTCTEVIFG_L            (0x0004)       /* RTC Time Event Interrupt Flag */
2645
#define RTCAIFG_L              (0x0002)       /* RTC Alarm Interrupt Flag */
2646
#define RTCRDYIFG_L            (0x0001)       /* RTC Ready Interrupt Flag */
2647
 
2648
/* RTCCTL01 Control Bits */
2649
#define RTCBCD_H               (0x0080)       /* RTC BCD  0:Binary / 1:BCD */
2650
#define RTCHOLD_H              (0x0040)       /* RTC Hold */
2651
//#define RESERVED            (0x2000)     /* RESERVED */
2652
#define RTCRDY_H               (0x0010)       /* RTC Ready */
2653
//#define RESERVED            (0x0800)     /* RESERVED */
2654
//#define RESERVED            (0x0400)     /* RESERVED */
2655
#define RTCTEV1_H              (0x0002)       /* RTC Time Event 1 */
2656
#define RTCTEV0_H              (0x0001)       /* RTC Time Event 0 */
2657
 
2658
#define RTCTEV_0               (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2659
#define RTCTEV_1               (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2660
#define RTCTEV_2               (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
2661
#define RTCTEV_3               (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
2662
#define RTCTEV__MIN            (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2663
#define RTCTEV__HOUR           (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2664
#define RTCTEV__0000           (0x0200)       /* RTC Time Event: 3 (00:00 changed) */
2665
#define RTCTEV__1200           (0x0300)       /* RTC Time Event: 2 (12:00 changed) */
2666
 
2667
/* RTCCTL23 Control Bits */
2668
#define RTCCALF1               (0x0200)       /* RTC Calibration Frequency Bit 1 */
2669
#define RTCCALF0               (0x0100)       /* RTC Calibration Frequency Bit 0 */
2670
#define RTCCALS                (0x0080)       /* RTC Calibration Sign */
2671
//#define Reserved          (0x0040)
2672
#define RTCCAL5                (0x0020)       /* RTC Calibration Bit 5 */
2673
#define RTCCAL4                (0x0010)       /* RTC Calibration Bit 4 */
2674
#define RTCCAL3                (0x0008)       /* RTC Calibration Bit 3 */
2675
#define RTCCAL2                (0x0004)       /* RTC Calibration Bit 2 */
2676
#define RTCCAL1                (0x0002)       /* RTC Calibration Bit 1 */
2677
#define RTCCAL0                (0x0001)       /* RTC Calibration Bit 0 */
2678
 
2679
/* RTCCTL23 Control Bits */
2680
#define RTCCALS_L              (0x0080)       /* RTC Calibration Sign */
2681
//#define Reserved          (0x0040)
2682
#define RTCCAL5_L              (0x0020)       /* RTC Calibration Bit 5 */
2683
#define RTCCAL4_L              (0x0010)       /* RTC Calibration Bit 4 */
2684
#define RTCCAL3_L              (0x0008)       /* RTC Calibration Bit 3 */
2685
#define RTCCAL2_L              (0x0004)       /* RTC Calibration Bit 2 */
2686
#define RTCCAL1_L              (0x0002)       /* RTC Calibration Bit 1 */
2687
#define RTCCAL0_L              (0x0001)       /* RTC Calibration Bit 0 */
2688
 
2689
/* RTCCTL23 Control Bits */
2690
#define RTCCALF1_H             (0x0002)       /* RTC Calibration Frequency Bit 1 */
2691
#define RTCCALF0_H             (0x0001)       /* RTC Calibration Frequency Bit 0 */
2692
//#define Reserved          (0x0040)
2693
 
2694
#define RTCCALF_0              (0x0000)       /* RTC Calibration Frequency: No Output */
2695
#define RTCCALF_1              (0x0100)       /* RTC Calibration Frequency: 512 Hz */
2696
#define RTCCALF_2              (0x0200)       /* RTC Calibration Frequency: 256 Hz */
2697
#define RTCCALF_3              (0x0300)       /* RTC Calibration Frequency: 1 Hz */
2698
 
2699
/* RTCPS0CTL Control Bits */
2700
//#define Reserved          (0x0080)
2701
//#define Reserved          (0x0040)
2702
//#define Reserved          (0x0020)
2703
#define RT0IP2                 (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2704
#define RT0IP1                 (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2705
#define RT0IP0                 (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2706
#define RT0PSIE                (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2707
#define RT0PSIFG               (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2708
 
2709
/* RTCPS0CTL Control Bits */
2710
//#define Reserved          (0x0080)
2711
//#define Reserved          (0x0040)
2712
//#define Reserved          (0x0020)
2713
#define RT0IP2_L               (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2714
#define RT0IP1_L               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2715
#define RT0IP0_L               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2716
#define RT0PSIE_L              (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2717
#define RT0PSIFG_L             (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2718
 
2719
/* RTCPS0CTL Control Bits */
2720
//#define Reserved          (0x0080)
2721
//#define Reserved          (0x0040)
2722
//#define Reserved          (0x0020)
2723
 
2724
#define RT0IP_0                (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
2725
#define RT0IP_1                (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
2726
#define RT0IP_2                (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
2727
#define RT0IP_3                (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
2728
#define RT0IP_4                (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
2729
#define RT0IP_5                (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
2730
#define RT0IP_6                (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
2731
#define RT0IP_7                (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
2732
 
2733
#define RT0IP__2               (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
2734
#define RT0IP__4               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
2735
#define RT0IP__8               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
2736
#define RT0IP__16              (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
2737
#define RT0IP__32              (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
2738
#define RT0IP__64              (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
2739
#define RT0IP__128             (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
2740
#define RT0IP__256             (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
2741
 
2742
/* RTCPS1CTL Control Bits */
2743
//#define Reserved          (0x0080)
2744
//#define Reserved          (0x0040)
2745
//#define Reserved          (0x0020)
2746
#define RT1IP2                 (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2747
#define RT1IP1                 (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2748
#define RT1IP0                 (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2749
#define RT1PSIE                (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2750
#define RT1PSIFG               (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2751
 
2752
/* RTCPS1CTL Control Bits */
2753
//#define Reserved          (0x0080)
2754
//#define Reserved          (0x0040)
2755
//#define Reserved          (0x0020)
2756
#define RT1IP2_L               (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2757
#define RT1IP1_L               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2758
#define RT1IP0_L               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2759
#define RT1PSIE_L              (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2760
#define RT1PSIFG_L             (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2761
 
2762
/* RTCPS1CTL Control Bits */
2763
//#define Reserved          (0x0080)
2764
//#define Reserved          (0x0040)
2765
//#define Reserved          (0x0020)
2766
 
2767
#define RT1IP_0                (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
2768
#define RT1IP_1                (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
2769
#define RT1IP_2                (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
2770
#define RT1IP_3                (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
2771
#define RT1IP_4                (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
2772
#define RT1IP_5                (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
2773
#define RT1IP_6                (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
2774
#define RT1IP_7                (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
2775
 
2776
#define RT1IP__2               (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
2777
#define RT1IP__4               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
2778
#define RT1IP__8               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
2779
#define RT1IP__16              (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
2780
#define RT1IP__32              (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
2781
#define RT1IP__64              (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
2782
#define RT1IP__128             (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
2783
#define RT1IP__256             (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
2784
 
2785
/* RTC Definitions */
2786
#define RTCIV_NONE             (0x0000)       /* No Interrupt pending */
2787
#define RTCIV_RTCRDYIFG        (0x0002)       /* RTC ready: RTCRDYIFG */
2788
#define RTCIV_RTCTEVIFG        (0x0004)       /* RTC interval timer: RTCTEVIFG */
2789
#define RTCIV_RTCAIFG          (0x0006)       /* RTC user alarm: RTCAIFG */
2790
#define RTCIV_RT0PSIFG         (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2791
#define RTCIV_RT1PSIFG         (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2792
#define RTCIV_RTCOFIFG         (0x000C)       /* RTC Oscillator fault */
2793
 
2794
/* Legacy Definitions */
2795
#define RTC_NONE               (0x0000)       /* No Interrupt pending */
2796
#define RTC_RTCRDYIFG          (0x0002)       /* RTC ready: RTCRDYIFG */
2797
#define RTC_RTCTEVIFG          (0x0004)       /* RTC interval timer: RTCTEVIFG */
2798
#define RTC_RTCAIFG            (0x0006)       /* RTC user alarm: RTCAIFG */
2799
#define RTC_RT0PSIFG           (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2800
#define RTC_RT1PSIFG           (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2801
#define RTC_RTCOFIFG           (0x000C)       /* RTC Oscillator fault */
2802
 
2803
/************************************************************
2804
* SFR - Special Function Register Module
2805
************************************************************/
2806
#define __MSP430_HAS_SFR__                    /* Definition to show that Module is available */
2807
#define __MSP430_BASEADDRESS_SFR__ 0x0100
2808
 
2809
SFR_16BIT(SFRIE1);                            /* Interrupt Enable 1 */
2810
SFR_8BIT(SFRIE1_L);                           /* Interrupt Enable 1 */
2811
SFR_8BIT(SFRIE1_H);                           /* Interrupt Enable 1 */
2812
 
2813
/* SFRIE1 Control Bits */
2814
#define WDTIE                  (0x0001)       /* WDT Interrupt Enable */
2815
#define OFIE                   (0x0002)       /* Osc Fault Enable */
2816
//#define Reserved          (0x0004)
2817
#define VMAIE                  (0x0008)       /* Vacant Memory Interrupt Enable */
2818
#define NMIIE                  (0x0010)       /* NMI Interrupt Enable */
2819
#define ACCVIE                 (0x0020)       /* Flash Access Violation Interrupt Enable */
2820
#define JMBINIE                (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2821
#define JMBOUTIE               (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2822
 
2823
#define WDTIE_L                (0x0001)       /* WDT Interrupt Enable */
2824
#define OFIE_L                 (0x0002)       /* Osc Fault Enable */
2825
//#define Reserved          (0x0004)
2826
#define VMAIE_L                (0x0008)       /* Vacant Memory Interrupt Enable */
2827
#define NMIIE_L                (0x0010)       /* NMI Interrupt Enable */
2828
#define ACCVIE_L               (0x0020)       /* Flash Access Violation Interrupt Enable */
2829
#define JMBINIE_L              (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2830
#define JMBOUTIE_L             (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2831
 
2832
//#define Reserved          (0x0004)
2833
 
2834
SFR_16BIT(SFRIFG1);                           /* Interrupt Flag 1 */
2835
SFR_8BIT(SFRIFG1_L);                          /* Interrupt Flag 1 */
2836
SFR_8BIT(SFRIFG1_H);                          /* Interrupt Flag 1 */
2837
/* SFRIFG1 Control Bits */
2838
#define WDTIFG                 (0x0001)       /* WDT Interrupt Flag */
2839
#define OFIFG                  (0x0002)       /* Osc Fault Flag */
2840
//#define Reserved          (0x0004)
2841
#define VMAIFG                 (0x0008)       /* Vacant Memory Interrupt Flag */
2842
#define NMIIFG                 (0x0010)       /* NMI Interrupt Flag */
2843
//#define Reserved          (0x0020)
2844
#define JMBINIFG               (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2845
#define JMBOUTIFG              (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2846
 
2847
#define WDTIFG_L               (0x0001)       /* WDT Interrupt Flag */
2848
#define OFIFG_L                (0x0002)       /* Osc Fault Flag */
2849
//#define Reserved          (0x0004)
2850
#define VMAIFG_L               (0x0008)       /* Vacant Memory Interrupt Flag */
2851
#define NMIIFG_L               (0x0010)       /* NMI Interrupt Flag */
2852
//#define Reserved          (0x0020)
2853
#define JMBINIFG_L             (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2854
#define JMBOUTIFG_L            (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2855
 
2856
//#define Reserved          (0x0004)
2857
//#define Reserved          (0x0020)
2858
 
2859
SFR_16BIT(SFRRPCR);                           /* RESET Pin Control Register */
2860
SFR_8BIT(SFRRPCR_L);                          /* RESET Pin Control Register */
2861
SFR_8BIT(SFRRPCR_H);                          /* RESET Pin Control Register */
2862
/* SFRRPCR Control Bits */
2863
#define SYSNMI                 (0x0001)       /* NMI select */
2864
#define SYSNMIIES              (0x0002)       /* NMI edge select */
2865
#define SYSRSTUP               (0x0004)       /* RESET Pin pull down/up select */
2866
#define SYSRSTRE               (0x0008)       /* RESET Pin Resistor enable */
2867
 
2868
#define SYSNMI_L               (0x0001)       /* NMI select */
2869
#define SYSNMIIES_L            (0x0002)       /* NMI edge select */
2870
#define SYSRSTUP_L             (0x0004)       /* RESET Pin pull down/up select */
2871
#define SYSRSTRE_L             (0x0008)       /* RESET Pin Resistor enable */
2872
 
2873
/************************************************************
2874
* SYS - System Module
2875
************************************************************/
2876
#define __MSP430_HAS_SYS__                    /* Definition to show that Module is available */
2877
#define __MSP430_BASEADDRESS_SYS__ 0x0180
2878
 
2879
SFR_16BIT(SYSCTL);                            /* System control */
2880
SFR_8BIT(SYSCTL_L);                           /* System control */
2881
SFR_8BIT(SYSCTL_H);                           /* System control */
2882
SFR_16BIT(SYSBSLC);                           /* Boot strap configuration area */
2883
SFR_8BIT(SYSBSLC_L);                          /* Boot strap configuration area */
2884
SFR_8BIT(SYSBSLC_H);                          /* Boot strap configuration area */
2885
SFR_16BIT(SYSJMBC);                           /* JTAG mailbox control */
2886
SFR_8BIT(SYSJMBC_L);                          /* JTAG mailbox control */
2887
SFR_8BIT(SYSJMBC_H);                          /* JTAG mailbox control */
2888
SFR_16BIT(SYSJMBI0);                          /* JTAG mailbox input 0 */
2889
SFR_8BIT(SYSJMBI0_L);                         /* JTAG mailbox input 0 */
2890
SFR_8BIT(SYSJMBI0_H);                         /* JTAG mailbox input 0 */
2891
SFR_16BIT(SYSJMBI1);                          /* JTAG mailbox input 1 */
2892
SFR_8BIT(SYSJMBI1_L);                         /* JTAG mailbox input 1 */
2893
SFR_8BIT(SYSJMBI1_H);                         /* JTAG mailbox input 1 */
2894
SFR_16BIT(SYSJMBO0);                          /* JTAG mailbox output 0 */
2895
SFR_8BIT(SYSJMBO0_L);                         /* JTAG mailbox output 0 */
2896
SFR_8BIT(SYSJMBO0_H);                         /* JTAG mailbox output 0 */
2897
SFR_16BIT(SYSJMBO1);                          /* JTAG mailbox output 1 */
2898
SFR_8BIT(SYSJMBO1_L);                         /* JTAG mailbox output 1 */
2899
SFR_8BIT(SYSJMBO1_H);                         /* JTAG mailbox output 1 */
2900
 
2901
SFR_16BIT(SYSBERRIV);                         /* Bus Error vector generator */
2902
SFR_8BIT(SYSBERRIV_L);                        /* Bus Error vector generator */
2903
SFR_8BIT(SYSBERRIV_H);                        /* Bus Error vector generator */
2904
SFR_16BIT(SYSUNIV);                           /* User NMI vector generator */
2905
SFR_8BIT(SYSUNIV_L);                          /* User NMI vector generator */
2906
SFR_8BIT(SYSUNIV_H);                          /* User NMI vector generator */
2907
SFR_16BIT(SYSSNIV);                           /* System NMI vector generator */
2908
SFR_8BIT(SYSSNIV_L);                          /* System NMI vector generator */
2909
SFR_8BIT(SYSSNIV_H);                          /* System NMI vector generator */
2910
SFR_16BIT(SYSRSTIV);                          /* Reset vector generator */
2911
SFR_8BIT(SYSRSTIV_L);                         /* Reset vector generator */
2912
SFR_8BIT(SYSRSTIV_H);                         /* Reset vector generator */
2913
 
2914
/* SYSCTL Control Bits */
2915
#define SYSRIVECT              (0x0001)       /* SYS - RAM based interrupt vectors */
2916
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2917
#define SYSPMMPE               (0x0004)       /* SYS - PMM access protect */
2918
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2919
#define SYSBSLIND              (0x0010)       /* SYS - TCK/RST indication detected */
2920
#define SYSJTAGPIN             (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2921
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2922
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2923
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2924
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2925
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2926
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2927
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2928
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2929
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2930
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2931
 
2932
/* SYSCTL Control Bits */
2933
#define SYSRIVECT_L            (0x0001)       /* SYS - RAM based interrupt vectors */
2934
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2935
#define SYSPMMPE_L             (0x0004)       /* SYS - PMM access protect */
2936
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2937
#define SYSBSLIND_L            (0x0010)       /* SYS - TCK/RST indication detected */
2938
#define SYSJTAGPIN_L           (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2939
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2940
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2941
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2942
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2943
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2944
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2945
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2946
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2947
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2948
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2949
 
2950
/* SYSCTL Control Bits */
2951
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2952
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2953
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2954
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2955
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2956
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2957
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2958
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2959
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2960
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2961
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2962
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2963
 
2964
/* SYSBSLC Control Bits */
2965
#define SYSBSLSIZE0            (0x0001)       /* SYS - BSL Protection Size 0 */
2966
#define SYSBSLSIZE1            (0x0002)       /* SYS - BSL Protection Size 1 */
2967
#define SYSBSLR                (0x0004)       /* SYS - RAM assigned to BSL */
2968
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2969
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2970
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2971
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2972
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2973
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2974
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2975
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2976
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2977
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2978
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2979
#define SYSBSLOFF              (0x4000)       /* SYS - BSL Memeory disabled */
2980
#define SYSBSLPE               (0x8000)       /* SYS - BSL Memory protection enabled */
2981
 
2982
/* SYSBSLC Control Bits */
2983
#define SYSBSLSIZE0_L          (0x0001)       /* SYS - BSL Protection Size 0 */
2984
#define SYSBSLSIZE1_L          (0x0002)       /* SYS - BSL Protection Size 1 */
2985
#define SYSBSLR_L              (0x0004)       /* SYS - RAM assigned to BSL */
2986
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2987
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2988
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2989
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2990
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2991
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2992
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2993
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2994
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2995
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2996
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2997
 
2998
/* SYSBSLC Control Bits */
2999
//#define RESERVED            (0x0008)  /* SYS - Reserved */
3000
//#define RESERVED            (0x0010)  /* SYS - Reserved */
3001
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3002
//#define RESERVED            (0x0040)  /* SYS - Reserved */
3003
//#define RESERVED            (0x0080)  /* SYS - Reserved */
3004
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3005
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3006
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3007
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3008
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3009
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3010
#define SYSBSLOFF_H            (0x0040)       /* SYS - BSL Memeory disabled */
3011
#define SYSBSLPE_H             (0x0080)       /* SYS - BSL Memory protection enabled */
3012
 
3013
/* SYSJMBC Control Bits */
3014
#define JMBIN0FG               (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
3015
#define JMBIN1FG               (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
3016
#define JMBOUT0FG              (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
3017
#define JMBOUT1FG              (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
3018
#define JMBMODE                (0x0010)       /* SYS - JMB 16/32 Bit Mode */
3019
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3020
#define JMBCLR0OFF             (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
3021
#define JMBCLR1OFF             (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
3022
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3023
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3024
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3025
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3026
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3027
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3028
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3029
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3030
 
3031
/* SYSJMBC Control Bits */
3032
#define JMBIN0FG_L             (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
3033
#define JMBIN1FG_L             (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
3034
#define JMBOUT0FG_L            (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
3035
#define JMBOUT1FG_L            (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
3036
#define JMBMODE_L              (0x0010)       /* SYS - JMB 16/32 Bit Mode */
3037
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3038
#define JMBCLR0OFF_L           (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
3039
#define JMBCLR1OFF_L           (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
3040
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3041
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3042
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3043
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3044
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3045
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3046
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3047
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3048
 
3049
/* SYSJMBC Control Bits */
3050
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3051
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3052
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3053
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3054
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3055
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3056
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3057
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3058
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3059
 
3060
/* SYSUNIV Definitions */
3061
#define SYSUNIV_NONE           (0x0000)       /* No Interrupt pending */
3062
#define SYSUNIV_NMIIFG         (0x0002)       /* SYSUNIV : NMIIFG */
3063
#define SYSUNIV_OFIFG          (0x0004)       /* SYSUNIV : Osc. Fail - OFIFG */
3064
#define SYSUNIV_ACCVIFG        (0x0006)       /* SYSUNIV : Access Violation - ACCVIFG */
3065
#define SYSUNIV_BUSIFG         (0x0008)       /* SYSUNIV : Bus Error */
3066
 
3067
/* SYSBERRIV Definitions */
3068
#define SYSBERRIV_NONE         (0x0000)       /* No Interrupt pending */
3069
#define SYSBERRIV_USB          (0x0002)       /* SYSBERRIV : USB Waitstate Error */
3070
 
3071
/* SYSSNIV Definitions */
3072
#define SYSSNIV_NONE           (0x0000)       /* No Interrupt pending */
3073
#define SYSSNIV_SVMLIFG        (0x0002)       /* SYSSNIV : SVMLIFG */
3074
#define SYSSNIV_SVMHIFG        (0x0004)       /* SYSSNIV : SVMHIFG */
3075
#define SYSSNIV_DLYLIFG        (0x0006)       /* SYSSNIV : DLYLIFG */
3076
#define SYSSNIV_DLYHIFG        (0x0008)       /* SYSSNIV : DLYHIFG */
3077
#define SYSSNIV_VMAIFG         (0x000A)       /* SYSSNIV : VMAIFG */
3078
#define SYSSNIV_JMBINIFG       (0x000C)       /* SYSSNIV : JMBINIFG */
3079
#define SYSSNIV_JMBOUTIFG      (0x000E)       /* SYSSNIV : JMBOUTIFG */
3080
#define SYSSNIV_VLRLIFG        (0x0010)       /* SYSSNIV : VLRLIFG */
3081
#define SYSSNIV_VLRHIFG        (0x0012)       /* SYSSNIV : VLRHIFG */
3082
 
3083
/* SYSRSTIV Definitions */
3084
#define SYSRSTIV_NONE          (0x0000)       /* No Interrupt pending */
3085
#define SYSRSTIV_BOR           (0x0002)       /* SYSRSTIV : BOR */
3086
#define SYSRSTIV_RSTNMI        (0x0004)       /* SYSRSTIV : RST/NMI */
3087
#define SYSRSTIV_DOBOR         (0x0006)       /* SYSRSTIV : Do BOR */
3088
#define SYSRSTIV_LPM5WU        (0x0008)       /* SYSRSTIV : Port LPM5 Wake Up */
3089
#define SYSRSTIV_SECYV         (0x000A)       /* SYSRSTIV : Security violation */
3090
#define SYSRSTIV_SVSL          (0x000C)       /* SYSRSTIV : SVSL */
3091
#define SYSRSTIV_SVSH          (0x000E)       /* SYSRSTIV : SVSH */
3092
#define SYSRSTIV_SVML_OVP      (0x0010)       /* SYSRSTIV : SVML_OVP */
3093
#define SYSRSTIV_SVMH_OVP      (0x0012)       /* SYSRSTIV : SVMH_OVP */
3094
#define SYSRSTIV_DOPOR         (0x0014)       /* SYSRSTIV : Do POR */
3095
#define SYSRSTIV_WDTTO         (0x0016)       /* SYSRSTIV : WDT Time out */
3096
#define SYSRSTIV_WDTKEY        (0x0018)       /* SYSRSTIV : WDTKEY violation */
3097
#define SYSRSTIV_KEYV          (0x001A)       /* SYSRSTIV : Flash Key violation */
3098
#define SYSRSTIV_FLLUL         (0x001C)       /* SYSRSTIV : FLL unlock */
3099
#define SYSRSTIV_PERF          (0x001E)       /* SYSRSTIV : peripheral/config area fetch */
3100
#define SYSRSTIV_PMMKEY        (0x0020)       /* SYSRSTIV : PMMKEY violation */
3101
 
3102
/************************************************************
3103
* Timer0_A5
3104
************************************************************/
3105
#define __MSP430_HAS_T0A5__                   /* Definition to show that Module is available */
3106
#define __MSP430_BASEADDRESS_T0A5__ 0x0340
3107
 
3108
SFR_16BIT(TA0CTL);                            /* Timer0_A5 Control */
3109
SFR_16BIT(TA0CCTL0);                          /* Timer0_A5 Capture/Compare Control 0 */
3110
SFR_16BIT(TA0CCTL1);                          /* Timer0_A5 Capture/Compare Control 1 */
3111
SFR_16BIT(TA0CCTL2);                          /* Timer0_A5 Capture/Compare Control 2 */
3112
SFR_16BIT(TA0CCTL3);                          /* Timer0_A5 Capture/Compare Control 3 */
3113
SFR_16BIT(TA0CCTL4);                          /* Timer0_A5 Capture/Compare Control 4 */
3114
SFR_16BIT(TA0R);                              /* Timer0_A5 */
3115
SFR_16BIT(TA0CCR0);                           /* Timer0_A5 Capture/Compare 0 */
3116
SFR_16BIT(TA0CCR1);                           /* Timer0_A5 Capture/Compare 1 */
3117
SFR_16BIT(TA0CCR2);                           /* Timer0_A5 Capture/Compare 2 */
3118
SFR_16BIT(TA0CCR3);                           /* Timer0_A5 Capture/Compare 3 */
3119
SFR_16BIT(TA0CCR4);                           /* Timer0_A5 Capture/Compare 4 */
3120
SFR_16BIT(TA0IV);                             /* Timer0_A5 Interrupt Vector Word */
3121
SFR_16BIT(TA0EX0);                            /* Timer0_A5 Expansion Register 0 */
3122
 
3123
/* TAxCTL Control Bits */
3124
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
3125
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
3126
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
3127
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
3128
#define MC1                    (0x0020)       /* Timer A mode control 1 */
3129
#define MC0                    (0x0010)       /* Timer A mode control 0 */
3130
#define TACLR                  (0x0004)       /* Timer A counter clear */
3131
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
3132
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
3133
 
3134
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
3135
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
3136
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
3137
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
3138
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
3139
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
3140
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
3141
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
3142
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
3143
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
3144
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
3145
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
3146
#define MC__STOP               (0*0x10u)      /* Timer A mode control: 0 - Stop */
3147
#define MC__UP                 (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
3148
#define MC__CONTINOUS          (2*0x10u)      /* Timer A mode control: 2 - Continous up */
3149
#define MC__UPDOWN             (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
3150
#define ID__1                  (0*0x40u)      /* Timer A input divider: 0 - /1 */
3151
#define ID__2                  (1*0x40u)      /* Timer A input divider: 1 - /2 */
3152
#define ID__4                  (2*0x40u)      /* Timer A input divider: 2 - /4 */
3153
#define ID__8                  (3*0x40u)      /* Timer A input divider: 3 - /8 */
3154
#define TASSEL__TACLK          (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
3155
#define TASSEL__ACLK           (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
3156
#define TASSEL__SMCLK          (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
3157
#define TASSEL__INCLK          (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
3158
 
3159
/* TAxCCTLx Control Bits */
3160
#define CM1                    (0x8000)       /* Capture mode 1 */
3161
#define CM0                    (0x4000)       /* Capture mode 0 */
3162
#define CCIS1                  (0x2000)       /* Capture input select 1 */
3163
#define CCIS0                  (0x1000)       /* Capture input select 0 */
3164
#define SCS                    (0x0800)       /* Capture sychronize */
3165
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
3166
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
3167
#define OUTMOD2                (0x0080)       /* Output mode 2 */
3168
#define OUTMOD1                (0x0040)       /* Output mode 1 */
3169
#define OUTMOD0                (0x0020)       /* Output mode 0 */
3170
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
3171
#define CCI                    (0x0008)       /* Capture input signal (read) */
3172
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
3173
#define COV                    (0x0002)       /* Capture/compare overflow flag */
3174
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
3175
 
3176
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
3177
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
3178
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
3179
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
3180
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
3181
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
3182
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
3183
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
3184
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
3185
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
3186
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
3187
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
3188
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
3189
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
3190
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
3191
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
3192
 
3193
/* TAxEX0 Control Bits */
3194
#define TAIDEX0                (0x0001)       /* Timer A Input divider expansion Bit: 0 */
3195
#define TAIDEX1                (0x0002)       /* Timer A Input divider expansion Bit: 1 */
3196
#define TAIDEX2                (0x0004)       /* Timer A Input divider expansion Bit: 2 */
3197
 
3198
#define TAIDEX_0               (0*0x0001u)    /* Timer A Input divider expansion : /1 */
3199
#define TAIDEX_1               (1*0x0001u)    /* Timer A Input divider expansion : /2 */
3200
#define TAIDEX_2               (2*0x0001u)    /* Timer A Input divider expansion : /3 */
3201
#define TAIDEX_3               (3*0x0001u)    /* Timer A Input divider expansion : /4 */
3202
#define TAIDEX_4               (4*0x0001u)    /* Timer A Input divider expansion : /5 */
3203
#define TAIDEX_5               (5*0x0001u)    /* Timer A Input divider expansion : /6 */
3204
#define TAIDEX_6               (6*0x0001u)    /* Timer A Input divider expansion : /7 */
3205
#define TAIDEX_7               (7*0x0001u)    /* Timer A Input divider expansion : /8 */
3206
 
3207
/* T0A5IV Definitions */
3208
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
3209
#define TA0IV_TA0CCR1          (0x0002)       /* TA0CCR1_CCIFG */
3210
#define TA0IV_TA0CCR2          (0x0004)       /* TA0CCR2_CCIFG */
3211
#define TA0IV_TA0CCR3          (0x0006)       /* TA0CCR3_CCIFG */
3212
#define TA0IV_TA0CCR4          (0x0008)       /* TA0CCR4_CCIFG */
3213
#define TA0IV_5                (0x000A)       /* Reserved */
3214
#define TA0IV_6                (0x000C)       /* Reserved */
3215
#define TA0IV_TA0IFG           (0x000E)       /* TA0IFG */
3216
 
3217
/************************************************************
3218
* Timer1_A3
3219
************************************************************/
3220
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
3221
#define __MSP430_BASEADDRESS_T1A3__ 0x0380
3222
 
3223
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
3224
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
3225
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
3226
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
3227
SFR_16BIT(TA1R);                              /* Timer1_A3 */
3228
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
3229
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
3230
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
3231
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
3232
SFR_16BIT(TA1EX0);                            /* Timer1_A3 Expansion Register 0 */
3233
 
3234
/* Bits are already defined within the Timer0_Ax */
3235
 
3236
/* TA1IV Definitions */
3237
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
3238
#define TA1IV_TA1CCR1          (0x0002)       /* TA1CCR1_CCIFG */
3239
#define TA1IV_TA1CCR2          (0x0004)       /* TA1CCR2_CCIFG */
3240
#define TA1IV_3                (0x0006)       /* Reserved */
3241
#define TA1IV_4                (0x0008)       /* Reserved */
3242
#define TA1IV_5                (0x000A)       /* Reserved */
3243
#define TA1IV_6                (0x000C)       /* Reserved */
3244
#define TA1IV_TA1IFG           (0x000E)       /* TA1IFG */
3245
 
3246
/************************************************************
3247
* Timer2_A3
3248
************************************************************/
3249
#define __MSP430_HAS_T2A3__                   /* Definition to show that Module is available */
3250
#define __MSP430_BASEADDRESS_T2A3__ 0x0400
3251
 
3252
SFR_16BIT(TA2CTL);                            /* Timer2_A3 Control */
3253
SFR_16BIT(TA2CCTL0);                          /* Timer2_A3 Capture/Compare Control 0 */
3254
SFR_16BIT(TA2CCTL1);                          /* Timer2_A3 Capture/Compare Control 1 */
3255
SFR_16BIT(TA2CCTL2);                          /* Timer2_A3 Capture/Compare Control 2 */
3256
SFR_16BIT(TA2R);                              /* Timer2_A3 */
3257
SFR_16BIT(TA2CCR0);                           /* Timer2_A3 Capture/Compare 0 */
3258
SFR_16BIT(TA2CCR1);                           /* Timer2_A3 Capture/Compare 1 */
3259
SFR_16BIT(TA2CCR2);                           /* Timer2_A3 Capture/Compare 2 */
3260
SFR_16BIT(TA2IV);                             /* Timer2_A3 Interrupt Vector Word */
3261
SFR_16BIT(TA2EX0);                            /* Timer2_A3 Expansion Register 0 */
3262
 
3263
/* Bits are already defined within the Timer0_Ax */
3264
 
3265
/* TA2IV Definitions */
3266
#define TA2IV_NONE             (0x0000)       /* No Interrupt pending */
3267
#define TA2IV_TA1CCR1          (0x0002)       /* TA2CCR1_CCIFG */
3268
#define TA2IV_TA1CCR2          (0x0004)       /* TA2CCR2_CCIFG */
3269
#define TA2IV_3                (0x0006)       /* Reserved */
3270
#define TA2IV_4                (0x0008)       /* Reserved */
3271
#define TA2IV_5                (0x000A)       /* Reserved */
3272
#define TA2IV_6                (0x000C)       /* Reserved */
3273
#define TA2IV_TA2IFG           (0x000E)       /* TA2IFG */
3274
 
3275
/************************************************************
3276
* Timer0_B7
3277
************************************************************/
3278
#define __MSP430_HAS_T0B7__                   /* Definition to show that Module is available */
3279
#define __MSP430_BASEADDRESS_T0B7__ 0x03C0
3280
 
3281
SFR_16BIT(TB0CTL);                            /* Timer0_B7 Control */
3282
SFR_16BIT(TB0CCTL0);                          /* Timer0_B7 Capture/Compare Control 0 */
3283
SFR_16BIT(TB0CCTL1);                          /* Timer0_B7 Capture/Compare Control 1 */
3284
SFR_16BIT(TB0CCTL2);                          /* Timer0_B7 Capture/Compare Control 2 */
3285
SFR_16BIT(TB0CCTL3);                          /* Timer0_B7 Capture/Compare Control 3 */
3286
SFR_16BIT(TB0CCTL4);                          /* Timer0_B7 Capture/Compare Control 4 */
3287
SFR_16BIT(TB0CCTL5);                          /* Timer0_B7 Capture/Compare Control 5 */
3288
SFR_16BIT(TB0CCTL6);                          /* Timer0_B7 Capture/Compare Control 6 */
3289
SFR_16BIT(TB0R);                              /* Timer0_B7 */
3290
SFR_16BIT(TB0CCR0);                           /* Timer0_B7 Capture/Compare 0 */
3291
SFR_16BIT(TB0CCR1);                           /* Timer0_B7 Capture/Compare 1 */
3292
SFR_16BIT(TB0CCR2);                           /* Timer0_B7 Capture/Compare 2 */
3293
SFR_16BIT(TB0CCR3);                           /* Timer0_B7 Capture/Compare 3 */
3294
SFR_16BIT(TB0CCR4);                           /* Timer0_B7 Capture/Compare 4 */
3295
SFR_16BIT(TB0CCR5);                           /* Timer0_B7 Capture/Compare 5 */
3296
SFR_16BIT(TB0CCR6);                           /* Timer0_B7 Capture/Compare 6 */
3297
SFR_16BIT(TB0EX0);                            /* Timer0_B7 Expansion Register 0 */
3298
SFR_16BIT(TB0IV);                             /* Timer0_B7 Interrupt Vector Word */
3299
 
3300
/* Legacy Type Definitions for TimerB */
3301
#define TBCTL                  TB0CTL         /* Timer0_B7 Control */
3302
#define TBCCTL0                TB0CCTL0       /* Timer0_B7 Capture/Compare Control 0 */
3303
#define TBCCTL1                TB0CCTL1       /* Timer0_B7 Capture/Compare Control 1 */
3304
#define TBCCTL2                TB0CCTL2       /* Timer0_B7 Capture/Compare Control 2 */
3305
#define TBCCTL3                TB0CCTL3       /* Timer0_B7 Capture/Compare Control 3 */
3306
#define TBCCTL4                TB0CCTL4       /* Timer0_B7 Capture/Compare Control 4 */
3307
#define TBCCTL5                TB0CCTL5       /* Timer0_B7 Capture/Compare Control 5 */
3308
#define TBCCTL6                TB0CCTL6       /* Timer0_B7 Capture/Compare Control 6 */
3309
#define TBR                    TB0R           /* Timer0_B7 */
3310
#define TBCCR0                 TB0CCR0        /* Timer0_B7 Capture/Compare 0 */
3311
#define TBCCR1                 TB0CCR1        /* Timer0_B7 Capture/Compare 1 */
3312
#define TBCCR2                 TB0CCR2        /* Timer0_B7 Capture/Compare 2 */
3313
#define TBCCR3                 TB0CCR3        /* Timer0_B7 Capture/Compare 3 */
3314
#define TBCCR4                 TB0CCR4        /* Timer0_B7 Capture/Compare 4 */
3315
#define TBCCR5                 TB0CCR5        /* Timer0_B7 Capture/Compare 5 */
3316
#define TBCCR6                 TB0CCR6        /* Timer0_B7 Capture/Compare 6 */
3317
#define TBEX0                  TB0EX0         /* Timer0_B7 Expansion Register 0 */
3318
#define TBIV                   TB0IV          /* Timer0_B7 Interrupt Vector Word */
3319
#define TIMERB1_VECTOR       TIMER0_B1_VECTOR /* Timer0_B7 CC1-6, TB */
3320
#define TIMERB0_VECTOR       TIMER0_B0_VECTOR /* Timer0_B7 CC0 */
3321
 
3322
/* TBxCTL Control Bits */
3323
#define TBCLGRP1               (0x4000)       /* Timer0_B7 Compare latch load group 1 */
3324
#define TBCLGRP0               (0x2000)       /* Timer0_B7 Compare latch load group 0 */
3325
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
3326
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
3327
#define TBSSEL1                (0x0200)       /* Clock source 1 */
3328
#define TBSSEL0                (0x0100)       /* Clock source 0 */
3329
#define TBCLR                  (0x0004)       /* Timer0_B7 counter clear */
3330
#define TBIE                   (0x0002)       /* Timer0_B7 interrupt enable */
3331
#define TBIFG                  (0x0001)       /* Timer0_B7 interrupt flag */
3332
 
3333
#define SHR1                   (0x4000)       /* Timer0_B7 Compare latch load group 1 */
3334
#define SHR0                   (0x2000)       /* Timer0_B7 Compare latch load group 0 */
3335
 
3336
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
3337
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
3338
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
3339
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
3340
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
3341
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
3342
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
3343
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
3344
#define SHR_0                  (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
3345
#define SHR_1                  (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
3346
#define SHR_2                  (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
3347
#define SHR_3                  (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
3348
#define TBCLGRP_0              (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
3349
#define TBCLGRP_1              (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
3350
#define TBCLGRP_2              (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
3351
#define TBCLGRP_3              (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
3352
#define TBSSEL__TACLK          (0*0x100u)     /* Timer0_B7 clock source select: 0 - TACLK */
3353
#define TBSSEL__ACLK           (1*0x100u)     /* Timer0_B7 clock source select: 1 - ACLK  */
3354
#define TBSSEL__SMCLK          (2*0x100u)     /* Timer0_B7 clock source select: 2 - SMCLK */
3355
#define TBSSEL__INCLK          (3*0x100u)     /* Timer0_B7 clock source select: 3 - INCLK */
3356
#define CNTL__16               (0*0x0800u)    /* Counter lenght: 16 bit */
3357
#define CNTL__12               (1*0x0800u)    /* Counter lenght: 12 bit */
3358
#define CNTL__10               (2*0x0800u)    /* Counter lenght: 10 bit */
3359
#define CNTL__8                (3*0x0800u)    /* Counter lenght:  8 bit */
3360
 
3361
/* Additional Timer B Control Register bits are defined in Timer A */
3362
/* TBxCCTLx Control Bits */
3363
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
3364
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
3365
 
3366
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
3367
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
3368
 
3369
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
3370
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
3371
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
3372
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
3373
 
3374
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
3375
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
3376
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
3377
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
3378
 
3379
/* TBxEX0 Control Bits */
3380
#define TBIDEX0                (0x0001)       /* Timer0_B7 Input divider expansion Bit: 0 */
3381
#define TBIDEX1                (0x0002)       /* Timer0_B7 Input divider expansion Bit: 1 */
3382
#define TBIDEX2                (0x0004)       /* Timer0_B7 Input divider expansion Bit: 2 */
3383
 
3384
#define TBIDEX_0               (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
3385
#define TBIDEX_1               (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
3386
#define TBIDEX_2               (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
3387
#define TBIDEX_3               (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
3388
#define TBIDEX_4               (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
3389
#define TBIDEX_5               (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
3390
#define TBIDEX_6               (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
3391
#define TBIDEX_7               (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
3392
#define TBIDEX__1              (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
3393
#define TBIDEX__2              (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
3394
#define TBIDEX__3              (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
3395
#define TBIDEX__4              (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
3396
#define TBIDEX__5              (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
3397
#define TBIDEX__6              (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
3398
#define TBIDEX__7              (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
3399
#define TBIDEX__8              (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
3400
 
3401
/* TB0IV Definitions */
3402
#define TB0IV_NONE             (0x0000)       /* No Interrupt pending */
3403
#define TB0IV_TB1CCR1          (0x0002)       /* TBCCR1_CCIFG */
3404
#define TB0IV_TB1CCR2          (0x0004)       /* TBCCR2_CCIFG */
3405
#define TB0IV_3                (0x0006)       /* Reserved */
3406
#define TB0IV_4                (0x0008)       /* Reserved */
3407
#define TB0IV_5                (0x000A)       /* Reserved */
3408
#define TB0IV_6                (0x000C)       /* Reserved */
3409
#define TB0IV_TB0IFG           (0x000E)       /* TBIFG */
3410
 
3411
 
3412
/************************************************************
3413
* USB
3414
************************************************************/
3415
#define __MSP430_HAS_USB__                    /* Definition to show that Module is available */
3416
#define __MSP430_BASEADDRESS_USB__ 0x0900
3417
 
3418
/* ========================================================================= */
3419
/* USB Configuration Registers */
3420
/* ========================================================================= */
3421
SFR_16BIT(USBKEYID);                          /* USB Controller key register */
3422
SFR_8BIT(USBKEYID_L);                         /* USB Controller key register */
3423
SFR_8BIT(USBKEYID_H);                         /* USB Controller key register */
3424
SFR_16BIT(USBCNF);                            /* USB Module  configuration register */
3425
SFR_8BIT(USBCNF_L);                           /* USB Module  configuration register */
3426
SFR_8BIT(USBCNF_H);                           /* USB Module  configuration register */
3427
SFR_16BIT(USBPHYCTL);                         /* USB PHY control register */
3428
SFR_8BIT(USBPHYCTL_L);                        /* USB PHY control register */
3429
SFR_8BIT(USBPHYCTL_H);                        /* USB PHY control register */
3430
SFR_16BIT(USBPWRCTL);                         /* USB Power control register */
3431
SFR_8BIT(USBPWRCTL_L);                        /* USB Power control register */
3432
SFR_8BIT(USBPWRCTL_H);                        /* USB Power control register */
3433
SFR_16BIT(USBPLLCTL);                         /* USB PLL control register */
3434
SFR_8BIT(USBPLLCTL_L);                        /* USB PLL control register */
3435
SFR_8BIT(USBPLLCTL_H);                        /* USB PLL control register */
3436
SFR_16BIT(USBPLLDIVB);                        /* USB PLL Clock Divider Buffer control register */
3437
SFR_8BIT(USBPLLDIVB_L);                       /* USB PLL Clock Divider Buffer control register */
3438
SFR_8BIT(USBPLLDIVB_H);                       /* USB PLL Clock Divider Buffer control register */
3439
SFR_16BIT(USBPLLIR);                          /* USB PLL Interrupt control register */
3440
SFR_8BIT(USBPLLIR_L);                         /* USB PLL Interrupt control register */
3441
SFR_8BIT(USBPLLIR_H);                         /* USB PLL Interrupt control register */
3442
 
3443
#define USBKEYPID              USBKEYID       /* Legacy Definition: USB Controller key register */
3444
#define USBKEY                 (0x9628)       /* USB Control Register key */
3445
 
3446
/* USBCNF Control Bits */
3447
#define USB_EN                 (0x0001)       /* USB - Module enable */
3448
#define PUR_EN                 (0x0002)       /* USB - PUR pin enable */
3449
#define PUR_IN                 (0x0004)       /* USB - PUR pin input value */
3450
#define BLKRDY                 (0x0008)       /* USB - Block ready signal for DMA */
3451
#define FNTEN                  (0x0010)       /* USB - Frame Number receive Trigger enable for DMA */
3452
//#define RESERVED            (0x0020)  /* USB -  */
3453
//#define RESERVED            (0x0040)  /* USB -  */
3454
//#define RESERVED            (0x0080)  /* USB -  */
3455
//#define RESERVED            (0x0100)  /* USB -  */
3456
//#define RESERVED            (0x0200)  /* USB -  */
3457
//#define RESERVED            (0x0400)  /* USB -  */
3458
//#define RESERVED            (0x0800)  /* USB -  */
3459
//#define RESERVED            (0x1000)  /* USB -  */
3460
//#define RESERVED            (0x2000)  /* USB -  */
3461
//#define RESERVED            (0x4000)  /* USB -  */
3462
//#define RESERVED            (0x8000)  /* USB -  */
3463
 
3464
/* USBCNF Control Bits */
3465
#define USB_EN_L               (0x0001)       /* USB - Module enable */
3466
#define PUR_EN_L               (0x0002)       /* USB - PUR pin enable */
3467
#define PUR_IN_L               (0x0004)       /* USB - PUR pin input value */
3468
#define BLKRDY_L               (0x0008)       /* USB - Block ready signal for DMA */
3469
#define FNTEN_L                (0x0010)       /* USB - Frame Number receive Trigger enable for DMA */
3470
//#define RESERVED            (0x0020)  /* USB -  */
3471
//#define RESERVED            (0x0040)  /* USB -  */
3472
//#define RESERVED            (0x0080)  /* USB -  */
3473
//#define RESERVED            (0x0100)  /* USB -  */
3474
//#define RESERVED            (0x0200)  /* USB -  */
3475
//#define RESERVED            (0x0400)  /* USB -  */
3476
//#define RESERVED            (0x0800)  /* USB -  */
3477
//#define RESERVED            (0x1000)  /* USB -  */
3478
//#define RESERVED            (0x2000)  /* USB -  */
3479
//#define RESERVED            (0x4000)  /* USB -  */
3480
//#define RESERVED            (0x8000)  /* USB -  */
3481
 
3482
/* USBCNF Control Bits */
3483
//#define RESERVED            (0x0020)  /* USB -  */
3484
//#define RESERVED            (0x0040)  /* USB -  */
3485
//#define RESERVED            (0x0080)  /* USB -  */
3486
//#define RESERVED            (0x0100)  /* USB -  */
3487
//#define RESERVED            (0x0200)  /* USB -  */
3488
//#define RESERVED            (0x0400)  /* USB -  */
3489
//#define RESERVED            (0x0800)  /* USB -  */
3490
//#define RESERVED            (0x1000)  /* USB -  */
3491
//#define RESERVED            (0x2000)  /* USB -  */
3492
//#define RESERVED            (0x4000)  /* USB -  */
3493
//#define RESERVED            (0x8000)  /* USB -  */
3494
 
3495
/* USBPHYCTL Control Bits */
3496
#define PUOUT0                 (0x0001)       /* USB - USB Port Output Signal Bit 0 */
3497
#define PUOUT1                 (0x0002)       /* USB - USB Port Output Signal Bit 1 */
3498
#define PUIN0                  (0x0004)       /* USB - PU0/DP Input Data */
3499
#define PUIN1                  (0x0008)       /* USB - PU1/DM Input Data */
3500
//#define RESERVED            (0x0010)  /* USB -  */
3501
#define PUOPE                  (0x0020)       /* USB - USB Port Output Enable */
3502
//#define RESERVED            (0x0040)  /* USB -  */
3503
#define PUSEL                  (0x0080)       /* USB - USB Port Function Select */
3504
#define PUIPE                  (0x0100)       /* USB - PHY Single Ended Input enable */
3505
//#define RESERVED            (0x0200)  /* USB -  */
3506
//#define RESERVED            (0x0100)  /* USB -  */
3507
//#define RESERVED            (0x0200)  /* USB -  */
3508
//#define RESERVED            (0x0400)  /* USB -  */
3509
//#define RESERVED            (0x0800)  /* USB -  */
3510
//#define RESERVED            (0x1000)  /* USB -  */
3511
//#define RESERVED            (0x2000)  /* USB -  */
3512
//#define RESERVED            (0x4000)  /* USB -  */
3513
//#define RESERVED            (0x8000)  /* USB -  */
3514
 
3515
/* USBPHYCTL Control Bits */
3516
#define PUOUT0_L               (0x0001)       /* USB - USB Port Output Signal Bit 0 */
3517
#define PUOUT1_L               (0x0002)       /* USB - USB Port Output Signal Bit 1 */
3518
#define PUIN0_L                (0x0004)       /* USB - PU0/DP Input Data */
3519
#define PUIN1_L                (0x0008)       /* USB - PU1/DM Input Data */
3520
//#define RESERVED            (0x0010)  /* USB -  */
3521
#define PUOPE_L                (0x0020)       /* USB - USB Port Output Enable */
3522
//#define RESERVED            (0x0040)  /* USB -  */
3523
#define PUSEL_L                (0x0080)       /* USB - USB Port Function Select */
3524
//#define RESERVED            (0x0200)  /* USB -  */
3525
//#define RESERVED            (0x0100)  /* USB -  */
3526
//#define RESERVED            (0x0200)  /* USB -  */
3527
//#define RESERVED            (0x0400)  /* USB -  */
3528
//#define RESERVED            (0x0800)  /* USB -  */
3529
//#define RESERVED            (0x1000)  /* USB -  */
3530
//#define RESERVED            (0x2000)  /* USB -  */
3531
//#define RESERVED            (0x4000)  /* USB -  */
3532
//#define RESERVED            (0x8000)  /* USB -  */
3533
 
3534
/* USBPHYCTL Control Bits */
3535
//#define RESERVED            (0x0010)  /* USB -  */
3536
//#define RESERVED            (0x0040)  /* USB -  */
3537
#define PUIPE_H                (0x0001)       /* USB - PHY Single Ended Input enable */
3538
//#define RESERVED            (0x0200)  /* USB -  */
3539
//#define RESERVED            (0x0100)  /* USB -  */
3540
//#define RESERVED            (0x0200)  /* USB -  */
3541
//#define RESERVED            (0x0400)  /* USB -  */
3542
//#define RESERVED            (0x0800)  /* USB -  */
3543
//#define RESERVED            (0x1000)  /* USB -  */
3544
//#define RESERVED            (0x2000)  /* USB -  */
3545
//#define RESERVED            (0x4000)  /* USB -  */
3546
//#define RESERVED            (0x8000)  /* USB -  */
3547
 
3548
#define PUDIR                  (0x0020)       /* USB - Legacy Definition: USB Port Output Enable */
3549
#define PSEIEN                 (0x0100)       /* USB - Legacy Definition: PHY Single Ended Input enable */
3550
 
3551
/* USBPWRCTL Control Bits */
3552
#define VUOVLIFG               (0x0001)       /* USB - VUSB Overload Interrupt Flag */
3553
#define VBONIFG                (0x0002)       /* USB - VBUS "Coming ON" Interrupt Flag */
3554
#define VBOFFIFG               (0x0004)       /* USB - VBUS "Going OFF" Interrupt Flag */
3555
#define USBBGVBV               (0x0008)       /* USB - USB Bandgap and VBUS valid */
3556
#define USBDETEN               (0x0010)       /* USB - VBUS on/off events enable */
3557
#define OVLAOFF                (0x0020)       /* USB - LDO overload auto off enable */
3558
#define SLDOAON                (0x0040)       /* USB - Secondary LDO auto on enable */
3559
//#define RESERVED            (0x0080)  /* USB -  */
3560
#define VUOVLIE                (0x0100)       /* USB - Overload indication Interrupt Enable */
3561
#define VBONIE                 (0x0200)       /* USB - VBUS "Coming ON" Interrupt Enable */
3562
#define VBOFFIE                (0x0400)       /* USB - VBUS "Going OFF" Interrupt Enable */
3563
#define VUSBEN                 (0x0800)       /* USB - LDO Enable (3.3V) */
3564
#define SLDOEN                 (0x1000)       /* USB - Secondary LDO Enable (1.8V) */
3565
//#define RESERVED            (0x2000)  /* USB -  */
3566
//#define RESERVED            (0x4000)  /* USB -  */
3567
//#define RESERVED            (0x8000)  /* USB -  */
3568
 
3569
/* USBPWRCTL Control Bits */
3570
#define VUOVLIFG_L             (0x0001)       /* USB - VUSB Overload Interrupt Flag */
3571
#define VBONIFG_L              (0x0002)       /* USB - VBUS "Coming ON" Interrupt Flag */
3572
#define VBOFFIFG_L             (0x0004)       /* USB - VBUS "Going OFF" Interrupt Flag */
3573
#define USBBGVBV_L             (0x0008)       /* USB - USB Bandgap and VBUS valid */
3574
#define USBDETEN_L             (0x0010)       /* USB - VBUS on/off events enable */
3575
#define OVLAOFF_L              (0x0020)       /* USB - LDO overload auto off enable */
3576
#define SLDOAON_L              (0x0040)       /* USB - Secondary LDO auto on enable */
3577
//#define RESERVED            (0x0080)  /* USB -  */
3578
//#define RESERVED            (0x2000)  /* USB -  */
3579
//#define RESERVED            (0x4000)  /* USB -  */
3580
//#define RESERVED            (0x8000)  /* USB -  */
3581
 
3582
/* USBPWRCTL Control Bits */
3583
//#define RESERVED            (0x0080)  /* USB -  */
3584
#define VUOVLIE_H              (0x0001)       /* USB - Overload indication Interrupt Enable */
3585
#define VBONIE_H               (0x0002)       /* USB - VBUS "Coming ON" Interrupt Enable */
3586
#define VBOFFIE_H              (0x0004)       /* USB - VBUS "Going OFF" Interrupt Enable */
3587
#define VUSBEN_H               (0x0008)       /* USB - LDO Enable (3.3V) */
3588
#define SLDOEN_H               (0x0010)       /* USB - Secondary LDO Enable (1.8V) */
3589
//#define RESERVED            (0x2000)  /* USB -  */
3590
//#define RESERVED            (0x4000)  /* USB -  */
3591
//#define RESERVED            (0x8000)  /* USB -  */
3592
 
3593
/* USBPLLCTL Control Bits */
3594
//#define RESERVED            (0x0001)  /* USB -  */
3595
//#define RESERVED            (0x0002)  /* USB -  */
3596
//#define RESERVED            (0x0004)  /* USB -  */
3597
//#define RESERVED            (0x0008)  /* USB -  */
3598
//#define RESERVED            (0x0010)  /* USB -  */
3599
//#define RESERVED            (0x0020)  /* USB -  */
3600
#define UCLKSEL0               (0x0040)       /* USB - Module Clock Select Bit 0 */
3601
#define UCLKSEL1               (0x0080)       /* USB - Module Clock Select Bit 1 */
3602
#define UPLLEN                 (0x0100)       /* USB - PLL enable */
3603
#define UPFDEN                 (0x0200)       /* USB - Phase Freq. Discriminator enable */
3604
//#define RESERVED            (0x0400)  /* USB -  */
3605
//#define RESERVED            (0x0800)  /* USB -  */
3606
#define UPCS0                  (0x1000)       /* USB - PLL Clock Select Bit 0 */
3607
//#define RESERVED            (0x2000)  /* USB -  */
3608
//#define RESERVED            (0x4000)  /* USB -  */
3609
//#define RESERVED            (0x8000)  /* USB -  */
3610
 
3611
/* USBPLLCTL Control Bits */
3612
//#define RESERVED            (0x0001)  /* USB -  */
3613
//#define RESERVED            (0x0002)  /* USB -  */
3614
//#define RESERVED            (0x0004)  /* USB -  */
3615
//#define RESERVED            (0x0008)  /* USB -  */
3616
//#define RESERVED            (0x0010)  /* USB -  */
3617
//#define RESERVED            (0x0020)  /* USB -  */
3618
#define UCLKSEL0_L             (0x0040)       /* USB - Module Clock Select Bit 0 */
3619
#define UCLKSEL1_L             (0x0080)       /* USB - Module Clock Select Bit 1 */
3620
//#define RESERVED            (0x0400)  /* USB -  */
3621
//#define RESERVED            (0x0800)  /* USB -  */
3622
//#define RESERVED            (0x2000)  /* USB -  */
3623
//#define RESERVED            (0x4000)  /* USB -  */
3624
//#define RESERVED            (0x8000)  /* USB -  */
3625
 
3626
/* USBPLLCTL Control Bits */
3627
//#define RESERVED            (0x0001)  /* USB -  */
3628
//#define RESERVED            (0x0002)  /* USB -  */
3629
//#define RESERVED            (0x0004)  /* USB -  */
3630
//#define RESERVED            (0x0008)  /* USB -  */
3631
//#define RESERVED            (0x0010)  /* USB -  */
3632
//#define RESERVED            (0x0020)  /* USB -  */
3633
#define UPLLEN_H               (0x0001)       /* USB - PLL enable */
3634
#define UPFDEN_H               (0x0002)       /* USB - Phase Freq. Discriminator enable */
3635
//#define RESERVED            (0x0400)  /* USB -  */
3636
//#define RESERVED            (0x0800)  /* USB -  */
3637
#define UPCS0_H                (0x0010)       /* USB - PLL Clock Select Bit 0 */
3638
//#define RESERVED            (0x2000)  /* USB -  */
3639
//#define RESERVED            (0x4000)  /* USB -  */
3640
//#define RESERVED            (0x8000)  /* USB -  */
3641
 
3642
#define UCLKSEL_0              (0x0000)       /* USB - Module Clock Select: 0 */
3643
#define UCLKSEL_1              (0x0040)       /* USB - Module Clock Select: 1 */
3644
#define UCLKSEL_2              (0x0080)       /* USB - Module Clock Select: 2 */
3645
#define UCLKSEL_3              (0x00C0)       /* USB - Module Clock Select: 3 (Reserved) */
3646
 
3647
#define UCLKSEL__PLLCLK        (0x0000)       /* USB - Module Clock Select: PLLCLK */
3648
#define UCLKSEL__XT1CLK        (0x0040)       /* USB - Module Clock Select: XT1CLK */
3649
#define UCLKSEL__XT2CLK        (0x0080)       /* USB - Module Clock Select: XT2CLK */
3650
 
3651
/* USBPLLDIVB Control Bits */
3652
#define UPMB0                  (0x0001)       /* USB - PLL feedback divider buffer Bit 0 */
3653
#define UPMB1                  (0x0002)       /* USB - PLL feedback divider buffer Bit 1 */
3654
#define UPMB2                  (0x0004)       /* USB - PLL feedback divider buffer Bit 2 */
3655
#define UPMB3                  (0x0008)       /* USB - PLL feedback divider buffer Bit 3 */
3656
#define UPMB4                  (0x0010)       /* USB - PLL feedback divider buffer Bit 4 */
3657
#define UPMB5                  (0x0020)       /* USB - PLL feedback divider buffer Bit 5 */
3658
//#define RESERVED            (0x0040)  /* USB -  */
3659
//#define RESERVED            (0x0080)  /* USB -  */
3660
#define UPQB0                  (0x0100)       /* USB - PLL prescale divider buffer Bit 0 */
3661
#define UPQB1                  (0x0200)       /* USB - PLL prescale divider buffer Bit 1 */
3662
#define UPQB2                  (0x0400)       /* USB - PLL prescale divider buffer Bit 2 */
3663
//#define RESERVED            (0x0800)  /* USB -  */
3664
//#define RESERVED            (0x1000)  /* USB -  */
3665
//#define RESERVED            (0x2000)  /* USB -  */
3666
//#define RESERVED            (0x4000)  /* USB -  */
3667
//#define RESERVED            (0x8000)  /* USB -  */
3668
 
3669
/* USBPLLDIVB Control Bits */
3670
#define UPMB0_L                (0x0001)       /* USB - PLL feedback divider buffer Bit 0 */
3671
#define UPMB1_L                (0x0002)       /* USB - PLL feedback divider buffer Bit 1 */
3672
#define UPMB2_L                (0x0004)       /* USB - PLL feedback divider buffer Bit 2 */
3673
#define UPMB3_L                (0x0008)       /* USB - PLL feedback divider buffer Bit 3 */
3674
#define UPMB4_L                (0x0010)       /* USB - PLL feedback divider buffer Bit 4 */
3675
#define UPMB5_L                (0x0020)       /* USB - PLL feedback divider buffer Bit 5 */
3676
//#define RESERVED            (0x0040)  /* USB -  */
3677
//#define RESERVED            (0x0080)  /* USB -  */
3678
//#define RESERVED            (0x0800)  /* USB -  */
3679
//#define RESERVED            (0x1000)  /* USB -  */
3680
//#define RESERVED            (0x2000)  /* USB -  */
3681
//#define RESERVED            (0x4000)  /* USB -  */
3682
//#define RESERVED            (0x8000)  /* USB -  */
3683
 
3684
/* USBPLLDIVB Control Bits */
3685
//#define RESERVED            (0x0040)  /* USB -  */
3686
//#define RESERVED            (0x0080)  /* USB -  */
3687
#define UPQB0_H                (0x0001)       /* USB - PLL prescale divider buffer Bit 0 */
3688
#define UPQB1_H                (0x0002)       /* USB - PLL prescale divider buffer Bit 1 */
3689
#define UPQB2_H                (0x0004)       /* USB - PLL prescale divider buffer Bit 2 */
3690
//#define RESERVED            (0x0800)  /* USB -  */
3691
//#define RESERVED            (0x1000)  /* USB -  */
3692
//#define RESERVED            (0x2000)  /* USB -  */
3693
//#define RESERVED            (0x4000)  /* USB -  */
3694
//#define RESERVED            (0x8000)  /* USB -  */
3695
 
3696
#define USBPLL_SETCLK_1_5      (UPMB0*31      | UPQB0*0)  /* USB - PLL Set for 1.5 MHz input clock */
3697
#define USBPLL_SETCLK_1_6      (UPMB0*29      | UPQB0*0)  /* USB - PLL Set for 1.6 MHz input clock */
3698
#define USBPLL_SETCLK_1_7778   (UPMB0*26      | UPQB0*0)  /* USB - PLL Set for 1.7778 MHz input clock */
3699
#define USBPLL_SETCLK_1_8432   (UPMB0*25      | UPQB0*0)  /* USB - PLL Set for 1.8432 MHz input clock */
3700
#define USBPLL_SETCLK_1_8461   (UPMB0*25      | UPQB0*0)  /* USB - PLL Set for 1.8461 MHz input clock */
3701
#define USBPLL_SETCLK_1_92     (UPMB0*24      | UPQB0*0)  /* USB - PLL Set for 1.92 MHz input clock */
3702
#define USBPLL_SETCLK_2_0      (UPMB0*23      | UPQB0*0)  /* USB - PLL Set for 2.0 MHz input clock */
3703
#define USBPLL_SETCLK_2_4      (UPMB0*19      | UPQB0*0)  /* USB - PLL Set for 2.4 MHz input clock */
3704
#define USBPLL_SETCLK_2_6667   (UPMB0*17      | UPQB0*0)  /* USB - PLL Set for 2.6667 MHz input clock */
3705
#define USBPLL_SETCLK_3_0      (UPMB0*15      | UPQB0*0)  /* USB - PLL Set for 3.0 MHz input clock */
3706
#define USBPLL_SETCLK_3_2      (UPMB0*29      | UPQB0*1)  /* USB - PLL Set for 3.2 MHz input clock */
3707
#define USBPLL_SETCLK_3_5556   (UPMB0*26      | UPQB0*1)  /* USB - PLL Set for 3.5556 MHz input clock */
3708
#define USBPLL_SETCLK_3_579545 (UPMB0*26      | UPQB0*1)  /* USB - PLL Set for 3.579546 MHz input clock */
3709
#define USBPLL_SETCLK_3_84     (UPMB0*24      | UPQB0*1)  /* USB - PLL Set for 3.84 MHz input clock */
3710
#define USBPLL_SETCLK_4_0      (UPMB0*23      | UPQB0*1)  /* USB - PLL Set for 4.0 MHz input clock */
3711
#define USBPLL_SETCLK_4_1739   (UPMB0*22      | UPQB0*1)  /* USB - PLL Set for 4.1739 MHz input clock */
3712
#define USBPLL_SETCLK_4_1943   (UPMB0*22      | UPQB0*1)  /* USB - PLL Set for 4.1943 MHz input clock */
3713
#define USBPLL_SETCLK_4_332    (UPMB0*21      | UPQB0*1)  /* USB - PLL Set for 4.332 MHz input clock */
3714
#define USBPLL_SETCLK_4_3636   (UPMB0*21      | UPQB0*1)  /* USB - PLL Set for 4.3636 MHz input clock */
3715
#define USBPLL_SETCLK_4_5      (UPMB0*31      | UPQB0*2)  /* USB - PLL Set for 4.5 MHz input clock */
3716
#define USBPLL_SETCLK_4_8      (UPMB0*19      | UPQB0*1)  /* USB - PLL Set for 4.8 MHz input clock */
3717
#define USBPLL_SETCLK_5_33     (UPMB0*17      | UPQB0*1)  /* USB - PLL Set for 5.33 MHz input clock */
3718
#define USBPLL_SETCLK_5_76     (UPMB0*24      | UPQB0*2)  /* USB - PLL Set for 5.76 MHz input clock */
3719
#define USBPLL_SETCLK_6_0      (UPMB0*23      | UPQB0*2)  /* USB - PLL Set for 6.0 MHz input clock */
3720
#define USBPLL_SETCLK_6_4      (UPMB0*29      | UPQB0*3)  /* USB - PLL Set for 6.4 MHz input clock */
3721
#define USBPLL_SETCLK_7_2      (UPMB0*19      | UPQB0*2)  /* USB - PLL Set for 7.2 MHz input clock */
3722
#define USBPLL_SETCLK_7_68     (UPMB0*24      | UPQB0*3)  /* USB - PLL Set for 7.68 MHz input clock */
3723
#define USBPLL_SETCLK_8_0      (UPMB0*17      | UPQB0*2)  /* USB - PLL Set for 8.0 MHz input clock */
3724
#define USBPLL_SETCLK_9_0      (UPMB0*15      | UPQB0*2)  /* USB - PLL Set for 9.0 MHz input clock */
3725
#define USBPLL_SETCLK_9_6      (UPMB0*19      | UPQB0*3)  /* USB - PLL Set for 9.6 MHz input clock */
3726
#define USBPLL_SETCLK_10_66    (UPMB0*17      | UPQB0*3)  /* USB - PLL Set for 10.66 MHz input clock */
3727
#define USBPLL_SETCLK_12_0     (UPMB0*15      | UPQB0*3)  /* USB - PLL Set for 12.0 MHz input clock */
3728
#define USBPLL_SETCLK_12_8     (UPMB0*29      | UPQB0*5)  /* USB - PLL Set for 12.8 MHz input clock */
3729
#define USBPLL_SETCLK_14_4     (UPMB0*19      | UPQB0*4)  /* USB - PLL Set for 14.4 MHz input clock */
3730
#define USBPLL_SETCLK_16_0     (UPMB0*17      | UPQB0*4)  /* USB - PLL Set for 16.0 MHz input clock */
3731
#define USBPLL_SETCLK_16_9344  (UPMB0*16      | UPQB0*4)  /* USB - PLL Set for 16.9344 MHz input clock */
3732
#define USBPLL_SETCLK_16_94118 (UPMB0*16      | UPQB0*4)  /* USB - PLL Set for 16.94118 MHz input clock */
3733
#define USBPLL_SETCLK_18_0     (UPMB0*15      | UPQB0*4)  /* USB - PLL Set for 18.0 MHz input clock */
3734
#define USBPLL_SETCLK_19_2     (UPMB0*19      | UPQB0*5)  /* USB - PLL Set for 19.2 MHz input clock */
3735
#define USBPLL_SETCLK_24_0     (UPMB0*15      | UPQB0*5)  /* USB - PLL Set for 24.0 MHz input clock */
3736
#define USBPLL_SETCLK_25_6     (UPMB0*29      | UPQB0*7)  /* USB - PLL Set for 25.6 MHz input clock */
3737
#define USBPLL_SETCLK_26_0     (UPMB0*23      | UPQB0*6)  /* USB - PLL Set for 26.0 MHz input clock */
3738
#define USBPLL_SETCLK_32_0     (UPMB0*23      | UPQB0*7)  /* USB - PLL Set for 32.0 MHz input clock */
3739
 
3740
/* USBPLLIR Control Bits */
3741
#define USBOOLIFG              (0x0001)       /* USB - PLL out of lock Interrupt Flag */
3742
#define USBLOSIFG              (0x0002)       /* USB - PLL loss of signal Interrupt Flag */
3743
#define USBOORIFG              (0x0004)       /* USB - PLL out of range Interrupt Flag */
3744
//#define RESERVED            (0x0008)  /* USB -  */
3745
//#define RESERVED            (0x0010)  /* USB -  */
3746
//#define RESERVED            (0x0020)  /* USB -  */
3747
//#define RESERVED            (0x0040)  /* USB -  */
3748
//#define RESERVED            (0x0080)  /* USB -  */
3749
#define USBOOLIE               (0x0100)       /* USB - PLL out of lock Interrupt enable */
3750
#define USBLOSIE               (0x0200)       /* USB - PLL loss of signal Interrupt enable */
3751
#define USBOORIE               (0x0400)       /* USB - PLL out of range Interrupt enable */
3752
//#define RESERVED            (0x0800)  /* USB -  */
3753
//#define RESERVED            (0x1000)  /* USB -  */
3754
//#define RESERVED            (0x2000)  /* USB -  */
3755
//#define RESERVED            (0x4000)  /* USB -  */
3756
//#define RESERVED            (0x8000)  /* USB -  */
3757
 
3758
/* USBPLLIR Control Bits */
3759
#define USBOOLIFG_L            (0x0001)       /* USB - PLL out of lock Interrupt Flag */
3760
#define USBLOSIFG_L            (0x0002)       /* USB - PLL loss of signal Interrupt Flag */
3761
#define USBOORIFG_L            (0x0004)       /* USB - PLL out of range Interrupt Flag */
3762
//#define RESERVED            (0x0008)  /* USB -  */
3763
//#define RESERVED            (0x0010)  /* USB -  */
3764
//#define RESERVED            (0x0020)  /* USB -  */
3765
//#define RESERVED            (0x0040)  /* USB -  */
3766
//#define RESERVED            (0x0080)  /* USB -  */
3767
//#define RESERVED            (0x0800)  /* USB -  */
3768
//#define RESERVED            (0x1000)  /* USB -  */
3769
//#define RESERVED            (0x2000)  /* USB -  */
3770
//#define RESERVED            (0x4000)  /* USB -  */
3771
//#define RESERVED            (0x8000)  /* USB -  */
3772
 
3773
/* USBPLLIR Control Bits */
3774
//#define RESERVED            (0x0008)  /* USB -  */
3775
//#define RESERVED            (0x0010)  /* USB -  */
3776
//#define RESERVED            (0x0020)  /* USB -  */
3777
//#define RESERVED            (0x0040)  /* USB -  */
3778
//#define RESERVED            (0x0080)  /* USB -  */
3779
#define USBOOLIE_H             (0x0001)       /* USB - PLL out of lock Interrupt enable */
3780
#define USBLOSIE_H             (0x0002)       /* USB - PLL loss of signal Interrupt enable */
3781
#define USBOORIE_H             (0x0004)       /* USB - PLL out of range Interrupt enable */
3782
//#define RESERVED            (0x0800)  /* USB -  */
3783
//#define RESERVED            (0x1000)  /* USB -  */
3784
//#define RESERVED            (0x2000)  /* USB -  */
3785
//#define RESERVED            (0x4000)  /* USB -  */
3786
//#define RESERVED            (0x8000)  /* USB -  */
3787
 
3788
/* ========================================================================= */
3789
/* USB Control Registers */
3790
/* ========================================================================= */
3791
SFR_8BIT(USBIEPCNF_0);                        /* USB Input endpoint_0: Configuration */
3792
SFR_8BIT(USBIEPCNT_0);                        /* USB Input endpoint_0: Byte Count */
3793
SFR_8BIT(USBOEPCNF_0);                        /* USB Output endpoint_0: Configuration */
3794
SFR_8BIT(USBOEPCNT_0);                        /* USB Output endpoint_0: byte count */
3795
SFR_8BIT(USBIEPIE);                           /* USB Input endpoint interrupt enable flags */
3796
SFR_8BIT(USBOEPIE);                           /* USB Output endpoint interrupt enable flags */
3797
SFR_8BIT(USBIEPIFG);                          /* USB Input endpoint interrupt flags */
3798
SFR_8BIT(USBOEPIFG);                          /* USB Output endpoint interrupt flags */
3799
SFR_16BIT(USBVECINT);                         /* USB Vector interrupt register */
3800
SFR_8BIT(USBVECINT_L);                        /* USB Vector interrupt register */
3801
SFR_8BIT(USBVECINT_H);                        /* USB Vector interrupt register */
3802
SFR_16BIT(USBMAINT);                          /* USB maintenance register */
3803
SFR_8BIT(USBMAINT_L);                         /* USB maintenance register */
3804
SFR_8BIT(USBMAINT_H);                         /* USB maintenance register */
3805
SFR_16BIT(USBTSREG);                          /* USB Time Stamp register */
3806
SFR_8BIT(USBTSREG_L);                         /* USB Time Stamp register */
3807
SFR_8BIT(USBTSREG_H);                         /* USB Time Stamp register */
3808
SFR_16BIT(USBFN);                             /* USB Frame number */
3809
SFR_8BIT(USBFN_L);                            /* USB Frame number */
3810
SFR_8BIT(USBFN_H);                            /* USB Frame number */
3811
SFR_8BIT(USBCTL);                             /* USB control register */
3812
SFR_8BIT(USBIE);                              /* USB interrupt enable register */
3813
SFR_8BIT(USBIFG);                             /* USB interrupt flag register */
3814
SFR_8BIT(USBFUNADR);                          /* USB Function address register */
3815
 
3816
#define USBIV                  USBVECINT      /* USB Vector interrupt register (alternate define) */
3817
 
3818
/* USBIEPCNF_0 Control Bits */
3819
/* USBOEPCNF_0 Control Bits */
3820
//#define RESERVED       (0x0001)  /* USB -  */
3821
//#define RESERVED       (0x0001)  /* USB -  */
3822
#define USBIIE                 (0x0004)       /* USB - Transaction Interrupt indication enable */
3823
#define STALL                  (0x0008)       /* USB - Stall Condition */
3824
//#define RESERVED       (0x0010)  /* USB -  */
3825
#define TOGGLE                 (0x0020)       /* USB - Toggle Bit */
3826
//#define RESERVED       (0x0040)  /* USB -  */
3827
#define UBME                   (0x0080)       /* USB - UBM In-Endpoint Enable */
3828
 
3829
/* USBIEPBCNT_0 Control Bits */
3830
/* USBOEPBCNT_0 Control Bits */
3831
#define CNT0                   (0x0001)       /* USB - Byte Count Bit 0 */
3832
#define CNT1                   (0x0001)       /* USB - Byte Count Bit 1 */
3833
#define CNT2                   (0x0004)       /* USB - Byte Count Bit 2 */
3834
#define CNT3                   (0x0008)       /* USB - Byte Count Bit 3 */
3835
//#define RESERVED       (0x0010)  /* USB -  */
3836
//#define RESERVED       (0x0020)  /* USB -  */
3837
//#define RESERVED       (0x0040)  /* USB -  */
3838
#define NAK                    (0x0080)       /* USB - No Acknowledge Status Bit */
3839
 
3840
/* USBMAINT Control Bits */
3841
#define UTIFG                  (0x0001)       /* USB - Timer Interrupt Flag */
3842
#define UTIE                   (0x0002)       /* USB - Timer Interrupt Enable */
3843
//#define RESERVED       (0x0004)  /* USB -  */
3844
//#define RESERVED       (0x0008)  /* USB -  */
3845
//#define RESERVED       (0x0010)  /* USB -  */
3846
//#define RESERVED       (0x0020)  /* USB -  */
3847
//#define RESERVED       (0x0040)  /* USB -  */
3848
//#define RESERVED       (0x0080)  /* USB -  */
3849
#define TSGEN                  (0x0100)       /* USB - Time Stamp Generator Enable */
3850
#define TSESEL0                (0x0200)       /* USB - Time Stamp Event Select Bit 0 */
3851
#define TSESEL1                (0x0400)       /* USB - Time Stamp Event Select Bit 1 */
3852
#define TSE3                   (0x0800)       /* USB - Time Stamp Event #3 Bit */
3853
//#define RESERVED       (0x1000)  /* USB -  */
3854
#define UTSEL0                 (0x2000)       /* USB - Timer Select Bit 0 */
3855
#define UTSEL1                 (0x4000)       /* USB - Timer Select Bit 1 */
3856
#define UTSEL2                 (0x8000)       /* USB - Timer Select Bit 2 */
3857
 
3858
/* USBMAINT Control Bits */
3859
#define UTIFG_L                (0x0001)       /* USB - Timer Interrupt Flag */
3860
#define UTIE_L                 (0x0002)       /* USB - Timer Interrupt Enable */
3861
//#define RESERVED       (0x0004)  /* USB -  */
3862
//#define RESERVED       (0x0008)  /* USB -  */
3863
//#define RESERVED       (0x0010)  /* USB -  */
3864
//#define RESERVED       (0x0020)  /* USB -  */
3865
//#define RESERVED       (0x0040)  /* USB -  */
3866
//#define RESERVED       (0x0080)  /* USB -  */
3867
//#define RESERVED       (0x1000)  /* USB -  */
3868
 
3869
/* USBMAINT Control Bits */
3870
//#define RESERVED       (0x0004)  /* USB -  */
3871
//#define RESERVED       (0x0008)  /* USB -  */
3872
//#define RESERVED       (0x0010)  /* USB -  */
3873
//#define RESERVED       (0x0020)  /* USB -  */
3874
//#define RESERVED       (0x0040)  /* USB -  */
3875
//#define RESERVED       (0x0080)  /* USB -  */
3876
#define TSGEN_H                (0x0001)       /* USB - Time Stamp Generator Enable */
3877
#define TSESEL0_H              (0x0002)       /* USB - Time Stamp Event Select Bit 0 */
3878
#define TSESEL1_H              (0x0004)       /* USB - Time Stamp Event Select Bit 1 */
3879
#define TSE3_H                 (0x0008)       /* USB - Time Stamp Event #3 Bit */
3880
//#define RESERVED       (0x1000)  /* USB -  */
3881
#define UTSEL0_H               (0x0020)       /* USB - Timer Select Bit 0 */
3882
#define UTSEL1_H               (0x0040)       /* USB - Timer Select Bit 1 */
3883
#define UTSEL2_H               (0x0080)       /* USB - Timer Select Bit 2 */
3884
 
3885
#define TSESEL_0               (0x0000)       /* USB - Time Stamp Event Select: 0 */
3886
#define TSESEL_1               (0x0200)       /* USB - Time Stamp Event Select: 1 */
3887
#define TSESEL_2               (0x0400)       /* USB - Time Stamp Event Select: 2 */
3888
#define TSESEL_3               (0x0600)       /* USB - Time Stamp Event Select: 3 */
3889
 
3890
#define UTSEL_0                (0x0000)       /* USB - Timer Select: 0 */
3891
#define UTSEL_1                (0x2000)       /* USB - Timer Select: 1 */
3892
#define UTSEL_2                (0x4000)       /* USB - Timer Select: 2 */
3893
#define UTSEL_3                (0x6000)       /* USB - Timer Select: 3 */
3894
#define UTSEL_4                (0x8000)       /* USB - Timer Select: 4 */
3895
#define UTSEL_5                (0xA000)       /* USB - Timer Select: 5 */
3896
#define UTSEL_6                (0xC000)       /* USB - Timer Select: 6 */
3897
#define UTSEL_7                (0xE000)       /* USB - Timer Select: 7 */
3898
 
3899
/* USBCTL Control Bits */
3900
#define DIR                    (0x0001)       /* USB - Data Response Bit */
3901
//#define RESERVED       (0x0002)  /* USB -  */
3902
//#define RESERVED       (0x0004)  /* USB -  */
3903
//#define RESERVED       (0x0008)  /* USB -  */
3904
#define FRSTE                  (0x0010)       /* USB - Function Reset Connection Enable */
3905
#define RWUP                   (0x0020)       /* USB - Device Remote Wakeup Request */
3906
#define FEN                    (0x0040)       /* USB - Function Enable Bit */
3907
//#define RESERVED       (0x0080)  /* USB -  */
3908
 
3909
/* USBIE Control Bits */
3910
#define STPOWIE                (0x0001)       /* USB - Setup Overwrite Interrupt Enable */
3911
//#define RESERVED       (0x0002)  /* USB -  */
3912
#define SETUPIE                (0x0004)       /* USB - Setup Interrupt Enable */
3913
//#define RESERVED       (0x0008)  /* USB -  */
3914
//#define RESERVED       (0x0010)  /* USB -  */
3915
#define RESRIE                 (0x0020)       /* USB - Function Resume Request Interrupt Enable */
3916
#define SUSRIE                 (0x0040)       /* USB - Function Suspend Request Interrupt Enable */
3917
#define RSTRIE                 (0x0080)       /* USB - Function Reset Request Interrupt Enable */
3918
 
3919
/* USBIFG Control Bits */
3920
#define STPOWIFG               (0x0001)       /* USB - Setup Overwrite Interrupt Flag */
3921
//#define RESERVED       (0x0002)  /* USB -  */
3922
#define SETUPIFG               (0x0004)       /* USB - Setup Interrupt Flag */
3923
//#define RESERVED       (0x0008)  /* USB -  */
3924
//#define RESERVED       (0x0010)  /* USB -  */
3925
#define RESRIFG                (0x0020)       /* USB - Function Resume Request Interrupt Flag */
3926
#define SUSRIFG                (0x0040)       /* USB - Function Suspend Request Interrupt Flag */
3927
#define RSTRIFG                (0x0080)       /* USB - Function Reset Request Interrupt Flag */
3928
 
3929
//values of USBVECINT when USB-interrupt occured
3930
#define     USBVECINT_NONE     0x00
3931
#define     USBVECINT_PWR_DROP 0x02
3932
#define     USBVECINT_PLL_LOCK 0x04
3933
#define     USBVECINT_PLL_SIGNAL 0x06
3934
#define     USBVECINT_PLL_RANGE 0x08
3935
#define     USBVECINT_PWR_VBUSOn 0x0A
3936
#define     USBVECINT_PWR_VBUSOff 0x0C
3937
#define     USBVECINT_USB_TIMESTAMP 0x10
3938
#define     USBVECINT_INPUT_ENDPOINT0 0x12
3939
#define     USBVECINT_OUTPUT_ENDPOINT0 0x14
3940
#define     USBVECINT_RSTR     0x16
3941
#define     USBVECINT_SUSR     0x18
3942
#define     USBVECINT_RESR     0x1A
3943
#define     USBVECINT_SETUP_PACKET_RECEIVED 0x20
3944
#define     USBVECINT_STPOW_PACKET_RECEIVED 0x22
3945
#define     USBVECINT_INPUT_ENDPOINT1 0x24
3946
#define     USBVECINT_INPUT_ENDPOINT2 0x26
3947
#define     USBVECINT_INPUT_ENDPOINT3 0x28
3948
#define     USBVECINT_INPUT_ENDPOINT4 0x2A
3949
#define     USBVECINT_INPUT_ENDPOINT5 0x2C
3950
#define     USBVECINT_INPUT_ENDPOINT6 0x2E
3951
#define     USBVECINT_INPUT_ENDPOINT7 0x30
3952
#define     USBVECINT_OUTPUT_ENDPOINT1 0x32
3953
#define     USBVECINT_OUTPUT_ENDPOINT2 0x34
3954
#define     USBVECINT_OUTPUT_ENDPOINT3 0x36
3955
#define     USBVECINT_OUTPUT_ENDPOINT4 0x38
3956
#define     USBVECINT_OUTPUT_ENDPOINT5 0x3A
3957
#define     USBVECINT_OUTPUT_ENDPOINT6 0x3C
3958
#define     USBVECINT_OUTPUT_ENDPOINT7 0x3E
3959
 
3960
 
3961
/* ========================================================================= */
3962
/* USB Operation Registers */
3963
/* ========================================================================= */
3964
 
3965
SFR_8BIT(USBIEPSIZXY_7);                      /* Input Endpoint_7: X/Y-buffer size  */
3966
SFR_8BIT(USBIEPBCTY_7);                       /* Input Endpoint_7: Y-byte count  */
3967
SFR_8BIT(USBIEPBBAY_7);                       /* Input Endpoint_7: Y-buffer base addr.  */
3968
//sfrb    Spare    (0x23FC)   /* Not used  */
3969
//sfrb    Spare    (0x23FB)   /* Not used  */
3970
SFR_8BIT(USBIEPBCTX_7);                       /* Input Endpoint_7: X-byte count  */
3971
SFR_8BIT(USBIEPBBAX_7);                       /* Input Endpoint_7: X-buffer base addr. */
3972
SFR_8BIT(USBIEPCNF_7);                        /* Input Endpoint_7: Configuration  */
3973
SFR_8BIT(USBIEPSIZXY_6);                      /* Input Endpoint_6: X/Y-buffer size  */
3974
SFR_8BIT(USBIEPBCTY_6);                       /* Input Endpoint_6: Y-byte count */
3975
SFR_8BIT(USBIEPBBAY_6);                       /* Input Endpoint_6: Y-buffer base addr. */
3976
//sfrb    Spare    (0x23F4)   /* Not used  */
3977
//sfrb    Spare    (0x23F3)   /* Not used  */
3978
SFR_8BIT(USBIEPBCTX_6);                       /* Input Endpoint_6: X-byte count */
3979
SFR_8BIT(USBIEPBBAX_6);                       /* Input Endpoint_6: X-buffer base addr. */
3980
SFR_8BIT(USBIEPCNF_6);                        /* Input Endpoint_6: Configuration */
3981
SFR_8BIT(USBIEPSIZXY_5);                      /* Input Endpoint_5: X/Y-buffer size */
3982
SFR_8BIT(USBIEPBCTY_5);                       /* Input Endpoint_5: Y-byte count */
3983
SFR_8BIT(USBIEPBBAY_5);                       /* Input Endpoint_5: Y-buffer base addr. */
3984
//sfrb    Spare    (0x23EC)   /* Not used */
3985
//sfrb    Spare    (0x23EB)   /* Not used */
3986
SFR_8BIT(USBIEPBCTX_5);                       /* Input Endpoint_5: X-byte count */
3987
SFR_8BIT(USBIEPBBAX_5);                       /* Input Endpoint_5: X-buffer base addr. */
3988
SFR_8BIT(USBIEPCNF_5);                        /* Input Endpoint_5: Configuration */
3989
SFR_8BIT(USBIEPSIZXY_4);                      /* Input Endpoint_4: X/Y-buffer size */
3990
SFR_8BIT(USBIEPBCTY_4);                       /* Input Endpoint_4: Y-byte count */
3991
SFR_8BIT(USBIEPBBAY_4);                       /* Input Endpoint_4: Y-buffer base addr. */
3992
//sfrb    Spare    (0x23E4)   /* Not used */
3993
//sfrb    Spare    (0x23E3)   /* Not used */
3994
SFR_8BIT(USBIEPBCTX_4);                       /* Input Endpoint_4: X-byte count */
3995
SFR_8BIT(USBIEPBBAX_4);                       /* Input Endpoint_4: X-buffer base addr. */
3996
SFR_8BIT(USBIEPCNF_4);                        /* Input Endpoint_4: Configuration */
3997
SFR_8BIT(USBIEPSIZXY_3);                      /* Input Endpoint_3: X/Y-buffer size */
3998
SFR_8BIT(USBIEPBCTY_3);                       /* Input Endpoint_3: Y-byte count */
3999
SFR_8BIT(USBIEPBBAY_3);                       /* Input Endpoint_3: Y-buffer base addr. */
4000
//sfrb    Spare    (0x23DC)   /* Not used */
4001
//sfrb    Spare    (0x23DB)   /* Not used */
4002
SFR_8BIT(USBIEPBCTX_3);                       /* Input Endpoint_3: X-byte count */
4003
SFR_8BIT(USBIEPBBAX_3);                       /* Input Endpoint_3: X-buffer base addr. */
4004
SFR_8BIT(USBIEPCNF_3);                        /* Input Endpoint_3: Configuration */
4005
SFR_8BIT(USBIEPSIZXY_2);                      /* Input Endpoint_2: X/Y-buffer size */
4006
SFR_8BIT(USBIEPBCTY_2);                       /* Input Endpoint_2: Y-byte count */
4007
SFR_8BIT(USBIEPBBAY_2);                       /* Input Endpoint_2: Y-buffer base addr. */
4008
//sfrb    Spare    (0x23D4)   /* Not used */
4009
//sfrb    Spare    (0x23D3)   /* Not used */
4010
SFR_8BIT(USBIEPBCTX_2);                       /* Input Endpoint_2: X-byte count */
4011
SFR_8BIT(USBIEPBBAX_2);                       /* Input Endpoint_2: X-buffer base addr. */
4012
SFR_8BIT(USBIEPCNF_2);                        /* Input Endpoint_2: Configuration */
4013
SFR_8BIT(USBIEPSIZXY_1);                      /* Input Endpoint_1: X/Y-buffer size */
4014
SFR_8BIT(USBIEPBCTY_1);                       /* Input Endpoint_1: Y-byte count */
4015
SFR_8BIT(USBIEPBBAY_1);                       /* Input Endpoint_1: Y-buffer base addr. */
4016
//sfrb    Spare    (0x23CC)   /* Not used */
4017
//sfrb    Spare    (0x23CB)   /* Not used */
4018
SFR_8BIT(USBIEPBCTX_1);                       /* Input Endpoint_1: X-byte count */
4019
SFR_8BIT(USBIEPBBAX_1);                       /* Input Endpoint_1: X-buffer base addr. */
4020
SFR_8BIT(USBIEPCNF_1);                        /* Input Endpoint_1: Configuration */
4021
//sfrb       (0x23C7)   0x0000 */
4022
//sfrb     RESERVED      (0x1C00)    /* */
4023
//sfrb       (0x23C0)   0x0000 */
4024
SFR_8BIT(USBOEPSIZXY_7);                      /* Output Endpoint_7: X/Y-buffer size */
4025
SFR_8BIT(USBOEPBCTY_7);                       /* Output Endpoint_7: Y-byte count */
4026
SFR_8BIT(USBOEPBBAY_7);                       /* Output Endpoint_7: Y-buffer base addr. */
4027
//sfrb    Spare    (0x23BC)   /* Not used */
4028
//sfrb    Spare    (0x23BB)   /* Not used */
4029
SFR_8BIT(USBOEPBCTX_7);                       /* Output Endpoint_7: X-byte count */
4030
SFR_8BIT(USBOEPBBAX_7);                       /* Output Endpoint_7: X-buffer base addr. */
4031
SFR_8BIT(USBOEPCNF_7);                        /* Output Endpoint_7: Configuration */
4032
SFR_8BIT(USBOEPSIZXY_6);                      /* Output Endpoint_6: X/Y-buffer size */
4033
SFR_8BIT(USBOEPBCTY_6);                       /* Output Endpoint_6: Y-byte count */
4034
SFR_8BIT(USBOEPBBAY_6);                       /* Output Endpoint_6: Y-buffer base addr. */
4035
//sfrb    Spare    (0x23B4)   /* Not used */
4036
//sfrb    Spare    (0x23B3)   /* Not used */
4037
SFR_8BIT(USBOEPBCTX_6);                       /* Output Endpoint_6: X-byte count */
4038
SFR_8BIT(USBOEPBBAX_6);                       /* Output Endpoint_6: X-buffer base addr. */
4039
SFR_8BIT(USBOEPCNF_6);                        /* Output Endpoint_6: Configuration */
4040
SFR_8BIT(USBOEPSIZXY_5);                      /* Output Endpoint_5: X/Y-buffer size */
4041
SFR_8BIT(USBOEPBCTY_5);                       /* Output Endpoint_5: Y-byte count */
4042
SFR_8BIT(USBOEPBBAY_5);                       /* Output Endpoint_5: Y-buffer base addr. */
4043
//sfrb    Spare    (0x23AC)   /* Not used */
4044
//sfrb    Spare    (0x23AB)   /* Not used */
4045
SFR_8BIT(USBOEPBCTX_5);                       /* Output Endpoint_5: X-byte count */
4046
SFR_8BIT(USBOEPBBAX_5);                       /* Output Endpoint_5: X-buffer base addr. */
4047
SFR_8BIT(USBOEPCNF_5);                        /* Output Endpoint_5: Configuration */
4048
SFR_8BIT(USBOEPSIZXY_4);                      /* Output Endpoint_4: X/Y-buffer size */
4049
SFR_8BIT(USBOEPBCTY_4);                       /* Output Endpoint_4: Y-byte count */
4050
SFR_8BIT(USBOEPBBAY_4);                       /* Output Endpoint_4: Y-buffer base addr. */
4051
//sfrb    Spare    (0x23A4)   /* Not used */
4052
//sfrb    Spare    (0x23A3)   /* Not used */
4053
SFR_8BIT(USBOEPBCTX_4);                       /* Output Endpoint_4: X-byte count */
4054
SFR_8BIT(USBOEPBBAX_4);                       /* Output Endpoint_4: X-buffer base addr. */
4055
SFR_8BIT(USBOEPCNF_4);                        /* Output Endpoint_4: Configuration */
4056
SFR_8BIT(USBOEPSIZXY_3);                      /* Output Endpoint_3: X/Y-buffer size */
4057
SFR_8BIT(USBOEPBCTY_3);                       /* Output Endpoint_3: Y-byte count */
4058
SFR_8BIT(USBOEPBBAY_3);                       /* Output Endpoint_3: Y-buffer base addr. */
4059
//sfrb    Spare    (0x239C)   /* Not used */
4060
//sfrb    Spare    (0x239B)   /* Not used */
4061
SFR_8BIT(USBOEPBCTX_3);                       /* Output Endpoint_3: X-byte count */
4062
SFR_8BIT(USBOEPBBAX_3);                       /* Output Endpoint_3: X-buffer base addr. */
4063
SFR_8BIT(USBOEPCNF_3);                        /* Output Endpoint_3: Configuration */
4064
SFR_8BIT(USBOEPSIZXY_2);                      /* Output Endpoint_2: X/Y-buffer size */
4065
SFR_8BIT(USBOEPBCTY_2);                       /* Output Endpoint_2: Y-byte count */
4066
SFR_8BIT(USBOEPBBAY_2);                       /* Output Endpoint_2: Y-buffer base addr. */
4067
//sfrb    Spare    (0x2394)   /* Not used */
4068
//sfrb    Spare    (0x2393)   /* Not used */
4069
SFR_8BIT(USBOEPBCTX_2);                       /* Output Endpoint_2: X-byte count */
4070
SFR_8BIT(USBOEPBBAX_2);                       /* Output Endpoint_2: X-buffer base addr. */
4071
SFR_8BIT(USBOEPCNF_2);                        /* Output Endpoint_2: Configuration */
4072
SFR_8BIT(USBOEPSIZXY_1);                      /* Output Endpoint_1: X/Y-buffer size */
4073
SFR_8BIT(USBOEPBCTY_1);                       /* Output Endpoint_1: Y-byte count */
4074
SFR_8BIT(USBOEPBBAY_1);                       /* Output Endpoint_1: Y-buffer base addr. */
4075
//sfrb    Spare    (0x238C)   /* Not used */
4076
//sfrb    Spare    (0x238B)   /* Not used */
4077
SFR_8BIT(USBOEPBCTX_1);                       /* Output Endpoint_1: X-byte count */
4078
SFR_8BIT(USBOEPBBAX_1);                       /* Output Endpoint_1: X-buffer base addr. */
4079
SFR_8BIT(USBOEPCNF_1);                        /* Output Endpoint_1: Configuration */
4080
SFR_8BIT(USBSUBLK);                           /* Setup Packet Block */
4081
SFR_8BIT(USBIEP0BUF);                         /* Input endpoint_0 buffer */
4082
SFR_8BIT(USBOEP0BUF);                         /* Output endpoint_0 buffer */
4083
SFR_8BIT(USBTOPBUFF);                         /* Top of buffer space */
4084
//         (1904 Bytes)               /* Buffer space */
4085
SFR_8BIT(USBSTABUFF);                         /* Start of buffer space */
4086
 
4087
/* USBIEPCNF_n Control Bits */
4088
/* USBOEPCNF_n Control Bits */
4089
//#define RESERVED       (0x0001)  /* USB -  */
4090
//#define RESERVED       (0x0001)  /* USB -  */
4091
#define DBUF                   (0x0010)       /* USB - Double Buffer Enable */
4092
//#define RESERVED       (0x0040)  /* USB -  */
4093
 
4094
/* USBIEPBCNT_n Control Bits */
4095
/* USBOEPBCNT_n Control Bits */
4096
#define CNT4                   (0x0010)       /* USB - Byte Count Bit 3 */
4097
#define CNT5                   (0x0020)       /* USB - Byte Count Bit 3 */
4098
#define CNT6                   (0x0040)       /* USB - Byte Count Bit 3 */
4099
/************************************************************
4100
* UNIFIED CLOCK SYSTEM
4101
************************************************************/
4102
#define __MSP430_HAS_UCS__                    /* Definition to show that Module is available */
4103
#define __MSP430_BASEADDRESS_UCS__ 0x0160
4104
 
4105
SFR_16BIT(UCSCTL0);                           /* UCS Control Register 0 */
4106
SFR_8BIT(UCSCTL0_L);                          /* UCS Control Register 0 */
4107
SFR_8BIT(UCSCTL0_H);                          /* UCS Control Register 0 */
4108
SFR_16BIT(UCSCTL1);                           /* UCS Control Register 1 */
4109
SFR_8BIT(UCSCTL1_L);                          /* UCS Control Register 1 */
4110
SFR_8BIT(UCSCTL1_H);                          /* UCS Control Register 1 */
4111
SFR_16BIT(UCSCTL2);                           /* UCS Control Register 2 */
4112
SFR_8BIT(UCSCTL2_L);                          /* UCS Control Register 2 */
4113
SFR_8BIT(UCSCTL2_H);                          /* UCS Control Register 2 */
4114
SFR_16BIT(UCSCTL3);                           /* UCS Control Register 3 */
4115
SFR_8BIT(UCSCTL3_L);                          /* UCS Control Register 3 */
4116
SFR_8BIT(UCSCTL3_H);                          /* UCS Control Register 3 */
4117
SFR_16BIT(UCSCTL4);                           /* UCS Control Register 4 */
4118
SFR_8BIT(UCSCTL4_L);                          /* UCS Control Register 4 */
4119
SFR_8BIT(UCSCTL4_H);                          /* UCS Control Register 4 */
4120
SFR_16BIT(UCSCTL5);                           /* UCS Control Register 5 */
4121
SFR_8BIT(UCSCTL5_L);                          /* UCS Control Register 5 */
4122
SFR_8BIT(UCSCTL5_H);                          /* UCS Control Register 5 */
4123
SFR_16BIT(UCSCTL6);                           /* UCS Control Register 6 */
4124
SFR_8BIT(UCSCTL6_L);                          /* UCS Control Register 6 */
4125
SFR_8BIT(UCSCTL6_H);                          /* UCS Control Register 6 */
4126
SFR_16BIT(UCSCTL7);                           /* UCS Control Register 7 */
4127
SFR_8BIT(UCSCTL7_L);                          /* UCS Control Register 7 */
4128
SFR_8BIT(UCSCTL7_H);                          /* UCS Control Register 7 */
4129
SFR_16BIT(UCSCTL8);                           /* UCS Control Register 8 */
4130
SFR_8BIT(UCSCTL8_L);                          /* UCS Control Register 8 */
4131
SFR_8BIT(UCSCTL8_H);                          /* UCS Control Register 8 */
4132
 
4133
/* UCSCTL0 Control Bits */
4134
//#define RESERVED            (0x0001)    /* RESERVED */
4135
//#define RESERVED            (0x0002)    /* RESERVED */
4136
//#define RESERVED            (0x0004)    /* RESERVED */
4137
#define MOD0                   (0x0008)       /* Modulation Bit Counter Bit : 0 */
4138
#define MOD1                   (0x0010)       /* Modulation Bit Counter Bit : 1 */
4139
#define MOD2                   (0x0020)       /* Modulation Bit Counter Bit : 2 */
4140
#define MOD3                   (0x0040)       /* Modulation Bit Counter Bit : 3 */
4141
#define MOD4                   (0x0080)       /* Modulation Bit Counter Bit : 4 */
4142
#define DCO0                   (0x0100)       /* DCO TAP Bit : 0 */
4143
#define DCO1                   (0x0200)       /* DCO TAP Bit : 1 */
4144
#define DCO2                   (0x0400)       /* DCO TAP Bit : 2 */
4145
#define DCO3                   (0x0800)       /* DCO TAP Bit : 3 */
4146
#define DCO4                   (0x1000)       /* DCO TAP Bit : 4 */
4147
//#define RESERVED            (0x2000)    /* RESERVED */
4148
//#define RESERVED            (0x4000)    /* RESERVED */
4149
//#define RESERVED            (0x8000)    /* RESERVED */
4150
 
4151
/* UCSCTL0 Control Bits */
4152
//#define RESERVED            (0x0001)    /* RESERVED */
4153
//#define RESERVED            (0x0002)    /* RESERVED */
4154
//#define RESERVED            (0x0004)    /* RESERVED */
4155
#define MOD0_L                 (0x0008)       /* Modulation Bit Counter Bit : 0 */
4156
#define MOD1_L                 (0x0010)       /* Modulation Bit Counter Bit : 1 */
4157
#define MOD2_L                 (0x0020)       /* Modulation Bit Counter Bit : 2 */
4158
#define MOD3_L                 (0x0040)       /* Modulation Bit Counter Bit : 3 */
4159
#define MOD4_L                 (0x0080)       /* Modulation Bit Counter Bit : 4 */
4160
//#define RESERVED            (0x2000)    /* RESERVED */
4161
//#define RESERVED            (0x4000)    /* RESERVED */
4162
//#define RESERVED            (0x8000)    /* RESERVED */
4163
 
4164
/* UCSCTL0 Control Bits */
4165
//#define RESERVED            (0x0001)    /* RESERVED */
4166
//#define RESERVED            (0x0002)    /* RESERVED */
4167
//#define RESERVED            (0x0004)    /* RESERVED */
4168
#define DCO0_H                 (0x0001)       /* DCO TAP Bit : 0 */
4169
#define DCO1_H                 (0x0002)       /* DCO TAP Bit : 1 */
4170
#define DCO2_H                 (0x0004)       /* DCO TAP Bit : 2 */
4171
#define DCO3_H                 (0x0008)       /* DCO TAP Bit : 3 */
4172
#define DCO4_H                 (0x0010)       /* DCO TAP Bit : 4 */
4173
//#define RESERVED            (0x2000)    /* RESERVED */
4174
//#define RESERVED            (0x4000)    /* RESERVED */
4175
//#define RESERVED            (0x8000)    /* RESERVED */
4176
 
4177
/* UCSCTL1 Control Bits */
4178
#define DISMOD                 (0x0001)       /* Disable Modulation */
4179
//#define RESERVED            (0x0002)    /* RESERVED */
4180
//#define RESERVED            (0x0004)    /* RESERVED */
4181
//#define RESERVED            (0x0008)    /* RESERVED */
4182
#define DCORSEL0               (0x0010)       /* DCO Freq. Range Select Bit : 0 */
4183
#define DCORSEL1               (0x0020)       /* DCO Freq. Range Select Bit : 1 */
4184
#define DCORSEL2               (0x0040)       /* DCO Freq. Range Select Bit : 2 */
4185
//#define RESERVED            (0x0080)    /* RESERVED */
4186
//#define RESERVED            (0x0100)    /* RESERVED */
4187
//#define RESERVED            (0x0200)    /* RESERVED */
4188
//#define RESERVED            (0x0400)    /* RESERVED */
4189
//#define RESERVED            (0x0800)    /* RESERVED */
4190
//#define RESERVED            (0x1000)    /* RESERVED */
4191
//#define RESERVED            (0x2000)    /* RESERVED */
4192
//#define RESERVED            (0x4000)    /* RESERVED */
4193
//#define RESERVED            (0x8000)    /* RESERVED */
4194
 
4195
/* UCSCTL1 Control Bits */
4196
#define DISMOD_L               (0x0001)       /* Disable Modulation */
4197
//#define RESERVED            (0x0002)    /* RESERVED */
4198
//#define RESERVED            (0x0004)    /* RESERVED */
4199
//#define RESERVED            (0x0008)    /* RESERVED */
4200
#define DCORSEL0_L             (0x0010)       /* DCO Freq. Range Select Bit : 0 */
4201
#define DCORSEL1_L             (0x0020)       /* DCO Freq. Range Select Bit : 1 */
4202
#define DCORSEL2_L             (0x0040)       /* DCO Freq. Range Select Bit : 2 */
4203
//#define RESERVED            (0x0080)    /* RESERVED */
4204
//#define RESERVED            (0x0100)    /* RESERVED */
4205
//#define RESERVED            (0x0200)    /* RESERVED */
4206
//#define RESERVED            (0x0400)    /* RESERVED */
4207
//#define RESERVED            (0x0800)    /* RESERVED */
4208
//#define RESERVED            (0x1000)    /* RESERVED */
4209
//#define RESERVED            (0x2000)    /* RESERVED */
4210
//#define RESERVED            (0x4000)    /* RESERVED */
4211
//#define RESERVED            (0x8000)    /* RESERVED */
4212
 
4213
/* UCSCTL1 Control Bits */
4214
//#define RESERVED            (0x0002)    /* RESERVED */
4215
//#define RESERVED            (0x0004)    /* RESERVED */
4216
//#define RESERVED            (0x0008)    /* RESERVED */
4217
//#define RESERVED            (0x0080)    /* RESERVED */
4218
//#define RESERVED            (0x0100)    /* RESERVED */
4219
//#define RESERVED            (0x0200)    /* RESERVED */
4220
//#define RESERVED            (0x0400)    /* RESERVED */
4221
//#define RESERVED            (0x0800)    /* RESERVED */
4222
//#define RESERVED            (0x1000)    /* RESERVED */
4223
//#define RESERVED            (0x2000)    /* RESERVED */
4224
//#define RESERVED            (0x4000)    /* RESERVED */
4225
//#define RESERVED            (0x8000)    /* RESERVED */
4226
 
4227
#define DCORSEL_0              (0x0000)       /* DCO RSEL 0 */
4228
#define DCORSEL_1              (0x0010)       /* DCO RSEL 1 */
4229
#define DCORSEL_2              (0x0020)       /* DCO RSEL 2 */
4230
#define DCORSEL_3              (0x0030)       /* DCO RSEL 3 */
4231
#define DCORSEL_4              (0x0040)       /* DCO RSEL 4 */
4232
#define DCORSEL_5              (0x0050)       /* DCO RSEL 5 */
4233
#define DCORSEL_6              (0x0060)       /* DCO RSEL 6 */
4234
#define DCORSEL_7              (0x0070)       /* DCO RSEL 7 */
4235
 
4236
/* UCSCTL2 Control Bits */
4237
#define FLLN0                  (0x0001)       /* FLL Multipier Bit : 0 */
4238
#define FLLN1                  (0x0002)       /* FLL Multipier Bit : 1 */
4239
#define FLLN2                  (0x0004)       /* FLL Multipier Bit : 2 */
4240
#define FLLN3                  (0x0008)       /* FLL Multipier Bit : 3 */
4241
#define FLLN4                  (0x0010)       /* FLL Multipier Bit : 4 */
4242
#define FLLN5                  (0x0020)       /* FLL Multipier Bit : 5 */
4243
#define FLLN6                  (0x0040)       /* FLL Multipier Bit : 6 */
4244
#define FLLN7                  (0x0080)       /* FLL Multipier Bit : 7 */
4245
#define FLLN8                  (0x0100)       /* FLL Multipier Bit : 8 */
4246
#define FLLN9                  (0x0200)       /* FLL Multipier Bit : 9 */
4247
//#define RESERVED            (0x0400)    /* RESERVED */
4248
//#define RESERVED            (0x0800)    /* RESERVED */
4249
#define FLLD0                  (0x1000)       /* Loop Divider Bit : 0 */
4250
#define FLLD1                  (0x2000)       /* Loop Divider Bit : 1 */
4251
#define FLLD2                  (0x4000)       /* Loop Divider Bit : 1 */
4252
//#define RESERVED            (0x8000)    /* RESERVED */
4253
 
4254
/* UCSCTL2 Control Bits */
4255
#define FLLN0_L                (0x0001)       /* FLL Multipier Bit : 0 */
4256
#define FLLN1_L                (0x0002)       /* FLL Multipier Bit : 1 */
4257
#define FLLN2_L                (0x0004)       /* FLL Multipier Bit : 2 */
4258
#define FLLN3_L                (0x0008)       /* FLL Multipier Bit : 3 */
4259
#define FLLN4_L                (0x0010)       /* FLL Multipier Bit : 4 */
4260
#define FLLN5_L                (0x0020)       /* FLL Multipier Bit : 5 */
4261
#define FLLN6_L                (0x0040)       /* FLL Multipier Bit : 6 */
4262
#define FLLN7_L                (0x0080)       /* FLL Multipier Bit : 7 */
4263
//#define RESERVED            (0x0400)    /* RESERVED */
4264
//#define RESERVED            (0x0800)    /* RESERVED */
4265
//#define RESERVED            (0x8000)    /* RESERVED */
4266
 
4267
/* UCSCTL2 Control Bits */
4268
#define FLLN8_H                (0x0001)       /* FLL Multipier Bit : 8 */
4269
#define FLLN9_H                (0x0002)       /* FLL Multipier Bit : 9 */
4270
//#define RESERVED            (0x0400)    /* RESERVED */
4271
//#define RESERVED            (0x0800)    /* RESERVED */
4272
#define FLLD0_H                (0x0010)       /* Loop Divider Bit : 0 */
4273
#define FLLD1_H                (0x0020)       /* Loop Divider Bit : 1 */
4274
#define FLLD2_H                (0x0040)       /* Loop Divider Bit : 1 */
4275
//#define RESERVED            (0x8000)    /* RESERVED */
4276
 
4277
#define FLLD_0                 (0x0000)       /* Multiply Selected Loop Freq. 1 */
4278
#define FLLD_1                 (0x1000)       /* Multiply Selected Loop Freq. 2 */
4279
#define FLLD_2                 (0x2000)       /* Multiply Selected Loop Freq. 4 */
4280
#define FLLD_3                 (0x3000)       /* Multiply Selected Loop Freq. 8 */
4281
#define FLLD_4                 (0x4000)       /* Multiply Selected Loop Freq. 16 */
4282
#define FLLD_5                 (0x5000)       /* Multiply Selected Loop Freq. 32 */
4283
#define FLLD_6                 (0x6000)       /* Multiply Selected Loop Freq. 32 */
4284
#define FLLD_7                 (0x7000)       /* Multiply Selected Loop Freq. 32 */
4285
#define FLLD__1                (0x0000)       /* Multiply Selected Loop Freq. By 1 */
4286
#define FLLD__2                (0x1000)       /* Multiply Selected Loop Freq. By 2 */
4287
#define FLLD__4                (0x2000)       /* Multiply Selected Loop Freq. By 4 */
4288
#define FLLD__8                (0x3000)       /* Multiply Selected Loop Freq. By 8 */
4289
#define FLLD__16               (0x4000)       /* Multiply Selected Loop Freq. By 16 */
4290
#define FLLD__32               (0x5000)       /* Multiply Selected Loop Freq. By 32 */
4291
 
4292
/* UCSCTL3 Control Bits */
4293
#define FLLREFDIV0             (0x0001)       /* Reference Divider Bit : 0 */
4294
#define FLLREFDIV1             (0x0002)       /* Reference Divider Bit : 1 */
4295
#define FLLREFDIV2             (0x0004)       /* Reference Divider Bit : 2 */
4296
//#define RESERVED            (0x0008)    /* RESERVED */
4297
#define SELREF0                (0x0010)       /* FLL Reference Clock Select Bit : 0 */
4298
#define SELREF1                (0x0020)       /* FLL Reference Clock Select Bit : 1 */
4299
#define SELREF2                (0x0040)       /* FLL Reference Clock Select Bit : 2 */
4300
//#define RESERVED            (0x0080)    /* RESERVED */
4301
//#define RESERVED            (0x0100)    /* RESERVED */
4302
//#define RESERVED            (0x0200)    /* RESERVED */
4303
//#define RESERVED            (0x0400)    /* RESERVED */
4304
//#define RESERVED            (0x0800)    /* RESERVED */
4305
//#define RESERVED            (0x1000)    /* RESERVED */
4306
//#define RESERVED            (0x2000)    /* RESERVED */
4307
//#define RESERVED            (0x4000)    /* RESERVED */
4308
//#define RESERVED            (0x8000)    /* RESERVED */
4309
 
4310
/* UCSCTL3 Control Bits */
4311
#define FLLREFDIV0_L           (0x0001)       /* Reference Divider Bit : 0 */
4312
#define FLLREFDIV1_L           (0x0002)       /* Reference Divider Bit : 1 */
4313
#define FLLREFDIV2_L           (0x0004)       /* Reference Divider Bit : 2 */
4314
//#define RESERVED            (0x0008)    /* RESERVED */
4315
#define SELREF0_L              (0x0010)       /* FLL Reference Clock Select Bit : 0 */
4316
#define SELREF1_L              (0x0020)       /* FLL Reference Clock Select Bit : 1 */
4317
#define SELREF2_L              (0x0040)       /* FLL Reference Clock Select Bit : 2 */
4318
//#define RESERVED            (0x0080)    /* RESERVED */
4319
//#define RESERVED            (0x0100)    /* RESERVED */
4320
//#define RESERVED            (0x0200)    /* RESERVED */
4321
//#define RESERVED            (0x0400)    /* RESERVED */
4322
//#define RESERVED            (0x0800)    /* RESERVED */
4323
//#define RESERVED            (0x1000)    /* RESERVED */
4324
//#define RESERVED            (0x2000)    /* RESERVED */
4325
//#define RESERVED            (0x4000)    /* RESERVED */
4326
//#define RESERVED            (0x8000)    /* RESERVED */
4327
 
4328
/* UCSCTL3 Control Bits */
4329
//#define RESERVED            (0x0008)    /* RESERVED */
4330
//#define RESERVED            (0x0080)    /* RESERVED */
4331
//#define RESERVED            (0x0100)    /* RESERVED */
4332
//#define RESERVED            (0x0200)    /* RESERVED */
4333
//#define RESERVED            (0x0400)    /* RESERVED */
4334
//#define RESERVED            (0x0800)    /* RESERVED */
4335
//#define RESERVED            (0x1000)    /* RESERVED */
4336
//#define RESERVED            (0x2000)    /* RESERVED */
4337
//#define RESERVED            (0x4000)    /* RESERVED */
4338
//#define RESERVED            (0x8000)    /* RESERVED */
4339
 
4340
#define FLLREFDIV_0            (0x0000)       /* Reference Divider: f(LFCLK)/1 */
4341
#define FLLREFDIV_1            (0x0001)       /* Reference Divider: f(LFCLK)/2 */
4342
#define FLLREFDIV_2            (0x0002)       /* Reference Divider: f(LFCLK)/4 */
4343
#define FLLREFDIV_3            (0x0003)       /* Reference Divider: f(LFCLK)/8 */
4344
#define FLLREFDIV_4            (0x0004)       /* Reference Divider: f(LFCLK)/12 */
4345
#define FLLREFDIV_5            (0x0005)       /* Reference Divider: f(LFCLK)/16 */
4346
#define FLLREFDIV_6            (0x0006)       /* Reference Divider: f(LFCLK)/16 */
4347
#define FLLREFDIV_7            (0x0007)       /* Reference Divider: f(LFCLK)/16 */
4348
#define FLLREFDIV__1           (0x0000)       /* Reference Divider: f(LFCLK)/1 */
4349
#define FLLREFDIV__2           (0x0001)       /* Reference Divider: f(LFCLK)/2 */
4350
#define FLLREFDIV__4           (0x0002)       /* Reference Divider: f(LFCLK)/4 */
4351
#define FLLREFDIV__8           (0x0003)       /* Reference Divider: f(LFCLK)/8 */
4352
#define FLLREFDIV__12          (0x0004)       /* Reference Divider: f(LFCLK)/12 */
4353
#define FLLREFDIV__16          (0x0005)       /* Reference Divider: f(LFCLK)/16 */
4354
#define SELREF_0               (0x0000)       /* FLL Reference Clock Select 0 */
4355
#define SELREF_1               (0x0010)       /* FLL Reference Clock Select 1 */
4356
#define SELREF_2               (0x0020)       /* FLL Reference Clock Select 2 */
4357
#define SELREF_3               (0x0030)       /* FLL Reference Clock Select 3 */
4358
#define SELREF_4               (0x0040)       /* FLL Reference Clock Select 4 */
4359
#define SELREF_5               (0x0050)       /* FLL Reference Clock Select 5 */
4360
#define SELREF_6               (0x0060)       /* FLL Reference Clock Select 6 */
4361
#define SELREF_7               (0x0070)       /* FLL Reference Clock Select 7 */
4362
#define SELREF__XT1CLK         (0x0000)       /* Multiply Selected Loop Freq. By XT1CLK */
4363
#define SELREF__REFOCLK        (0x0020)       /* Multiply Selected Loop Freq. By REFOCLK */
4364
#define SELREF__XT2CLK         (0x0050)       /* Multiply Selected Loop Freq. By XT2CLK */
4365
 
4366
/* UCSCTL4 Control Bits */
4367
#define SELM0                  (0x0001)       /* MCLK Source Select Bit: 0 */
4368
#define SELM1                  (0x0002)       /* MCLK Source Select Bit: 1 */
4369
#define SELM2                  (0x0004)       /* MCLK Source Select Bit: 2 */
4370
//#define RESERVED            (0x0008)    /* RESERVED */
4371
#define SELS0                  (0x0010)       /* SMCLK Source Select Bit: 0 */
4372
#define SELS1                  (0x0020)       /* SMCLK Source Select Bit: 1 */
4373
#define SELS2                  (0x0040)       /* SMCLK Source Select Bit: 2 */
4374
//#define RESERVED            (0x0080)    /* RESERVED */
4375
#define SELA0                  (0x0100)       /* ACLK Source Select Bit: 0 */
4376
#define SELA1                  (0x0200)       /* ACLK Source Select Bit: 1 */
4377
#define SELA2                  (0x0400)       /* ACLK Source Select Bit: 2 */
4378
//#define RESERVED            (0x0800)    /* RESERVED */
4379
//#define RESERVED            (0x1000)    /* RESERVED */
4380
//#define RESERVED            (0x2000)    /* RESERVED */
4381
//#define RESERVED            (0x4000)    /* RESERVED */
4382
//#define RESERVED            (0x8000)    /* RESERVED */
4383
 
4384
/* UCSCTL4 Control Bits */
4385
#define SELM0_L                (0x0001)       /* MCLK Source Select Bit: 0 */
4386
#define SELM1_L                (0x0002)       /* MCLK Source Select Bit: 1 */
4387
#define SELM2_L                (0x0004)       /* MCLK Source Select Bit: 2 */
4388
//#define RESERVED            (0x0008)    /* RESERVED */
4389
#define SELS0_L                (0x0010)       /* SMCLK Source Select Bit: 0 */
4390
#define SELS1_L                (0x0020)       /* SMCLK Source Select Bit: 1 */
4391
#define SELS2_L                (0x0040)       /* SMCLK Source Select Bit: 2 */
4392
//#define RESERVED            (0x0080)    /* RESERVED */
4393
//#define RESERVED            (0x0800)    /* RESERVED */
4394
//#define RESERVED            (0x1000)    /* RESERVED */
4395
//#define RESERVED            (0x2000)    /* RESERVED */
4396
//#define RESERVED            (0x4000)    /* RESERVED */
4397
//#define RESERVED            (0x8000)    /* RESERVED */
4398
 
4399
/* UCSCTL4 Control Bits */
4400
//#define RESERVED            (0x0008)    /* RESERVED */
4401
//#define RESERVED            (0x0080)    /* RESERVED */
4402
#define SELA0_H                (0x0001)       /* ACLK Source Select Bit: 0 */
4403
#define SELA1_H                (0x0002)       /* ACLK Source Select Bit: 1 */
4404
#define SELA2_H                (0x0004)       /* ACLK Source Select Bit: 2 */
4405
//#define RESERVED            (0x0800)    /* RESERVED */
4406
//#define RESERVED            (0x1000)    /* RESERVED */
4407
//#define RESERVED            (0x2000)    /* RESERVED */
4408
//#define RESERVED            (0x4000)    /* RESERVED */
4409
//#define RESERVED            (0x8000)    /* RESERVED */
4410
 
4411
#define SELM_0                 (0x0000)       /* MCLK Source Select 0 */
4412
#define SELM_1                 (0x0001)       /* MCLK Source Select 1 */
4413
#define SELM_2                 (0x0002)       /* MCLK Source Select 2 */
4414
#define SELM_3                 (0x0003)       /* MCLK Source Select 3 */
4415
#define SELM_4                 (0x0004)       /* MCLK Source Select 4 */
4416
#define SELM_5                 (0x0005)       /* MCLK Source Select 5 */
4417
#define SELM_6                 (0x0006)       /* MCLK Source Select 6 */
4418
#define SELM_7                 (0x0007)       /* MCLK Source Select 7 */
4419
#define SELM__XT1CLK           (0x0000)       /* MCLK Source Select XT1CLK */
4420
#define SELM__VLOCLK           (0x0001)       /* MCLK Source Select VLOCLK */
4421
#define SELM__REFOCLK          (0x0002)       /* MCLK Source Select REFOCLK */
4422
#define SELM__DCOCLK           (0x0003)       /* MCLK Source Select DCOCLK */
4423
#define SELM__DCOCLKDIV        (0x0004)       /* MCLK Source Select DCOCLKDIV */
4424
#define SELM__XT2CLK           (0x0005)       /* MCLK Source Select XT2CLK */
4425
 
4426
#define SELS_0                 (0x0000)       /* SMCLK Source Select 0 */
4427
#define SELS_1                 (0x0010)       /* SMCLK Source Select 1 */
4428
#define SELS_2                 (0x0020)       /* SMCLK Source Select 2 */
4429
#define SELS_3                 (0x0030)       /* SMCLK Source Select 3 */
4430
#define SELS_4                 (0x0040)       /* SMCLK Source Select 4 */
4431
#define SELS_5                 (0x0050)       /* SMCLK Source Select 5 */
4432
#define SELS_6                 (0x0060)       /* SMCLK Source Select 6 */
4433
#define SELS_7                 (0x0070)       /* SMCLK Source Select 7 */
4434
#define SELS__XT1CLK           (0x0000)       /* SMCLK Source Select XT1CLK */
4435
#define SELS__VLOCLK           (0x0010)       /* SMCLK Source Select VLOCLK */
4436
#define SELS__REFOCLK          (0x0020)       /* SMCLK Source Select REFOCLK */
4437
#define SELS__DCOCLK           (0x0030)       /* SMCLK Source Select DCOCLK */
4438
#define SELS__DCOCLKDIV        (0x0040)       /* SMCLK Source Select DCOCLKDIV */
4439
#define SELS__XT2CLK           (0x0050)       /* SMCLK Source Select XT2CLK */
4440
 
4441
#define SELA_0                 (0x0000)       /* ACLK Source Select 0 */
4442
#define SELA_1                 (0x0100)       /* ACLK Source Select 1 */
4443
#define SELA_2                 (0x0200)       /* ACLK Source Select 2 */
4444
#define SELA_3                 (0x0300)       /* ACLK Source Select 3 */
4445
#define SELA_4                 (0x0400)       /* ACLK Source Select 4 */
4446
#define SELA_5                 (0x0500)       /* ACLK Source Select 5 */
4447
#define SELA_6                 (0x0600)       /* ACLK Source Select 6 */
4448
#define SELA_7                 (0x0700)       /* ACLK Source Select 7 */
4449
#define SELA__XT1CLK           (0x0000)       /* ACLK Source Select XT1CLK */
4450
#define SELA__VLOCLK           (0x0100)       /* ACLK Source Select VLOCLK */
4451
#define SELA__REFOCLK          (0x0200)       /* ACLK Source Select REFOCLK */
4452
#define SELA__DCOCLK           (0x0300)       /* ACLK Source Select DCOCLK */
4453
#define SELA__DCOCLKDIV        (0x0400)       /* ACLK Source Select DCOCLKDIV */
4454
#define SELA__XT2CLK           (0x0500)       /* ACLK Source Select XT2CLK */
4455
 
4456
/* UCSCTL5 Control Bits */
4457
#define DIVM0                  (0x0001)       /* MCLK Divider Bit: 0 */
4458
#define DIVM1                  (0x0002)       /* MCLK Divider Bit: 1 */
4459
#define DIVM2                  (0x0004)       /* MCLK Divider Bit: 2 */
4460
//#define RESERVED            (0x0008)    /* RESERVED */
4461
#define DIVS0                  (0x0010)       /* SMCLK Divider Bit: 0 */
4462
#define DIVS1                  (0x0020)       /* SMCLK Divider Bit: 1 */
4463
#define DIVS2                  (0x0040)       /* SMCLK Divider Bit: 2 */
4464
//#define RESERVED            (0x0080)    /* RESERVED */
4465
#define DIVA0                  (0x0100)       /* ACLK Divider Bit: 0 */
4466
#define DIVA1                  (0x0200)       /* ACLK Divider Bit: 1 */
4467
#define DIVA2                  (0x0400)       /* ACLK Divider Bit: 2 */
4468
//#define RESERVED            (0x0800)    /* RESERVED */
4469
#define DIVPA0                 (0x1000)       /* ACLK from Pin Divider Bit: 0 */
4470
#define DIVPA1                 (0x2000)       /* ACLK from Pin Divider Bit: 1 */
4471
#define DIVPA2                 (0x4000)       /* ACLK from Pin Divider Bit: 2 */
4472
//#define RESERVED            (0x8000)    /* RESERVED */
4473
 
4474
/* UCSCTL5 Control Bits */
4475
#define DIVM0_L                (0x0001)       /* MCLK Divider Bit: 0 */
4476
#define DIVM1_L                (0x0002)       /* MCLK Divider Bit: 1 */
4477
#define DIVM2_L                (0x0004)       /* MCLK Divider Bit: 2 */
4478
//#define RESERVED            (0x0008)    /* RESERVED */
4479
#define DIVS0_L                (0x0010)       /* SMCLK Divider Bit: 0 */
4480
#define DIVS1_L                (0x0020)       /* SMCLK Divider Bit: 1 */
4481
#define DIVS2_L                (0x0040)       /* SMCLK Divider Bit: 2 */
4482
//#define RESERVED            (0x0080)    /* RESERVED */
4483
//#define RESERVED            (0x0800)    /* RESERVED */
4484
//#define RESERVED            (0x8000)    /* RESERVED */
4485
 
4486
/* UCSCTL5 Control Bits */
4487
//#define RESERVED            (0x0008)    /* RESERVED */
4488
//#define RESERVED            (0x0080)    /* RESERVED */
4489
#define DIVA0_H                (0x0001)       /* ACLK Divider Bit: 0 */
4490
#define DIVA1_H                (0x0002)       /* ACLK Divider Bit: 1 */
4491
#define DIVA2_H                (0x0004)       /* ACLK Divider Bit: 2 */
4492
//#define RESERVED            (0x0800)    /* RESERVED */
4493
#define DIVPA0_H               (0x0010)       /* ACLK from Pin Divider Bit: 0 */
4494
#define DIVPA1_H               (0x0020)       /* ACLK from Pin Divider Bit: 1 */
4495
#define DIVPA2_H               (0x0040)       /* ACLK from Pin Divider Bit: 2 */
4496
//#define RESERVED            (0x8000)    /* RESERVED */
4497
 
4498
#define DIVM_0                 (0x0000)       /* MCLK Source Divider 0 */
4499
#define DIVM_1                 (0x0001)       /* MCLK Source Divider 1 */
4500
#define DIVM_2                 (0x0002)       /* MCLK Source Divider 2 */
4501
#define DIVM_3                 (0x0003)       /* MCLK Source Divider 3 */
4502
#define DIVM_4                 (0x0004)       /* MCLK Source Divider 4 */
4503
#define DIVM_5                 (0x0005)       /* MCLK Source Divider 5 */
4504
#define DIVM_6                 (0x0006)       /* MCLK Source Divider 6 */
4505
#define DIVM_7                 (0x0007)       /* MCLK Source Divider 7 */
4506
#define DIVM__1                (0x0000)       /* MCLK Source Divider f(MCLK)/1 */
4507
#define DIVM__2                (0x0001)       /* MCLK Source Divider f(MCLK)/2 */
4508
#define DIVM__4                (0x0002)       /* MCLK Source Divider f(MCLK)/4 */
4509
#define DIVM__8                (0x0003)       /* MCLK Source Divider f(MCLK)/8 */
4510
#define DIVM__16               (0x0004)       /* MCLK Source Divider f(MCLK)/16 */
4511
#define DIVM__32               (0x0005)       /* MCLK Source Divider f(MCLK)/32 */
4512
 
4513
#define DIVS_0                 (0x0000)       /* SMCLK Source Divider 0 */
4514
#define DIVS_1                 (0x0010)       /* SMCLK Source Divider 1 */
4515
#define DIVS_2                 (0x0020)       /* SMCLK Source Divider 2 */
4516
#define DIVS_3                 (0x0030)       /* SMCLK Source Divider 3 */
4517
#define DIVS_4                 (0x0040)       /* SMCLK Source Divider 4 */
4518
#define DIVS_5                 (0x0050)       /* SMCLK Source Divider 5 */
4519
#define DIVS_6                 (0x0060)       /* SMCLK Source Divider 6 */
4520
#define DIVS_7                 (0x0070)       /* SMCLK Source Divider 7 */
4521
#define DIVS__1                (0x0000)       /* SMCLK Source Divider f(SMCLK)/1 */
4522
#define DIVS__2                (0x0010)       /* SMCLK Source Divider f(SMCLK)/2 */
4523
#define DIVS__4                (0x0020)       /* SMCLK Source Divider f(SMCLK)/4 */
4524
#define DIVS__8                (0x0030)       /* SMCLK Source Divider f(SMCLK)/8 */
4525
#define DIVS__16               (0x0040)       /* SMCLK Source Divider f(SMCLK)/16 */
4526
#define DIVS__32               (0x0050)       /* SMCLK Source Divider f(SMCLK)/32 */
4527
 
4528
#define DIVA_0                 (0x0000)       /* ACLK Source Divider 0 */
4529
#define DIVA_1                 (0x0100)       /* ACLK Source Divider 1 */
4530
#define DIVA_2                 (0x0200)       /* ACLK Source Divider 2 */
4531
#define DIVA_3                 (0x0300)       /* ACLK Source Divider 3 */
4532
#define DIVA_4                 (0x0400)       /* ACLK Source Divider 4 */
4533
#define DIVA_5                 (0x0500)       /* ACLK Source Divider 5 */
4534
#define DIVA_6                 (0x0600)       /* ACLK Source Divider 6 */
4535
#define DIVA_7                 (0x0700)       /* ACLK Source Divider 7 */
4536
#define DIVA__1                (0x0000)       /* ACLK Source Divider f(ACLK)/1 */
4537
#define DIVA__2                (0x0100)       /* ACLK Source Divider f(ACLK)/2 */
4538
#define DIVA__4                (0x0200)       /* ACLK Source Divider f(ACLK)/4 */
4539
#define DIVA__8                (0x0300)       /* ACLK Source Divider f(ACLK)/8 */
4540
#define DIVA__16               (0x0400)       /* ACLK Source Divider f(ACLK)/16 */
4541
#define DIVA__32               (0x0500)       /* ACLK Source Divider f(ACLK)/32 */
4542
 
4543
#define DIVPA_0                (0x0000)       /* ACLK from Pin Source Divider 0 */
4544
#define DIVPA_1                (0x1000)       /* ACLK from Pin Source Divider 1 */
4545
#define DIVPA_2                (0x2000)       /* ACLK from Pin Source Divider 2 */
4546
#define DIVPA_3                (0x3000)       /* ACLK from Pin Source Divider 3 */
4547
#define DIVPA_4                (0x4000)       /* ACLK from Pin Source Divider 4 */
4548
#define DIVPA_5                (0x5000)       /* ACLK from Pin Source Divider 5 */
4549
#define DIVPA_6                (0x6000)       /* ACLK from Pin Source Divider 6 */
4550
#define DIVPA_7                (0x7000)       /* ACLK from Pin Source Divider 7 */
4551
#define DIVPA__1               (0x0000)       /* ACLK from Pin Source Divider f(ACLK)/1 */
4552
#define DIVPA__2               (0x1000)       /* ACLK from Pin Source Divider f(ACLK)/2 */
4553
#define DIVPA__4               (0x2000)       /* ACLK from Pin Source Divider f(ACLK)/4 */
4554
#define DIVPA__8               (0x3000)       /* ACLK from Pin Source Divider f(ACLK)/8 */
4555
#define DIVPA__16              (0x4000)       /* ACLK from Pin Source Divider f(ACLK)/16 */
4556
#define DIVPA__32              (0x5000)       /* ACLK from Pin Source Divider f(ACLK)/32 */
4557
 
4558
/* UCSCTL6 Control Bits */
4559
#define XT1OFF                 (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
4560
#define SMCLKOFF               (0x0002)       /* SMCLK Off */
4561
#define XCAP0                  (0x0004)       /* XIN/XOUT Cap Bit: 0 */
4562
#define XCAP1                  (0x0008)       /* XIN/XOUT Cap Bit: 1 */
4563
#define XT1BYPASS              (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
4564
#define XTS                    (0x0020)       /* 1: Selects high-freq. oscillator */
4565
#define XT1DRIVE0              (0x0040)       /* XT1 Drive Level mode Bit 0 */
4566
#define XT1DRIVE1              (0x0080)       /* XT1 Drive Level mode Bit 1 */
4567
#define XT2OFF                 (0x0100)       /* High Frequency Oscillator 2 (XT2) disable */
4568
//#define RESERVED            (0x0200)    /* RESERVED */
4569
//#define RESERVED            (0x0400)    /* RESERVED */
4570
//#define RESERVED            (0x0800)    /* RESERVED */
4571
#define XT2BYPASS              (0x1000)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
4572
//#define RESERVED            (0x2000)    /* RESERVED */
4573
#define XT2DRIVE0              (0x4000)       /* XT2 Drive Level mode Bit 0 */
4574
#define XT2DRIVE1              (0x8000)       /* XT2 Drive Level mode Bit 1 */
4575
 
4576
/* UCSCTL6 Control Bits */
4577
#define XT1OFF_L               (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
4578
#define SMCLKOFF_L             (0x0002)       /* SMCLK Off */
4579
#define XCAP0_L                (0x0004)       /* XIN/XOUT Cap Bit: 0 */
4580
#define XCAP1_L                (0x0008)       /* XIN/XOUT Cap Bit: 1 */
4581
#define XT1BYPASS_L            (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
4582
#define XTS_L                  (0x0020)       /* 1: Selects high-freq. oscillator */
4583
#define XT1DRIVE0_L            (0x0040)       /* XT1 Drive Level mode Bit 0 */
4584
#define XT1DRIVE1_L            (0x0080)       /* XT1 Drive Level mode Bit 1 */
4585
//#define RESERVED            (0x0200)    /* RESERVED */
4586
//#define RESERVED            (0x0400)    /* RESERVED */
4587
//#define RESERVED            (0x0800)    /* RESERVED */
4588
//#define RESERVED            (0x2000)    /* RESERVED */
4589
 
4590
/* UCSCTL6 Control Bits */
4591
#define XT2OFF_H               (0x0001)       /* High Frequency Oscillator 2 (XT2) disable */
4592
//#define RESERVED            (0x0200)    /* RESERVED */
4593
//#define RESERVED            (0x0400)    /* RESERVED */
4594
//#define RESERVED            (0x0800)    /* RESERVED */
4595
#define XT2BYPASS_H            (0x0010)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
4596
//#define RESERVED            (0x2000)    /* RESERVED */
4597
#define XT2DRIVE0_H            (0x0040)       /* XT2 Drive Level mode Bit 0 */
4598
#define XT2DRIVE1_H            (0x0080)       /* XT2 Drive Level mode Bit 1 */
4599
 
4600
#define XCAP_0                 (0x0000)       /* XIN/XOUT Cap 0 */
4601
#define XCAP_1                 (0x0004)       /* XIN/XOUT Cap 1 */
4602
#define XCAP_2                 (0x0008)       /* XIN/XOUT Cap 2 */
4603
#define XCAP_3                 (0x000C)       /* XIN/XOUT Cap 3 */
4604
#define XT1DRIVE_0             (0x0000)       /* XT1 Drive Level mode: 0 */
4605
#define XT1DRIVE_1             (0x0040)       /* XT1 Drive Level mode: 1 */
4606
#define XT1DRIVE_2             (0x0080)       /* XT1 Drive Level mode: 2 */
4607
#define XT1DRIVE_3             (0x00C0)       /* XT1 Drive Level mode: 3 */
4608
#define XT2DRIVE_0             (0x0000)       /* XT2 Drive Level mode: 0 */
4609
#define XT2DRIVE_1             (0x4000)       /* XT2 Drive Level mode: 1 */
4610
#define XT2DRIVE_2             (0x8000)       /* XT2 Drive Level mode: 2 */
4611
#define XT2DRIVE_3             (0xC000)       /* XT2 Drive Level mode: 3 */
4612
 
4613
/* UCSCTL7 Control Bits */
4614
#define DCOFFG                 (0x0001)       /* DCO Fault Flag */
4615
#define XT1LFOFFG              (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
4616
#define XT1HFOFFG              (0x0004)       /* XT1 High Frequency Oscillator 1 Fault Flag */
4617
#define XT2OFFG                (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
4618
//#define RESERVED            (0x0010)    /* RESERVED */
4619
//#define RESERVED            (0x0020)    /* RESERVED */
4620
//#define RESERVED            (0x0040)    /* RESERVED */
4621
//#define RESERVED            (0x0080)    /* RESERVED */
4622
//#define RESERVED            (0x0100)    /* RESERVED */
4623
//#define RESERVED            (0x0200)    /* RESERVED */
4624
//#define RESERVED            (0x0400)    /* RESERVED */
4625
//#define RESERVED            (0x0800)    /* RESERVED */
4626
//#define RESERVED            (0x1000)    /* RESERVED */
4627
//#define RESERVED            (0x2000)    /* RESERVED */
4628
//#define RESERVED            (0x4000)    /* RESERVED */
4629
//#define RESERVED            (0x8000)    /* RESERVED */
4630
 
4631
/* UCSCTL7 Control Bits */
4632
#define DCOFFG_L               (0x0001)       /* DCO Fault Flag */
4633
#define XT1LFOFFG_L            (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
4634
#define XT1HFOFFG_L            (0x0004)       /* XT1 High Frequency Oscillator 1 Fault Flag */
4635
#define XT2OFFG_L              (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
4636
//#define RESERVED            (0x0010)    /* RESERVED */
4637
//#define RESERVED            (0x0020)    /* RESERVED */
4638
//#define RESERVED            (0x0040)    /* RESERVED */
4639
//#define RESERVED            (0x0080)    /* RESERVED */
4640
//#define RESERVED            (0x0100)    /* RESERVED */
4641
//#define RESERVED            (0x0200)    /* RESERVED */
4642
//#define RESERVED            (0x0400)    /* RESERVED */
4643
//#define RESERVED            (0x0800)    /* RESERVED */
4644
//#define RESERVED            (0x1000)    /* RESERVED */
4645
//#define RESERVED            (0x2000)    /* RESERVED */
4646
//#define RESERVED            (0x4000)    /* RESERVED */
4647
//#define RESERVED            (0x8000)    /* RESERVED */
4648
 
4649
/* UCSCTL7 Control Bits */
4650
//#define RESERVED            (0x0010)    /* RESERVED */
4651
//#define RESERVED            (0x0020)    /* RESERVED */
4652
//#define RESERVED            (0x0040)    /* RESERVED */
4653
//#define RESERVED            (0x0080)    /* RESERVED */
4654
//#define RESERVED            (0x0100)    /* RESERVED */
4655
//#define RESERVED            (0x0200)    /* RESERVED */
4656
//#define RESERVED            (0x0400)    /* RESERVED */
4657
//#define RESERVED            (0x0800)    /* RESERVED */
4658
//#define RESERVED            (0x1000)    /* RESERVED */
4659
//#define RESERVED            (0x2000)    /* RESERVED */
4660
//#define RESERVED            (0x4000)    /* RESERVED */
4661
//#define RESERVED            (0x8000)    /* RESERVED */
4662
 
4663
/* UCSCTL8 Control Bits */
4664
#define ACLKREQEN              (0x0001)       /* ACLK Clock Request Enable */
4665
#define MCLKREQEN              (0x0002)       /* MCLK Clock Request Enable */
4666
#define SMCLKREQEN             (0x0004)       /* SMCLK Clock Request Enable */
4667
#define MODOSCREQEN            (0x0008)       /* MODOSC Clock Request Enable */
4668
//#define RESERVED            (0x0010)    /* RESERVED */
4669
//#define RESERVED            (0x0020)    /* RESERVED */
4670
//#define RESERVED            (0x0040)    /* RESERVED */
4671
//#define RESERVED            (0x0080)    /* RESERVED */
4672
//#define RESERVED            (0x0100)    /* RESERVED */
4673
//#define RESERVED            (0x0200)    /* RESERVED */
4674
//#define RESERVED            (0x0400)    /* RESERVED */
4675
//#define RESERVED            (0x0800)    /* RESERVED */
4676
//#define RESERVED            (0x1000)    /* RESERVED */
4677
//#define RESERVED            (0x2000)    /* RESERVED */
4678
//#define RESERVED            (0x4000)    /* RESERVED */
4679
//#define RESERVED            (0x8000)    /* RESERVED */
4680
 
4681
/* UCSCTL8 Control Bits */
4682
#define ACLKREQEN_L            (0x0001)       /* ACLK Clock Request Enable */
4683
#define MCLKREQEN_L            (0x0002)       /* MCLK Clock Request Enable */
4684
#define SMCLKREQEN_L           (0x0004)       /* SMCLK Clock Request Enable */
4685
#define MODOSCREQEN_L          (0x0008)       /* MODOSC Clock Request Enable */
4686
//#define RESERVED            (0x0010)    /* RESERVED */
4687
//#define RESERVED            (0x0020)    /* RESERVED */
4688
//#define RESERVED            (0x0040)    /* RESERVED */
4689
//#define RESERVED            (0x0080)    /* RESERVED */
4690
//#define RESERVED            (0x0100)    /* RESERVED */
4691
//#define RESERVED            (0x0200)    /* RESERVED */
4692
//#define RESERVED            (0x0400)    /* RESERVED */
4693
//#define RESERVED            (0x0800)    /* RESERVED */
4694
//#define RESERVED            (0x1000)    /* RESERVED */
4695
//#define RESERVED            (0x2000)    /* RESERVED */
4696
//#define RESERVED            (0x4000)    /* RESERVED */
4697
//#define RESERVED            (0x8000)    /* RESERVED */
4698
 
4699
/* UCSCTL8 Control Bits */
4700
//#define RESERVED            (0x0010)    /* RESERVED */
4701
//#define RESERVED            (0x0020)    /* RESERVED */
4702
//#define RESERVED            (0x0040)    /* RESERVED */
4703
//#define RESERVED            (0x0080)    /* RESERVED */
4704
//#define RESERVED            (0x0100)    /* RESERVED */
4705
//#define RESERVED            (0x0200)    /* RESERVED */
4706
//#define RESERVED            (0x0400)    /* RESERVED */
4707
//#define RESERVED            (0x0800)    /* RESERVED */
4708
//#define RESERVED            (0x1000)    /* RESERVED */
4709
//#define RESERVED            (0x2000)    /* RESERVED */
4710
//#define RESERVED            (0x4000)    /* RESERVED */
4711
//#define RESERVED            (0x8000)    /* RESERVED */
4712
 
4713
/************************************************************
4714
* USCI A0
4715
************************************************************/
4716
#define __MSP430_HAS_USCI_A0__                /* Definition to show that Module is available */
4717
#define __MSP430_BASEADDRESS_USCI_A0__ 0x05C0
4718
 
4719
SFR_16BIT(UCA0CTLW0);                         /* USCI A0 Control Word Register 0 */
4720
SFR_8BIT(UCA0CTLW0_L);                        /* USCI A0 Control Word Register 0 */
4721
SFR_8BIT(UCA0CTLW0_H);                        /* USCI A0 Control Word Register 0 */
4722
#define UCA0CTL1               UCA0CTLW0_L    /* USCI A0 Control Register 1 */
4723
#define UCA0CTL0               UCA0CTLW0_H    /* USCI A0 Control Register 0 */
4724
SFR_16BIT(UCA0BRW);                           /* USCI A0 Baud Word Rate 0 */
4725
SFR_8BIT(UCA0BRW_L);                          /* USCI A0 Baud Word Rate 0 */
4726
SFR_8BIT(UCA0BRW_H);                          /* USCI A0 Baud Word Rate 0 */
4727
#define UCA0BR0                UCA0BRW_L      /* USCI A0 Baud Rate 0 */
4728
#define UCA0BR1                UCA0BRW_H      /* USCI A0 Baud Rate 1 */
4729
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
4730
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
4731
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
4732
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
4733
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
4734
SFR_16BIT(UCA0IRCTL);                         /* USCI A0 IrDA Transmit Control */
4735
SFR_8BIT(UCA0IRCTL_L);                        /* USCI A0 IrDA Transmit Control */
4736
SFR_8BIT(UCA0IRCTL_H);                        /* USCI A0 IrDA Transmit Control */
4737
#define UCA0IRTCTL             UCA0IRCTL_L    /* USCI A0 IrDA Transmit Control */
4738
#define UCA0IRRCTL             UCA0IRCTL_H    /* USCI A0 IrDA Receive Control */
4739
SFR_16BIT(UCA0ICTL);                          /* USCI A0 Interrupt Enable Register */
4740
SFR_8BIT(UCA0ICTL_L);                         /* USCI A0 Interrupt Enable Register */
4741
SFR_8BIT(UCA0ICTL_H);                         /* USCI A0 Interrupt Enable Register */
4742
#define UCA0IE                 UCA0ICTL_L     /* USCI A0 Interrupt Enable Register */
4743
#define UCA0IFG                UCA0ICTL_H     /* USCI A0 Interrupt Flags Register */
4744
SFR_16BIT(UCA0IV);                            /* USCI A0 Interrupt Vector Register */
4745
 
4746
 
4747
/************************************************************
4748
* USCI B0
4749
************************************************************/
4750
#define __MSP430_HAS_USCI_B0__                /* Definition to show that Module is available */
4751
#define __MSP430_BASEADDRESS_USCI_B0__ 0x05E0
4752
 
4753
 
4754
SFR_16BIT(UCB0CTLW0);                         /* USCI B0 Control Word Register 0 */
4755
SFR_8BIT(UCB0CTLW0_L);                        /* USCI B0 Control Word Register 0 */
4756
SFR_8BIT(UCB0CTLW0_H);                        /* USCI B0 Control Word Register 0 */
4757
#define UCB0CTL1               UCB0CTLW0_L    /* USCI B0 Control Register 1 */
4758
#define UCB0CTL0               UCB0CTLW0_H    /* USCI B0 Control Register 0 */
4759
SFR_16BIT(UCB0BRW);                           /* USCI B0 Baud Word Rate 0 */
4760
SFR_8BIT(UCB0BRW_L);                          /* USCI B0 Baud Word Rate 0 */
4761
SFR_8BIT(UCB0BRW_H);                          /* USCI B0 Baud Word Rate 0 */
4762
#define UCB0BR0                UCB0BRW_L      /* USCI B0 Baud Rate 0 */
4763
#define UCB0BR1                UCB0BRW_H      /* USCI B0 Baud Rate 1 */
4764
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
4765
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
4766
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
4767
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
4768
SFR_8BIT(UCB0I2COA_L);                        /* USCI B0 I2C Own Address */
4769
SFR_8BIT(UCB0I2COA_H);                        /* USCI B0 I2C Own Address */
4770
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
4771
SFR_8BIT(UCB0I2CSA_L);                        /* USCI B0 I2C Slave Address */
4772
SFR_8BIT(UCB0I2CSA_H);                        /* USCI B0 I2C Slave Address */
4773
SFR_16BIT(UCB0ICTL);                          /* USCI B0 Interrupt Enable Register */
4774
SFR_8BIT(UCB0ICTL_L);                         /* USCI B0 Interrupt Enable Register */
4775
SFR_8BIT(UCB0ICTL_H);                         /* USCI B0 Interrupt Enable Register */
4776
#define UCB0IE                 UCB0ICTL_L     /* USCI B0 Interrupt Enable Register */
4777
#define UCB0IFG                UCB0ICTL_H     /* USCI B0 Interrupt Flags Register */
4778
SFR_16BIT(UCB0IV);                            /* USCI B0 Interrupt Vector Register */
4779
 
4780
// UCAxCTL0 UART-Mode Control Bits
4781
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
4782
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
4783
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
4784
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
4785
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
4786
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
4787
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
4788
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
4789
 
4790
// UCxxCTL0 SPI-Mode Control Bits
4791
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
4792
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
4793
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
4794
 
4795
// UCBxCTL0 I2C-Mode Control Bits
4796
#define UCA10                  (0x80)         /* 10-bit Address Mode */
4797
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
4798
#define UCMM                   (0x20)         /* Multi-Master Environment */
4799
//#define res               (0x10)    /* reserved */
4800
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
4801
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
4802
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
4803
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
4804
 
4805
// UCAxCTL1 UART-Mode Control Bits
4806
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
4807
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
4808
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
4809
#define UCBRKIE                (0x10)         /* Break interrupt enable */
4810
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
4811
#define UCTXADDR               (0x04)         /* Send next Data as Address */
4812
#define UCTXBRK                (0x02)         /* Send next Data as Break */
4813
#define UCSWRST                (0x01)         /* USCI Software Reset */
4814
 
4815
// UCxxCTL1 SPI-Mode Control Bits
4816
//#define res               (0x20)    /* reserved */
4817
//#define res               (0x10)    /* reserved */
4818
//#define res               (0x08)    /* reserved */
4819
//#define res               (0x04)    /* reserved */
4820
//#define res               (0x02)    /* reserved */
4821
 
4822
// UCBxCTL1 I2C-Mode Control Bits
4823
//#define res               (0x20)    /* reserved */
4824
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
4825
#define UCTXNACK               (0x08)         /* Transmit NACK */
4826
#define UCTXSTP                (0x04)         /* Transmit STOP */
4827
#define UCTXSTT                (0x02)         /* Transmit START */
4828
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
4829
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
4830
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
4831
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
4832
#define UCSSEL__UCLK           (0x00)         /* USCI 0 Clock Source: UCLK */
4833
#define UCSSEL__ACLK           (0x40)         /* USCI 0 Clock Source: ACLK */
4834
#define UCSSEL__SMCLK          (0x80)         /* USCI 0 Clock Source: SMCLK */
4835
 
4836
/* UCAxMCTL Control Bits */
4837
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
4838
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
4839
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
4840
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
4841
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
4842
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
4843
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
4844
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
4845
 
4846
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
4847
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
4848
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
4849
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
4850
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
4851
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
4852
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
4853
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
4854
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
4855
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
4856
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
4857
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
4858
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
4859
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
4860
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
4861
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
4862
 
4863
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
4864
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
4865
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
4866
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
4867
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
4868
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
4869
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
4870
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
4871
 
4872
/* UCAxSTAT Control Bits */
4873
#define UCLISTEN               (0x80)         /* USCI Listen mode */
4874
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
4875
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
4876
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
4877
#define UCBRK                  (0x08)         /* USCI Break received */
4878
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
4879
#define UCADDR                 (0x02)         /* USCI Address received Flag */
4880
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
4881
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
4882
 
4883
/* UCBxSTAT Control Bits */
4884
#define UCSCLLOW               (0x40)         /* SCL low */
4885
#define UCGC                   (0x20)         /* General Call address received Flag */
4886
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
4887
 
4888
/* UCAxIRTCTL Control Bits */
4889
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
4890
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
4891
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
4892
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
4893
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
4894
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
4895
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
4896
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
4897
 
4898
/* UCAxIRRCTL Control Bits */
4899
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
4900
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
4901
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
4902
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
4903
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
4904
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
4905
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
4906
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
4907
 
4908
/* UCAxABCTL Control Bits */
4909
//#define res               (0x80)    /* reserved */
4910
//#define res               (0x40)    /* reserved */
4911
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
4912
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
4913
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
4914
#define UCBTOE                 (0x04)         /* Break Timeout error */
4915
//#define res               (0x02)    /* reserved */
4916
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
4917
 
4918
/* UCBxI2COA Control Bits */
4919
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
4920
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
4921
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
4922
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
4923
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
4924
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
4925
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
4926
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
4927
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
4928
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
4929
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
4930
 
4931
/* UCBxI2COA Control Bits */
4932
#define UCOA7_L                (0x0080)       /* I2C Own Address 7 */
4933
#define UCOA6_L                (0x0040)       /* I2C Own Address 6 */
4934
#define UCOA5_L                (0x0020)       /* I2C Own Address 5 */
4935
#define UCOA4_L                (0x0010)       /* I2C Own Address 4 */
4936
#define UCOA3_L                (0x0008)       /* I2C Own Address 3 */
4937
#define UCOA2_L                (0x0004)       /* I2C Own Address 2 */
4938
#define UCOA1_L                (0x0002)       /* I2C Own Address 1 */
4939
#define UCOA0_L                (0x0001)       /* I2C Own Address 0 */
4940
 
4941
/* UCBxI2COA Control Bits */
4942
#define UCGCEN_H               (0x0080)       /* I2C General Call enable */
4943
#define UCOA9_H                (0x0002)       /* I2C Own Address 9 */
4944
#define UCOA8_H                (0x0001)       /* I2C Own Address 8 */
4945
 
4946
/* UCBxI2CSA Control Bits */
4947
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
4948
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
4949
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
4950
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
4951
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
4952
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
4953
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
4954
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
4955
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
4956
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
4957
 
4958
/* UCBxI2CSA Control Bits */
4959
#define UCSA7_L                (0x0080)       /* I2C Slave Address 7 */
4960
#define UCSA6_L                (0x0040)       /* I2C Slave Address 6 */
4961
#define UCSA5_L                (0x0020)       /* I2C Slave Address 5 */
4962
#define UCSA4_L                (0x0010)       /* I2C Slave Address 4 */
4963
#define UCSA3_L                (0x0008)       /* I2C Slave Address 3 */
4964
#define UCSA2_L                (0x0004)       /* I2C Slave Address 2 */
4965
#define UCSA1_L                (0x0002)       /* I2C Slave Address 1 */
4966
#define UCSA0_L                (0x0001)       /* I2C Slave Address 0 */
4967
 
4968
/* UCBxI2CSA Control Bits */
4969
#define UCSA9_H                (0x0002)       /* I2C Slave Address 9 */
4970
#define UCSA8_H                (0x0001)       /* I2C Slave Address 8 */
4971
 
4972
/* UCAxIE Control Bits */
4973
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4974
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4975
 
4976
/* UCBxIE Control Bits */
4977
#define UCNACKIE               (0x0020)       /* NACK Condition interrupt enable */
4978
#define UCALIE                 (0x0010)       /* Arbitration Lost interrupt enable */
4979
#define UCSTPIE                (0x0008)       /* STOP Condition interrupt enable */
4980
#define UCSTTIE                (0x0004)       /* START Condition interrupt enable */
4981
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4982
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4983
 
4984
/* UCAxIFG Control Bits */
4985
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4986
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4987
 
4988
/* UCBxIFG Control Bits */
4989
#define UCNACKIFG              (0x0020)       /* NAK Condition interrupt Flag */
4990
#define UCALIFG                (0x0010)       /* Arbitration Lost interrupt Flag */
4991
#define UCSTPIFG               (0x0008)       /* STOP Condition interrupt Flag */
4992
#define UCSTTIFG               (0x0004)       /* START Condition interrupt Flag */
4993
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4994
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4995
 
4996
/* USCI Definitions */
4997
#define USCI_NONE              (0x0000)       /* No Interrupt pending */
4998
#define USCI_UCRXIFG           (0x0002)       /* USCI UCRXIFG */
4999
#define USCI_UCTXIFG           (0x0004)       /* USCI UCTXIFG */
5000
#define USCI_I2C_UCALIFG       (0x0002)       /* USCI I2C Mode: UCALIFG */
5001
#define USCI_I2C_UCNACKIFG     (0x0004)       /* USCI I2C Mode: UCNACKIFG */
5002
#define USCI_I2C_UCSTTIFG      (0x0006)       /* USCI I2C Mode: UCSTTIFG*/
5003
#define USCI_I2C_UCSTPIFG      (0x0008)       /* USCI I2C Mode: UCSTPIFG*/
5004
#define USCI_I2C_UCRXIFG       (0x000A)       /* USCI I2C Mode: UCRXIFG */
5005
#define USCI_I2C_UCTXIFG       (0x000C)       /* USCI I2C Mode: UCTXIFG */
5006
 
5007
/************************************************************
5008
* USCI A1
5009
************************************************************/
5010
#define __MSP430_HAS_USCI_A1__                /* Definition to show that Module is available */
5011
#define __MSP430_BASEADDRESS_USCI_A1__ 0x0600
5012
 
5013
SFR_16BIT(UCA1CTLW0);                         /* USCI A1 Control Word Register 0 */
5014
SFR_8BIT(UCA1CTLW0_L);                        /* USCI A1 Control Word Register 0 */
5015
SFR_8BIT(UCA1CTLW0_H);                        /* USCI A1 Control Word Register 0 */
5016
#define UCA1CTL1               UCA1CTLW0_L    /* USCI A1 Control Register 1 */
5017
#define UCA1CTL0               UCA1CTLW0_H    /* USCI A1 Control Register 0 */
5018
SFR_16BIT(UCA1BRW);                           /* USCI A1 Baud Word Rate 0 */
5019
SFR_8BIT(UCA1BRW_L);                          /* USCI A1 Baud Word Rate 0 */
5020
SFR_8BIT(UCA1BRW_H);                          /* USCI A1 Baud Word Rate 0 */
5021
#define UCA1BR0                UCA1BRW_L      /* USCI A1 Baud Rate 0 */
5022
#define UCA1BR1                UCA1BRW_H      /* USCI A1 Baud Rate 1 */
5023
SFR_8BIT(UCA1MCTL);                           /* USCI A1 Modulation Control */
5024
SFR_8BIT(UCA1STAT);                           /* USCI A1 Status Register */
5025
SFR_8BIT(UCA1RXBUF);                          /* USCI A1 Receive Buffer */
5026
SFR_8BIT(UCA1TXBUF);                          /* USCI A1 Transmit Buffer */
5027
SFR_8BIT(UCA1ABCTL);                          /* USCI A1 LIN Control */
5028
SFR_16BIT(UCA1IRCTL);                         /* USCI A1 IrDA Transmit Control */
5029
SFR_8BIT(UCA1IRCTL_L);                        /* USCI A1 IrDA Transmit Control */
5030
SFR_8BIT(UCA1IRCTL_H);                        /* USCI A1 IrDA Transmit Control */
5031
#define UCA1IRTCTL             UCA1IRCTL_L    /* USCI A1 IrDA Transmit Control */
5032
#define UCA1IRRCTL             UCA1IRCTL_H    /* USCI A1 IrDA Receive Control */
5033
SFR_16BIT(UCA1ICTL);                          /* USCI A1 Interrupt Enable Register */
5034
SFR_8BIT(UCA1ICTL_L);                         /* USCI A1 Interrupt Enable Register */
5035
SFR_8BIT(UCA1ICTL_H);                         /* USCI A1 Interrupt Enable Register */
5036
#define UCA1IE                 UCA1ICTL_L     /* USCI A1 Interrupt Enable Register */
5037
#define UCA1IFG                UCA1ICTL_H     /* USCI A1 Interrupt Flags Register */
5038
SFR_16BIT(UCA1IV);                            /* USCI A1 Interrupt Vector Register */
5039
 
5040
 
5041
/************************************************************
5042
* USCI B1
5043
************************************************************/
5044
#define __MSP430_HAS_USCI_B1__                /* Definition to show that Module is available */
5045
#define __MSP430_BASEADDRESS_USCI_B1__ 0x0620
5046
 
5047
 
5048
SFR_16BIT(UCB1CTLW0);                         /* USCI B1 Control Word Register 0 */
5049
SFR_8BIT(UCB1CTLW0_L);                        /* USCI B1 Control Word Register 0 */
5050
SFR_8BIT(UCB1CTLW0_H);                        /* USCI B1 Control Word Register 0 */
5051
#define UCB1CTL1               UCB1CTLW0_L    /* USCI B1 Control Register 1 */
5052
#define UCB1CTL0               UCB1CTLW0_H    /* USCI B1 Control Register 0 */
5053
SFR_16BIT(UCB1BRW);                           /* USCI B1 Baud Word Rate 0 */
5054
SFR_8BIT(UCB1BRW_L);                          /* USCI B1 Baud Word Rate 0 */
5055
SFR_8BIT(UCB1BRW_H);                          /* USCI B1 Baud Word Rate 0 */
5056
#define UCB1BR0                UCB1BRW_L      /* USCI B1 Baud Rate 0 */
5057
#define UCB1BR1                UCB1BRW_H      /* USCI B1 Baud Rate 1 */
5058
SFR_8BIT(UCB1STAT);                           /* USCI B1 Status Register */
5059
SFR_8BIT(UCB1RXBUF);                          /* USCI B1 Receive Buffer */
5060
SFR_8BIT(UCB1TXBUF);                          /* USCI B1 Transmit Buffer */
5061
SFR_16BIT(UCB1I2COA);                         /* USCI B1 I2C Own Address */
5062
SFR_8BIT(UCB1I2COA_L);                        /* USCI B1 I2C Own Address */
5063
SFR_8BIT(UCB1I2COA_H);                        /* USCI B1 I2C Own Address */
5064
SFR_16BIT(UCB1I2CSA);                         /* USCI B1 I2C Slave Address */
5065
SFR_8BIT(UCB1I2CSA_L);                        /* USCI B1 I2C Slave Address */
5066
SFR_8BIT(UCB1I2CSA_H);                        /* USCI B1 I2C Slave Address */
5067
SFR_16BIT(UCB1ICTL);                          /* USCI B1 Interrupt Enable Register */
5068
SFR_8BIT(UCB1ICTL_L);                         /* USCI B1 Interrupt Enable Register */
5069
SFR_8BIT(UCB1ICTL_H);                         /* USCI B1 Interrupt Enable Register */
5070
#define UCB1IE                 UCB1ICTL_L     /* USCI B1 Interrupt Enable Register */
5071
#define UCB1IFG                UCB1ICTL_H     /* USCI B1 Interrupt Flags Register */
5072
SFR_16BIT(UCB1IV);                            /* USCI B1 Interrupt Vector Register */
5073
 
5074
/************************************************************
5075
* WATCHDOG TIMER A
5076
************************************************************/
5077
#define __MSP430_HAS_WDT_A__                  /* Definition to show that Module is available */
5078
#define __MSP430_BASEADDRESS_WDT_A__ 0x0150
5079
 
5080
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
5081
SFR_8BIT(WDTCTL_L);                           /* Watchdog Timer Control */
5082
SFR_8BIT(WDTCTL_H);                           /* Watchdog Timer Control */
5083
/* The bit names have been prefixed with "WDT" */
5084
/* WDTCTL Control Bits */
5085
#define WDTIS0                 (0x0001)       /* WDT - Timer Interval Select 0 */
5086
#define WDTIS1                 (0x0002)       /* WDT - Timer Interval Select 1 */
5087
#define WDTIS2                 (0x0004)       /* WDT - Timer Interval Select 2 */
5088
#define WDTCNTCL               (0x0008)       /* WDT - Timer Clear */
5089
#define WDTTMSEL               (0x0010)       /* WDT - Timer Mode Select */
5090
#define WDTSSEL0               (0x0020)       /* WDT - Timer Clock Source Select 0 */
5091
#define WDTSSEL1               (0x0040)       /* WDT - Timer Clock Source Select 1 */
5092
#define WDTHOLD                (0x0080)       /* WDT - Timer hold */
5093
 
5094
/* WDTCTL Control Bits */
5095
#define WDTIS0_L               (0x0001)       /* WDT - Timer Interval Select 0 */
5096
#define WDTIS1_L               (0x0002)       /* WDT - Timer Interval Select 1 */
5097
#define WDTIS2_L               (0x0004)       /* WDT - Timer Interval Select 2 */
5098
#define WDTCNTCL_L             (0x0008)       /* WDT - Timer Clear */
5099
#define WDTTMSEL_L             (0x0010)       /* WDT - Timer Mode Select */
5100
#define WDTSSEL0_L             (0x0020)       /* WDT - Timer Clock Source Select 0 */
5101
#define WDTSSEL1_L             (0x0040)       /* WDT - Timer Clock Source Select 1 */
5102
#define WDTHOLD_L              (0x0080)       /* WDT - Timer hold */
5103
 
5104
/* WDTCTL Control Bits */
5105
 
5106
#define WDTPW                  (0x5A00)
5107
 
5108
#define WDTIS_0                (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
5109
#define WDTIS_1                (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
5110
#define WDTIS_2                (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
5111
#define WDTIS_3                (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
5112
#define WDTIS_4                (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
5113
#define WDTIS_5                (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
5114
#define WDTIS_6                (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
5115
#define WDTIS_7                (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
5116
#define WDTIS__2G              (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
5117
#define WDTIS__128M            (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
5118
#define WDTIS__8192K           (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
5119
#define WDTIS__512K            (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
5120
#define WDTIS__32K             (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
5121
#define WDTIS__8192            (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
5122
#define WDTIS__512             (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
5123
#define WDTIS__64              (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
5124
 
5125
#define WDTSSEL_0              (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
5126
#define WDTSSEL_1              (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
5127
#define WDTSSEL_2              (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
5128
#define WDTSSEL_3              (3*0x0020u)    /* WDT - Timer Clock Source Select: reserved */
5129
#define WDTSSEL__SMCLK         (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
5130
#define WDTSSEL__ACLK          (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
5131
#define WDTSSEL__VLO           (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
5132
 
5133
/* WDT-interval times [1ms] coded with Bits 0-2 */
5134
/* WDT is clocked by fSMCLK (assumed 1MHz) */
5135
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2)                         /* 32ms interval (default) */
5136
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0)                  /* 8ms     " */
5137
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1)                  /* 0.5ms   " */
5138
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)           /* 0.064ms " */
5139
/* WDT is clocked by fACLK (assumed 32KHz) */
5140
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0)                /* 1000ms  " */
5141
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0)         /* 250ms   " */
5142
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1)         /* 16ms    " */
5143
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0)  /* 1.9ms   " */
5144
/* Watchdog mode -> reset after expired time */
5145
/* WDT is clocked by fSMCLK (assumed 1MHz) */
5146
#define WDT_MRST_32         (WDTPW+WDTCNTCL+WDTIS2)                                  /* 32ms interval (default) */
5147
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS2+WDTIS0)                           /* 8ms     " */
5148
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS2+WDTIS1)                           /* 0.5ms   " */
5149
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)                    /* 0.064ms " */
5150
/* WDT is clocked by fACLK (assumed 32KHz) */
5151
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2)                         /* 1000ms  " */
5152
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0)                  /* 250ms   " */
5153
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1)                  /* 16ms    " */
5154
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0)           /* 1.9ms   " */
5155
 
5156
 
5157
/************************************************************
5158
* TLV Descriptors
5159
************************************************************/
5160
#define __MSP430_HAS_TLV__                    /* Definition to show that Module is available */
5161
 
5162
#define TLV_START              (0x1A08)       /* Start Address of the TLV structure */
5163
#define TLV_END                (0x1AFF)       /* End Address of the TLV structure */
5164
 
5165
#define TLV_LDTAG              (0x01)         /*  Legacy descriptor (1xx, 2xx, 4xx families) */
5166
#define TLV_PDTAG              (0x02)         /*  Peripheral discovery descriptor */
5167
#define TLV_Reserved3          (0x03)         /*  Future usage */
5168
#define TLV_Reserved4          (0x04)         /*  Future usage */
5169
#define TLV_BLANK              (0x05)         /*  Blank descriptor */
5170
#define TLV_Reserved6          (0x06)         /*  Future usage */
5171
#define TLV_Reserved7          (0x07)         /*  Serial Number */
5172
#define TLV_DIERECORD          (0x08)         /*  Die Record  */
5173
#define TLV_ADCCAL             (0x11)         /*  ADC12 calibration */
5174
#define TLV_ADC12CAL           (0x11)         /*  ADC12 calibration */
5175
#define TLV_ADC10CAL           (0x13)         /*  ADC10 calibration */
5176
#define TLV_REFCAL             (0x12)         /*  REF calibration */
5177
#define TLV_TAGEXT             (0xFE)         /*  Tag extender */
5178
#define TLV_TAGEND             (0xFF)         //  Tag End of Table
5179
 
5180
/************************************************************
5181
* Interrupt Vectors (offset from 0xFF80)
5182
************************************************************/
5183
 
5184
#pragma diag_suppress 1107
5185
#define VECTOR_NAME(name)             name##_ptr
5186
#define EMIT_PRAGMA(x)                _Pragma(#x)
5187
#define CREATE_VECTOR(name)           void * const VECTOR_NAME(name) = (void *)(long)&name
5188
#define PLACE_VECTOR(vector,section)  EMIT_PRAGMA(DATA_SECTION(vector,section))
5189
#define PLACE_INTERRUPT(func)         EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))
5190
#define ISR_VECTOR(func,offset)       CREATE_VECTOR(func); \
5191
                                      PLACE_VECTOR(VECTOR_NAME(func), offset) \
5192
                                      PLACE_INTERRUPT(func)
5193
 
5194
 
5195
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5196
#define PORT4_VECTOR            ".int37"                    /* 0xFFCA Port 4 */
5197
#else
5198
#define PORT4_VECTOR            (37 * 1u)                    /* 0xFFCA Port 4 */
5199
/*#define PORT4_ISR(func)         ISR_VECTOR(func, ".int37")  */ /* 0xFFCA Port 4 */ /* CCE V2 Style */
5200
#endif
5201
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5202
#define PORT3_VECTOR            ".int38"                    /* 0xFFCC Port 3 */
5203
#else
5204
#define PORT3_VECTOR            (38 * 1u)                    /* 0xFFCC Port 3 */
5205
/*#define PORT3_ISR(func)         ISR_VECTOR(func, ".int38")  */ /* 0xFFCC Port 3 */ /* CCE V2 Style */
5206
#endif
5207
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5208
#define TIMER2_A1_VECTOR        ".int39"                    /* 0xFFCE Timer0_A5 CC1-4, TA */
5209
#else
5210
#define TIMER2_A1_VECTOR        (39 * 1u)                    /* 0xFFCE Timer0_A5 CC1-4, TA */
5211
/*#define TIMER2_A1_ISR(func)     ISR_VECTOR(func, ".int39")  */ /* 0xFFCE Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
5212
#endif
5213
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5214
#define TIMER2_A0_VECTOR        ".int40"                    /* 0xFFD0 Timer0_A5 CC0 */
5215
#else
5216
#define TIMER2_A0_VECTOR        (40 * 1u)                    /* 0xFFD0 Timer0_A5 CC0 */
5217
/*#define TIMER2_A0_ISR(func)     ISR_VECTOR(func, ".int40")  */ /* 0xFFD0 Timer0_A5 CC0 */ /* CCE V2 Style */
5218
#endif
5219
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5220
#define RTC_VECTOR              ".int42"                    /* 0xFFD4 RTC */
5221
#else
5222
#define RTC_VECTOR              (42 * 1u)                    /* 0xFFD4 RTC */
5223
/*#define RTC_ISR(func)           ISR_VECTOR(func, ".int42")  */ /* 0xFFD4 RTC */ /* CCE V2 Style */
5224
#endif
5225
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5226
#define PORT2_VECTOR            ".int44"                    /* 0xFFD8 Port 2 */
5227
#else
5228
#define PORT2_VECTOR            (44 * 1u)                    /* 0xFFD8 Port 2 */
5229
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int44")  */ /* 0xFFD8 Port 2 */ /* CCE V2 Style */
5230
#endif
5231
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5232
#define USCI_B1_VECTOR          ".int45"                    /* 0xFFDA USCI B1 Receive/Transmit */
5233
#else
5234
#define USCI_B1_VECTOR          (45 * 1u)                    /* 0xFFDA USCI B1 Receive/Transmit */
5235
/*#define USCI_B1_ISR(func)       ISR_VECTOR(func, ".int45")  */ /* 0xFFDA USCI B1 Receive/Transmit */ /* CCE V2 Style */
5236
#endif
5237
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5238
#define USCI_A1_VECTOR          ".int46"                    /* 0xFFDC USCI A1 Receive/Transmit */
5239
#else
5240
#define USCI_A1_VECTOR          (46 * 1u)                    /* 0xFFDC USCI A1 Receive/Transmit */
5241
/*#define USCI_A1_ISR(func)       ISR_VECTOR(func, ".int46")  */ /* 0xFFDC USCI A1 Receive/Transmit */ /* CCE V2 Style */
5242
#endif
5243
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5244
#define PORT1_VECTOR            ".int47"                    /* 0xFFDE Port 1 */
5245
#else
5246
#define PORT1_VECTOR            (47 * 1u)                    /* 0xFFDE Port 1 */
5247
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int47")  */ /* 0xFFDE Port 1 */ /* CCE V2 Style */
5248
#endif
5249
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5250
#define TIMER1_A1_VECTOR        ".int48"                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
5251
#else
5252
#define TIMER1_A1_VECTOR        (48 * 1u)                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
5253
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int48")  */ /* 0xFFE0 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */
5254
#endif
5255
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5256
#define TIMER1_A0_VECTOR        ".int49"                    /* 0xFFE2 Timer1_A3 CC0 */
5257
#else
5258
#define TIMER1_A0_VECTOR        (49 * 1u)                    /* 0xFFE2 Timer1_A3 CC0 */
5259
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int49")  */ /* 0xFFE2 Timer1_A3 CC0 */ /* CCE V2 Style */
5260
#endif
5261
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5262
#define DMA_VECTOR              ".int50"                    /* 0xFFE4 DMA */
5263
#else
5264
#define DMA_VECTOR              (50 * 1u)                    /* 0xFFE4 DMA */
5265
/*#define DMA_ISR(func)           ISR_VECTOR(func, ".int50")  */ /* 0xFFE4 DMA */ /* CCE V2 Style */
5266
#endif
5267
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5268
#define USB_UBM_VECTOR          ".int51"                    /* 0xFFE6 USB Timer / cable event / USB reset */
5269
#else
5270
#define USB_UBM_VECTOR          (51 * 1u)                    /* 0xFFE6 USB Timer / cable event / USB reset */
5271
/*#define USB_UBM_ISR(func)       ISR_VECTOR(func, ".int51")  */ /* 0xFFE6 USB Timer / cable event / USB reset */ /* CCE V2 Style */
5272
#endif
5273
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5274
#define TIMER0_A1_VECTOR        ".int52"                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
5275
#else
5276
#define TIMER0_A1_VECTOR        (52 * 1u)                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
5277
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int52")  */ /* 0xFFE8 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
5278
#endif
5279
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5280
#define TIMER0_A0_VECTOR        ".int53"                    /* 0xFFEA Timer0_A5 CC0 */
5281
#else
5282
#define TIMER0_A0_VECTOR        (53 * 1u)                    /* 0xFFEA Timer0_A5 CC0 */
5283
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int53")  */ /* 0xFFEA Timer0_A5 CC0 */ /* CCE V2 Style */
5284
#endif
5285
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5286
#define ADC12_VECTOR            ".int54"                    /* 0xFFEC ADC */
5287
#else
5288
#define ADC12_VECTOR            (54 * 1u)                    /* 0xFFEC ADC */
5289
/*#define ADC12_ISR(func)         ISR_VECTOR(func, ".int54")  */ /* 0xFFEC ADC */ /* CCE V2 Style */
5290
#endif
5291
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5292
#define USCI_B0_VECTOR          ".int55"                    /* 0xFFEE USCI B0 Receive/Transmit */
5293
#else
5294
#define USCI_B0_VECTOR          (55 * 1u)                    /* 0xFFEE USCI B0 Receive/Transmit */
5295
/*#define USCI_B0_ISR(func)       ISR_VECTOR(func, ".int55")  */ /* 0xFFEE USCI B0 Receive/Transmit */ /* CCE V2 Style */
5296
#endif
5297
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5298
#define USCI_A0_VECTOR          ".int56"                    /* 0xFFF0 USCI A0 Receive/Transmit */
5299
#else
5300
#define USCI_A0_VECTOR          (56 * 1u)                    /* 0xFFF0 USCI A0 Receive/Transmit */
5301
/*#define USCI_A0_ISR(func)       ISR_VECTOR(func, ".int56")  */ /* 0xFFF0 USCI A0 Receive/Transmit */ /* CCE V2 Style */
5302
#endif
5303
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5304
#define WDT_VECTOR              ".int57"                    /* 0xFFF2 Watchdog Timer */
5305
#else
5306
#define WDT_VECTOR              (57 * 1u)                    /* 0xFFF2 Watchdog Timer */
5307
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int57")  */ /* 0xFFF2 Watchdog Timer */ /* CCE V2 Style */
5308
#endif
5309
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5310
#define TIMER0_B1_VECTOR        ".int58"                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
5311
#else
5312
#define TIMER0_B1_VECTOR        (58 * 1u)                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
5313
/*#define TIMER0_B1_ISR(func)     ISR_VECTOR(func, ".int58")  */ /* 0xFFF4 Timer0_B7 CC1-6, TB */ /* CCE V2 Style */
5314
#endif
5315
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5316
#define TIMER0_B0_VECTOR        ".int59"                    /* 0xFFF6 Timer0_B7 CC0 */
5317
#else
5318
#define TIMER0_B0_VECTOR        (59 * 1u)                    /* 0xFFF6 Timer0_B7 CC0 */
5319
/*#define TIMER0_B0_ISR(func)     ISR_VECTOR(func, ".int59")  */ /* 0xFFF6 Timer0_B7 CC0 */ /* CCE V2 Style */
5320
#endif
5321
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5322
#define COMP_B_VECTOR           ".int60"                    /* 0xFFF8 Comparator B */
5323
#else
5324
#define COMP_B_VECTOR           (60 * 1u)                    /* 0xFFF8 Comparator B */
5325
/*#define COMP_B_ISR(func)        ISR_VECTOR(func, ".int60")  */ /* 0xFFF8 Comparator B */ /* CCE V2 Style */
5326
#endif
5327
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5328
#define UNMI_VECTOR             ".int61"                    /* 0xFFFA User Non-maskable */
5329
#else
5330
#define UNMI_VECTOR             (61 * 1u)                    /* 0xFFFA User Non-maskable */
5331
/*#define UNMI_ISR(func)          ISR_VECTOR(func, ".int61")  */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */
5332
#endif
5333
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5334
#define SYSNMI_VECTOR           ".int62"                    /* 0xFFFC System Non-maskable */
5335
#else
5336
#define SYSNMI_VECTOR           (62 * 1u)                    /* 0xFFFC System Non-maskable */
5337
/*#define SYSNMI_ISR(func)        ISR_VECTOR(func, ".int62")  */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */
5338
#endif
5339
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
5340
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
5341
#else
5342
#define RESET_VECTOR            (63 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
5343
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int63")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
5344
#endif
5345
 
5346
/************************************************************
5347
* End of Modules
5348
************************************************************/
5349
 
5350
#ifdef __cplusplus
5351
}
5352
#endif /* extern "C" */
5353
 
5354
#endif /* #ifndef __MSP430F5633 */
5355