Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430F5522 devices.
8
*
9
* Texas Instruments, Version 1.4
10
*
11
* Rev. 1.0, Setup
12
* Rev. 1.1, Fixed Error in DMA Trigger Definitons
13
* Rev. 1.2, fixed SYSUNIV_BUSIFG definition
14
*           fixed wrong bit definition in PM5CTL0 (LOCKLPM5)
15
* Rev. 1.3, Changed access type of DMAxSZ registers to word only
16
* Rev. 1.4  Changed access type of TimerA/B registers to word only
17
*
18
********************************************************************/
19
 
20
#ifndef __MSP430F5522
21
#define __MSP430F5522
22
 
23
#ifdef __cplusplus
24
extern "C" {
25
#endif
26
 
27
 
28
/*----------------------------------------------------------------------------*/
29
/* PERIPHERAL FILE MAP                                                        */
30
/*----------------------------------------------------------------------------*/
31
 
32
/* External references resolved by a device-specific linker command file */
33
#define SFR_8BIT(address)   extern volatile unsigned char address
34
#define SFR_16BIT(address)  extern volatile unsigned int address
35
//#define SFR_20BIT(address)  extern volatile unsigned int address
36
typedef void (* __SFR_FARPTR)();
37
#define SFR_20BIT(address) extern __SFR_FARPTR address
38
#define SFR_32BIT(address)  extern volatile unsigned long address
39
 
40
 
41
 
42
/************************************************************
43
* STANDARD BITS
44
************************************************************/
45
 
46
#define BIT0                   (0x0001)
47
#define BIT1                   (0x0002)
48
#define BIT2                   (0x0004)
49
#define BIT3                   (0x0008)
50
#define BIT4                   (0x0010)
51
#define BIT5                   (0x0020)
52
#define BIT6                   (0x0040)
53
#define BIT7                   (0x0080)
54
#define BIT8                   (0x0100)
55
#define BIT9                   (0x0200)
56
#define BITA                   (0x0400)
57
#define BITB                   (0x0800)
58
#define BITC                   (0x1000)
59
#define BITD                   (0x2000)
60
#define BITE                   (0x4000)
61
#define BITF                   (0x8000)
62
 
63
/************************************************************
64
* STATUS REGISTER BITS
65
************************************************************/
66
 
67
#define C                      (0x0001)
68
#define Z                      (0x0002)
69
#define N                      (0x0004)
70
#define V                      (0x0100)
71
#define GIE                    (0x0008)
72
#define CPUOFF                 (0x0010)
73
#define OSCOFF                 (0x0020)
74
#define SCG0                   (0x0040)
75
#define SCG1                   (0x0080)
76
 
77
/* Low Power Modes coded with Bits 4-7 in SR */
78
 
79
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
80
#define LPM0                   (CPUOFF)
81
#define LPM1                   (SCG0+CPUOFF)
82
#define LPM2                   (SCG1+CPUOFF)
83
#define LPM3                   (SCG1+SCG0+CPUOFF)
84
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
85
/* End #defines for assembler */
86
 
87
#else /* Begin #defines for C */
88
#define LPM0_bits              (CPUOFF)
89
#define LPM1_bits              (SCG0+CPUOFF)
90
#define LPM2_bits              (SCG1+CPUOFF)
91
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
92
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
93
 
94
#include "in430.h"
95
 
96
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
97
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
98
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
99
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
100
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
101
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
102
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
103
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
104
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
105
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
106
#endif /* End #defines for C */
107
 
108
/************************************************************
109
* CPU
110
************************************************************/
111
#define __MSP430_HAS_MSP430XV2_CPU__                /* Definition to show that it has MSP430XV2 CPU */
112
 
113
/************************************************************
114
* PERIPHERAL FILE MAP
115
************************************************************/
116
 
117
/************************************************************
118
* ADC12 PLUS
119
************************************************************/
120
#define __MSP430_HAS_ADC12_PLUS__                /* Definition to show that Module is available */
121
#define __MSP430_BASEADDRESS_ADC12_PLUS__ 0x0700
122
 
123
SFR_16BIT(ADC12CTL0);                         /* ADC12+ Control 0 */
124
SFR_8BIT(ADC12CTL0_L);                        /* ADC12+ Control 0 */
125
SFR_8BIT(ADC12CTL0_H);                        /* ADC12+ Control 0 */
126
SFR_16BIT(ADC12CTL1);                         /* ADC12+ Control 1 */
127
SFR_8BIT(ADC12CTL1_L);                        /* ADC12+ Control 1 */
128
SFR_8BIT(ADC12CTL1_H);                        /* ADC12+ Control 1 */
129
SFR_16BIT(ADC12CTL2);                         /* ADC12+ Control 2 */
130
SFR_8BIT(ADC12CTL2_L);                        /* ADC12+ Control 2 */
131
SFR_8BIT(ADC12CTL2_H);                        /* ADC12+ Control 2 */
132
SFR_16BIT(ADC12IFG);                          /* ADC12+ Interrupt Flag */
133
SFR_8BIT(ADC12IFG_L);                         /* ADC12+ Interrupt Flag */
134
SFR_8BIT(ADC12IFG_H);                         /* ADC12+ Interrupt Flag */
135
SFR_16BIT(ADC12IE);                           /* ADC12+ Interrupt Enable */
136
SFR_8BIT(ADC12IE_L);                          /* ADC12+ Interrupt Enable */
137
SFR_8BIT(ADC12IE_H);                          /* ADC12+ Interrupt Enable */
138
SFR_16BIT(ADC12IV);                           /* ADC12+ Interrupt Vector Word */
139
SFR_8BIT(ADC12IV_L);                          /* ADC12+ Interrupt Vector Word */
140
SFR_8BIT(ADC12IV_H);                          /* ADC12+ Interrupt Vector Word */
141
 
142
SFR_16BIT(ADC12MEM0);                         /* ADC12 Conversion Memory 0 */
143
SFR_8BIT(ADC12MEM0_L);                        /* ADC12 Conversion Memory 0 */
144
SFR_8BIT(ADC12MEM0_H);                        /* ADC12 Conversion Memory 0 */
145
SFR_16BIT(ADC12MEM1);                         /* ADC12 Conversion Memory 1 */
146
SFR_8BIT(ADC12MEM1_L);                        /* ADC12 Conversion Memory 1 */
147
SFR_8BIT(ADC12MEM1_H);                        /* ADC12 Conversion Memory 1 */
148
SFR_16BIT(ADC12MEM2);                         /* ADC12 Conversion Memory 2 */
149
SFR_8BIT(ADC12MEM2_L);                        /* ADC12 Conversion Memory 2 */
150
SFR_8BIT(ADC12MEM2_H);                        /* ADC12 Conversion Memory 2 */
151
SFR_16BIT(ADC12MEM3);                         /* ADC12 Conversion Memory 3 */
152
SFR_8BIT(ADC12MEM3_L);                        /* ADC12 Conversion Memory 3 */
153
SFR_8BIT(ADC12MEM3_H);                        /* ADC12 Conversion Memory 3 */
154
SFR_16BIT(ADC12MEM4);                         /* ADC12 Conversion Memory 4 */
155
SFR_8BIT(ADC12MEM4_L);                        /* ADC12 Conversion Memory 4 */
156
SFR_8BIT(ADC12MEM4_H);                        /* ADC12 Conversion Memory 4 */
157
SFR_16BIT(ADC12MEM5);                         /* ADC12 Conversion Memory 5 */
158
SFR_8BIT(ADC12MEM5_L);                        /* ADC12 Conversion Memory 5 */
159
SFR_8BIT(ADC12MEM5_H);                        /* ADC12 Conversion Memory 5 */
160
SFR_16BIT(ADC12MEM6);                         /* ADC12 Conversion Memory 6 */
161
SFR_8BIT(ADC12MEM6_L);                        /* ADC12 Conversion Memory 6 */
162
SFR_8BIT(ADC12MEM6_H);                        /* ADC12 Conversion Memory 6 */
163
SFR_16BIT(ADC12MEM7);                         /* ADC12 Conversion Memory 7 */
164
SFR_8BIT(ADC12MEM7_L);                        /* ADC12 Conversion Memory 7 */
165
SFR_8BIT(ADC12MEM7_H);                        /* ADC12 Conversion Memory 7 */
166
SFR_16BIT(ADC12MEM8);                         /* ADC12 Conversion Memory 8 */
167
SFR_8BIT(ADC12MEM8_L);                        /* ADC12 Conversion Memory 8 */
168
SFR_8BIT(ADC12MEM8_H);                        /* ADC12 Conversion Memory 8 */
169
SFR_16BIT(ADC12MEM9);                         /* ADC12 Conversion Memory 9 */
170
SFR_8BIT(ADC12MEM9_L);                        /* ADC12 Conversion Memory 9 */
171
SFR_8BIT(ADC12MEM9_H);                        /* ADC12 Conversion Memory 9 */
172
SFR_16BIT(ADC12MEM10);                        /* ADC12 Conversion Memory 10 */
173
SFR_8BIT(ADC12MEM10_L);                       /* ADC12 Conversion Memory 10 */
174
SFR_8BIT(ADC12MEM10_H);                       /* ADC12 Conversion Memory 10 */
175
SFR_16BIT(ADC12MEM11);                        /* ADC12 Conversion Memory 11 */
176
SFR_8BIT(ADC12MEM11_L);                       /* ADC12 Conversion Memory 11 */
177
SFR_8BIT(ADC12MEM11_H);                       /* ADC12 Conversion Memory 11 */
178
SFR_16BIT(ADC12MEM12);                        /* ADC12 Conversion Memory 12 */
179
SFR_8BIT(ADC12MEM12_L);                       /* ADC12 Conversion Memory 12 */
180
SFR_8BIT(ADC12MEM12_H);                       /* ADC12 Conversion Memory 12 */
181
SFR_16BIT(ADC12MEM13);                        /* ADC12 Conversion Memory 13 */
182
SFR_8BIT(ADC12MEM13_L);                       /* ADC12 Conversion Memory 13 */
183
SFR_8BIT(ADC12MEM13_H);                       /* ADC12 Conversion Memory 13 */
184
SFR_16BIT(ADC12MEM14);                        /* ADC12 Conversion Memory 14 */
185
SFR_8BIT(ADC12MEM14_L);                       /* ADC12 Conversion Memory 14 */
186
SFR_8BIT(ADC12MEM14_H);                       /* ADC12 Conversion Memory 14 */
187
SFR_16BIT(ADC12MEM15);                        /* ADC12 Conversion Memory 15 */
188
SFR_8BIT(ADC12MEM15_L);                       /* ADC12 Conversion Memory 15 */
189
SFR_8BIT(ADC12MEM15_H);                       /* ADC12 Conversion Memory 15 */
190
#define ADC12MEM_              ADC12MEM       /* ADC12 Conversion Memory */
191
#ifdef __ASM_HEADER__
192
#define ADC12MEM               ADC12MEM0      /* ADC12 Conversion Memory (for assembler) */
193
#else
194
#define ADC12MEM               ((int*)        &ADC12MEM0) /* ADC12 Conversion Memory (for C) */
195
#endif
196
 
197
SFR_8BIT(ADC12MCTL0);                         /* ADC12 Memory Control 0 */
198
SFR_8BIT(ADC12MCTL1);                         /* ADC12 Memory Control 1 */
199
SFR_8BIT(ADC12MCTL2);                         /* ADC12 Memory Control 2 */
200
SFR_8BIT(ADC12MCTL3);                         /* ADC12 Memory Control 3 */
201
SFR_8BIT(ADC12MCTL4);                         /* ADC12 Memory Control 4 */
202
SFR_8BIT(ADC12MCTL5);                         /* ADC12 Memory Control 5 */
203
SFR_8BIT(ADC12MCTL6);                         /* ADC12 Memory Control 6 */
204
SFR_8BIT(ADC12MCTL7);                         /* ADC12 Memory Control 7 */
205
SFR_8BIT(ADC12MCTL8);                         /* ADC12 Memory Control 8 */
206
SFR_8BIT(ADC12MCTL9);                         /* ADC12 Memory Control 9 */
207
SFR_8BIT(ADC12MCTL10);                        /* ADC12 Memory Control 10 */
208
SFR_8BIT(ADC12MCTL11);                        /* ADC12 Memory Control 11 */
209
SFR_8BIT(ADC12MCTL12);                        /* ADC12 Memory Control 12 */
210
SFR_8BIT(ADC12MCTL13);                        /* ADC12 Memory Control 13 */
211
SFR_8BIT(ADC12MCTL14);                        /* ADC12 Memory Control 14 */
212
SFR_8BIT(ADC12MCTL15);                        /* ADC12 Memory Control 15 */
213
#define ADC12MCTL_             ADC12MCTL      /* ADC12 Memory Control */
214
#ifdef __ASM_HEADER__
215
#define ADC12MCTL              ADC12MCTL0     /* ADC12 Memory Control (for assembler) */
216
#else
217
#define ADC12MCTL              ((char*)       &ADC12MCTL0) /* ADC12 Memory Control (for C) */
218
#endif
219
 
220
/* ADC12CTL0 Control Bits */
221
#define ADC12SC                (0x0001)       /* ADC12 Start Conversion */
222
#define ADC12ENC               (0x0002)       /* ADC12 Enable Conversion */
223
#define ADC12TOVIE             (0x0004)       /* ADC12 Timer Overflow interrupt enable */
224
#define ADC12OVIE              (0x0008)       /* ADC12 Overflow interrupt enable */
225
#define ADC12ON                (0x0010)       /* ADC12 On/enable */
226
#define ADC12REFON             (0x0020)       /* ADC12 Reference on */
227
#define ADC12REF2_5V           (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
228
#define ADC12MSC               (0x0080)       /* ADC12 Multiple SampleConversion */
229
#define ADC12SHT00             (0x0100)       /* ADC12 Sample Hold 0 Select Bit: 0 */
230
#define ADC12SHT01             (0x0200)       /* ADC12 Sample Hold 0 Select Bit: 1 */
231
#define ADC12SHT02             (0x0400)       /* ADC12 Sample Hold 0 Select Bit: 2 */
232
#define ADC12SHT03             (0x0800)       /* ADC12 Sample Hold 0 Select Bit: 3 */
233
#define ADC12SHT10             (0x1000)       /* ADC12 Sample Hold 1 Select Bit: 0 */
234
#define ADC12SHT11             (0x2000)       /* ADC12 Sample Hold 1 Select Bit: 1 */
235
#define ADC12SHT12             (0x4000)       /* ADC12 Sample Hold 1 Select Bit: 2 */
236
#define ADC12SHT13             (0x8000)       /* ADC12 Sample Hold 1 Select Bit: 3 */
237
 
238
/* ADC12CTL0 Control Bits */
239
#define ADC12SC_L              (0x0001)       /* ADC12 Start Conversion */
240
#define ADC12ENC_L             (0x0002)       /* ADC12 Enable Conversion */
241
#define ADC12TOVIE_L           (0x0004)       /* ADC12 Timer Overflow interrupt enable */
242
#define ADC12OVIE_L            (0x0008)       /* ADC12 Overflow interrupt enable */
243
#define ADC12ON_L              (0x0010)       /* ADC12 On/enable */
244
#define ADC12REFON_L           (0x0020)       /* ADC12 Reference on */
245
#define ADC12REF2_5V_L         (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
246
#define ADC12MSC_L             (0x0080)       /* ADC12 Multiple SampleConversion */
247
 
248
/* ADC12CTL0 Control Bits */
249
#define ADC12SHT00_H           (0x0001)       /* ADC12 Sample Hold 0 Select Bit: 0 */
250
#define ADC12SHT01_H           (0x0002)       /* ADC12 Sample Hold 0 Select Bit: 1 */
251
#define ADC12SHT02_H           (0x0004)       /* ADC12 Sample Hold 0 Select Bit: 2 */
252
#define ADC12SHT03_H           (0x0008)       /* ADC12 Sample Hold 0 Select Bit: 3 */
253
#define ADC12SHT10_H           (0x0010)       /* ADC12 Sample Hold 1 Select Bit: 0 */
254
#define ADC12SHT11_H           (0x0020)       /* ADC12 Sample Hold 1 Select Bit: 1 */
255
#define ADC12SHT12_H           (0x0040)       /* ADC12 Sample Hold 1 Select Bit: 2 */
256
#define ADC12SHT13_H           (0x0080)       /* ADC12 Sample Hold 1 Select Bit: 3 */
257
 
258
#define ADC12SHT0_0            (0*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 0 */
259
#define ADC12SHT0_1            (1*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 1 */
260
#define ADC12SHT0_2            (2*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 2 */
261
#define ADC12SHT0_3            (3*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 3 */
262
#define ADC12SHT0_4            (4*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 4 */
263
#define ADC12SHT0_5            (5*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 5 */
264
#define ADC12SHT0_6            (6*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 6 */
265
#define ADC12SHT0_7            (7*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 7 */
266
#define ADC12SHT0_8            (8*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 8 */
267
#define ADC12SHT0_9            (9*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 9 */
268
#define ADC12SHT0_10           (10*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 10 */
269
#define ADC12SHT0_11           (11*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 11 */
270
#define ADC12SHT0_12           (12*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 12 */
271
#define ADC12SHT0_13           (13*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 13 */
272
#define ADC12SHT0_14           (14*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 14 */
273
#define ADC12SHT0_15           (15*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 15 */
274
 
275
#define ADC12SHT1_0            (0*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 0 */
276
#define ADC12SHT1_1            (1*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 1 */
277
#define ADC12SHT1_2            (2*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 2 */
278
#define ADC12SHT1_3            (3*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 3 */
279
#define ADC12SHT1_4            (4*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 4 */
280
#define ADC12SHT1_5            (5*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 5 */
281
#define ADC12SHT1_6            (6*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 6 */
282
#define ADC12SHT1_7            (7*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 7 */
283
#define ADC12SHT1_8            (8*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 8 */
284
#define ADC12SHT1_9            (9*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 9 */
285
#define ADC12SHT1_10           (10*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 10 */
286
#define ADC12SHT1_11           (11*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 11 */
287
#define ADC12SHT1_12           (12*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 12 */
288
#define ADC12SHT1_13           (13*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 13 */
289
#define ADC12SHT1_14           (14*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 14 */
290
#define ADC12SHT1_15           (15*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 15 */
291
 
292
/* ADC12CTL1 Control Bits */
293
#define ADC12BUSY              (0x0001)       /* ADC12 Busy */
294
#define ADC12CONSEQ0           (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
295
#define ADC12CONSEQ1           (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
296
#define ADC12SSEL0             (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
297
#define ADC12SSEL1             (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
298
#define ADC12DIV0              (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
299
#define ADC12DIV1              (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
300
#define ADC12DIV2              (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
301
#define ADC12ISSH              (0x0100)       /* ADC12 Invert Sample Hold Signal */
302
#define ADC12SHP               (0x0200)       /* ADC12 Sample/Hold Pulse Mode */
303
#define ADC12SHS0              (0x0400)       /* ADC12 Sample/Hold Source Bit: 0 */
304
#define ADC12SHS1              (0x0800)       /* ADC12 Sample/Hold Source Bit: 1 */
305
#define ADC12CSTARTADD0        (0x1000)       /* ADC12 Conversion Start Address Bit: 0 */
306
#define ADC12CSTARTADD1        (0x2000)       /* ADC12 Conversion Start Address Bit: 1 */
307
#define ADC12CSTARTADD2        (0x4000)       /* ADC12 Conversion Start Address Bit: 2 */
308
#define ADC12CSTARTADD3        (0x8000)       /* ADC12 Conversion Start Address Bit: 3 */
309
 
310
/* ADC12CTL1 Control Bits */
311
#define ADC12BUSY_L            (0x0001)       /* ADC12 Busy */
312
#define ADC12CONSEQ0_L         (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
313
#define ADC12CONSEQ1_L         (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
314
#define ADC12SSEL0_L           (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
315
#define ADC12SSEL1_L           (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
316
#define ADC12DIV0_L            (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
317
#define ADC12DIV1_L            (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
318
#define ADC12DIV2_L            (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
319
 
320
/* ADC12CTL1 Control Bits */
321
#define ADC12ISSH_H            (0x0001)       /* ADC12 Invert Sample Hold Signal */
322
#define ADC12SHP_H             (0x0002)       /* ADC12 Sample/Hold Pulse Mode */
323
#define ADC12SHS0_H            (0x0004)       /* ADC12 Sample/Hold Source Bit: 0 */
324
#define ADC12SHS1_H            (0x0008)       /* ADC12 Sample/Hold Source Bit: 1 */
325
#define ADC12CSTARTADD0_H      (0x0010)       /* ADC12 Conversion Start Address Bit: 0 */
326
#define ADC12CSTARTADD1_H      (0x0020)       /* ADC12 Conversion Start Address Bit: 1 */
327
#define ADC12CSTARTADD2_H      (0x0040)       /* ADC12 Conversion Start Address Bit: 2 */
328
#define ADC12CSTARTADD3_H      (0x0080)       /* ADC12 Conversion Start Address Bit: 3 */
329
 
330
#define ADC12CONSEQ_0          (0*2u)         /* ADC12 Conversion Sequence Select: 0 */
331
#define ADC12CONSEQ_1          (1*2u)         /* ADC12 Conversion Sequence Select: 1 */
332
#define ADC12CONSEQ_2          (2*2u)         /* ADC12 Conversion Sequence Select: 2 */
333
#define ADC12CONSEQ_3          (3*2u)         /* ADC12 Conversion Sequence Select: 3 */
334
 
335
#define ADC12SSEL_0            (0*8u)         /* ADC12 Clock Source Select: 0 */
336
#define ADC12SSEL_1            (1*8u)         /* ADC12 Clock Source Select: 1 */
337
#define ADC12SSEL_2            (2*8u)         /* ADC12 Clock Source Select: 2 */
338
#define ADC12SSEL_3            (3*8u)         /* ADC12 Clock Source Select: 3 */
339
 
340
#define ADC12DIV_0             (0*0x20u)      /* ADC12 Clock Divider Select: 0 */
341
#define ADC12DIV_1             (1*0x20u)      /* ADC12 Clock Divider Select: 1 */
342
#define ADC12DIV_2             (2*0x20u)      /* ADC12 Clock Divider Select: 2 */
343
#define ADC12DIV_3             (3*0x20u)      /* ADC12 Clock Divider Select: 3 */
344
#define ADC12DIV_4             (4*0x20u)      /* ADC12 Clock Divider Select: 4 */
345
#define ADC12DIV_5             (5*0x20u)      /* ADC12 Clock Divider Select: 5 */
346
#define ADC12DIV_6             (6*0x20u)      /* ADC12 Clock Divider Select: 6 */
347
#define ADC12DIV_7             (7*0x20u)      /* ADC12 Clock Divider Select: 7 */
348
 
349
#define ADC12SHS_0             (0*0x400u)     /* ADC12 Sample/Hold Source: 0 */
350
#define ADC12SHS_1             (1*0x400u)     /* ADC12 Sample/Hold Source: 1 */
351
#define ADC12SHS_2             (2*0x400u)     /* ADC12 Sample/Hold Source: 2 */
352
#define ADC12SHS_3             (3*0x400u)     /* ADC12 Sample/Hold Source: 3 */
353
 
354
#define ADC12CSTARTADD_0       (0*0x1000u)    /* ADC12 Conversion Start Address: 0 */
355
#define ADC12CSTARTADD_1       (1*0x1000u)    /* ADC12 Conversion Start Address: 1 */
356
#define ADC12CSTARTADD_2       (2*0x1000u)    /* ADC12 Conversion Start Address: 2 */
357
#define ADC12CSTARTADD_3       (3*0x1000u)    /* ADC12 Conversion Start Address: 3 */
358
#define ADC12CSTARTADD_4       (4*0x1000u)    /* ADC12 Conversion Start Address: 4 */
359
#define ADC12CSTARTADD_5       (5*0x1000u)    /* ADC12 Conversion Start Address: 5 */
360
#define ADC12CSTARTADD_6       (6*0x1000u)    /* ADC12 Conversion Start Address: 6 */
361
#define ADC12CSTARTADD_7       (7*0x1000u)    /* ADC12 Conversion Start Address: 7 */
362
#define ADC12CSTARTADD_8       (8*0x1000u)    /* ADC12 Conversion Start Address: 8 */
363
#define ADC12CSTARTADD_9       (9*0x1000u)    /* ADC12 Conversion Start Address: 9 */
364
#define ADC12CSTARTADD_10      (10*0x1000u)   /* ADC12 Conversion Start Address: 10 */
365
#define ADC12CSTARTADD_11      (11*0x1000u)   /* ADC12 Conversion Start Address: 11 */
366
#define ADC12CSTARTADD_12      (12*0x1000u)   /* ADC12 Conversion Start Address: 12 */
367
#define ADC12CSTARTADD_13      (13*0x1000u)   /* ADC12 Conversion Start Address: 13 */
368
#define ADC12CSTARTADD_14      (14*0x1000u)   /* ADC12 Conversion Start Address: 14 */
369
#define ADC12CSTARTADD_15      (15*0x1000u)   /* ADC12 Conversion Start Address: 15 */
370
 
371
/* ADC12CTL2 Control Bits */
372
#define ADC12REFBURST          (0x0001)       /* ADC12+ Reference Burst */
373
#define ADC12REFOUT            (0x0002)       /* ADC12+ Reference Out */
374
#define ADC12SR                (0x0004)       /* ADC12+ Sampling Rate */
375
#define ADC12DF                (0x0008)       /* ADC12+ Data Format */
376
#define ADC12RES0              (0x0010)       /* ADC12+ Resolution Bit: 0 */
377
#define ADC12RES1              (0x0020)       /* ADC12+ Resolution Bit: 1 */
378
#define ADC12TCOFF             (0x0080)       /* ADC12+ Temperature Sensor Off */
379
#define ADC12PDIV              (0x0100)       /* ADC12+ predivider 0:/1   1:/4 */
380
 
381
/* ADC12CTL2 Control Bits */
382
#define ADC12REFBURST_L        (0x0001)       /* ADC12+ Reference Burst */
383
#define ADC12REFOUT_L          (0x0002)       /* ADC12+ Reference Out */
384
#define ADC12SR_L              (0x0004)       /* ADC12+ Sampling Rate */
385
#define ADC12DF_L              (0x0008)       /* ADC12+ Data Format */
386
#define ADC12RES0_L            (0x0010)       /* ADC12+ Resolution Bit: 0 */
387
#define ADC12RES1_L            (0x0020)       /* ADC12+ Resolution Bit: 1 */
388
#define ADC12TCOFF_L           (0x0080)       /* ADC12+ Temperature Sensor Off */
389
 
390
/* ADC12CTL2 Control Bits */
391
#define ADC12PDIV_H            (0x0001)       /* ADC12+ predivider 0:/1   1:/4 */
392
 
393
#define ADC12RES_0             (0x0000)       /* ADC12+ Resolution : 8 Bit */
394
#define ADC12RES_1             (0x0010)       /* ADC12+ Resolution : 10 Bit */
395
#define ADC12RES_2             (0x0020)       /* ADC12+ Resolution : 12 Bit */
396
#define ADC12RES_3             (0x0030)       /* ADC12+ Resolution : reserved */
397
 
398
/* ADC12MCTLx Control Bits */
399
#define ADC12INCH0             (0x0001)       /* ADC12 Input Channel Select Bit 0 */
400
#define ADC12INCH1             (0x0002)       /* ADC12 Input Channel Select Bit 1 */
401
#define ADC12INCH2             (0x0004)       /* ADC12 Input Channel Select Bit 2 */
402
#define ADC12INCH3             (0x0008)       /* ADC12 Input Channel Select Bit 3 */
403
#define ADC12SREF0             (0x0010)       /* ADC12 Select Reference Bit 0 */
404
#define ADC12SREF1             (0x0020)       /* ADC12 Select Reference Bit 1 */
405
#define ADC12SREF2             (0x0040)       /* ADC12 Select Reference Bit 2 */
406
#define ADC12EOS               (0x0080)       /* ADC12 End of Sequence */
407
 
408
#define ADC12INCH_0            (0x0000)       /* ADC12 Input Channel 0 */
409
#define ADC12INCH_1            (0x0001)       /* ADC12 Input Channel 1 */
410
#define ADC12INCH_2            (0x0002)       /* ADC12 Input Channel 2 */
411
#define ADC12INCH_3            (0x0003)       /* ADC12 Input Channel 3 */
412
#define ADC12INCH_4            (0x0004)       /* ADC12 Input Channel 4 */
413
#define ADC12INCH_5            (0x0005)       /* ADC12 Input Channel 5 */
414
#define ADC12INCH_6            (0x0006)       /* ADC12 Input Channel 6 */
415
#define ADC12INCH_7            (0x0007)       /* ADC12 Input Channel 7 */
416
#define ADC12INCH_8            (0x0008)       /* ADC12 Input Channel 8 */
417
#define ADC12INCH_9            (0x0009)       /* ADC12 Input Channel 9 */
418
#define ADC12INCH_10           (0x000A)       /* ADC12 Input Channel 10 */
419
#define ADC12INCH_11           (0x000B)       /* ADC12 Input Channel 11 */
420
#define ADC12INCH_12           (0x000C)       /* ADC12 Input Channel 12 */
421
#define ADC12INCH_13           (0x000D)       /* ADC12 Input Channel 13 */
422
#define ADC12INCH_14           (0x000E)       /* ADC12 Input Channel 14 */
423
#define ADC12INCH_15           (0x000F)       /* ADC12 Input Channel 15 */
424
 
425
#define ADC12SREF_0            (0*0x10u)      /* ADC12 Select Reference 0 */
426
#define ADC12SREF_1            (1*0x10u)      /* ADC12 Select Reference 1 */
427
#define ADC12SREF_2            (2*0x10u)      /* ADC12 Select Reference 2 */
428
#define ADC12SREF_3            (3*0x10u)      /* ADC12 Select Reference 3 */
429
#define ADC12SREF_4            (4*0x10u)      /* ADC12 Select Reference 4 */
430
#define ADC12SREF_5            (5*0x10u)      /* ADC12 Select Reference 5 */
431
#define ADC12SREF_6            (6*0x10u)      /* ADC12 Select Reference 6 */
432
#define ADC12SREF_7            (7*0x10u)      /* ADC12 Select Reference 7 */
433
 
434
#define ADC12IE0               (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
435
#define ADC12IE1               (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
436
#define ADC12IE2               (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
437
#define ADC12IE3               (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
438
#define ADC12IE4               (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
439
#define ADC12IE5               (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
440
#define ADC12IE6               (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
441
#define ADC12IE7               (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
442
#define ADC12IE8               (0x0100)       /* ADC12 Memory 8      Interrupt Enable */
443
#define ADC12IE9               (0x0200)       /* ADC12 Memory 9      Interrupt Enable */
444
#define ADC12IE10              (0x0400)       /* ADC12 Memory 10      Interrupt Enable */
445
#define ADC12IE11              (0x0800)       /* ADC12 Memory 11      Interrupt Enable */
446
#define ADC12IE12              (0x1000)       /* ADC12 Memory 12      Interrupt Enable */
447
#define ADC12IE13              (0x2000)       /* ADC12 Memory 13      Interrupt Enable */
448
#define ADC12IE14              (0x4000)       /* ADC12 Memory 14      Interrupt Enable */
449
#define ADC12IE15              (0x8000)       /* ADC12 Memory 15      Interrupt Enable */
450
 
451
#define ADC12IE0_L             (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
452
#define ADC12IE1_L             (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
453
#define ADC12IE2_L             (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
454
#define ADC12IE3_L             (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
455
#define ADC12IE4_L             (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
456
#define ADC12IE5_L             (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
457
#define ADC12IE6_L             (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
458
#define ADC12IE7_L             (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
459
 
460
#define ADC12IE8_H             (0x0001)       /* ADC12 Memory 8      Interrupt Enable */
461
#define ADC12IE9_H             (0x0002)       /* ADC12 Memory 9      Interrupt Enable */
462
#define ADC12IE10_H            (0x0004)       /* ADC12 Memory 10      Interrupt Enable */
463
#define ADC12IE11_H            (0x0008)       /* ADC12 Memory 11      Interrupt Enable */
464
#define ADC12IE12_H            (0x0010)       /* ADC12 Memory 12      Interrupt Enable */
465
#define ADC12IE13_H            (0x0020)       /* ADC12 Memory 13      Interrupt Enable */
466
#define ADC12IE14_H            (0x0040)       /* ADC12 Memory 14      Interrupt Enable */
467
#define ADC12IE15_H            (0x0080)       /* ADC12 Memory 15      Interrupt Enable */
468
 
469
#define ADC12IFG0              (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
470
#define ADC12IFG1              (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
471
#define ADC12IFG2              (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
472
#define ADC12IFG3              (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
473
#define ADC12IFG4              (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
474
#define ADC12IFG5              (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
475
#define ADC12IFG6              (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
476
#define ADC12IFG7              (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
477
#define ADC12IFG8              (0x0100)       /* ADC12 Memory 8      Interrupt Flag */
478
#define ADC12IFG9              (0x0200)       /* ADC12 Memory 9      Interrupt Flag */
479
#define ADC12IFG10             (0x0400)       /* ADC12 Memory 10      Interrupt Flag */
480
#define ADC12IFG11             (0x0800)       /* ADC12 Memory 11      Interrupt Flag */
481
#define ADC12IFG12             (0x1000)       /* ADC12 Memory 12      Interrupt Flag */
482
#define ADC12IFG13             (0x2000)       /* ADC12 Memory 13      Interrupt Flag */
483
#define ADC12IFG14             (0x4000)       /* ADC12 Memory 14      Interrupt Flag */
484
#define ADC12IFG15             (0x8000)       /* ADC12 Memory 15      Interrupt Flag */
485
 
486
#define ADC12IFG0_L            (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
487
#define ADC12IFG1_L            (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
488
#define ADC12IFG2_L            (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
489
#define ADC12IFG3_L            (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
490
#define ADC12IFG4_L            (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
491
#define ADC12IFG5_L            (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
492
#define ADC12IFG6_L            (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
493
#define ADC12IFG7_L            (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
494
 
495
#define ADC12IFG8_H            (0x0001)       /* ADC12 Memory 8      Interrupt Flag */
496
#define ADC12IFG9_H            (0x0002)       /* ADC12 Memory 9      Interrupt Flag */
497
#define ADC12IFG10_H           (0x0004)       /* ADC12 Memory 10      Interrupt Flag */
498
#define ADC12IFG11_H           (0x0008)       /* ADC12 Memory 11      Interrupt Flag */
499
#define ADC12IFG12_H           (0x0010)       /* ADC12 Memory 12      Interrupt Flag */
500
#define ADC12IFG13_H           (0x0020)       /* ADC12 Memory 13      Interrupt Flag */
501
#define ADC12IFG14_H           (0x0040)       /* ADC12 Memory 14      Interrupt Flag */
502
#define ADC12IFG15_H           (0x0080)       /* ADC12 Memory 15      Interrupt Flag */
503
 
504
/* ADC12IV Definitions */
505
#define ADC12IV_NONE           (0x0000)       /* No Interrupt pending */
506
#define ADC12IV_ADC12OVIFG     (0x0002)       /* ADC12OVIFG */
507
#define ADC12IV_ADC12TOVIFG    (0x0004)       /* ADC12TOVIFG */
508
#define ADC12IV_ADC12IFG0      (0x0006)       /* ADC12IFG0 */
509
#define ADC12IV_ADC12IFG1      (0x0008)       /* ADC12IFG1 */
510
#define ADC12IV_ADC12IFG2      (0x000A)       /* ADC12IFG2 */
511
#define ADC12IV_ADC12IFG3      (0x000C)       /* ADC12IFG3 */
512
#define ADC12IV_ADC12IFG4      (0x000E)       /* ADC12IFG4 */
513
#define ADC12IV_ADC12IFG5      (0x0010)       /* ADC12IFG5 */
514
#define ADC12IV_ADC12IFG6      (0x0012)       /* ADC12IFG6 */
515
#define ADC12IV_ADC12IFG7      (0x0014)       /* ADC12IFG7 */
516
#define ADC12IV_ADC12IFG8      (0x0016)       /* ADC12IFG8 */
517
#define ADC12IV_ADC12IFG9      (0x0018)       /* ADC12IFG9 */
518
#define ADC12IV_ADC12IFG10     (0x001A)       /* ADC12IFG10 */
519
#define ADC12IV_ADC12IFG11     (0x001C)       /* ADC12IFG11 */
520
#define ADC12IV_ADC12IFG12     (0x001E)       /* ADC12IFG12 */
521
#define ADC12IV_ADC12IFG13     (0x0020)       /* ADC12IFG13 */
522
#define ADC12IV_ADC12IFG14     (0x0022)       /* ADC12IFG14 */
523
#define ADC12IV_ADC12IFG15     (0x0024)       /* ADC12IFG15 */
524
 
525
/************************************************************
526
* Comparator B
527
************************************************************/
528
#define __MSP430_HAS_COMPB__                  /* Definition to show that Module is available */
529
#define __MSP430_BASEADDRESS_COMPB__ 0x08C0
530
 
531
SFR_16BIT(CBCTL0);                            /* Comparator B Control Register 0 */
532
SFR_8BIT(CBCTL0_L);                           /* Comparator B Control Register 0 */
533
SFR_8BIT(CBCTL0_H);                           /* Comparator B Control Register 0 */
534
SFR_16BIT(CBCTL1);                            /* Comparator B Control Register 1 */
535
SFR_8BIT(CBCTL1_L);                           /* Comparator B Control Register 1 */
536
SFR_8BIT(CBCTL1_H);                           /* Comparator B Control Register 1 */
537
SFR_16BIT(CBCTL2);                            /* Comparator B Control Register 2 */
538
SFR_8BIT(CBCTL2_L);                           /* Comparator B Control Register 2 */
539
SFR_8BIT(CBCTL2_H);                           /* Comparator B Control Register 2 */
540
SFR_16BIT(CBCTL3);                            /* Comparator B Control Register 3 */
541
SFR_8BIT(CBCTL3_L);                           /* Comparator B Control Register 3 */
542
SFR_8BIT(CBCTL3_H);                           /* Comparator B Control Register 3 */
543
SFR_16BIT(CBINT);                             /* Comparator B Interrupt Register */
544
SFR_8BIT(CBINT_L);                            /* Comparator B Interrupt Register */
545
SFR_8BIT(CBINT_H);                            /* Comparator B Interrupt Register */
546
SFR_16BIT(CBIV);                              /* Comparator B Interrupt Vector Word */
547
 
548
/* CBCTL0 Control Bits */
549
#define CBIPSEL0               (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
550
#define CBIPSEL1               (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
551
#define CBIPSEL2               (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
552
#define CBIPSEL3               (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
553
//#define RESERVED            (0x0010)  /* Comp. B */
554
//#define RESERVED            (0x0020)  /* Comp. B */
555
//#define RESERVED            (0x0040)  /* Comp. B */
556
#define CBIPEN                 (0x0080)       /* Comp. B Pos. Channel Input Enable */
557
#define CBIMSEL0               (0x0100)       /* Comp. B Neg. Channel Input Select 0 */
558
#define CBIMSEL1               (0x0200)       /* Comp. B Neg. Channel Input Select 1 */
559
#define CBIMSEL2               (0x0400)       /* Comp. B Neg. Channel Input Select 2 */
560
#define CBIMSEL3               (0x0800)       /* Comp. B Neg. Channel Input Select 3 */
561
//#define RESERVED            (0x1000)  /* Comp. B */
562
//#define RESERVED            (0x2000)  /* Comp. B */
563
//#define RESERVED            (0x4000)  /* Comp. B */
564
#define CBIMEN                 (0x8000)       /* Comp. B Neg. Channel Input Enable */
565
 
566
/* CBCTL0 Control Bits */
567
#define CBIPSEL0_L             (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
568
#define CBIPSEL1_L             (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
569
#define CBIPSEL2_L             (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
570
#define CBIPSEL3_L             (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
571
//#define RESERVED            (0x0010)  /* Comp. B */
572
//#define RESERVED            (0x0020)  /* Comp. B */
573
//#define RESERVED            (0x0040)  /* Comp. B */
574
#define CBIPEN_L               (0x0080)       /* Comp. B Pos. Channel Input Enable */
575
//#define RESERVED            (0x1000)  /* Comp. B */
576
//#define RESERVED            (0x2000)  /* Comp. B */
577
//#define RESERVED            (0x4000)  /* Comp. B */
578
 
579
/* CBCTL0 Control Bits */
580
//#define RESERVED            (0x0010)  /* Comp. B */
581
//#define RESERVED            (0x0020)  /* Comp. B */
582
//#define RESERVED            (0x0040)  /* Comp. B */
583
#define CBIMSEL0_H             (0x0001)       /* Comp. B Neg. Channel Input Select 0 */
584
#define CBIMSEL1_H             (0x0002)       /* Comp. B Neg. Channel Input Select 1 */
585
#define CBIMSEL2_H             (0x0004)       /* Comp. B Neg. Channel Input Select 2 */
586
#define CBIMSEL3_H             (0x0008)       /* Comp. B Neg. Channel Input Select 3 */
587
//#define RESERVED            (0x1000)  /* Comp. B */
588
//#define RESERVED            (0x2000)  /* Comp. B */
589
//#define RESERVED            (0x4000)  /* Comp. B */
590
#define CBIMEN_H               (0x0080)       /* Comp. B Neg. Channel Input Enable */
591
 
592
#define CBIPSEL_0              (0x0000)       /* Comp. B V+ terminal Input Select: Channel 0 */
593
#define CBIPSEL_1              (0x0001)       /* Comp. B V+ terminal Input Select: Channel 1 */
594
#define CBIPSEL_2              (0x0002)       /* Comp. B V+ terminal Input Select: Channel 2 */
595
#define CBIPSEL_3              (0x0003)       /* Comp. B V+ terminal Input Select: Channel 3 */
596
#define CBIPSEL_4              (0x0004)       /* Comp. B V+ terminal Input Select: Channel 4 */
597
#define CBIPSEL_5              (0x0005)       /* Comp. B V+ terminal Input Select: Channel 5 */
598
#define CBIPSEL_6              (0x0006)       /* Comp. B V+ terminal Input Select: Channel 6 */
599
#define CBIPSEL_7              (0x0007)       /* Comp. B V+ terminal Input Select: Channel 7 */
600
#define CBIPSEL_8              (0x0008)       /* Comp. B V+ terminal Input Select: Channel 8 */
601
#define CBIPSEL_9              (0x0009)       /* Comp. B V+ terminal Input Select: Channel 9 */
602
#define CBIPSEL_10             (0x000A)       /* Comp. B V+ terminal Input Select: Channel 10 */
603
#define CBIPSEL_11             (0x000B)       /* Comp. B V+ terminal Input Select: Channel 11 */
604
#define CBIPSEL_12             (0x000C)       /* Comp. B V+ terminal Input Select: Channel 12 */
605
#define CBIPSEL_13             (0x000D)       /* Comp. B V+ terminal Input Select: Channel 13 */
606
#define CBIPSEL_14             (0x000E)       /* Comp. B V+ terminal Input Select: Channel 14 */
607
#define CBIPSEL_15             (0x000F)       /* Comp. B V+ terminal Input Select: Channel 15 */
608
 
609
#define CBIMSEL_0              (0x0000)       /* Comp. B V- Terminal Input Select: Channel 0 */
610
#define CBIMSEL_1              (0x0100)       /* Comp. B V- Terminal Input Select: Channel 1 */
611
#define CBIMSEL_2              (0x0200)       /* Comp. B V- Terminal Input Select: Channel 2 */
612
#define CBIMSEL_3              (0x0300)       /* Comp. B V- Terminal Input Select: Channel 3 */
613
#define CBIMSEL_4              (0x0400)       /* Comp. B V- Terminal Input Select: Channel 4 */
614
#define CBIMSEL_5              (0x0500)       /* Comp. B V- Terminal Input Select: Channel 5 */
615
#define CBIMSEL_6              (0x0600)       /* Comp. B V- Terminal Input Select: Channel 6 */
616
#define CBIMSEL_7              (0x0700)       /* Comp. B V- Terminal Input Select: Channel 7 */
617
#define CBIMSEL_8              (0x0800)       /* Comp. B V- terminal Input Select: Channel 8 */
618
#define CBIMSEL_9              (0x0900)       /* Comp. B V- terminal Input Select: Channel 9 */
619
#define CBIMSEL_10             (0x0A00)       /* Comp. B V- terminal Input Select: Channel 10 */
620
#define CBIMSEL_11             (0x0B00)       /* Comp. B V- terminal Input Select: Channel 11 */
621
#define CBIMSEL_12             (0x0C00)       /* Comp. B V- terminal Input Select: Channel 12 */
622
#define CBIMSEL_13             (0x0D00)       /* Comp. B V- terminal Input Select: Channel 13 */
623
#define CBIMSEL_14             (0x0E00)       /* Comp. B V- terminal Input Select: Channel 14 */
624
#define CBIMSEL_15             (0x0F00)       /* Comp. B V- terminal Input Select: Channel 15 */
625
 
626
/* CBCTL1 Control Bits */
627
#define CBOUT                  (0x0001)       /* Comp. B Output */
628
#define CBOUTPOL               (0x0002)       /* Comp. B Output Polarity */
629
#define CBF                    (0x0004)       /* Comp. B Enable Output Filter */
630
#define CBIES                  (0x0008)       /* Comp. B Interrupt Edge Select */
631
#define CBSHORT                (0x0010)       /* Comp. B Input Short */
632
#define CBEX                   (0x0020)       /* Comp. B Exchange Inputs */
633
#define CBFDLY0                (0x0040)       /* Comp. B Filter delay Bit 0 */
634
#define CBFDLY1                (0x0080)       /* Comp. B Filter delay Bit 1 */
635
#define CBPWRMD0               (0x0100)       /* Comp. B Power Mode Bit 0 */
636
#define CBPWRMD1               (0x0200)       /* Comp. B Power Mode Bit 1 */
637
#define CBON                   (0x0400)       /* Comp. B enable */
638
#define CBMRVL                 (0x0800)       /* Comp. B CBMRV Level */
639
#define CBMRVS                 (0x1000)       /* Comp. B Output selects between VREF0 or VREF1*/
640
//#define RESERVED            (0x2000)  /* Comp. B */
641
//#define RESERVED            (0x4000)  /* Comp. B */
642
//#define RESERVED            (0x8000)  /* Comp. B */
643
 
644
/* CBCTL1 Control Bits */
645
#define CBOUT_L                (0x0001)       /* Comp. B Output */
646
#define CBOUTPOL_L             (0x0002)       /* Comp. B Output Polarity */
647
#define CBF_L                  (0x0004)       /* Comp. B Enable Output Filter */
648
#define CBIES_L                (0x0008)       /* Comp. B Interrupt Edge Select */
649
#define CBSHORT_L              (0x0010)       /* Comp. B Input Short */
650
#define CBEX_L                 (0x0020)       /* Comp. B Exchange Inputs */
651
#define CBFDLY0_L              (0x0040)       /* Comp. B Filter delay Bit 0 */
652
#define CBFDLY1_L              (0x0080)       /* Comp. B Filter delay Bit 1 */
653
//#define RESERVED            (0x2000)  /* Comp. B */
654
//#define RESERVED            (0x4000)  /* Comp. B */
655
//#define RESERVED            (0x8000)  /* Comp. B */
656
 
657
/* CBCTL1 Control Bits */
658
#define CBPWRMD0_H             (0x0001)       /* Comp. B Power Mode Bit 0 */
659
#define CBPWRMD1_H             (0x0002)       /* Comp. B Power Mode Bit 1 */
660
#define CBON_H                 (0x0004)       /* Comp. B enable */
661
#define CBMRVL_H               (0x0008)       /* Comp. B CBMRV Level */
662
#define CBMRVS_H               (0x0010)       /* Comp. B Output selects between VREF0 or VREF1*/
663
//#define RESERVED            (0x2000)  /* Comp. B */
664
//#define RESERVED            (0x4000)  /* Comp. B */
665
//#define RESERVED            (0x8000)  /* Comp. B */
666
 
667
#define CBFDLY_0               (0x0000)       /* Comp. B Filter delay 0 : 450ns */
668
#define CBFDLY_1               (0x0040)       /* Comp. B Filter delay 1 : 900ns */
669
#define CBFDLY_2               (0x0080)       /* Comp. B Filter delay 2 : 1800ns */
670
#define CBFDLY_3               (0x00C0)       /* Comp. B Filter delay 3 : 3600ns */
671
 
672
#define CBPWRMD_0              (0x0000)       /* Comp. B Power Mode 0 : High speed */
673
#define CBPWRMD_1              (0x0100)       /* Comp. B Power Mode 1 : Normal */
674
#define CBPWRMD_2              (0x0200)       /* Comp. B Power Mode 2 : Ultra-Low*/
675
#define CBPWRMD_3              (0x0300)       /* Comp. B Power Mode 3 : Reserved */
676
 
677
/* CBCTL2 Control Bits */
678
#define CBREF00                (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
679
#define CBREF01                (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
680
#define CBREF02                (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
681
#define CBREF03                (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
682
#define CBREF04                (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
683
#define CBRSEL                 (0x0020)       /* Comp. B Reference select */
684
#define CBRS0                  (0x0040)       /* Comp. B Reference Source Bit : 0 */
685
#define CBRS1                  (0x0080)       /* Comp. B Reference Source Bit : 1 */
686
#define CBREF10                (0x0100)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
687
#define CBREF11                (0x0200)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
688
#define CBREF12                (0x0400)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
689
#define CBREF13                (0x0800)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
690
#define CBREF14                (0x1000)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
691
#define CBREFL0                (0x2000)       /* Comp. B Reference voltage level Bit : 0 */
692
#define CBREFL1                (0x4000)       /* Comp. B Reference voltage level Bit : 1 */
693
#define CBREFACC               (0x8000)       /* Comp. B Reference Accuracy */
694
 
695
/* CBCTL2 Control Bits */
696
#define CBREF00_L              (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
697
#define CBREF01_L              (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
698
#define CBREF02_L              (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
699
#define CBREF03_L              (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
700
#define CBREF04_L              (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
701
#define CBRSEL_L               (0x0020)       /* Comp. B Reference select */
702
#define CBRS0_L                (0x0040)       /* Comp. B Reference Source Bit : 0 */
703
#define CBRS1_L                (0x0080)       /* Comp. B Reference Source Bit : 1 */
704
 
705
/* CBCTL2 Control Bits */
706
#define CBREF10_H              (0x0001)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
707
#define CBREF11_H              (0x0002)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
708
#define CBREF12_H              (0x0004)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
709
#define CBREF13_H              (0x0008)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
710
#define CBREF14_H              (0x0010)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
711
#define CBREFL0_H              (0x0020)       /* Comp. B Reference voltage level Bit : 0 */
712
#define CBREFL1_H              (0x0040)       /* Comp. B Reference voltage level Bit : 1 */
713
#define CBREFACC_H             (0x0080)       /* Comp. B Reference Accuracy */
714
 
715
#define CBREF0_0               (0x0000)       /* Comp. B Int. Ref.0 Select 0 : 1/32 */
716
#define CBREF0_1               (0x0001)       /* Comp. B Int. Ref.0 Select 1 : 2/32 */
717
#define CBREF0_2               (0x0002)       /* Comp. B Int. Ref.0 Select 2 : 3/32 */
718
#define CBREF0_3               (0x0003)       /* Comp. B Int. Ref.0 Select 3 : 4/32 */
719
#define CBREF0_4               (0x0004)       /* Comp. B Int. Ref.0 Select 4 : 5/32 */
720
#define CBREF0_5               (0x0005)       /* Comp. B Int. Ref.0 Select 5 : 6/32 */
721
#define CBREF0_6               (0x0006)       /* Comp. B Int. Ref.0 Select 6 : 7/32 */
722
#define CBREF0_7               (0x0007)       /* Comp. B Int. Ref.0 Select 7 : 8/32 */
723
#define CBREF0_8               (0x0008)       /* Comp. B Int. Ref.0 Select 0 : 9/32 */
724
#define CBREF0_9               (0x0009)       /* Comp. B Int. Ref.0 Select 1 : 10/32 */
725
#define CBREF0_10              (0x000A)       /* Comp. B Int. Ref.0 Select 2 : 11/32 */
726
#define CBREF0_11              (0x000B)       /* Comp. B Int. Ref.0 Select 3 : 12/32 */
727
#define CBREF0_12              (0x000C)       /* Comp. B Int. Ref.0 Select 4 : 13/32 */
728
#define CBREF0_13              (0x000D)       /* Comp. B Int. Ref.0 Select 5 : 14/32 */
729
#define CBREF0_14              (0x000E)       /* Comp. B Int. Ref.0 Select 6 : 15/32 */
730
#define CBREF0_15              (0x000F)       /* Comp. B Int. Ref.0 Select 7 : 16/32 */
731
#define CBREF0_16              (0x0010)       /* Comp. B Int. Ref.0 Select 0 : 17/32 */
732
#define CBREF0_17              (0x0011)       /* Comp. B Int. Ref.0 Select 1 : 18/32 */
733
#define CBREF0_18              (0x0012)       /* Comp. B Int. Ref.0 Select 2 : 19/32 */
734
#define CBREF0_19              (0x0013)       /* Comp. B Int. Ref.0 Select 3 : 20/32 */
735
#define CBREF0_20              (0x0014)       /* Comp. B Int. Ref.0 Select 4 : 21/32 */
736
#define CBREF0_21              (0x0015)       /* Comp. B Int. Ref.0 Select 5 : 22/32 */
737
#define CBREF0_22              (0x0016)       /* Comp. B Int. Ref.0 Select 6 : 23/32 */
738
#define CBREF0_23              (0x0017)       /* Comp. B Int. Ref.0 Select 7 : 24/32 */
739
#define CBREF0_24              (0x0018)       /* Comp. B Int. Ref.0 Select 0 : 25/32 */
740
#define CBREF0_25              (0x0019)       /* Comp. B Int. Ref.0 Select 1 : 26/32 */
741
#define CBREF0_26              (0x001A)       /* Comp. B Int. Ref.0 Select 2 : 27/32 */
742
#define CBREF0_27              (0x001B)       /* Comp. B Int. Ref.0 Select 3 : 28/32 */
743
#define CBREF0_28              (0x001C)       /* Comp. B Int. Ref.0 Select 4 : 29/32 */
744
#define CBREF0_29              (0x001D)       /* Comp. B Int. Ref.0 Select 5 : 30/32 */
745
#define CBREF0_30              (0x001E)       /* Comp. B Int. Ref.0 Select 6 : 31/32 */
746
#define CBREF0_31              (0x001F)       /* Comp. B Int. Ref.0 Select 7 : 32/32 */
747
 
748
#define CBRS_0                 (0x0000)       /* Comp. B Reference Source 0 : Off */
749
#define CBRS_1                 (0x0040)       /* Comp. B Reference Source 1 : Vcc */
750
#define CBRS_2                 (0x0080)       /* Comp. B Reference Source 2 : Shared Ref. */
751
#define CBRS_3                 (0x00C0)       /* Comp. B Reference Source 3 : Shared Ref. / Off */
752
 
753
#define CBREF1_0               (0x0000)       /* Comp. B Int. Ref.1 Select 0 : 1/32 */
754
#define CBREF1_1               (0x0100)       /* Comp. B Int. Ref.1 Select 1 : 2/32 */
755
#define CBREF1_2               (0x0200)       /* Comp. B Int. Ref.1 Select 2 : 3/32 */
756
#define CBREF1_3               (0x0300)       /* Comp. B Int. Ref.1 Select 3 : 4/32 */
757
#define CBREF1_4               (0x0400)       /* Comp. B Int. Ref.1 Select 4 : 5/32 */
758
#define CBREF1_5               (0x0500)       /* Comp. B Int. Ref.1 Select 5 : 6/32 */
759
#define CBREF1_6               (0x0600)       /* Comp. B Int. Ref.1 Select 6 : 7/32 */
760
#define CBREF1_7               (0x0700)       /* Comp. B Int. Ref.1 Select 7 : 8/32 */
761
#define CBREF1_8               (0x0800)       /* Comp. B Int. Ref.1 Select 0 : 9/32 */
762
#define CBREF1_9               (0x0900)       /* Comp. B Int. Ref.1 Select 1 : 10/32 */
763
#define CBREF1_10              (0x0A00)       /* Comp. B Int. Ref.1 Select 2 : 11/32 */
764
#define CBREF1_11              (0x0B00)       /* Comp. B Int. Ref.1 Select 3 : 12/32 */
765
#define CBREF1_12              (0x0C00)       /* Comp. B Int. Ref.1 Select 4 : 13/32 */
766
#define CBREF1_13              (0x0D00)       /* Comp. B Int. Ref.1 Select 5 : 14/32 */
767
#define CBREF1_14              (0x0E00)       /* Comp. B Int. Ref.1 Select 6 : 15/32 */
768
#define CBREF1_15              (0x0F00)       /* Comp. B Int. Ref.1 Select 7 : 16/32 */
769
#define CBREF1_16              (0x1000)       /* Comp. B Int. Ref.1 Select 0 : 17/32 */
770
#define CBREF1_17              (0x1100)       /* Comp. B Int. Ref.1 Select 1 : 18/32 */
771
#define CBREF1_18              (0x1200)       /* Comp. B Int. Ref.1 Select 2 : 19/32 */
772
#define CBREF1_19              (0x1300)       /* Comp. B Int. Ref.1 Select 3 : 20/32 */
773
#define CBREF1_20              (0x1400)       /* Comp. B Int. Ref.1 Select 4 : 21/32 */
774
#define CBREF1_21              (0x1500)       /* Comp. B Int. Ref.1 Select 5 : 22/32 */
775
#define CBREF1_22              (0x1600)       /* Comp. B Int. Ref.1 Select 6 : 23/32 */
776
#define CBREF1_23              (0x1700)       /* Comp. B Int. Ref.1 Select 7 : 24/32 */
777
#define CBREF1_24              (0x1800)       /* Comp. B Int. Ref.1 Select 0 : 25/32 */
778
#define CBREF1_25              (0x1900)       /* Comp. B Int. Ref.1 Select 1 : 26/32 */
779
#define CBREF1_26              (0x1A00)       /* Comp. B Int. Ref.1 Select 2 : 27/32 */
780
#define CBREF1_27              (0x1B00)       /* Comp. B Int. Ref.1 Select 3 : 28/32 */
781
#define CBREF1_28              (0x1C00)       /* Comp. B Int. Ref.1 Select 4 : 29/32 */
782
#define CBREF1_29              (0x1D00)       /* Comp. B Int. Ref.1 Select 5 : 30/32 */
783
#define CBREF1_30              (0x1E00)       /* Comp. B Int. Ref.1 Select 6 : 31/32 */
784
#define CBREF1_31              (0x1F00)       /* Comp. B Int. Ref.1 Select 7 : 32/32 */
785
 
786
#define CBREFL_0               (0x0000)       /* Comp. B Reference voltage level 0 : None */
787
#define CBREFL_1               (0x2000)       /* Comp. B Reference voltage level 1 : 1.5V */
788
#define CBREFL_2               (0x4000)       /* Comp. B Reference voltage level 2 : 2.0V  */
789
#define CBREFL_3               (0x6000)       /* Comp. B Reference voltage level 3 : 2.5V  */
790
 
791
#define CBPD0                  (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
792
#define CBPD1                  (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
793
#define CBPD2                  (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
794
#define CBPD3                  (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
795
#define CBPD4                  (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
796
#define CBPD5                  (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
797
#define CBPD6                  (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
798
#define CBPD7                  (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
799
#define CBPD8                  (0x0100)       /* Comp. B Disable Input Buffer of Port Register .8 */
800
#define CBPD9                  (0x0200)       /* Comp. B Disable Input Buffer of Port Register .9 */
801
#define CBPD10                 (0x0400)       /* Comp. B Disable Input Buffer of Port Register .10 */
802
#define CBPD11                 (0x0800)       /* Comp. B Disable Input Buffer of Port Register .11 */
803
#define CBPD12                 (0x1000)       /* Comp. B Disable Input Buffer of Port Register .12 */
804
#define CBPD13                 (0x2000)       /* Comp. B Disable Input Buffer of Port Register .13 */
805
#define CBPD14                 (0x4000)       /* Comp. B Disable Input Buffer of Port Register .14 */
806
#define CBPD15                 (0x8000)       /* Comp. B Disable Input Buffer of Port Register .15 */
807
 
808
#define CBPD0_L                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
809
#define CBPD1_L                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
810
#define CBPD2_L                (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
811
#define CBPD3_L                (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
812
#define CBPD4_L                (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
813
#define CBPD5_L                (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
814
#define CBPD6_L                (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
815
#define CBPD7_L                (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
816
 
817
#define CBPD8_H                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .8 */
818
#define CBPD9_H                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .9 */
819
#define CBPD10_H               (0x0004)       /* Comp. B Disable Input Buffer of Port Register .10 */
820
#define CBPD11_H               (0x0008)       /* Comp. B Disable Input Buffer of Port Register .11 */
821
#define CBPD12_H               (0x0010)       /* Comp. B Disable Input Buffer of Port Register .12 */
822
#define CBPD13_H               (0x0020)       /* Comp. B Disable Input Buffer of Port Register .13 */
823
#define CBPD14_H               (0x0040)       /* Comp. B Disable Input Buffer of Port Register .14 */
824
#define CBPD15_H               (0x0080)       /* Comp. B Disable Input Buffer of Port Register .15 */
825
 
826
/* CBINT Control Bits */
827
#define CBIFG                  (0x0001)       /* Comp. B Interrupt Flag */
828
#define CBIIFG                 (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
829
//#define RESERVED             (0x0004)  /* Comp. B */
830
//#define RESERVED             (0x0008)  /* Comp. B */
831
//#define RESERVED             (0x0010)  /* Comp. B */
832
//#define RESERVED             (0x0020)  /* Comp. B */
833
//#define RESERVED             (0x0040)  /* Comp. B */
834
//#define RESERVED             (0x0080)  /* Comp. B */
835
#define CBIE                   (0x0100)       /* Comp. B Interrupt Enable */
836
#define CBIIE                  (0x0200)       /* Comp. B Interrupt Enable Inverted Polarity */
837
//#define RESERVED             (0x0400)  /* Comp. B */
838
//#define RESERVED             (0x0800)  /* Comp. B */
839
//#define RESERVED             (0x1000)  /* Comp. B */
840
//#define RESERVED             (0x2000)  /* Comp. B */
841
//#define RESERVED             (0x4000)  /* Comp. B */
842
//#define RESERVED             (0x8000)  /* Comp. B */
843
 
844
/* CBINT Control Bits */
845
#define CBIFG_L                (0x0001)       /* Comp. B Interrupt Flag */
846
#define CBIIFG_L               (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
847
//#define RESERVED             (0x0004)  /* Comp. B */
848
//#define RESERVED             (0x0008)  /* Comp. B */
849
//#define RESERVED             (0x0010)  /* Comp. B */
850
//#define RESERVED             (0x0020)  /* Comp. B */
851
//#define RESERVED             (0x0040)  /* Comp. B */
852
//#define RESERVED             (0x0080)  /* Comp. B */
853
//#define RESERVED             (0x0400)  /* Comp. B */
854
//#define RESERVED             (0x0800)  /* Comp. B */
855
//#define RESERVED             (0x1000)  /* Comp. B */
856
//#define RESERVED             (0x2000)  /* Comp. B */
857
//#define RESERVED             (0x4000)  /* Comp. B */
858
//#define RESERVED             (0x8000)  /* Comp. B */
859
 
860
/* CBINT Control Bits */
861
//#define RESERVED             (0x0004)  /* Comp. B */
862
//#define RESERVED             (0x0008)  /* Comp. B */
863
//#define RESERVED             (0x0010)  /* Comp. B */
864
//#define RESERVED             (0x0020)  /* Comp. B */
865
//#define RESERVED             (0x0040)  /* Comp. B */
866
//#define RESERVED             (0x0080)  /* Comp. B */
867
#define CBIE_H                 (0x0001)       /* Comp. B Interrupt Enable */
868
#define CBIIE_H                (0x0002)       /* Comp. B Interrupt Enable Inverted Polarity */
869
//#define RESERVED             (0x0400)  /* Comp. B */
870
//#define RESERVED             (0x0800)  /* Comp. B */
871
//#define RESERVED             (0x1000)  /* Comp. B */
872
//#define RESERVED             (0x2000)  /* Comp. B */
873
//#define RESERVED             (0x4000)  /* Comp. B */
874
//#define RESERVED             (0x8000)  /* Comp. B */
875
 
876
/* CBIV Definitions */
877
#define CBIV_NONE              (0x0000)       /* No Interrupt pending */
878
#define CBIV_CBIFG             (0x0002)       /* CBIFG */
879
#define CBIV_CBIIFG            (0x0004)       /* CBIIFG */
880
 
881
/*************************************************************
882
* CRC Module
883
*************************************************************/
884
#define __MSP430_HAS_CRC__                    /* Definition to show that Module is available */
885
#define __MSP430_BASEADDRESS_CRC__ 0x0150
886
 
887
SFR_16BIT(CRCDI);                             /* CRC Data In Register */
888
SFR_8BIT(CRCDI_L);                            /* CRC Data In Register */
889
SFR_8BIT(CRCDI_H);                            /* CRC Data In Register */
890
SFR_16BIT(CRCDIRB);                           /* CRC data in reverse byte Register */
891
SFR_8BIT(CRCDIRB_L);                          /* CRC data in reverse byte Register */
892
SFR_8BIT(CRCDIRB_H);                          /* CRC data in reverse byte Register */
893
SFR_16BIT(CRCINIRES);                         /* CRC Initialisation Register and Result Register */
894
SFR_8BIT(CRCINIRES_L);                        /* CRC Initialisation Register and Result Register */
895
SFR_8BIT(CRCINIRES_H);                        /* CRC Initialisation Register and Result Register */
896
SFR_16BIT(CRCRESR);                           /* CRC reverse result Register */
897
SFR_8BIT(CRCRESR_L);                          /* CRC reverse result Register */
898
SFR_8BIT(CRCRESR_H);                          /* CRC reverse result Register */
899
 
900
/************************************************************
901
* DMA_X
902
************************************************************/
903
#define __MSP430_HAS_DMAX_3__                 /* Definition to show that Module is available */
904
#define __MSP430_BASEADDRESS_DMAX_3__ 0x0500
905
 
906
SFR_16BIT(DMACTL0);                           /* DMA Module Control 0 */
907
SFR_8BIT(DMACTL0_L);                          /* DMA Module Control 0 */
908
SFR_8BIT(DMACTL0_H);                          /* DMA Module Control 0 */
909
SFR_16BIT(DMACTL1);                           /* DMA Module Control 1 */
910
SFR_8BIT(DMACTL1_L);                          /* DMA Module Control 1 */
911
SFR_8BIT(DMACTL1_H);                          /* DMA Module Control 1 */
912
SFR_16BIT(DMACTL2);                           /* DMA Module Control 2 */
913
SFR_8BIT(DMACTL2_L);                          /* DMA Module Control 2 */
914
SFR_8BIT(DMACTL2_H);                          /* DMA Module Control 2 */
915
SFR_16BIT(DMACTL3);                           /* DMA Module Control 3 */
916
SFR_8BIT(DMACTL3_L);                          /* DMA Module Control 3 */
917
SFR_8BIT(DMACTL3_H);                          /* DMA Module Control 3 */
918
SFR_16BIT(DMACTL4);                           /* DMA Module Control 4 */
919
SFR_8BIT(DMACTL4_L);                          /* DMA Module Control 4 */
920
SFR_8BIT(DMACTL4_H);                          /* DMA Module Control 4 */
921
SFR_16BIT(DMAIV);                             /* DMA Interrupt Vector Word */
922
SFR_8BIT(DMAIV_L);                            /* DMA Interrupt Vector Word */
923
SFR_8BIT(DMAIV_H);                            /* DMA Interrupt Vector Word */
924
 
925
SFR_16BIT(DMA0CTL);                           /* DMA Channel 0 Control */
926
SFR_8BIT(DMA0CTL_L);                          /* DMA Channel 0 Control */
927
SFR_8BIT(DMA0CTL_H);                          /* DMA Channel 0 Control */
928
SFR_20BIT(DMA0SA);                            /* DMA Channel 0 Source Address */
929
SFR_16BIT(DMA0SAL);                           /* DMA Channel 0 Source Address */
930
SFR_20BIT(DMA0DA);                            /* DMA Channel 0 Destination Address */
931
SFR_16BIT(DMA0DAL);                           /* DMA Channel 0 Destination Address */
932
SFR_16BIT(DMA0SZ);                            /* DMA Channel 0 Transfer Size */
933
 
934
SFR_16BIT(DMA1CTL);                           /* DMA Channel 1 Control */
935
SFR_8BIT(DMA1CTL_L);                          /* DMA Channel 1 Control */
936
SFR_8BIT(DMA1CTL_H);                          /* DMA Channel 1 Control */
937
SFR_20BIT(DMA1SA);                            /* DMA Channel 1 Source Address */
938
SFR_16BIT(DMA1SAL);                           /* DMA Channel 1 Source Address */
939
SFR_20BIT(DMA1DA);                            /* DMA Channel 1 Destination Address */
940
SFR_16BIT(DMA1DAL);                           /* DMA Channel 1 Destination Address */
941
SFR_16BIT(DMA1SZ);                            /* DMA Channel 1 Transfer Size */
942
 
943
SFR_16BIT(DMA2CTL);                           /* DMA Channel 2 Control */
944
SFR_8BIT(DMA2CTL_L);                          /* DMA Channel 2 Control */
945
SFR_8BIT(DMA2CTL_H);                          /* DMA Channel 2 Control */
946
SFR_20BIT(DMA2SA);                            /* DMA Channel 2 Source Address */
947
SFR_16BIT(DMA2SAL);                           /* DMA Channel 2 Source Address */
948
SFR_20BIT(DMA2DA);                            /* DMA Channel 2 Destination Address */
949
SFR_16BIT(DMA2DAL);                           /* DMA Channel 2 Destination Address */
950
SFR_16BIT(DMA2SZ);                            /* DMA Channel 2 Transfer Size */
951
 
952
/* DMACTL0 Control Bits */
953
#define DMA0TSEL0              (0x0001)       /* DMA channel 0 transfer select bit 0 */
954
#define DMA0TSEL1              (0x0002)       /* DMA channel 0 transfer select bit 1 */
955
#define DMA0TSEL2              (0x0004)       /* DMA channel 0 transfer select bit 2 */
956
#define DMA0TSEL3              (0x0008)       /* DMA channel 0 transfer select bit 3 */
957
#define DMA0TSEL4              (0x0010)       /* DMA channel 0 transfer select bit 4 */
958
#define DMA1TSEL0              (0x0100)       /* DMA channel 1 transfer select bit 0 */
959
#define DMA1TSEL1              (0x0200)       /* DMA channel 1 transfer select bit 1 */
960
#define DMA1TSEL2              (0x0400)       /* DMA channel 1 transfer select bit 2 */
961
#define DMA1TSEL3              (0x0800)       /* DMA channel 1 transfer select bit 3 */
962
#define DMA1TSEL4              (0x1000)       /* DMA channel 1 transfer select bit 4 */
963
 
964
/* DMACTL0 Control Bits */
965
#define DMA0TSEL0_L            (0x0001)       /* DMA channel 0 transfer select bit 0 */
966
#define DMA0TSEL1_L            (0x0002)       /* DMA channel 0 transfer select bit 1 */
967
#define DMA0TSEL2_L            (0x0004)       /* DMA channel 0 transfer select bit 2 */
968
#define DMA0TSEL3_L            (0x0008)       /* DMA channel 0 transfer select bit 3 */
969
#define DMA0TSEL4_L            (0x0010)       /* DMA channel 0 transfer select bit 4 */
970
 
971
/* DMACTL0 Control Bits */
972
#define DMA1TSEL0_H            (0x0001)       /* DMA channel 1 transfer select bit 0 */
973
#define DMA1TSEL1_H            (0x0002)       /* DMA channel 1 transfer select bit 1 */
974
#define DMA1TSEL2_H            (0x0004)       /* DMA channel 1 transfer select bit 2 */
975
#define DMA1TSEL3_H            (0x0008)       /* DMA channel 1 transfer select bit 3 */
976
#define DMA1TSEL4_H            (0x0010)       /* DMA channel 1 transfer select bit 4 */
977
 
978
/* DMACTL01 Control Bits */
979
#define DMA2TSEL0              (0x0001)       /* DMA channel 2 transfer select bit 0 */
980
#define DMA2TSEL1              (0x0002)       /* DMA channel 2 transfer select bit 1 */
981
#define DMA2TSEL2              (0x0004)       /* DMA channel 2 transfer select bit 2 */
982
#define DMA2TSEL3              (0x0008)       /* DMA channel 2 transfer select bit 3 */
983
#define DMA2TSEL4              (0x0010)       /* DMA channel 2 transfer select bit 4 */
984
 
985
/* DMACTL01 Control Bits */
986
#define DMA2TSEL0_L            (0x0001)       /* DMA channel 2 transfer select bit 0 */
987
#define DMA2TSEL1_L            (0x0002)       /* DMA channel 2 transfer select bit 1 */
988
#define DMA2TSEL2_L            (0x0004)       /* DMA channel 2 transfer select bit 2 */
989
#define DMA2TSEL3_L            (0x0008)       /* DMA channel 2 transfer select bit 3 */
990
#define DMA2TSEL4_L            (0x0010)       /* DMA channel 2 transfer select bit 4 */
991
 
992
/* DMACTL01 Control Bits */
993
 
994
/* DMACTL4 Control Bits */
995
#define ENNMI                  (0x0001)       /* Enable NMI interruption of DMA */
996
#define ROUNDROBIN             (0x0002)       /* Round-Robin DMA channel priorities */
997
#define DMARMWDIS              (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
998
 
999
/* DMACTL4 Control Bits */
1000
#define ENNMI_L                (0x0001)       /* Enable NMI interruption of DMA */
1001
#define ROUNDROBIN_L           (0x0002)       /* Round-Robin DMA channel priorities */
1002
#define DMARMWDIS_L            (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
1003
 
1004
/* DMACTL4 Control Bits */
1005
 
1006
/* DMAxCTL Control Bits */
1007
#define DMAREQ                 (0x0001)       /* Initiate DMA transfer with DMATSEL */
1008
#define DMAABORT               (0x0002)       /* DMA transfer aborted by NMI */
1009
#define DMAIE                  (0x0004)       /* DMA interrupt enable */
1010
#define DMAIFG                 (0x0008)       /* DMA interrupt flag */
1011
#define DMAEN                  (0x0010)       /* DMA enable */
1012
#define DMALEVEL               (0x0020)       /* DMA level sensitive trigger select */
1013
#define DMASRCBYTE             (0x0040)       /* DMA source byte */
1014
#define DMADSTBYTE             (0x0080)       /* DMA destination byte */
1015
#define DMASRCINCR0            (0x0100)       /* DMA source increment bit 0 */
1016
#define DMASRCINCR1            (0x0200)       /* DMA source increment bit 1 */
1017
#define DMADSTINCR0            (0x0400)       /* DMA destination increment bit 0 */
1018
#define DMADSTINCR1            (0x0800)       /* DMA destination increment bit 1 */
1019
#define DMADT0                 (0x1000)       /* DMA transfer mode bit 0 */
1020
#define DMADT1                 (0x2000)       /* DMA transfer mode bit 1 */
1021
#define DMADT2                 (0x4000)       /* DMA transfer mode bit 2 */
1022
 
1023
/* DMAxCTL Control Bits */
1024
#define DMAREQ_L               (0x0001)       /* Initiate DMA transfer with DMATSEL */
1025
#define DMAABORT_L             (0x0002)       /* DMA transfer aborted by NMI */
1026
#define DMAIE_L                (0x0004)       /* DMA interrupt enable */
1027
#define DMAIFG_L               (0x0008)       /* DMA interrupt flag */
1028
#define DMAEN_L                (0x0010)       /* DMA enable */
1029
#define DMALEVEL_L             (0x0020)       /* DMA level sensitive trigger select */
1030
#define DMASRCBYTE_L           (0x0040)       /* DMA source byte */
1031
#define DMADSTBYTE_L           (0x0080)       /* DMA destination byte */
1032
 
1033
/* DMAxCTL Control Bits */
1034
#define DMASRCINCR0_H          (0x0001)       /* DMA source increment bit 0 */
1035
#define DMASRCINCR1_H          (0x0002)       /* DMA source increment bit 1 */
1036
#define DMADSTINCR0_H          (0x0004)       /* DMA destination increment bit 0 */
1037
#define DMADSTINCR1_H          (0x0008)       /* DMA destination increment bit 1 */
1038
#define DMADT0_H               (0x0010)       /* DMA transfer mode bit 0 */
1039
#define DMADT1_H               (0x0020)       /* DMA transfer mode bit 1 */
1040
#define DMADT2_H               (0x0040)       /* DMA transfer mode bit 2 */
1041
 
1042
#define DMASWDW                (0*0x0040u)    /* DMA transfer: source word to destination word */
1043
#define DMASBDW                (1*0x0040u)    /* DMA transfer: source byte to destination word */
1044
#define DMASWDB                (2*0x0040u)    /* DMA transfer: source word to destination byte */
1045
#define DMASBDB                (3*0x0040u)    /* DMA transfer: source byte to destination byte */
1046
 
1047
#define DMASRCINCR_0           (0*0x0100u)    /* DMA source increment 0: source address unchanged */
1048
#define DMASRCINCR_1           (1*0x0100u)    /* DMA source increment 1: source address unchanged */
1049
#define DMASRCINCR_2           (2*0x0100u)    /* DMA source increment 2: source address decremented */
1050
#define DMASRCINCR_3           (3*0x0100u)    /* DMA source increment 3: source address incremented */
1051
 
1052
#define DMADSTINCR_0           (0*0x0400u)    /* DMA destination increment 0: destination address unchanged */
1053
#define DMADSTINCR_1           (1*0x0400u)    /* DMA destination increment 1: destination address unchanged */
1054
#define DMADSTINCR_2           (2*0x0400u)    /* DMA destination increment 2: destination address decremented */
1055
#define DMADSTINCR_3           (3*0x0400u)    /* DMA destination increment 3: destination address incremented */
1056
 
1057
#define DMADT_0                (0*0x1000u)    /* DMA transfer mode 0: Single transfer */
1058
#define DMADT_1                (1*0x1000u)    /* DMA transfer mode 1: Block transfer */
1059
#define DMADT_2                (2*0x1000u)    /* DMA transfer mode 2: Burst-Block transfer */
1060
#define DMADT_3                (3*0x1000u)    /* DMA transfer mode 3: Burst-Block transfer */
1061
#define DMADT_4                (4*0x1000u)    /* DMA transfer mode 4: Repeated Single transfer */
1062
#define DMADT_5                (5*0x1000u)    /* DMA transfer mode 5: Repeated Block transfer */
1063
#define DMADT_6                (6*0x1000u)    /* DMA transfer mode 6: Repeated Burst-Block transfer */
1064
#define DMADT_7                (7*0x1000u)    /* DMA transfer mode 7: Repeated Burst-Block transfer */
1065
 
1066
/* DMAIV Definitions */
1067
#define DMAIV_NONE             (0x0000)       /* No Interrupt pending */
1068
#define DMAIV_DMA0IFG          (0x0002)       /* DMA0IFG*/
1069
#define DMAIV_DMA1IFG          (0x0004)       /* DMA1IFG*/
1070
#define DMAIV_DMA2IFG          (0x0006)       /* DMA2IFG*/
1071
 
1072
#define DMA0TSEL_0             (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1073
#define DMA0TSEL_1             (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1074
#define DMA0TSEL_2             (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1075
#define DMA0TSEL_3             (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1076
#define DMA0TSEL_4             (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1077
#define DMA0TSEL_5             (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1078
#define DMA0TSEL_6             (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1079
#define DMA0TSEL_7             (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
1080
#define DMA0TSEL_8             (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
1081
#define DMA0TSEL_9             (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1082
#define DMA0TSEL_10            (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1083
#define DMA0TSEL_11            (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1084
#define DMA0TSEL_12            (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1085
#define DMA0TSEL_13            (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1086
#define DMA0TSEL_14            (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
1087
#define DMA0TSEL_15            (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
1088
#define DMA0TSEL_16            (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1089
#define DMA0TSEL_17            (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1090
#define DMA0TSEL_18            (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1091
#define DMA0TSEL_19            (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1092
#define DMA0TSEL_20            (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
1093
#define DMA0TSEL_21            (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
1094
#define DMA0TSEL_22            (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
1095
#define DMA0TSEL_23            (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
1096
#define DMA0TSEL_24            (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
1097
#define DMA0TSEL_25            (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
1098
#define DMA0TSEL_26            (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
1099
#define DMA0TSEL_27            (27*0x0001u)   /* DMA channel 0 transfer select 27: USB FNRXD */
1100
#define DMA0TSEL_28            (28*0x0001u)   /* DMA channel 0 transfer select 28: USB ready */
1101
#define DMA0TSEL_29            (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1102
#define DMA0TSEL_30            (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
1103
#define DMA0TSEL_31            (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1104
 
1105
#define DMA1TSEL_0             (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1106
#define DMA1TSEL_1             (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1107
#define DMA1TSEL_2             (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1108
#define DMA1TSEL_3             (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1109
#define DMA1TSEL_4             (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1110
#define DMA1TSEL_5             (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1111
#define DMA1TSEL_6             (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1112
#define DMA1TSEL_7             (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
1113
#define DMA1TSEL_8             (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
1114
#define DMA1TSEL_9             (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1115
#define DMA1TSEL_10            (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1116
#define DMA1TSEL_11            (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1117
#define DMA1TSEL_12            (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1118
#define DMA1TSEL_13            (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1119
#define DMA1TSEL_14            (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
1120
#define DMA1TSEL_15            (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
1121
#define DMA1TSEL_16            (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1122
#define DMA1TSEL_17            (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1123
#define DMA1TSEL_18            (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1124
#define DMA1TSEL_19            (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1125
#define DMA1TSEL_20            (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
1126
#define DMA1TSEL_21            (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
1127
#define DMA1TSEL_22            (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
1128
#define DMA1TSEL_23            (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
1129
#define DMA1TSEL_24            (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
1130
#define DMA1TSEL_25            (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
1131
#define DMA1TSEL_26            (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
1132
#define DMA1TSEL_27            (27*0x0100u)   /* DMA channel 1 transfer select 27: USB FNRXD */
1133
#define DMA1TSEL_28            (28*0x0100u)   /* DMA channel 1 transfer select 28: USB ready */
1134
#define DMA1TSEL_29            (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1135
#define DMA1TSEL_30            (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1136
#define DMA1TSEL_31            (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1137
 
1138
#define DMA2TSEL_0             (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1139
#define DMA2TSEL_1             (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1140
#define DMA2TSEL_2             (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1141
#define DMA2TSEL_3             (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1142
#define DMA2TSEL_4             (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1143
#define DMA2TSEL_5             (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1144
#define DMA2TSEL_6             (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1145
#define DMA2TSEL_7             (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
1146
#define DMA2TSEL_8             (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
1147
#define DMA2TSEL_9             (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1148
#define DMA2TSEL_10            (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1149
#define DMA2TSEL_11            (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1150
#define DMA2TSEL_12            (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1151
#define DMA2TSEL_13            (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1152
#define DMA2TSEL_14            (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
1153
#define DMA2TSEL_15            (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
1154
#define DMA2TSEL_16            (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1155
#define DMA2TSEL_17            (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1156
#define DMA2TSEL_18            (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1157
#define DMA2TSEL_19            (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1158
#define DMA2TSEL_20            (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
1159
#define DMA2TSEL_21            (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
1160
#define DMA2TSEL_22            (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
1161
#define DMA2TSEL_23            (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
1162
#define DMA2TSEL_24            (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
1163
#define DMA2TSEL_25            (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
1164
#define DMA2TSEL_26            (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
1165
#define DMA2TSEL_27            (27*0x0001u)   /* DMA channel 2 transfer select 27: USB FNRXD */
1166
#define DMA2TSEL_28            (28*0x0001u)   /* DMA channel 2 transfer select 28: USB ready */
1167
#define DMA2TSEL_29            (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1168
#define DMA2TSEL_30            (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1169
#define DMA2TSEL_31            (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1170
 
1171
#define DMA0TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1172
#define DMA0TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1173
#define DMA0TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1174
#define DMA0TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1175
#define DMA0TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1176
#define DMA0TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1177
#define DMA0TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1178
#define DMA0TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
1179
#define DMA0TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
1180
#define DMA0TSEL__RES9         (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1181
#define DMA0TSEL__RES10        (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1182
#define DMA0TSEL__RES11        (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1183
#define DMA0TSEL__RES12        (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1184
#define DMA0TSEL__RES13        (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1185
#define DMA0TSEL__RES14        (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
1186
#define DMA0TSEL__RES15        (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
1187
#define DMA0TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1188
#define DMA0TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1189
#define DMA0TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1190
#define DMA0TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1191
#define DMA0TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
1192
#define DMA0TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
1193
#define DMA0TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
1194
#define DMA0TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
1195
#define DMA0TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
1196
#define DMA0TSEL__RES25        (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
1197
#define DMA0TSEL__RES26        (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
1198
#define DMA0TSEL__USB_FNRXD    (27*0x0001u)   /* DMA channel 0 transfer select 27: USB FNRXD */
1199
#define DMA0TSEL__USB_READY    (28*0x0001u)   /* DMA channel 0 transfer select 28: USB ready */
1200
#define DMA0TSEL__MPY          (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1201
#define DMA0TSEL__DMA2IFG      (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
1202
#define DMA0TSEL__DMAE0        (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1203
 
1204
#define DMA1TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1205
#define DMA1TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1206
#define DMA1TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1207
#define DMA1TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1208
#define DMA1TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1209
#define DMA1TSEL__TA2CCR0      (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1210
#define DMA1TSEL__TA2CCR2      (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1211
#define DMA1TSEL__TB0CCR0      (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
1212
#define DMA1TSEL__TB0CCR2      (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
1213
#define DMA1TSEL__RES9         (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1214
#define DMA1TSEL__RES10        (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1215
#define DMA1TSEL__RES11        (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1216
#define DMA1TSEL__RES12        (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1217
#define DMA1TSEL__RES13        (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1218
#define DMA1TSEL__RES14        (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
1219
#define DMA1TSEL__RES15        (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
1220
#define DMA1TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1221
#define DMA1TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1222
#define DMA1TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1223
#define DMA1TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1224
#define DMA1TSEL__USCIA1RX     (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
1225
#define DMA1TSEL__USCIA1TX     (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
1226
#define DMA1TSEL__USCIB1RX     (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
1227
#define DMA1TSEL__USCIB1TX     (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
1228
#define DMA1TSEL__ADC12IFG     (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
1229
#define DMA1TSEL__RES25        (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
1230
#define DMA1TSEL__RES26        (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
1231
#define DMA1TSEL__USB_FNRXD    (27*0x0100u)   /* DMA channel 1 transfer select 27: USB FNRXD */
1232
#define DMA1TSEL__USB_READY    (28*0x0100u)   /* DMA channel 1 transfer select 28: USB ready */
1233
#define DMA1TSEL__MPY          (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1234
#define DMA1TSEL__DMA0IFG      (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1235
#define DMA1TSEL__DMAE0        (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1236
 
1237
#define DMA2TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1238
#define DMA2TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1239
#define DMA2TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1240
#define DMA2TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1241
#define DMA2TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1242
#define DMA2TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1243
#define DMA2TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1244
#define DMA2TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
1245
#define DMA2TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
1246
#define DMA2TSEL__RES9         (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1247
#define DMA2TSEL__RES10        (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1248
#define DMA2TSEL__RES11        (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1249
#define DMA2TSEL__RES12        (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1250
#define DMA2TSEL__RES13        (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1251
#define DMA2TSEL__RES14        (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
1252
#define DMA2TSEL__RES15        (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
1253
#define DMA2TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1254
#define DMA2TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1255
#define DMA2TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1256
#define DMA2TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1257
#define DMA2TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
1258
#define DMA2TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
1259
#define DMA2TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
1260
#define DMA2TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
1261
#define DMA2TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
1262
#define DMA2TSEL__RES25        (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
1263
#define DMA2TSEL__RES26        (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
1264
#define DMA2TSEL__USB_FNRXD    (27*0x0001u)   /* DMA channel 2 transfer select 27: USB FNRXD */
1265
#define DMA2TSEL__USB_READY    (28*0x0001u)   /* DMA channel 2 transfer select 28: USB ready */
1266
#define DMA2TSEL__MPY          (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1267
#define DMA2TSEL__DMA1IFG      (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1268
#define DMA2TSEL__DMAE0        (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1269
 
1270
/*************************************************************
1271
* Flash Memory
1272
*************************************************************/
1273
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
1274
#define __MSP430_BASEADDRESS_FLASH__ 0x0140
1275
 
1276
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
1277
SFR_8BIT(FCTL1_L);                            /* FLASH Control 1 */
1278
SFR_8BIT(FCTL1_H);                            /* FLASH Control 1 */
1279
//sfrbw    FCTL2               (0x0142)  /* FLASH Control 2 */
1280
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
1281
SFR_8BIT(FCTL3_L);                            /* FLASH Control 3 */
1282
SFR_8BIT(FCTL3_H);                            /* FLASH Control 3 */
1283
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
1284
SFR_8BIT(FCTL4_L);                            /* FLASH Control 4 */
1285
SFR_8BIT(FCTL4_H);                            /* FLASH Control 4 */
1286
 
1287
#define FRPW                   (0x9600)       /* Flash password returned by read */
1288
#define FWPW                   (0xA500)       /* Flash password for write */
1289
#define FXPW                   (0x3300)       /* for use with XOR instruction */
1290
#define FRKEY                  (0x9600)       /* (legacy definition) Flash key returned by read */
1291
#define FWKEY                  (0xA500)       /* (legacy definition) Flash key for write */
1292
#define FXKEY                  (0x3300)       /* (legacy definition) for use with XOR instruction */
1293
 
1294
/* FCTL1 Control Bits */
1295
//#define RESERVED            (0x0001)  /* Reserved */
1296
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
1297
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
1298
//#define RESERVED            (0x0008)  /* Reserved */
1299
//#define RESERVED            (0x0010)  /* Reserved */
1300
#define SWRT                   (0x0020)       /* Smart Write enable */
1301
#define WRT                    (0x0040)       /* Enable bit for Flash write */
1302
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
1303
 
1304
/* FCTL1 Control Bits */
1305
//#define RESERVED            (0x0001)  /* Reserved */
1306
#define ERASE_L                (0x0002)       /* Enable bit for Flash segment erase */
1307
#define MERAS_L                (0x0004)       /* Enable bit for Flash mass erase */
1308
//#define RESERVED            (0x0008)  /* Reserved */
1309
//#define RESERVED            (0x0010)  /* Reserved */
1310
#define SWRT_L                 (0x0020)       /* Smart Write enable */
1311
#define WRT_L                  (0x0040)       /* Enable bit for Flash write */
1312
#define BLKWRT_L               (0x0080)       /* Enable bit for Flash segment write */
1313
 
1314
/* FCTL1 Control Bits */
1315
//#define RESERVED            (0x0001)  /* Reserved */
1316
//#define RESERVED            (0x0008)  /* Reserved */
1317
//#define RESERVED            (0x0010)  /* Reserved */
1318
 
1319
/* FCTL3 Control Bits */
1320
#define BUSY                   (0x0001)       /* Flash busy: 1 */
1321
#define KEYV                   (0x0002)       /* Flash Key violation flag */
1322
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
1323
#define WAIT                   (0x0008)       /* Wait flag for segment write */
1324
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1325
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
1326
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1327
//#define RESERVED            (0x0080)  /* Reserved */
1328
 
1329
/* FCTL3 Control Bits */
1330
#define BUSY_L                 (0x0001)       /* Flash busy: 1 */
1331
#define KEYV_L                 (0x0002)       /* Flash Key violation flag */
1332
#define ACCVIFG_L              (0x0004)       /* Flash Access violation flag */
1333
#define WAIT_L                 (0x0008)       /* Wait flag for segment write */
1334
#define LOCK_L                 (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1335
#define EMEX_L                 (0x0020)       /* Flash Emergency Exit */
1336
#define LOCKA_L                (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1337
//#define RESERVED            (0x0080)  /* Reserved */
1338
 
1339
/* FCTL3 Control Bits */
1340
//#define RESERVED            (0x0080)  /* Reserved */
1341
 
1342
/* FCTL4 Control Bits */
1343
#define VPE                    (0x0001)       /* Voltage Changed during Program Error Flag */
1344
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
1345
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
1346
#define LOCKINFO               (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1347
 
1348
/* FCTL4 Control Bits */
1349
#define VPE_L                  (0x0001)       /* Voltage Changed during Program Error Flag */
1350
#define MGR0_L                 (0x0010)       /* Marginal read 0 mode. */
1351
#define MGR1_L                 (0x0020)       /* Marginal read 1 mode. */
1352
#define LOCKINFO_L             (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1353
 
1354
/* FCTL4 Control Bits */
1355
 
1356
/************************************************************
1357
* HARDWARE MULTIPLIER 32Bit
1358
************************************************************/
1359
#define __MSP430_HAS_MPY32__                  /* Definition to show that Module is available */
1360
#define __MSP430_BASEADDRESS_MPY32__ 0x04C0
1361
 
1362
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
1363
SFR_8BIT(MPY_L);                              /* Multiply Unsigned/Operand 1 */
1364
SFR_8BIT(MPY_H);                              /* Multiply Unsigned/Operand 1 */
1365
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
1366
SFR_8BIT(MPYS_L);                             /* Multiply Signed/Operand 1 */
1367
SFR_8BIT(MPYS_H);                             /* Multiply Signed/Operand 1 */
1368
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
1369
SFR_8BIT(MAC_L);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1370
SFR_8BIT(MAC_H);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1371
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
1372
SFR_8BIT(MACS_L);                             /* Multiply Signed and Accumulate/Operand 1 */
1373
SFR_8BIT(MACS_H);                             /* Multiply Signed and Accumulate/Operand 1 */
1374
SFR_16BIT(OP2);                               /* Operand 2 */
1375
SFR_8BIT(OP2_L);                              /* Operand 2 */
1376
SFR_8BIT(OP2_H);                              /* Operand 2 */
1377
SFR_16BIT(RESLO);                             /* Result Low Word */
1378
SFR_8BIT(RESLO_L);                            /* Result Low Word */
1379
SFR_8BIT(RESLO_H);                            /* Result Low Word */
1380
SFR_16BIT(RESHI);                             /* Result High Word */
1381
SFR_8BIT(RESHI_L);                            /* Result High Word */
1382
SFR_8BIT(RESHI_H);                            /* Result High Word */
1383
SFR_16BIT(SUMEXT);                            /* Sum Extend */
1384
SFR_8BIT(SUMEXT_L);                           /* Sum Extend */
1385
SFR_8BIT(SUMEXT_H);                           /* Sum Extend */
1386
 
1387
SFR_16BIT(MPY32L);                            /* 32-bit operand 1 - multiply - low word */
1388
SFR_8BIT(MPY32L_L);                           /* 32-bit operand 1 - multiply - low word */
1389
SFR_8BIT(MPY32L_H);                           /* 32-bit operand 1 - multiply - low word */
1390
SFR_16BIT(MPY32H);                            /* 32-bit operand 1 - multiply - high word */
1391
SFR_8BIT(MPY32H_L);                           /* 32-bit operand 1 - multiply - high word */
1392
SFR_8BIT(MPY32H_H);                           /* 32-bit operand 1 - multiply - high word */
1393
SFR_16BIT(MPYS32L);                           /* 32-bit operand 1 - signed multiply - low word */
1394
SFR_8BIT(MPYS32L_L);                          /* 32-bit operand 1 - signed multiply - low word */
1395
SFR_8BIT(MPYS32L_H);                          /* 32-bit operand 1 - signed multiply - low word */
1396
SFR_16BIT(MPYS32H);                           /* 32-bit operand 1 - signed multiply - high word */
1397
SFR_8BIT(MPYS32H_L);                          /* 32-bit operand 1 - signed multiply - high word */
1398
SFR_8BIT(MPYS32H_H);                          /* 32-bit operand 1 - signed multiply - high word */
1399
SFR_16BIT(MAC32L);                            /* 32-bit operand 1 - multiply accumulate - low word */
1400
SFR_8BIT(MAC32L_L);                           /* 32-bit operand 1 - multiply accumulate - low word */
1401
SFR_8BIT(MAC32L_H);                           /* 32-bit operand 1 - multiply accumulate - low word */
1402
SFR_16BIT(MAC32H);                            /* 32-bit operand 1 - multiply accumulate - high word */
1403
SFR_8BIT(MAC32H_L);                           /* 32-bit operand 1 - multiply accumulate - high word */
1404
SFR_8BIT(MAC32H_H);                           /* 32-bit operand 1 - multiply accumulate - high word */
1405
SFR_16BIT(MACS32L);                           /* 32-bit operand 1 - signed multiply accumulate - low word */
1406
SFR_8BIT(MACS32L_L);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1407
SFR_8BIT(MACS32L_H);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1408
SFR_16BIT(MACS32H);                           /* 32-bit operand 1 - signed multiply accumulate - high word */
1409
SFR_8BIT(MACS32H_L);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1410
SFR_8BIT(MACS32H_H);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1411
SFR_16BIT(OP2L);                              /* 32-bit operand 2 - low word */
1412
SFR_8BIT(OP2L_L);                             /* 32-bit operand 2 - low word */
1413
SFR_8BIT(OP2L_H);                             /* 32-bit operand 2 - low word */
1414
SFR_16BIT(OP2H);                              /* 32-bit operand 2 - high word */
1415
SFR_8BIT(OP2H_L);                             /* 32-bit operand 2 - high word */
1416
SFR_8BIT(OP2H_H);                             /* 32-bit operand 2 - high word */
1417
SFR_16BIT(RES0);                              /* 32x32-bit result 0 - least significant word */
1418
SFR_8BIT(RES0_L);                             /* 32x32-bit result 0 - least significant word */
1419
SFR_8BIT(RES0_H);                             /* 32x32-bit result 0 - least significant word */
1420
SFR_16BIT(RES1);                              /* 32x32-bit result 1 */
1421
SFR_8BIT(RES1_L);                             /* 32x32-bit result 1 */
1422
SFR_8BIT(RES1_H);                             /* 32x32-bit result 1 */
1423
SFR_16BIT(RES2);                              /* 32x32-bit result 2 */
1424
SFR_8BIT(RES2_L);                             /* 32x32-bit result 2 */
1425
SFR_8BIT(RES2_H);                             /* 32x32-bit result 2 */
1426
SFR_16BIT(RES3);                              /* 32x32-bit result 3 - most significant word */
1427
SFR_8BIT(RES3_L);                             /* 32x32-bit result 3 - most significant word */
1428
SFR_8BIT(RES3_H);                             /* 32x32-bit result 3 - most significant word */
1429
SFR_16BIT(MPY32CTL0);                         /* MPY32 Control Register 0 */
1430
SFR_8BIT(MPY32CTL0_L);                        /* MPY32 Control Register 0 */
1431
SFR_8BIT(MPY32CTL0_H);                        /* MPY32 Control Register 0 */
1432
 
1433
#define MPY_B                  MPY_L          /* Multiply Unsigned/Operand 1 (Byte Access) */
1434
#define MPYS_B                 MPYS_L         /* Multiply Signed/Operand 1 (Byte Access) */
1435
#define MAC_B                  MAC_L          /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
1436
#define MACS_B                 MACS_L         /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
1437
#define OP2_B                  OP2_L          /* Operand 2 (Byte Access) */
1438
#define MPY32L_B               MPY32L_L       /* 32-bit operand 1 - multiply - low word (Byte Access) */
1439
#define MPY32H_B               MPY32H_L       /* 32-bit operand 1 - multiply - high word (Byte Access) */
1440
#define MPYS32L_B              MPYS32L_L      /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
1441
#define MPYS32H_B              MPYS32H_L      /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
1442
#define MAC32L_B               MAC32L_L       /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
1443
#define MAC32H_B               MAC32H_L       /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
1444
#define MACS32L_B              MACS32L_L      /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
1445
#define MACS32H_B              MACS32H_L      /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
1446
#define OP2L_B                 OP2L_L         /* 32-bit operand 2 - low word (Byte Access) */
1447
#define OP2H_B                 OP2H_L         /* 32-bit operand 2 - high word (Byte Access) */
1448
 
1449
/* MPY32CTL0 Control Bits */
1450
#define MPYC                   (0x0001)       /* Carry of the multiplier */
1451
//#define RESERVED            (0x0002)  /* Reserved */
1452
#define MPYFRAC                (0x0004)       /* Fractional mode */
1453
#define MPYSAT                 (0x0008)       /* Saturation mode */
1454
#define MPYM0                  (0x0010)       /* Multiplier mode Bit:0 */
1455
#define MPYM1                  (0x0020)       /* Multiplier mode Bit:1 */
1456
#define OP1_32                 (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1457
#define OP2_32                 (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1458
#define MPYDLYWRTEN            (0x0100)       /* Delayed write enable */
1459
#define MPYDLY32               (0x0200)       /* Delayed write mode */
1460
 
1461
/* MPY32CTL0 Control Bits */
1462
#define MPYC_L                 (0x0001)       /* Carry of the multiplier */
1463
//#define RESERVED            (0x0002)  /* Reserved */
1464
#define MPYFRAC_L              (0x0004)       /* Fractional mode */
1465
#define MPYSAT_L               (0x0008)       /* Saturation mode */
1466
#define MPYM0_L                (0x0010)       /* Multiplier mode Bit:0 */
1467
#define MPYM1_L                (0x0020)       /* Multiplier mode Bit:1 */
1468
#define OP1_32_L               (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1469
#define OP2_32_L               (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1470
 
1471
/* MPY32CTL0 Control Bits */
1472
//#define RESERVED            (0x0002)  /* Reserved */
1473
#define MPYDLYWRTEN_H          (0x0001)       /* Delayed write enable */
1474
#define MPYDLY32_H             (0x0002)       /* Delayed write mode */
1475
 
1476
#define MPYM_0                 (0x0000)       /* Multiplier mode: MPY */
1477
#define MPYM_1                 (0x0010)       /* Multiplier mode: MPYS */
1478
#define MPYM_2                 (0x0020)       /* Multiplier mode: MAC */
1479
#define MPYM_3                 (0x0030)       /* Multiplier mode: MACS */
1480
#define MPYM__MPY              (0x0000)       /* Multiplier mode: MPY */
1481
#define MPYM__MPYS             (0x0010)       /* Multiplier mode: MPYS */
1482
#define MPYM__MAC              (0x0020)       /* Multiplier mode: MAC */
1483
#define MPYM__MACS             (0x0030)       /* Multiplier mode: MACS */
1484
 
1485
/************************************************************
1486
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
1487
************************************************************/
1488
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
1489
#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200
1490
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
1491
#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200
1492
#define __MSP430_HAS_PORTA_R__                /* Definition to show that Module is available */
1493
#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200
1494
 
1495
SFR_16BIT(PAIN);                              /* Port A Input */
1496
SFR_8BIT(PAIN_L);                             /* Port A Input */
1497
SFR_8BIT(PAIN_H);                             /* Port A Input */
1498
SFR_16BIT(PAOUT);                             /* Port A Output */
1499
SFR_8BIT(PAOUT_L);                            /* Port A Output */
1500
SFR_8BIT(PAOUT_H);                            /* Port A Output */
1501
SFR_16BIT(PADIR);                             /* Port A Direction */
1502
SFR_8BIT(PADIR_L);                            /* Port A Direction */
1503
SFR_8BIT(PADIR_H);                            /* Port A Direction */
1504
SFR_16BIT(PAREN);                             /* Port A Resistor Enable */
1505
SFR_8BIT(PAREN_L);                            /* Port A Resistor Enable */
1506
SFR_8BIT(PAREN_H);                            /* Port A Resistor Enable */
1507
SFR_16BIT(PADS);                              /* Port A Resistor Drive Strenght */
1508
SFR_8BIT(PADS_L);                             /* Port A Resistor Drive Strenght */
1509
SFR_8BIT(PADS_H);                             /* Port A Resistor Drive Strenght */
1510
SFR_16BIT(PASEL);                             /* Port A Selection */
1511
SFR_8BIT(PASEL_L);                            /* Port A Selection */
1512
SFR_8BIT(PASEL_H);                            /* Port A Selection */
1513
SFR_16BIT(PAIES);                             /* Port A Interrupt Edge Select */
1514
SFR_8BIT(PAIES_L);                            /* Port A Interrupt Edge Select */
1515
SFR_8BIT(PAIES_H);                            /* Port A Interrupt Edge Select */
1516
SFR_16BIT(PAIE);                              /* Port A Interrupt Enable */
1517
SFR_8BIT(PAIE_L);                             /* Port A Interrupt Enable */
1518
SFR_8BIT(PAIE_H);                             /* Port A Interrupt Enable */
1519
SFR_16BIT(PAIFG);                             /* Port A Interrupt Flag */
1520
SFR_8BIT(PAIFG_L);                            /* Port A Interrupt Flag */
1521
SFR_8BIT(PAIFG_H);                            /* Port A Interrupt Flag */
1522
 
1523
 
1524
SFR_16BIT(P1IV);                              /* Port 1 Interrupt Vector Word */
1525
SFR_16BIT(P2IV);                              /* Port 2 Interrupt Vector Word */
1526
#define P1IN                   (PAIN_L)       /* Port 1 Input */
1527
#define P1OUT                  (PAOUT_L)      /* Port 1 Output */
1528
#define P1DIR                  (PADIR_L)      /* Port 1 Direction */
1529
#define P1REN                  (PAREN_L)      /* Port 1 Resistor Enable */
1530
#define P1DS                   (PADS_L)       /* Port 1 Resistor Drive Strenght */
1531
#define P1SEL                  (PASEL_L)      /* Port 1 Selection */
1532
#define P1IES                  (PAIES_L)      /* Port 1 Interrupt Edge Select */
1533
#define P1IE                   (PAIE_L)       /* Port 1 Interrupt Enable */
1534
#define P1IFG                  (PAIFG_L)      /* Port 1 Interrupt Flag */
1535
 
1536
//Definitions for P1IV
1537
#define P1IV_NONE              (0x0000)       /* No Interrupt pending */
1538
#define P1IV_P1IFG0            (0x0002)       /* P1IV P1IFG.0 */
1539
#define P1IV_P1IFG1            (0x0004)       /* P1IV P1IFG.1 */
1540
#define P1IV_P1IFG2            (0x0006)       /* P1IV P1IFG.2 */
1541
#define P1IV_P1IFG3            (0x0008)       /* P1IV P1IFG.3 */
1542
#define P1IV_P1IFG4            (0x000A)       /* P1IV P1IFG.4 */
1543
#define P1IV_P1IFG5            (0x000C)       /* P1IV P1IFG.5 */
1544
#define P1IV_P1IFG6            (0x000E)       /* P1IV P1IFG.6 */
1545
#define P1IV_P1IFG7            (0x0010)       /* P1IV P1IFG.7 */
1546
 
1547
#define P2IN                   (PAIN_H)       /* Port 2 Input */
1548
#define P2OUT                  (PAOUT_H)      /* Port 2 Output */
1549
#define P2DIR                  (PADIR_H)      /* Port 2 Direction */
1550
#define P2REN                  (PAREN_H)      /* Port 2 Resistor Enable */
1551
#define P2DS                   (PADS_H)       /* Port 2 Resistor Drive Strenght */
1552
#define P2SEL                  (PASEL_H)      /* Port 2 Selection */
1553
#define P2IES                  (PAIES_H)      /* Port 2 Interrupt Edge Select */
1554
#define P2IE                   (PAIE_H)       /* Port 2 Interrupt Enable */
1555
#define P2IFG                  (PAIFG_H)      /* Port 2 Interrupt Flag */
1556
 
1557
//Definitions for P2IV
1558
#define P2IV_NONE              (0x0000)       /* No Interrupt pending */
1559
#define P2IV_P2IFG0            (0x0002)       /* P2IV P2IFG.0 */
1560
#define P2IV_P2IFG1            (0x0004)       /* P2IV P2IFG.1 */
1561
#define P2IV_P2IFG2            (0x0006)       /* P2IV P2IFG.2 */
1562
#define P2IV_P2IFG3            (0x0008)       /* P2IV P2IFG.3 */
1563
#define P2IV_P2IFG4            (0x000A)       /* P2IV P2IFG.4 */
1564
#define P2IV_P2IFG5            (0x000C)       /* P2IV P2IFG.5 */
1565
#define P2IV_P2IFG6            (0x000E)       /* P2IV P2IFG.6 */
1566
#define P2IV_P2IFG7            (0x0010)       /* P2IV P2IFG.7 */
1567
 
1568
 
1569
/************************************************************
1570
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
1571
************************************************************/
1572
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
1573
#define __MSP430_BASEADDRESS_PORT3_R__ 0x0220
1574
#define __MSP430_HAS_PORT4_R__                /* Definition to show that Module is available */
1575
#define __MSP430_BASEADDRESS_PORT4_R__ 0x0220
1576
#define __MSP430_HAS_PORTB_R__                /* Definition to show that Module is available */
1577
#define __MSP430_BASEADDRESS_PORTB_R__ 0x0220
1578
 
1579
SFR_16BIT(PBIN);                              /* Port B Input */
1580
SFR_8BIT(PBIN_L);                             /* Port B Input */
1581
SFR_8BIT(PBIN_H);                             /* Port B Input */
1582
SFR_16BIT(PBOUT);                             /* Port B Output */
1583
SFR_8BIT(PBOUT_L);                            /* Port B Output */
1584
SFR_8BIT(PBOUT_H);                            /* Port B Output */
1585
SFR_16BIT(PBDIR);                             /* Port B Direction */
1586
SFR_8BIT(PBDIR_L);                            /* Port B Direction */
1587
SFR_8BIT(PBDIR_H);                            /* Port B Direction */
1588
SFR_16BIT(PBREN);                             /* Port B Resistor Enable */
1589
SFR_8BIT(PBREN_L);                            /* Port B Resistor Enable */
1590
SFR_8BIT(PBREN_H);                            /* Port B Resistor Enable */
1591
SFR_16BIT(PBDS);                              /* Port B Resistor Drive Strenght */
1592
SFR_8BIT(PBDS_L);                             /* Port B Resistor Drive Strenght */
1593
SFR_8BIT(PBDS_H);                             /* Port B Resistor Drive Strenght */
1594
SFR_16BIT(PBSEL);                             /* Port B Selection */
1595
SFR_8BIT(PBSEL_L);                            /* Port B Selection */
1596
SFR_8BIT(PBSEL_H);                            /* Port B Selection */
1597
 
1598
 
1599
#define P3IN                   (PBIN_L)       /* Port 3 Input */
1600
#define P3OUT                  (PBOUT_L)      /* Port 3 Output */
1601
#define P3DIR                  (PBDIR_L)      /* Port 3 Direction */
1602
#define P3REN                  (PBREN_L)      /* Port 3 Resistor Enable */
1603
#define P3DS                   (PBDS_L)       /* Port 3 Resistor Drive Strenght */
1604
#define P3SEL                  (PBSEL_L)      /* Port 3 Selection */
1605
 
1606
#define P4IN                   (PBIN_H)       /* Port 4 Input */
1607
#define P4OUT                  (PBOUT_H)      /* Port 4 Output */
1608
#define P4DIR                  (PBDIR_H)      /* Port 4 Direction */
1609
#define P4REN                  (PBREN_H)      /* Port 4 Resistor Enable */
1610
#define P4DS                   (PBDS_H)       /* Port 4 Resistor Drive Strenght */
1611
#define P4SEL                  (PBSEL_H)      /* Port 4 Selection */
1612
 
1613
 
1614
/************************************************************
1615
* DIGITAL I/O Port5/6 Pull up / Pull down Resistors
1616
************************************************************/
1617
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
1618
#define __MSP430_BASEADDRESS_PORT5_R__ 0x0240
1619
#define __MSP430_HAS_PORT6_R__                /* Definition to show that Module is available */
1620
#define __MSP430_BASEADDRESS_PORT6_R__ 0x0240
1621
#define __MSP430_HAS_PORTC_R__                /* Definition to show that Module is available */
1622
#define __MSP430_BASEADDRESS_PORTC_R__ 0x0240
1623
 
1624
SFR_16BIT(PCIN);                              /* Port C Input */
1625
SFR_8BIT(PCIN_L);                             /* Port C Input */
1626
SFR_8BIT(PCIN_H);                             /* Port C Input */
1627
SFR_16BIT(PCOUT);                             /* Port C Output */
1628
SFR_8BIT(PCOUT_L);                            /* Port C Output */
1629
SFR_8BIT(PCOUT_H);                            /* Port C Output */
1630
SFR_16BIT(PCDIR);                             /* Port C Direction */
1631
SFR_8BIT(PCDIR_L);                            /* Port C Direction */
1632
SFR_8BIT(PCDIR_H);                            /* Port C Direction */
1633
SFR_16BIT(PCREN);                             /* Port C Resistor Enable */
1634
SFR_8BIT(PCREN_L);                            /* Port C Resistor Enable */
1635
SFR_8BIT(PCREN_H);                            /* Port C Resistor Enable */
1636
SFR_16BIT(PCDS);                              /* Port C Resistor Drive Strenght */
1637
SFR_8BIT(PCDS_L);                             /* Port C Resistor Drive Strenght */
1638
SFR_8BIT(PCDS_H);                             /* Port C Resistor Drive Strenght */
1639
SFR_16BIT(PCSEL);                             /* Port C Selection */
1640
SFR_8BIT(PCSEL_L);                            /* Port C Selection */
1641
SFR_8BIT(PCSEL_H);                            /* Port C Selection */
1642
 
1643
 
1644
#define P5IN                   (PCIN_L)       /* Port 5 Input */
1645
#define P5OUT                  (PCOUT_L)      /* Port 5 Output */
1646
#define P5DIR                  (PCDIR_L)      /* Port 5 Direction */
1647
#define P5REN                  (PCREN_L)      /* Port 5 Resistor Enable */
1648
#define P5DS                   (PCDS_L)       /* Port 5 Resistor Drive Strenght */
1649
#define P5SEL                  (PCSEL_L)      /* Port 5 Selection */
1650
 
1651
#define P6IN                   (PCIN_H)       /* Port 6 Input */
1652
#define P6OUT                  (PCOUT_H)      /* Port 6 Output */
1653
#define P6DIR                  (PCDIR_H)      /* Port 6 Direction */
1654
#define P6REN                  (PCREN_H)      /* Port 6 Resistor Enable */
1655
#define P6DS                   (PCDS_H)       /* Port 6 Resistor Drive Strenght */
1656
#define P6SEL                  (PCSEL_H)      /* Port 6 Selection */
1657
 
1658
 
1659
/************************************************************
1660
* DIGITAL I/O PortJ Pull up / Pull down Resistors
1661
************************************************************/
1662
#define __MSP430_HAS_PORTJ_R__                /* Definition to show that Module is available */
1663
#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320
1664
 
1665
SFR_16BIT(PJIN);                              /* Port J Input */
1666
SFR_8BIT(PJIN_L);                             /* Port J Input */
1667
SFR_8BIT(PJIN_H);                             /* Port J Input */
1668
SFR_16BIT(PJOUT);                             /* Port J Output */
1669
SFR_8BIT(PJOUT_L);                            /* Port J Output */
1670
SFR_8BIT(PJOUT_H);                            /* Port J Output */
1671
SFR_16BIT(PJDIR);                             /* Port J Direction */
1672
SFR_8BIT(PJDIR_L);                            /* Port J Direction */
1673
SFR_8BIT(PJDIR_H);                            /* Port J Direction */
1674
SFR_16BIT(PJREN);                             /* Port J Resistor Enable */
1675
SFR_8BIT(PJREN_L);                            /* Port J Resistor Enable */
1676
SFR_8BIT(PJREN_H);                            /* Port J Resistor Enable */
1677
SFR_16BIT(PJDS);                              /* Port J Resistor Drive Strenght */
1678
SFR_8BIT(PJDS_L);                             /* Port J Resistor Drive Strenght */
1679
SFR_8BIT(PJDS_H);                             /* Port J Resistor Drive Strenght */
1680
 
1681
/************************************************************
1682
* PORT MAPPING CONTROLLER
1683
************************************************************/
1684
#define __MSP430_HAS_PORT_MAPPING__                /* Definition to show that Module is available */
1685
#define __MSP430_BASEADDRESS_PORT_MAPPING__ 0x01C0
1686
 
1687
SFR_16BIT(PMAPKEYID);                         /* Port Mapping Key register */
1688
SFR_8BIT(PMAPKEYID_L);                        /* Port Mapping Key register */
1689
SFR_8BIT(PMAPKEYID_H);                        /* Port Mapping Key register */
1690
SFR_16BIT(PMAPCTL);                           /* Port Mapping control register */
1691
SFR_8BIT(PMAPCTL_L);                          /* Port Mapping control register */
1692
SFR_8BIT(PMAPCTL_H);                          /* Port Mapping control register */
1693
 
1694
#define  PMAPKEY               (0x2D52)       /* Port Mapping Key */
1695
#define  PMAPPWD               PMAPKEYID      /* Legacy Definition: Mapping Key register */
1696
#define  PMAPPW                (0x2D52)       /* Legacy Definition: Port Mapping Password */
1697
 
1698
/* PMAPCTL Control Bits */
1699
#define PMAPLOCKED             (0x0001)       /* Port Mapping Lock bit. Read only */
1700
#define PMAPRECFG              (0x0002)       /* Port Mapping re-configuration control bit */
1701
 
1702
/* PMAPCTL Control Bits */
1703
#define PMAPLOCKED_L           (0x0001)       /* Port Mapping Lock bit. Read only */
1704
#define PMAPRECFG_L            (0x0002)       /* Port Mapping re-configuration control bit */
1705
 
1706
/* PMAPCTL Control Bits */
1707
 
1708
/************************************************************
1709
* PORT 4 MAPPING CONTROLLER
1710
************************************************************/
1711
#define __MSP430_HAS_PORT4_MAPPING__                /* Definition to show that Module is available */
1712
#define __MSP430_BASEADDRESS_PORT4_MAPPING__ 0x01E0
1713
 
1714
SFR_16BIT(P4MAP01);                           /* Port P4.0/1 mapping register */
1715
SFR_8BIT(P4MAP01_L);                          /* Port P4.0/1 mapping register */
1716
SFR_8BIT(P4MAP01_H);                          /* Port P4.0/1 mapping register */
1717
SFR_16BIT(P4MAP23);                           /* Port P4.2/3 mapping register */
1718
SFR_8BIT(P4MAP23_L);                          /* Port P4.2/3 mapping register */
1719
SFR_8BIT(P4MAP23_H);                          /* Port P4.2/3 mapping register */
1720
SFR_16BIT(P4MAP45);                           /* Port P4.4/5 mapping register */
1721
SFR_8BIT(P4MAP45_L);                          /* Port P4.4/5 mapping register */
1722
SFR_8BIT(P4MAP45_H);                          /* Port P4.4/5 mapping register */
1723
SFR_16BIT(P4MAP67);                           /* Port P4.6/7 mapping register */
1724
SFR_8BIT(P4MAP67_L);                          /* Port P4.6/7 mapping register */
1725
SFR_8BIT(P4MAP67_H);                          /* Port P4.6/7 mapping register */
1726
 
1727
#define  P4MAP0                P4MAP01_L      /* Port P4.0 mapping register */
1728
#define  P4MAP1                P4MAP01_H      /* Port P4.1 mapping register */
1729
#define  P4MAP2                P4MAP23_L      /* Port P4.2 mapping register */
1730
#define  P4MAP3                P4MAP23_H      /* Port P4.3 mapping register */
1731
#define  P4MAP4                P4MAP45_L      /* Port P4.4 mapping register */
1732
#define  P4MAP5                P4MAP45_H      /* Port P4.5 mapping register */
1733
#define  P4MAP6                P4MAP67_L      /* Port P4.6 mapping register */
1734
#define  P4MAP7                P4MAP67_H      /* Port P4.7 mapping register */
1735
 
1736
#define PM_NONE                0
1737
#define PM_CBOUT0              1
1738
#define PM_TB0CLK              1
1739
#define PM_ADC12CLK            2
1740
#define PM_DMAE0               2
1741
#define PM_SVMOUT              3
1742
#define PM_TB0OUTH             3
1743
#define PM_TB0CCR0A            4
1744
#define PM_TB0CCR1A            5
1745
#define PM_TB0CCR2A            6
1746
#define PM_TB0CCR3A            7
1747
#define PM_TB0CCR4A            8
1748
#define PM_TB0CCR5A            9
1749
#define PM_TB0CCR6A            10
1750
#define PM_UCA1RXD             11
1751
#define PM_UCA1SOMI            11
1752
#define PM_UCA1TXD             12
1753
#define PM_UCA1SIMO            12
1754
#define PM_UCA1CLK             13
1755
#define PM_UCB1STE             13
1756
#define PM_UCB1SOMI            14
1757
#define PM_UCB1SCL             14
1758
#define PM_UCB1SIMO            15
1759
#define PM_UCB1SDA             15
1760
#define PM_UCB1CLK             16
1761
#define PM_UCA1STE             16
1762
#define PM_CBOUT1              17
1763
#define PM_MCLK                18
1764
#define PM_ANALOG              31
1765
 
1766
/************************************************************
1767
* PMM - Power Management System
1768
************************************************************/
1769
#define __MSP430_HAS_PMM__                    /* Definition to show that Module is available */
1770
#define __MSP430_BASEADDRESS_PMM__ 0x0120
1771
 
1772
SFR_16BIT(PMMCTL0);                           /* PMM Control 0 */
1773
SFR_8BIT(PMMCTL0_L);                          /* PMM Control 0 */
1774
SFR_8BIT(PMMCTL0_H);                          /* PMM Control 0 */
1775
SFR_16BIT(PMMCTL1);                           /* PMM Control 1 */
1776
SFR_8BIT(PMMCTL1_L);                          /* PMM Control 1 */
1777
SFR_8BIT(PMMCTL1_H);                          /* PMM Control 1 */
1778
SFR_16BIT(SVSMHCTL);                          /* SVS and SVM high side control register */
1779
SFR_8BIT(SVSMHCTL_L);                         /* SVS and SVM high side control register */
1780
SFR_8BIT(SVSMHCTL_H);                         /* SVS and SVM high side control register */
1781
SFR_16BIT(SVSMLCTL);                          /* SVS and SVM low side control register */
1782
SFR_8BIT(SVSMLCTL_L);                         /* SVS and SVM low side control register */
1783
SFR_8BIT(SVSMLCTL_H);                         /* SVS and SVM low side control register */
1784
SFR_16BIT(SVSMIO);                            /* SVSIN and SVSOUT control register */
1785
SFR_8BIT(SVSMIO_L);                           /* SVSIN and SVSOUT control register */
1786
SFR_8BIT(SVSMIO_H);                           /* SVSIN and SVSOUT control register */
1787
SFR_16BIT(PMMIFG);                            /* PMM Interrupt Flag */
1788
SFR_8BIT(PMMIFG_L);                           /* PMM Interrupt Flag */
1789
SFR_8BIT(PMMIFG_H);                           /* PMM Interrupt Flag */
1790
SFR_16BIT(PMMRIE);                            /* PMM and RESET Interrupt Enable */
1791
SFR_8BIT(PMMRIE_L);                           /* PMM and RESET Interrupt Enable */
1792
SFR_8BIT(PMMRIE_H);                           /* PMM and RESET Interrupt Enable */
1793
SFR_16BIT(PM5CTL0);                           /* PMM Power Mode 5 Control Register 0 */
1794
SFR_8BIT(PM5CTL0_L);                          /* PMM Power Mode 5 Control Register 0 */
1795
SFR_8BIT(PM5CTL0_H);                          /* PMM Power Mode 5 Control Register 0 */
1796
 
1797
#define PMMPW                  (0xA500)       /* PMM Register Write Password */
1798
#define PMMPW_H                (0xA5)         /* PMM Register Write Password for high word access */
1799
 
1800
/* PMMCTL0 Control Bits */
1801
#define PMMCOREV0              (0x0001)       /* PMM Core Voltage Bit: 0 */
1802
#define PMMCOREV1              (0x0002)       /* PMM Core Voltage Bit: 1 */
1803
#define PMMSWBOR               (0x0004)       /* PMM Software BOR */
1804
#define PMMSWPOR               (0x0008)       /* PMM Software POR */
1805
#define PMMREGOFF              (0x0010)       /* PMM Turn Regulator off */
1806
#define PMMHPMRE               (0x0080)       /* PMM Global High Power Module Request Enable */
1807
 
1808
/* PMMCTL0 Control Bits */
1809
#define PMMCOREV0_L            (0x0001)       /* PMM Core Voltage Bit: 0 */
1810
#define PMMCOREV1_L            (0x0002)       /* PMM Core Voltage Bit: 1 */
1811
#define PMMSWBOR_L             (0x0004)       /* PMM Software BOR */
1812
#define PMMSWPOR_L             (0x0008)       /* PMM Software POR */
1813
#define PMMREGOFF_L            (0x0010)       /* PMM Turn Regulator off */
1814
#define PMMHPMRE_L             (0x0080)       /* PMM Global High Power Module Request Enable */
1815
 
1816
/* PMMCTL0 Control Bits */
1817
 
1818
#define PMMCOREV_0             (0x0000)       /* PMM Core Voltage 0 (1.35V) */
1819
#define PMMCOREV_1             (0x0001)       /* PMM Core Voltage 1 (1.55V) */
1820
#define PMMCOREV_2             (0x0002)       /* PMM Core Voltage 2 (1.75V) */
1821
#define PMMCOREV_3             (0x0003)       /* PMM Core Voltage 3 (1.85V) */
1822
 
1823
/* PMMCTL1 Control Bits */
1824
#define PMMREFMD               (0x0001)       /* PMM Reference Mode */
1825
#define PMMCMD0                (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1826
#define PMMCMD1                (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1827
 
1828
/* PMMCTL1 Control Bits */
1829
#define PMMREFMD_L             (0x0001)       /* PMM Reference Mode */
1830
#define PMMCMD0_L              (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1831
#define PMMCMD1_L              (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1832
 
1833
/* PMMCTL1 Control Bits */
1834
 
1835
/* SVSMHCTL Control Bits */
1836
#define SVSMHRRL0              (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1837
#define SVSMHRRL1              (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1838
#define SVSMHRRL2              (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1839
#define SVSMHDLYST             (0x0008)       /* SVS and SVM high side delay status */
1840
#define SVSHMD                 (0x0010)       /* SVS high side mode */
1841
#define SVSMHEVM               (0x0040)       /* SVS and SVM high side event mask */
1842
#define SVSMHACE               (0x0080)       /* SVS and SVM high side auto control enable */
1843
#define SVSHRVL0               (0x0100)       /* SVS high side reset voltage level Bit: 0 */
1844
#define SVSHRVL1               (0x0200)       /* SVS high side reset voltage level Bit: 1 */
1845
#define SVSHE                  (0x0400)       /* SVS high side enable */
1846
#define SVSHFP                 (0x0800)       /* SVS high side full performace mode */
1847
#define SVMHOVPE               (0x1000)       /* SVM high side over-voltage enable */
1848
#define SVMHE                  (0x4000)       /* SVM high side enable */
1849
#define SVMHFP                 (0x8000)       /* SVM high side full performace mode */
1850
 
1851
/* SVSMHCTL Control Bits */
1852
#define SVSMHRRL0_L            (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1853
#define SVSMHRRL1_L            (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1854
#define SVSMHRRL2_L            (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1855
#define SVSMHDLYST_L           (0x0008)       /* SVS and SVM high side delay status */
1856
#define SVSHMD_L               (0x0010)       /* SVS high side mode */
1857
#define SVSMHEVM_L             (0x0040)       /* SVS and SVM high side event mask */
1858
#define SVSMHACE_L             (0x0080)       /* SVS and SVM high side auto control enable */
1859
 
1860
/* SVSMHCTL Control Bits */
1861
#define SVSHRVL0_H             (0x0001)       /* SVS high side reset voltage level Bit: 0 */
1862
#define SVSHRVL1_H             (0x0002)       /* SVS high side reset voltage level Bit: 1 */
1863
#define SVSHE_H                (0x0004)       /* SVS high side enable */
1864
#define SVSHFP_H               (0x0008)       /* SVS high side full performace mode */
1865
#define SVMHOVPE_H             (0x0010)       /* SVM high side over-voltage enable */
1866
#define SVMHE_H                (0x0040)       /* SVM high side enable */
1867
#define SVMHFP_H               (0x0080)       /* SVM high side full performace mode */
1868
 
1869
#define SVSMHRRL_0             (0x0000)       /* SVS and SVM high side Reset Release Voltage Level 0 */
1870
#define SVSMHRRL_1             (0x0001)       /* SVS and SVM high side Reset Release Voltage Level 1 */
1871
#define SVSMHRRL_2             (0x0002)       /* SVS and SVM high side Reset Release Voltage Level 2 */
1872
#define SVSMHRRL_3             (0x0003)       /* SVS and SVM high side Reset Release Voltage Level 3 */
1873
#define SVSMHRRL_4             (0x0004)       /* SVS and SVM high side Reset Release Voltage Level 4 */
1874
#define SVSMHRRL_5             (0x0005)       /* SVS and SVM high side Reset Release Voltage Level 5 */
1875
#define SVSMHRRL_6             (0x0006)       /* SVS and SVM high side Reset Release Voltage Level 6 */
1876
#define SVSMHRRL_7             (0x0007)       /* SVS and SVM high side Reset Release Voltage Level 7 */
1877
 
1878
#define SVSHRVL_0              (0x0000)       /* SVS high side Reset Release Voltage Level 0 */
1879
#define SVSHRVL_1              (0x0100)       /* SVS high side Reset Release Voltage Level 1 */
1880
#define SVSHRVL_2              (0x0200)       /* SVS high side Reset Release Voltage Level 2 */
1881
#define SVSHRVL_3              (0x0300)       /* SVS high side Reset Release Voltage Level 3 */
1882
 
1883
/* SVSMLCTL Control Bits */
1884
#define SVSMLRRL0              (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1885
#define SVSMLRRL1              (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1886
#define SVSMLRRL2              (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1887
#define SVSMLDLYST             (0x0008)       /* SVS and SVM low side delay status */
1888
#define SVSLMD                 (0x0010)       /* SVS low side mode */
1889
#define SVSMLEVM               (0x0040)       /* SVS and SVM low side event mask */
1890
#define SVSMLACE               (0x0080)       /* SVS and SVM low side auto control enable */
1891
#define SVSLRVL0               (0x0100)       /* SVS low side reset voltage level Bit: 0 */
1892
#define SVSLRVL1               (0x0200)       /* SVS low side reset voltage level Bit: 1 */
1893
#define SVSLE                  (0x0400)       /* SVS low side enable */
1894
#define SVSLFP                 (0x0800)       /* SVS low side full performace mode */
1895
#define SVMLOVPE               (0x1000)       /* SVM low side over-voltage enable */
1896
#define SVMLE                  (0x4000)       /* SVM low side enable */
1897
#define SVMLFP                 (0x8000)       /* SVM low side full performace mode */
1898
 
1899
/* SVSMLCTL Control Bits */
1900
#define SVSMLRRL0_L            (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1901
#define SVSMLRRL1_L            (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1902
#define SVSMLRRL2_L            (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1903
#define SVSMLDLYST_L           (0x0008)       /* SVS and SVM low side delay status */
1904
#define SVSLMD_L               (0x0010)       /* SVS low side mode */
1905
#define SVSMLEVM_L             (0x0040)       /* SVS and SVM low side event mask */
1906
#define SVSMLACE_L             (0x0080)       /* SVS and SVM low side auto control enable */
1907
 
1908
/* SVSMLCTL Control Bits */
1909
#define SVSLRVL0_H             (0x0001)       /* SVS low side reset voltage level Bit: 0 */
1910
#define SVSLRVL1_H             (0x0002)       /* SVS low side reset voltage level Bit: 1 */
1911
#define SVSLE_H                (0x0004)       /* SVS low side enable */
1912
#define SVSLFP_H               (0x0008)       /* SVS low side full performace mode */
1913
#define SVMLOVPE_H             (0x0010)       /* SVM low side over-voltage enable */
1914
#define SVMLE_H                (0x0040)       /* SVM low side enable */
1915
#define SVMLFP_H               (0x0080)       /* SVM low side full performace mode */
1916
 
1917
#define SVSMLRRL_0             (0x0000)       /* SVS and SVM low side Reset Release Voltage Level 0 */
1918
#define SVSMLRRL_1             (0x0001)       /* SVS and SVM low side Reset Release Voltage Level 1 */
1919
#define SVSMLRRL_2             (0x0002)       /* SVS and SVM low side Reset Release Voltage Level 2 */
1920
#define SVSMLRRL_3             (0x0003)       /* SVS and SVM low side Reset Release Voltage Level 3 */
1921
#define SVSMLRRL_4             (0x0004)       /* SVS and SVM low side Reset Release Voltage Level 4 */
1922
#define SVSMLRRL_5             (0x0005)       /* SVS and SVM low side Reset Release Voltage Level 5 */
1923
#define SVSMLRRL_6             (0x0006)       /* SVS and SVM low side Reset Release Voltage Level 6 */
1924
#define SVSMLRRL_7             (0x0007)       /* SVS and SVM low side Reset Release Voltage Level 7 */
1925
 
1926
#define SVSLRVL_0              (0x0000)       /* SVS low side Reset Release Voltage Level 0 */
1927
#define SVSLRVL_1              (0x0100)       /* SVS low side Reset Release Voltage Level 1 */
1928
#define SVSLRVL_2              (0x0200)       /* SVS low side Reset Release Voltage Level 2 */
1929
#define SVSLRVL_3              (0x0300)       /* SVS low side Reset Release Voltage Level 3 */
1930
 
1931
/* SVSMIO Control Bits */
1932
#define SVMLOE                 (0x0008)       /* SVM low side output enable */
1933
#define SVMLVLROE              (0x0010)       /* SVM low side voltage level reached output enable */
1934
#define SVMOUTPOL              (0x0020)       /* SVMOUT pin polarity */
1935
#define SVMHOE                 (0x0800)       /* SVM high side output enable */
1936
#define SVMHVLROE              (0x1000)       /* SVM high side voltage level reached output enable */
1937
 
1938
/* SVSMIO Control Bits */
1939
#define SVMLOE_L               (0x0008)       /* SVM low side output enable */
1940
#define SVMLVLROE_L            (0x0010)       /* SVM low side voltage level reached output enable */
1941
#define SVMOUTPOL_L            (0x0020)       /* SVMOUT pin polarity */
1942
 
1943
/* SVSMIO Control Bits */
1944
#define SVMHOE_H               (0x0008)       /* SVM high side output enable */
1945
#define SVMHVLROE_H            (0x0010)       /* SVM high side voltage level reached output enable */
1946
 
1947
/* PMMIFG Control Bits */
1948
#define SVSMLDLYIFG            (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1949
#define SVMLIFG                (0x0002)       /* SVM low side interrupt flag */
1950
#define SVMLVLRIFG             (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1951
#define SVSMHDLYIFG            (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1952
#define SVMHIFG                (0x0020)       /* SVM high side interrupt flag */
1953
#define SVMHVLRIFG             (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1954
#define PMMBORIFG              (0x0100)       /* PMM Software BOR interrupt flag */
1955
#define PMMRSTIFG              (0x0200)       /* PMM RESET pin interrupt flag */
1956
#define PMMPORIFG              (0x0400)       /* PMM Software POR interrupt flag */
1957
#define SVSHIFG                (0x1000)       /* SVS low side interrupt flag */
1958
#define SVSLIFG                (0x2000)       /* SVS high side interrupt flag */
1959
#define PMMLPM5IFG             (0x8000)       /* LPM5 indication Flag */
1960
 
1961
/* PMMIFG Control Bits */
1962
#define SVSMLDLYIFG_L          (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1963
#define SVMLIFG_L              (0x0002)       /* SVM low side interrupt flag */
1964
#define SVMLVLRIFG_L           (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1965
#define SVSMHDLYIFG_L          (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1966
#define SVMHIFG_L              (0x0020)       /* SVM high side interrupt flag */
1967
#define SVMHVLRIFG_L           (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1968
 
1969
/* PMMIFG Control Bits */
1970
#define PMMBORIFG_H            (0x0001)       /* PMM Software BOR interrupt flag */
1971
#define PMMRSTIFG_H            (0x0002)       /* PMM RESET pin interrupt flag */
1972
#define PMMPORIFG_H            (0x0004)       /* PMM Software POR interrupt flag */
1973
#define SVSHIFG_H              (0x0010)       /* SVS low side interrupt flag */
1974
#define SVSLIFG_H              (0x0020)       /* SVS high side interrupt flag */
1975
#define PMMLPM5IFG_H           (0x0080)       /* LPM5 indication Flag */
1976
 
1977
#define PMMRSTLPM5IFG          PMMLPM5IFG     /* LPM5 indication Flag */
1978
 
1979
/* PMMIE and RESET Control Bits */
1980
#define SVSMLDLYIE             (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1981
#define SVMLIE                 (0x0002)       /* SVM low side interrupt enable */
1982
#define SVMLVLRIE              (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1983
#define SVSMHDLYIE             (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1984
#define SVMHIE                 (0x0020)       /* SVM high side interrupt enable */
1985
#define SVMHVLRIE              (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1986
#define SVSLPE                 (0x0100)       /* SVS low side POR enable */
1987
#define SVMLVLRPE              (0x0200)       /* SVM low side Voltage Level reached POR enable */
1988
#define SVSHPE                 (0x1000)       /* SVS high side POR enable */
1989
#define SVMHVLRPE              (0x2000)       /* SVM high side Voltage Level reached POR enable */
1990
 
1991
/* PMMIE and RESET Control Bits */
1992
#define SVSMLDLYIE_L           (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1993
#define SVMLIE_L               (0x0002)       /* SVM low side interrupt enable */
1994
#define SVMLVLRIE_L            (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1995
#define SVSMHDLYIE_L           (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1996
#define SVMHIE_L               (0x0020)       /* SVM high side interrupt enable */
1997
#define SVMHVLRIE_L            (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1998
 
1999
/* PMMIE and RESET Control Bits */
2000
#define SVSLPE_H               (0x0001)       /* SVS low side POR enable */
2001
#define SVMLVLRPE_H            (0x0002)       /* SVM low side Voltage Level reached POR enable */
2002
#define SVSHPE_H               (0x0010)       /* SVS high side POR enable */
2003
#define SVMHVLRPE_H            (0x0020)       /* SVM high side Voltage Level reached POR enable */
2004
 
2005
/* PM5CTL0 Power Mode 5 Control Bits */
2006
#define LOCKLPM5               (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
2007
 
2008
/* PM5CTL0 Power Mode 5 Control Bits */
2009
#define LOCKLPM5_L             (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
2010
 
2011
/* PM5CTL0 Power Mode 5 Control Bits */
2012
#define LOCKIO                 LOCKLPM5       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
2013
 
2014
/*************************************************************
2015
* RAM Control Module
2016
*************************************************************/
2017
#define __MSP430_HAS_RC__                     /* Definition to show that Module is available */
2018
#define __MSP430_BASEADDRESS_RC__ 0x0158
2019
 
2020
SFR_16BIT(RCCTL0);                            /* Ram Controller Control Register */
2021
SFR_8BIT(RCCTL0_L);                           /* Ram Controller Control Register */
2022
SFR_8BIT(RCCTL0_H);                           /* Ram Controller Control Register */
2023
 
2024
/* RCCTL0 Control Bits */
2025
#define RCRS0OFF               (0x0001)       /* RAM Controller RAM Sector 0 Off */
2026
#define RCRS1OFF               (0x0002)       /* RAM Controller RAM Sector 1 Off */
2027
#define RCRS2OFF               (0x0004)       /* RAM Controller RAM Sector 2 Off */
2028
#define RCRS3OFF               (0x0008)       /* RAM Controller RAM Sector 3 Off */
2029
#define RCRS7OFF               (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
2030
 
2031
/* RCCTL0 Control Bits */
2032
#define RCRS0OFF_L             (0x0001)       /* RAM Controller RAM Sector 0 Off */
2033
#define RCRS1OFF_L             (0x0002)       /* RAM Controller RAM Sector 1 Off */
2034
#define RCRS2OFF_L             (0x0004)       /* RAM Controller RAM Sector 2 Off */
2035
#define RCRS3OFF_L             (0x0008)       /* RAM Controller RAM Sector 3 Off */
2036
#define RCRS7OFF_L             (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
2037
 
2038
/* RCCTL0 Control Bits */
2039
 
2040
#define RCKEY                  (0x5A00)
2041
 
2042
/************************************************************
2043
* Shared Reference
2044
************************************************************/
2045
#define __MSP430_HAS_REF__                    /* Definition to show that Module is available */
2046
#define __MSP430_BASEADDRESS_REF__ 0x01B0
2047
 
2048
SFR_16BIT(REFCTL0);                           /* REF Shared Reference control register 0 */
2049
SFR_8BIT(REFCTL0_L);                          /* REF Shared Reference control register 0 */
2050
SFR_8BIT(REFCTL0_H);                          /* REF Shared Reference control register 0 */
2051
 
2052
/* REFCTL0 Control Bits */
2053
#define REFON                  (0x0001)       /* REF Reference On */
2054
#define REFOUT                 (0x0002)       /* REF Reference output Buffer On */
2055
//#define RESERVED            (0x0004)  /* Reserved */
2056
#define REFTCOFF               (0x0008)       /* REF Temp.Sensor off */
2057
#define REFVSEL0               (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2058
#define REFVSEL1               (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2059
//#define RESERVED            (0x0040)  /* Reserved */
2060
#define REFMSTR                (0x0080)       /* REF Master Control */
2061
#define REFGENACT              (0x0100)       /* REF Reference generator active */
2062
#define REFBGACT               (0x0200)       /* REF Reference bandgap active */
2063
#define REFGENBUSY             (0x0400)       /* REF Reference generator busy */
2064
#define BGMODE                 (0x0800)       /* REF Bandgap mode */
2065
//#define RESERVED            (0x1000)  /* Reserved */
2066
//#define RESERVED            (0x2000)  /* Reserved */
2067
//#define RESERVED            (0x4000)  /* Reserved */
2068
//#define RESERVED            (0x8000)  /* Reserved */
2069
 
2070
/* REFCTL0 Control Bits */
2071
#define REFON_L                (0x0001)       /* REF Reference On */
2072
#define REFOUT_L               (0x0002)       /* REF Reference output Buffer On */
2073
//#define RESERVED            (0x0004)  /* Reserved */
2074
#define REFTCOFF_L             (0x0008)       /* REF Temp.Sensor off */
2075
#define REFVSEL0_L             (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2076
#define REFVSEL1_L             (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2077
//#define RESERVED            (0x0040)  /* Reserved */
2078
#define REFMSTR_L              (0x0080)       /* REF Master Control */
2079
//#define RESERVED            (0x1000)  /* Reserved */
2080
//#define RESERVED            (0x2000)  /* Reserved */
2081
//#define RESERVED            (0x4000)  /* Reserved */
2082
//#define RESERVED            (0x8000)  /* Reserved */
2083
 
2084
/* REFCTL0 Control Bits */
2085
//#define RESERVED            (0x0004)  /* Reserved */
2086
//#define RESERVED            (0x0040)  /* Reserved */
2087
#define REFGENACT_H            (0x0001)       /* REF Reference generator active */
2088
#define REFBGACT_H             (0x0002)       /* REF Reference bandgap active */
2089
#define REFGENBUSY_H           (0x0004)       /* REF Reference generator busy */
2090
#define BGMODE_H               (0x0008)       /* REF Bandgap mode */
2091
//#define RESERVED            (0x1000)  /* Reserved */
2092
//#define RESERVED            (0x2000)  /* Reserved */
2093
//#define RESERVED            (0x4000)  /* Reserved */
2094
//#define RESERVED            (0x8000)  /* Reserved */
2095
 
2096
#define REFVSEL_0              (0x0000)       /* REF Reference Voltage Level Select 1.5V */
2097
#define REFVSEL_1              (0x0010)       /* REF Reference Voltage Level Select 2.0V */
2098
#define REFVSEL_2              (0x0020)       /* REF Reference Voltage Level Select 2.5V */
2099
#define REFVSEL_3              (0x0030)       /* REF Reference Voltage Level Select 2.5V */
2100
 
2101
/************************************************************
2102
* Real Time Clock
2103
************************************************************/
2104
#define __MSP430_HAS_RTC__                    /* Definition to show that Module is available */
2105
#define __MSP430_BASEADDRESS_RTC__ 0x04A0
2106
 
2107
SFR_16BIT(RTCCTL01);                          /* Real Timer Control 0/1 */
2108
SFR_8BIT(RTCCTL01_L);                         /* Real Timer Control 0/1 */
2109
SFR_8BIT(RTCCTL01_H);                         /* Real Timer Control 0/1 */
2110
SFR_16BIT(RTCCTL23);                          /* Real Timer Control 2/3 */
2111
SFR_8BIT(RTCCTL23_L);                         /* Real Timer Control 2/3 */
2112
SFR_8BIT(RTCCTL23_H);                         /* Real Timer Control 2/3 */
2113
SFR_16BIT(RTCPS0CTL);                         /* Real Timer Prescale Timer 0 Control */
2114
SFR_8BIT(RTCPS0CTL_L);                        /* Real Timer Prescale Timer 0 Control */
2115
SFR_8BIT(RTCPS0CTL_H);                        /* Real Timer Prescale Timer 0 Control */
2116
SFR_16BIT(RTCPS1CTL);                         /* Real Timer Prescale Timer 1 Control */
2117
SFR_8BIT(RTCPS1CTL_L);                        /* Real Timer Prescale Timer 1 Control */
2118
SFR_8BIT(RTCPS1CTL_H);                        /* Real Timer Prescale Timer 1 Control */
2119
SFR_16BIT(RTCPS);                             /* Real Timer Prescale Timer Control */
2120
SFR_8BIT(RTCPS_L);                            /* Real Timer Prescale Timer Control */
2121
SFR_8BIT(RTCPS_H);                            /* Real Timer Prescale Timer Control */
2122
SFR_16BIT(RTCIV);                             /* Real Time Clock Interrupt Vector */
2123
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
2124
SFR_8BIT(RTCTIM0_L);                          /* Real Time Clock Time 0 */
2125
SFR_8BIT(RTCTIM0_H);                          /* Real Time Clock Time 0 */
2126
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
2127
SFR_8BIT(RTCTIM1_L);                          /* Real Time Clock Time 1 */
2128
SFR_8BIT(RTCTIM1_H);                          /* Real Time Clock Time 1 */
2129
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
2130
SFR_8BIT(RTCDATE_L);                          /* Real Time Clock Date */
2131
SFR_8BIT(RTCDATE_H);                          /* Real Time Clock Date */
2132
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
2133
SFR_8BIT(RTCYEAR_L);                          /* Real Time Clock Year */
2134
SFR_8BIT(RTCYEAR_H);                          /* Real Time Clock Year */
2135
SFR_16BIT(RTCAMINHR);                         /* Real Time Clock Alarm Min/Hour */
2136
SFR_8BIT(RTCAMINHR_L);                        /* Real Time Clock Alarm Min/Hour */
2137
SFR_8BIT(RTCAMINHR_H);                        /* Real Time Clock Alarm Min/Hour */
2138
SFR_16BIT(RTCADOWDAY);                        /* Real Time Clock Alarm day of week/day */
2139
SFR_8BIT(RTCADOWDAY_L);                       /* Real Time Clock Alarm day of week/day */
2140
SFR_8BIT(RTCADOWDAY_H);                       /* Real Time Clock Alarm day of week/day */
2141
 
2142
#define RTCCTL0                RTCCTL01_L     /* Real Time Clock Control 0 */
2143
#define RTCCTL1                RTCCTL01_H     /* Real Time Clock Control 1 */
2144
#define RTCCTL2                RTCCTL23_L     /* Real Time Clock Control 2 */
2145
#define RTCCTL3                RTCCTL23_H     /* Real Time Clock Control 3 */
2146
#define RTCNT12                RTCTIM0
2147
#define RTCNT34                RTCTIM1
2148
#define RTCNT1                 RTCTIM0_L
2149
#define RTCNT2                 RTCTIM0_H
2150
#define RTCNT3                 RTCTIM1_L
2151
#define RTCNT4                 RTCTIM1_H
2152
#define RTCSEC                 RTCTIM0_L
2153
#define RTCMIN                 RTCTIM0_H
2154
#define RTCHOUR                RTCTIM1_L
2155
#define RTCDOW                 RTCTIM1_H
2156
#define RTCDAY                 RTCDATE_L
2157
#define RTCMON                 RTCDATE_H
2158
#define RTCYEARL               RTCYEAR_L
2159
#define RTCYEARH               RTCYEAR_H
2160
#define RT0PS                  RTCPS_L
2161
#define RT1PS                  RTCPS_H
2162
#define RTCAMIN                RTCAMINHR_L    /* Real Time Clock Alarm Min */
2163
#define RTCAHOUR               RTCAMINHR_H    /* Real Time Clock Alarm Hour */
2164
#define RTCADOW                RTCADOWDAY_L   /* Real Time Clock Alarm day of week */
2165
#define RTCADAY                RTCADOWDAY_H   /* Real Time Clock Alarm day */
2166
 
2167
/* RTCCTL01 Control Bits */
2168
#define RTCBCD                 (0x8000)       /* RTC BCD  0:Binary / 1:BCD */
2169
#define RTCHOLD                (0x4000)       /* RTC Hold */
2170
#define RTCMODE                (0x2000)       /* RTC Mode 0:Counter / 1: Calendar */
2171
#define RTCRDY                 (0x1000)       /* RTC Ready */
2172
#define RTCSSEL1               (0x0800)       /* RTC Source Select 1 */
2173
#define RTCSSEL0               (0x0400)       /* RTC Source Select 0 */
2174
#define RTCTEV1                (0x0200)       /* RTC Time Event 1 */
2175
#define RTCTEV0                (0x0100)       /* RTC Time Event 0 */
2176
//#define Reserved          (0x0080)
2177
#define RTCTEVIE               (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2178
#define RTCAIE                 (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2179
#define RTCRDYIE               (0x0010)       /* RTC Ready Interrupt Enable Flag */
2180
//#define Reserved          (0x0008)
2181
#define RTCTEVIFG              (0x0004)       /* RTC Time Event Interrupt Flag */
2182
#define RTCAIFG                (0x0002)       /* RTC Alarm Interrupt Flag */
2183
#define RTCRDYIFG              (0x0001)       /* RTC Ready Interrupt Flag */
2184
 
2185
/* RTCCTL01 Control Bits */
2186
//#define Reserved          (0x0080)
2187
#define RTCTEVIE_L             (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2188
#define RTCAIE_L               (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2189
#define RTCRDYIE_L             (0x0010)       /* RTC Ready Interrupt Enable Flag */
2190
//#define Reserved          (0x0008)
2191
#define RTCTEVIFG_L            (0x0004)       /* RTC Time Event Interrupt Flag */
2192
#define RTCAIFG_L              (0x0002)       /* RTC Alarm Interrupt Flag */
2193
#define RTCRDYIFG_L            (0x0001)       /* RTC Ready Interrupt Flag */
2194
 
2195
/* RTCCTL01 Control Bits */
2196
#define RTCBCD_H               (0x0080)       /* RTC BCD  0:Binary / 1:BCD */
2197
#define RTCHOLD_H              (0x0040)       /* RTC Hold */
2198
#define RTCMODE_H              (0x0020)       /* RTC Mode 0:Counter / 1: Calendar */
2199
#define RTCRDY_H               (0x0010)       /* RTC Ready */
2200
#define RTCSSEL1_H             (0x0008)       /* RTC Source Select 1 */
2201
#define RTCSSEL0_H             (0x0004)       /* RTC Source Select 0 */
2202
#define RTCTEV1_H              (0x0002)       /* RTC Time Event 1 */
2203
#define RTCTEV0_H              (0x0001)       /* RTC Time Event 0 */
2204
//#define Reserved          (0x0080)
2205
//#define Reserved          (0x0008)
2206
 
2207
#define RTCSSEL_0              (0x0000)       /* RTC Source Select ACLK */
2208
#define RTCSSEL_1              (0x0400)       /* RTC Source Select SMCLK */
2209
#define RTCSSEL_2              (0x0800)       /* RTC Source Select RT1PS */
2210
#define RTCSSEL_3              (0x0C00)       /* RTC Source Select RT1PS */
2211
#define RTCSSEL__ACLK          (0x0000)       /* RTC Source Select ACLK */
2212
#define RTCSSEL__SMCLK         (0x0400)       /* RTC Source Select SMCLK */
2213
#define RTCSSEL__RT1PS         (0x0800)       /* RTC Source Select RT1PS */
2214
#define RTCTEV_0               (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2215
#define RTCTEV_1               (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2216
#define RTCTEV_2               (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
2217
#define RTCTEV_3               (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
2218
#define RTCTEV__MIN            (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2219
#define RTCTEV__HOUR           (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2220
#define RTCTEV__1200           (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
2221
#define RTCTEV__0000           (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
2222
 
2223
/* RTCCTL23 Control Bits */
2224
#define RTCCALF1               (0x0200)       /* RTC Calibration Frequency Bit 1 */
2225
#define RTCCALF0               (0x0100)       /* RTC Calibration Frequency Bit 0 */
2226
#define RTCCALS                (0x0080)       /* RTC Calibration Sign */
2227
//#define Reserved          (0x0040)
2228
#define RTCCAL5                (0x0020)       /* RTC Calibration Bit 5 */
2229
#define RTCCAL4                (0x0010)       /* RTC Calibration Bit 4 */
2230
#define RTCCAL3                (0x0008)       /* RTC Calibration Bit 3 */
2231
#define RTCCAL2                (0x0004)       /* RTC Calibration Bit 2 */
2232
#define RTCCAL1                (0x0002)       /* RTC Calibration Bit 1 */
2233
#define RTCCAL0                (0x0001)       /* RTC Calibration Bit 0 */
2234
 
2235
/* RTCCTL23 Control Bits */
2236
#define RTCCALS_L              (0x0080)       /* RTC Calibration Sign */
2237
//#define Reserved          (0x0040)
2238
#define RTCCAL5_L              (0x0020)       /* RTC Calibration Bit 5 */
2239
#define RTCCAL4_L              (0x0010)       /* RTC Calibration Bit 4 */
2240
#define RTCCAL3_L              (0x0008)       /* RTC Calibration Bit 3 */
2241
#define RTCCAL2_L              (0x0004)       /* RTC Calibration Bit 2 */
2242
#define RTCCAL1_L              (0x0002)       /* RTC Calibration Bit 1 */
2243
#define RTCCAL0_L              (0x0001)       /* RTC Calibration Bit 0 */
2244
 
2245
/* RTCCTL23 Control Bits */
2246
#define RTCCALF1_H             (0x0002)       /* RTC Calibration Frequency Bit 1 */
2247
#define RTCCALF0_H             (0x0001)       /* RTC Calibration Frequency Bit 0 */
2248
//#define Reserved          (0x0040)
2249
 
2250
#define RTCCALF_0              (0x0000)       /* RTC Calibration Frequency: No Output */
2251
#define RTCCALF_1              (0x0100)       /* RTC Calibration Frequency: 512 Hz */
2252
#define RTCCALF_2              (0x0200)       /* RTC Calibration Frequency: 256 Hz */
2253
#define RTCCALF_3              (0x0300)       /* RTC Calibration Frequency: 1 Hz */
2254
 
2255
/* RTCPS0CTL Control Bits */
2256
//#define Reserved          (0x8000)
2257
#define RT0SSEL                (0x4000)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
2258
#define RT0PSDIV2              (0x2000)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
2259
#define RT0PSDIV1              (0x1000)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
2260
#define RT0PSDIV0              (0x0800)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
2261
//#define Reserved          (0x0400)
2262
//#define Reserved          (0x0200)
2263
#define RT0PSHOLD              (0x0100)       /* RTC Prescale Timer 0 Hold */
2264
//#define Reserved          (0x0080)
2265
//#define Reserved          (0x0040)
2266
//#define Reserved          (0x0020)
2267
#define RT0IP2                 (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2268
#define RT0IP1                 (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2269
#define RT0IP0                 (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2270
#define RT0PSIE                (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2271
#define RT0PSIFG               (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2272
 
2273
/* RTCPS0CTL Control Bits */
2274
//#define Reserved          (0x8000)
2275
//#define Reserved          (0x0400)
2276
//#define Reserved          (0x0200)
2277
//#define Reserved          (0x0080)
2278
//#define Reserved          (0x0040)
2279
//#define Reserved          (0x0020)
2280
#define RT0IP2_L               (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2281
#define RT0IP1_L               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2282
#define RT0IP0_L               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2283
#define RT0PSIE_L              (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2284
#define RT0PSIFG_L             (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2285
 
2286
/* RTCPS0CTL Control Bits */
2287
//#define Reserved          (0x8000)
2288
#define RT0SSEL_H              (0x0040)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
2289
#define RT0PSDIV2_H            (0x0020)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
2290
#define RT0PSDIV1_H            (0x0010)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
2291
#define RT0PSDIV0_H            (0x0008)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
2292
//#define Reserved          (0x0400)
2293
//#define Reserved          (0x0200)
2294
#define RT0PSHOLD_H            (0x0001)       /* RTC Prescale Timer 0 Hold */
2295
//#define Reserved          (0x0080)
2296
//#define Reserved          (0x0040)
2297
//#define Reserved          (0x0020)
2298
 
2299
#define RT0IP_0                (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
2300
#define RT0IP_1                (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
2301
#define RT0IP_2                (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
2302
#define RT0IP_3                (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
2303
#define RT0IP_4                (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
2304
#define RT0IP_5                (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
2305
#define RT0IP_6                (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
2306
#define RT0IP_7                (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
2307
 
2308
#define RT0PSDIV_0             (0x0000)       /* RTC Prescale Timer 0 Clock Divide /2 */
2309
#define RT0PSDIV_1             (0x0800)       /* RTC Prescale Timer 0 Clock Divide /4 */
2310
#define RT0PSDIV_2             (0x1000)       /* RTC Prescale Timer 0 Clock Divide /8 */
2311
#define RT0PSDIV_3             (0x1800)       /* RTC Prescale Timer 0 Clock Divide /16 */
2312
#define RT0PSDIV_4             (0x2000)       /* RTC Prescale Timer 0 Clock Divide /32 */
2313
#define RT0PSDIV_5             (0x2800)       /* RTC Prescale Timer 0 Clock Divide /64 */
2314
#define RT0PSDIV_6             (0x3000)       /* RTC Prescale Timer 0 Clock Divide /128 */
2315
#define RT0PSDIV_7             (0x3800)       /* RTC Prescale Timer 0 Clock Divide /256 */
2316
 
2317
/* RTCPS1CTL Control Bits */
2318
#define RT1SSEL1               (0x8000)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2319
#define RT1SSEL0               (0x4000)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2320
#define RT1PSDIV2              (0x2000)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2321
#define RT1PSDIV1              (0x1000)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2322
#define RT1PSDIV0              (0x0800)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2323
//#define Reserved          (0x0400)
2324
//#define Reserved          (0x0200)
2325
#define RT1PSHOLD              (0x0100)       /* RTC Prescale Timer 1 Hold */
2326
//#define Reserved          (0x0080)
2327
//#define Reserved          (0x0040)
2328
//#define Reserved          (0x0020)
2329
#define RT1IP2                 (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2330
#define RT1IP1                 (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2331
#define RT1IP0                 (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2332
#define RT1PSIE                (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2333
#define RT1PSIFG               (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2334
 
2335
/* RTCPS1CTL Control Bits */
2336
//#define Reserved          (0x0400)
2337
//#define Reserved          (0x0200)
2338
//#define Reserved          (0x0080)
2339
//#define Reserved          (0x0040)
2340
//#define Reserved          (0x0020)
2341
#define RT1IP2_L               (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2342
#define RT1IP1_L               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2343
#define RT1IP0_L               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2344
#define RT1PSIE_L              (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2345
#define RT1PSIFG_L             (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2346
 
2347
/* RTCPS1CTL Control Bits */
2348
#define RT1SSEL1_H             (0x0080)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2349
#define RT1SSEL0_H             (0x0040)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2350
#define RT1PSDIV2_H            (0x0020)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2351
#define RT1PSDIV1_H            (0x0010)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2352
#define RT1PSDIV0_H            (0x0008)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2353
//#define Reserved          (0x0400)
2354
//#define Reserved          (0x0200)
2355
#define RT1PSHOLD_H            (0x0001)       /* RTC Prescale Timer 1 Hold */
2356
//#define Reserved          (0x0080)
2357
//#define Reserved          (0x0040)
2358
//#define Reserved          (0x0020)
2359
 
2360
#define RT1IP_0                (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
2361
#define RT1IP_1                (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
2362
#define RT1IP_2                (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
2363
#define RT1IP_3                (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
2364
#define RT1IP_4                (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
2365
#define RT1IP_5                (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
2366
#define RT1IP_6                (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
2367
#define RT1IP_7                (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
2368
 
2369
#define RT1PSDIV_0             (0x0000)       /* RTC Prescale Timer 1 Clock Divide /2 */
2370
#define RT1PSDIV_1             (0x0800)       /* RTC Prescale Timer 1 Clock Divide /4 */
2371
#define RT1PSDIV_2             (0x1000)       /* RTC Prescale Timer 1 Clock Divide /8 */
2372
#define RT1PSDIV_3             (0x1800)       /* RTC Prescale Timer 1 Clock Divide /16 */
2373
#define RT1PSDIV_4             (0x2000)       /* RTC Prescale Timer 1 Clock Divide /32 */
2374
#define RT1PSDIV_5             (0x2800)       /* RTC Prescale Timer 1 Clock Divide /64 */
2375
#define RT1PSDIV_6             (0x3000)       /* RTC Prescale Timer 1 Clock Divide /128 */
2376
#define RT1PSDIV_7             (0x3800)       /* RTC Prescale Timer 1 Clock Divide /256 */
2377
 
2378
#define RT1SSEL_0              (0x0000)       /* RTC Prescale Timer Source Select ACLK */
2379
#define RT1SSEL_1              (0x4000)       /* RTC Prescale Timer Source Select SMCLK */
2380
#define RT1SSEL_2              (0x8000)       /* RTC Prescale Timer Source Select RT0PS */
2381
#define RT1SSEL_3              (0xC000)       /* RTC Prescale Timer Source Select RT0PS */
2382
 
2383
/* RTC Definitions */
2384
#define RTCIV_NONE             (0x0000)       /* No Interrupt pending */
2385
#define RTCIV_RTCRDYIFG        (0x0002)       /* RTC ready: RTCRDYIFG */
2386
#define RTCIV_RTCTEVIFG        (0x0004)       /* RTC interval timer: RTCTEVIFG */
2387
#define RTCIV_RTCAIFG          (0x0006)       /* RTC user alarm: RTCAIFG */
2388
#define RTCIV_RT0PSIFG         (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2389
#define RTCIV_RT1PSIFG         (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2390
 
2391
/* Legacy Definitions */
2392
#define RTC_NONE               (0x0000)       /* No Interrupt pending */
2393
#define RTC_RTCRDYIFG          (0x0002)       /* RTC ready: RTCRDYIFG */
2394
#define RTC_RTCTEVIFG          (0x0004)       /* RTC interval timer: RTCTEVIFG */
2395
#define RTC_RTCAIFG            (0x0006)       /* RTC user alarm: RTCAIFG */
2396
#define RTC_RT0PSIFG           (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2397
#define RTC_RT1PSIFG           (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2398
 
2399
/************************************************************
2400
* SFR - Special Function Register Module
2401
************************************************************/
2402
#define __MSP430_HAS_SFR__                    /* Definition to show that Module is available */
2403
#define __MSP430_BASEADDRESS_SFR__ 0x0100
2404
 
2405
SFR_16BIT(SFRIE1);                            /* Interrupt Enable 1 */
2406
SFR_8BIT(SFRIE1_L);                           /* Interrupt Enable 1 */
2407
SFR_8BIT(SFRIE1_H);                           /* Interrupt Enable 1 */
2408
 
2409
/* SFRIE1 Control Bits */
2410
#define WDTIE                  (0x0001)       /* WDT Interrupt Enable */
2411
#define OFIE                   (0x0002)       /* Osc Fault Enable */
2412
//#define Reserved          (0x0004)
2413
#define VMAIE                  (0x0008)       /* Vacant Memory Interrupt Enable */
2414
#define NMIIE                  (0x0010)       /* NMI Interrupt Enable */
2415
#define ACCVIE                 (0x0020)       /* Flash Access Violation Interrupt Enable */
2416
#define JMBINIE                (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2417
#define JMBOUTIE               (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2418
 
2419
#define WDTIE_L                (0x0001)       /* WDT Interrupt Enable */
2420
#define OFIE_L                 (0x0002)       /* Osc Fault Enable */
2421
//#define Reserved          (0x0004)
2422
#define VMAIE_L                (0x0008)       /* Vacant Memory Interrupt Enable */
2423
#define NMIIE_L                (0x0010)       /* NMI Interrupt Enable */
2424
#define ACCVIE_L               (0x0020)       /* Flash Access Violation Interrupt Enable */
2425
#define JMBINIE_L              (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2426
#define JMBOUTIE_L             (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2427
 
2428
//#define Reserved          (0x0004)
2429
 
2430
SFR_16BIT(SFRIFG1);                           /* Interrupt Flag 1 */
2431
SFR_8BIT(SFRIFG1_L);                          /* Interrupt Flag 1 */
2432
SFR_8BIT(SFRIFG1_H);                          /* Interrupt Flag 1 */
2433
/* SFRIFG1 Control Bits */
2434
#define WDTIFG                 (0x0001)       /* WDT Interrupt Flag */
2435
#define OFIFG                  (0x0002)       /* Osc Fault Flag */
2436
//#define Reserved          (0x0004)
2437
#define VMAIFG                 (0x0008)       /* Vacant Memory Interrupt Flag */
2438
#define NMIIFG                 (0x0010)       /* NMI Interrupt Flag */
2439
//#define Reserved          (0x0020)
2440
#define JMBINIFG               (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2441
#define JMBOUTIFG              (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2442
 
2443
#define WDTIFG_L               (0x0001)       /* WDT Interrupt Flag */
2444
#define OFIFG_L                (0x0002)       /* Osc Fault Flag */
2445
//#define Reserved          (0x0004)
2446
#define VMAIFG_L               (0x0008)       /* Vacant Memory Interrupt Flag */
2447
#define NMIIFG_L               (0x0010)       /* NMI Interrupt Flag */
2448
//#define Reserved          (0x0020)
2449
#define JMBINIFG_L             (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2450
#define JMBOUTIFG_L            (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2451
 
2452
//#define Reserved          (0x0004)
2453
//#define Reserved          (0x0020)
2454
 
2455
SFR_16BIT(SFRRPCR);                           /* RESET Pin Control Register */
2456
SFR_8BIT(SFRRPCR_L);                          /* RESET Pin Control Register */
2457
SFR_8BIT(SFRRPCR_H);                          /* RESET Pin Control Register */
2458
/* SFRRPCR Control Bits */
2459
#define SYSNMI                 (0x0001)       /* NMI select */
2460
#define SYSNMIIES              (0x0002)       /* NMI edge select */
2461
#define SYSRSTUP               (0x0004)       /* RESET Pin pull down/up select */
2462
#define SYSRSTRE               (0x0008)       /* RESET Pin Resistor enable */
2463
 
2464
#define SYSNMI_L               (0x0001)       /* NMI select */
2465
#define SYSNMIIES_L            (0x0002)       /* NMI edge select */
2466
#define SYSRSTUP_L             (0x0004)       /* RESET Pin pull down/up select */
2467
#define SYSRSTRE_L             (0x0008)       /* RESET Pin Resistor enable */
2468
 
2469
/************************************************************
2470
* SYS - System Module
2471
************************************************************/
2472
#define __MSP430_HAS_SYS__                    /* Definition to show that Module is available */
2473
#define __MSP430_BASEADDRESS_SYS__ 0x0180
2474
 
2475
SFR_16BIT(SYSCTL);                            /* System control */
2476
SFR_8BIT(SYSCTL_L);                           /* System control */
2477
SFR_8BIT(SYSCTL_H);                           /* System control */
2478
SFR_16BIT(SYSBSLC);                           /* Boot strap configuration area */
2479
SFR_8BIT(SYSBSLC_L);                          /* Boot strap configuration area */
2480
SFR_8BIT(SYSBSLC_H);                          /* Boot strap configuration area */
2481
SFR_16BIT(SYSJMBC);                           /* JTAG mailbox control */
2482
SFR_8BIT(SYSJMBC_L);                          /* JTAG mailbox control */
2483
SFR_8BIT(SYSJMBC_H);                          /* JTAG mailbox control */
2484
SFR_16BIT(SYSJMBI0);                          /* JTAG mailbox input 0 */
2485
SFR_8BIT(SYSJMBI0_L);                         /* JTAG mailbox input 0 */
2486
SFR_8BIT(SYSJMBI0_H);                         /* JTAG mailbox input 0 */
2487
SFR_16BIT(SYSJMBI1);                          /* JTAG mailbox input 1 */
2488
SFR_8BIT(SYSJMBI1_L);                         /* JTAG mailbox input 1 */
2489
SFR_8BIT(SYSJMBI1_H);                         /* JTAG mailbox input 1 */
2490
SFR_16BIT(SYSJMBO0);                          /* JTAG mailbox output 0 */
2491
SFR_8BIT(SYSJMBO0_L);                         /* JTAG mailbox output 0 */
2492
SFR_8BIT(SYSJMBO0_H);                         /* JTAG mailbox output 0 */
2493
SFR_16BIT(SYSJMBO1);                          /* JTAG mailbox output 1 */
2494
SFR_8BIT(SYSJMBO1_L);                         /* JTAG mailbox output 1 */
2495
SFR_8BIT(SYSJMBO1_H);                         /* JTAG mailbox output 1 */
2496
 
2497
SFR_16BIT(SYSBERRIV);                         /* Bus Error vector generator */
2498
SFR_8BIT(SYSBERRIV_L);                        /* Bus Error vector generator */
2499
SFR_8BIT(SYSBERRIV_H);                        /* Bus Error vector generator */
2500
SFR_16BIT(SYSUNIV);                           /* User NMI vector generator */
2501
SFR_8BIT(SYSUNIV_L);                          /* User NMI vector generator */
2502
SFR_8BIT(SYSUNIV_H);                          /* User NMI vector generator */
2503
SFR_16BIT(SYSSNIV);                           /* System NMI vector generator */
2504
SFR_8BIT(SYSSNIV_L);                          /* System NMI vector generator */
2505
SFR_8BIT(SYSSNIV_H);                          /* System NMI vector generator */
2506
SFR_16BIT(SYSRSTIV);                          /* Reset vector generator */
2507
SFR_8BIT(SYSRSTIV_L);                         /* Reset vector generator */
2508
SFR_8BIT(SYSRSTIV_H);                         /* Reset vector generator */
2509
 
2510
/* SYSCTL Control Bits */
2511
#define SYSRIVECT              (0x0001)       /* SYS - RAM based interrupt vectors */
2512
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2513
#define SYSPMMPE               (0x0004)       /* SYS - PMM access protect */
2514
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2515
#define SYSBSLIND              (0x0010)       /* SYS - TCK/RST indication detected */
2516
#define SYSJTAGPIN             (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2517
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2518
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2519
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2520
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2521
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2522
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2523
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2524
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2525
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2526
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2527
 
2528
/* SYSCTL Control Bits */
2529
#define SYSRIVECT_L            (0x0001)       /* SYS - RAM based interrupt vectors */
2530
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2531
#define SYSPMMPE_L             (0x0004)       /* SYS - PMM access protect */
2532
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2533
#define SYSBSLIND_L            (0x0010)       /* SYS - TCK/RST indication detected */
2534
#define SYSJTAGPIN_L           (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2535
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2536
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2537
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2538
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2539
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2540
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2541
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2542
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2543
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2544
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2545
 
2546
/* SYSCTL Control Bits */
2547
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2548
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2549
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2550
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2551
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2552
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2553
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2554
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2555
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2556
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2557
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2558
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2559
 
2560
/* SYSBSLC Control Bits */
2561
#define SYSBSLSIZE0            (0x0001)       /* SYS - BSL Protection Size 0 */
2562
#define SYSBSLSIZE1            (0x0002)       /* SYS - BSL Protection Size 1 */
2563
#define SYSBSLR                (0x0004)       /* SYS - RAM assigned to BSL */
2564
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2565
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2566
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2567
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2568
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2569
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2570
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2571
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2572
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2573
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2574
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2575
#define SYSBSLOFF              (0x4000)       /* SYS - BSL Memeory disabled */
2576
#define SYSBSLPE               (0x8000)       /* SYS - BSL Memory protection enabled */
2577
 
2578
/* SYSBSLC Control Bits */
2579
#define SYSBSLSIZE0_L          (0x0001)       /* SYS - BSL Protection Size 0 */
2580
#define SYSBSLSIZE1_L          (0x0002)       /* SYS - BSL Protection Size 1 */
2581
#define SYSBSLR_L              (0x0004)       /* SYS - RAM assigned to BSL */
2582
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2583
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2584
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2585
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2586
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2587
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2588
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2589
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2590
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2591
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2592
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2593
 
2594
/* SYSBSLC Control Bits */
2595
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2596
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2597
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2598
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2599
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2600
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2601
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2602
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2603
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2604
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2605
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2606
#define SYSBSLOFF_H            (0x0040)       /* SYS - BSL Memeory disabled */
2607
#define SYSBSLPE_H             (0x0080)       /* SYS - BSL Memory protection enabled */
2608
 
2609
/* SYSJMBC Control Bits */
2610
#define JMBIN0FG               (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2611
#define JMBIN1FG               (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2612
#define JMBOUT0FG              (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2613
#define JMBOUT1FG              (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2614
#define JMBMODE                (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2615
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2616
#define JMBCLR0OFF             (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2617
#define JMBCLR1OFF             (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2618
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2619
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2620
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2621
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2622
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2623
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2624
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2625
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2626
 
2627
/* SYSJMBC Control Bits */
2628
#define JMBIN0FG_L             (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2629
#define JMBIN1FG_L             (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2630
#define JMBOUT0FG_L            (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2631
#define JMBOUT1FG_L            (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2632
#define JMBMODE_L              (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2633
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2634
#define JMBCLR0OFF_L           (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2635
#define JMBCLR1OFF_L           (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2636
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2637
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2638
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2639
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2640
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2641
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2642
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2643
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2644
 
2645
/* SYSJMBC Control Bits */
2646
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2647
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2648
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2649
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2650
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2651
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2652
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2653
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2654
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2655
 
2656
/* SYSUNIV Definitions */
2657
#define SYSUNIV_NONE           (0x0000)       /* No Interrupt pending */
2658
#define SYSUNIV_NMIIFG         (0x0002)       /* SYSUNIV : NMIIFG */
2659
#define SYSUNIV_OFIFG          (0x0004)       /* SYSUNIV : Osc. Fail - OFIFG */
2660
#define SYSUNIV_ACCVIFG        (0x0006)       /* SYSUNIV : Access Violation - ACCVIFG */
2661
#define SYSUNIV_BUSIFG         (0x0008)       /* SYSUNIV : Bus Error */
2662
#define SYSUNIV_SYSBUSIV       (0x0008)       /* SYSUNIV : Bus Error - SYSBERRIFG (legacy) */
2663
 
2664
/* SYSSNIV Definitions */
2665
#define SYSSNIV_NONE           (0x0000)       /* No Interrupt pending */
2666
#define SYSSNIV_SVMLIFG        (0x0002)       /* SYSSNIV : SVMLIFG */
2667
#define SYSSNIV_SVMHIFG        (0x0004)       /* SYSSNIV : SVMHIFG */
2668
#define SYSSNIV_DLYLIFG        (0x0006)       /* SYSSNIV : DLYLIFG */
2669
#define SYSSNIV_DLYHIFG        (0x0008)       /* SYSSNIV : DLYHIFG */
2670
#define SYSSNIV_VMAIFG         (0x000A)       /* SYSSNIV : VMAIFG */
2671
#define SYSSNIV_JMBINIFG       (0x000C)       /* SYSSNIV : JMBINIFG */
2672
#define SYSSNIV_JMBOUTIFG      (0x000E)       /* SYSSNIV : JMBOUTIFG */
2673
#define SYSSNIV_VLRLIFG        (0x0010)       /* SYSSNIV : VLRLIFG */
2674
#define SYSSNIV_VLRHIFG        (0x0012)       /* SYSSNIV : VLRHIFG */
2675
 
2676
/* SYSRSTIV Definitions */
2677
#define SYSRSTIV_NONE          (0x0000)       /* No Interrupt pending */
2678
#define SYSRSTIV_BOR           (0x0002)       /* SYSRSTIV : BOR */
2679
#define SYSRSTIV_RSTNMI        (0x0004)       /* SYSRSTIV : RST/NMI */
2680
#define SYSRSTIV_DOBOR         (0x0006)       /* SYSRSTIV : Do BOR */
2681
#define SYSRSTIV_LPM5WU        (0x0008)       /* SYSRSTIV : Port LPM5 Wake Up */
2682
#define SYSRSTIV_SECYV         (0x000A)       /* SYSRSTIV : Security violation */
2683
#define SYSRSTIV_SVSL          (0x000C)       /* SYSRSTIV : SVSL */
2684
#define SYSRSTIV_SVSH          (0x000E)       /* SYSRSTIV : SVSH */
2685
#define SYSRSTIV_SVML_OVP      (0x0010)       /* SYSRSTIV : SVML_OVP */
2686
#define SYSRSTIV_SVMH_OVP      (0x0012)       /* SYSRSTIV : SVMH_OVP */
2687
#define SYSRSTIV_DOPOR         (0x0014)       /* SYSRSTIV : Do POR */
2688
#define SYSRSTIV_WDTTO         (0x0016)       /* SYSRSTIV : WDT Time out */
2689
#define SYSRSTIV_WDTKEY        (0x0018)       /* SYSRSTIV : WDTKEY violation */
2690
#define SYSRSTIV_KEYV          (0x001A)       /* SYSRSTIV : Flash Key violation */
2691
#define SYSRSTIV_FLLUL         (0x001C)       /* SYSRSTIV : FLL unlock */
2692
#define SYSRSTIV_PERF          (0x001E)       /* SYSRSTIV : peripheral/config area fetch */
2693
#define SYSRSTIV_PMMKEY        (0x0020)       /* SYSRSTIV : PMMKEY violation */
2694
 
2695
/************************************************************
2696
* Timer0_A5
2697
************************************************************/
2698
#define __MSP430_HAS_T0A5__                   /* Definition to show that Module is available */
2699
#define __MSP430_BASEADDRESS_T0A5__ 0x0340
2700
 
2701
SFR_16BIT(TA0CTL);                            /* Timer0_A5 Control */
2702
SFR_16BIT(TA0CCTL0);                          /* Timer0_A5 Capture/Compare Control 0 */
2703
SFR_16BIT(TA0CCTL1);                          /* Timer0_A5 Capture/Compare Control 1 */
2704
SFR_16BIT(TA0CCTL2);                          /* Timer0_A5 Capture/Compare Control 2 */
2705
SFR_16BIT(TA0CCTL3);                          /* Timer0_A5 Capture/Compare Control 3 */
2706
SFR_16BIT(TA0CCTL4);                          /* Timer0_A5 Capture/Compare Control 4 */
2707
SFR_16BIT(TA0R);                              /* Timer0_A5 */
2708
SFR_16BIT(TA0CCR0);                           /* Timer0_A5 Capture/Compare 0 */
2709
SFR_16BIT(TA0CCR1);                           /* Timer0_A5 Capture/Compare 1 */
2710
SFR_16BIT(TA0CCR2);                           /* Timer0_A5 Capture/Compare 2 */
2711
SFR_16BIT(TA0CCR3);                           /* Timer0_A5 Capture/Compare 3 */
2712
SFR_16BIT(TA0CCR4);                           /* Timer0_A5 Capture/Compare 4 */
2713
SFR_16BIT(TA0IV);                             /* Timer0_A5 Interrupt Vector Word */
2714
SFR_16BIT(TA0EX0);                            /* Timer0_A5 Expansion Register 0 */
2715
 
2716
/* TAxCTL Control Bits */
2717
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
2718
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
2719
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
2720
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
2721
#define MC1                    (0x0020)       /* Timer A mode control 1 */
2722
#define MC0                    (0x0010)       /* Timer A mode control 0 */
2723
#define TACLR                  (0x0004)       /* Timer A counter clear */
2724
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
2725
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
2726
 
2727
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
2728
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2729
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2730
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2731
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
2732
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
2733
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
2734
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
2735
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2736
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2737
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2738
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2739
#define MC__STOP               (0*0x10u)      /* Timer A mode control: 0 - Stop */
2740
#define MC__UP                 (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2741
#define MC__CONTINOUS          (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2742
#define MC__UPDOWN             (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2743
#define ID__1                  (0*0x40u)      /* Timer A input divider: 0 - /1 */
2744
#define ID__2                  (1*0x40u)      /* Timer A input divider: 1 - /2 */
2745
#define ID__4                  (2*0x40u)      /* Timer A input divider: 2 - /4 */
2746
#define ID__8                  (3*0x40u)      /* Timer A input divider: 3 - /8 */
2747
#define TASSEL__TACLK          (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2748
#define TASSEL__ACLK           (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2749
#define TASSEL__SMCLK          (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2750
#define TASSEL__INCLK          (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2751
 
2752
/* TAxCCTLx Control Bits */
2753
#define CM1                    (0x8000)       /* Capture mode 1 */
2754
#define CM0                    (0x4000)       /* Capture mode 0 */
2755
#define CCIS1                  (0x2000)       /* Capture input select 1 */
2756
#define CCIS0                  (0x1000)       /* Capture input select 0 */
2757
#define SCS                    (0x0800)       /* Capture sychronize */
2758
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
2759
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
2760
#define OUTMOD2                (0x0080)       /* Output mode 2 */
2761
#define OUTMOD1                (0x0040)       /* Output mode 1 */
2762
#define OUTMOD0                (0x0020)       /* Output mode 0 */
2763
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
2764
#define CCI                    (0x0008)       /* Capture input signal (read) */
2765
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
2766
#define COV                    (0x0002)       /* Capture/compare overflow flag */
2767
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
2768
 
2769
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
2770
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
2771
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
2772
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
2773
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
2774
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
2775
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
2776
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
2777
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
2778
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
2779
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
2780
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
2781
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
2782
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
2783
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
2784
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
2785
 
2786
/* TAxEX0 Control Bits */
2787
#define TAIDEX0                (0x0001)       /* Timer A Input divider expansion Bit: 0 */
2788
#define TAIDEX1                (0x0002)       /* Timer A Input divider expansion Bit: 1 */
2789
#define TAIDEX2                (0x0004)       /* Timer A Input divider expansion Bit: 2 */
2790
 
2791
#define TAIDEX_0               (0*0x0001u)    /* Timer A Input divider expansion : /1 */
2792
#define TAIDEX_1               (1*0x0001u)    /* Timer A Input divider expansion : /2 */
2793
#define TAIDEX_2               (2*0x0001u)    /* Timer A Input divider expansion : /3 */
2794
#define TAIDEX_3               (3*0x0001u)    /* Timer A Input divider expansion : /4 */
2795
#define TAIDEX_4               (4*0x0001u)    /* Timer A Input divider expansion : /5 */
2796
#define TAIDEX_5               (5*0x0001u)    /* Timer A Input divider expansion : /6 */
2797
#define TAIDEX_6               (6*0x0001u)    /* Timer A Input divider expansion : /7 */
2798
#define TAIDEX_7               (7*0x0001u)    /* Timer A Input divider expansion : /8 */
2799
 
2800
/* T0A5IV Definitions */
2801
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
2802
#define TA0IV_TA0CCR1          (0x0002)       /* TA0CCR1_CCIFG */
2803
#define TA0IV_TA0CCR2          (0x0004)       /* TA0CCR2_CCIFG */
2804
#define TA0IV_TA0CCR3          (0x0006)       /* TA0CCR3_CCIFG */
2805
#define TA0IV_TA0CCR4          (0x0008)       /* TA0CCR4_CCIFG */
2806
#define TA0IV_5                (0x000A)       /* Reserved */
2807
#define TA0IV_6                (0x000C)       /* Reserved */
2808
#define TA0IV_TA0IFG           (0x000E)       /* TA0IFG */
2809
 
2810
/************************************************************
2811
* Timer1_A3
2812
************************************************************/
2813
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
2814
#define __MSP430_BASEADDRESS_T1A3__ 0x0380
2815
 
2816
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
2817
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
2818
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
2819
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
2820
SFR_16BIT(TA1R);                              /* Timer1_A3 */
2821
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
2822
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
2823
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
2824
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
2825
SFR_16BIT(TA1EX0);                            /* Timer1_A3 Expansion Register 0 */
2826
 
2827
/* Bits are already defined within the Timer0_Ax */
2828
 
2829
/* TA1IV Definitions */
2830
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
2831
#define TA1IV_TA1CCR1          (0x0002)       /* TA1CCR1_CCIFG */
2832
#define TA1IV_TA1CCR2          (0x0004)       /* TA1CCR2_CCIFG */
2833
#define TA1IV_3                (0x0006)       /* Reserved */
2834
#define TA1IV_4                (0x0008)       /* Reserved */
2835
#define TA1IV_5                (0x000A)       /* Reserved */
2836
#define TA1IV_6                (0x000C)       /* Reserved */
2837
#define TA1IV_TA1IFG           (0x000E)       /* TA1IFG */
2838
 
2839
/************************************************************
2840
* Timer2_A3
2841
************************************************************/
2842
#define __MSP430_HAS_T2A3__                   /* Definition to show that Module is available */
2843
#define __MSP430_BASEADDRESS_T2A3__ 0x0400
2844
 
2845
SFR_16BIT(TA2CTL);                            /* Timer2_A3 Control */
2846
SFR_16BIT(TA2CCTL0);                          /* Timer2_A3 Capture/Compare Control 0 */
2847
SFR_16BIT(TA2CCTL1);                          /* Timer2_A3 Capture/Compare Control 1 */
2848
SFR_16BIT(TA2CCTL2);                          /* Timer2_A3 Capture/Compare Control 2 */
2849
SFR_16BIT(TA2R);                              /* Timer2_A3 */
2850
SFR_16BIT(TA2CCR0);                           /* Timer2_A3 Capture/Compare 0 */
2851
SFR_16BIT(TA2CCR1);                           /* Timer2_A3 Capture/Compare 1 */
2852
SFR_16BIT(TA2CCR2);                           /* Timer2_A3 Capture/Compare 2 */
2853
SFR_16BIT(TA2IV);                             /* Timer2_A3 Interrupt Vector Word */
2854
SFR_16BIT(TA2EX0);                            /* Timer2_A3 Expansion Register 0 */
2855
 
2856
/* Bits are already defined within the Timer0_Ax */
2857
 
2858
/* TA2IV Definitions */
2859
#define TA2IV_NONE             (0x0000)       /* No Interrupt pending */
2860
#define TA2IV_TA1CCR1          (0x0002)       /* TA2CCR1_CCIFG */
2861
#define TA2IV_TA1CCR2          (0x0004)       /* TA2CCR2_CCIFG */
2862
#define TA2IV_3                (0x0006)       /* Reserved */
2863
#define TA2IV_4                (0x0008)       /* Reserved */
2864
#define TA2IV_5                (0x000A)       /* Reserved */
2865
#define TA2IV_6                (0x000C)       /* Reserved */
2866
#define TA2IV_TA2IFG           (0x000E)       /* TA2IFG */
2867
 
2868
/************************************************************
2869
* Timer0_B7
2870
************************************************************/
2871
#define __MSP430_HAS_T0B7__                   /* Definition to show that Module is available */
2872
#define __MSP430_BASEADDRESS_T0B7__ 0x03C0
2873
 
2874
SFR_16BIT(TB0CTL);                            /* Timer0_B7 Control */
2875
SFR_16BIT(TB0CCTL0);                          /* Timer0_B7 Capture/Compare Control 0 */
2876
SFR_16BIT(TB0CCTL1);                          /* Timer0_B7 Capture/Compare Control 1 */
2877
SFR_16BIT(TB0CCTL2);                          /* Timer0_B7 Capture/Compare Control 2 */
2878
SFR_16BIT(TB0CCTL3);                          /* Timer0_B7 Capture/Compare Control 3 */
2879
SFR_16BIT(TB0CCTL4);                          /* Timer0_B7 Capture/Compare Control 4 */
2880
SFR_16BIT(TB0CCTL5);                          /* Timer0_B7 Capture/Compare Control 5 */
2881
SFR_16BIT(TB0CCTL6);                          /* Timer0_B7 Capture/Compare Control 6 */
2882
SFR_16BIT(TB0R);                              /* Timer0_B7 */
2883
SFR_16BIT(TB0CCR0);                           /* Timer0_B7 Capture/Compare 0 */
2884
SFR_16BIT(TB0CCR1);                           /* Timer0_B7 Capture/Compare 1 */
2885
SFR_16BIT(TB0CCR2);                           /* Timer0_B7 Capture/Compare 2 */
2886
SFR_16BIT(TB0CCR3);                           /* Timer0_B7 Capture/Compare 3 */
2887
SFR_16BIT(TB0CCR4);                           /* Timer0_B7 Capture/Compare 4 */
2888
SFR_16BIT(TB0CCR5);                           /* Timer0_B7 Capture/Compare 5 */
2889
SFR_16BIT(TB0CCR6);                           /* Timer0_B7 Capture/Compare 6 */
2890
SFR_16BIT(TB0EX0);                            /* Timer0_B7 Expansion Register 0 */
2891
SFR_16BIT(TB0IV);                             /* Timer0_B7 Interrupt Vector Word */
2892
 
2893
/* Legacy Type Definitions for TimerB */
2894
#define TBCTL                  TB0CTL         /* Timer0_B7 Control */
2895
#define TBCCTL0                TB0CCTL0       /* Timer0_B7 Capture/Compare Control 0 */
2896
#define TBCCTL1                TB0CCTL1       /* Timer0_B7 Capture/Compare Control 1 */
2897
#define TBCCTL2                TB0CCTL2       /* Timer0_B7 Capture/Compare Control 2 */
2898
#define TBCCTL3                TB0CCTL3       /* Timer0_B7 Capture/Compare Control 3 */
2899
#define TBCCTL4                TB0CCTL4       /* Timer0_B7 Capture/Compare Control 4 */
2900
#define TBCCTL5                TB0CCTL5       /* Timer0_B7 Capture/Compare Control 5 */
2901
#define TBCCTL6                TB0CCTL6       /* Timer0_B7 Capture/Compare Control 6 */
2902
#define TBR                    TB0R           /* Timer0_B7 */
2903
#define TBCCR0                 TB0CCR0        /* Timer0_B7 Capture/Compare 0 */
2904
#define TBCCR1                 TB0CCR1        /* Timer0_B7 Capture/Compare 1 */
2905
#define TBCCR2                 TB0CCR2        /* Timer0_B7 Capture/Compare 2 */
2906
#define TBCCR3                 TB0CCR3        /* Timer0_B7 Capture/Compare 3 */
2907
#define TBCCR4                 TB0CCR4        /* Timer0_B7 Capture/Compare 4 */
2908
#define TBCCR5                 TB0CCR5        /* Timer0_B7 Capture/Compare 5 */
2909
#define TBCCR6                 TB0CCR6        /* Timer0_B7 Capture/Compare 6 */
2910
#define TBEX0                  TB0EX0         /* Timer0_B7 Expansion Register 0 */
2911
#define TBIV                   TB0IV          /* Timer0_B7 Interrupt Vector Word */
2912
#define TIMERB1_VECTOR       TIMER0_B1_VECTOR /* Timer0_B7 CC1-6, TB */
2913
#define TIMERB0_VECTOR       TIMER0_B0_VECTOR /* Timer0_B7 CC0 */
2914
 
2915
/* TBxCTL Control Bits */
2916
#define TBCLGRP1               (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2917
#define TBCLGRP0               (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2918
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
2919
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
2920
#define TBSSEL1                (0x0200)       /* Clock source 1 */
2921
#define TBSSEL0                (0x0100)       /* Clock source 0 */
2922
#define TBCLR                  (0x0004)       /* Timer0_B7 counter clear */
2923
#define TBIE                   (0x0002)       /* Timer0_B7 interrupt enable */
2924
#define TBIFG                  (0x0001)       /* Timer0_B7 interrupt flag */
2925
 
2926
#define SHR1                   (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2927
#define SHR0                   (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2928
 
2929
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
2930
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
2931
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
2932
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
2933
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
2934
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
2935
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
2936
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
2937
#define SHR_0                  (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2938
#define SHR_1                  (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2939
#define SHR_2                  (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2940
#define SHR_3                  (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2941
#define TBCLGRP_0              (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2942
#define TBCLGRP_1              (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2943
#define TBCLGRP_2              (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2944
#define TBCLGRP_3              (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2945
#define TBSSEL__TACLK          (0*0x100u)     /* Timer0_B7 clock source select: 0 - TACLK */
2946
#define TBSSEL__ACLK           (1*0x100u)     /* Timer0_B7 clock source select: 1 - ACLK  */
2947
#define TBSSEL__SMCLK          (2*0x100u)     /* Timer0_B7 clock source select: 2 - SMCLK */
2948
#define TBSSEL__INCLK          (3*0x100u)     /* Timer0_B7 clock source select: 3 - INCLK */
2949
#define CNTL__16               (0*0x0800u)    /* Counter lenght: 16 bit */
2950
#define CNTL__12               (1*0x0800u)    /* Counter lenght: 12 bit */
2951
#define CNTL__10               (2*0x0800u)    /* Counter lenght: 10 bit */
2952
#define CNTL__8                (3*0x0800u)    /* Counter lenght:  8 bit */
2953
 
2954
/* Additional Timer B Control Register bits are defined in Timer A */
2955
/* TBxCCTLx Control Bits */
2956
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
2957
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
2958
 
2959
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
2960
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
2961
 
2962
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2963
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2964
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2965
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2966
 
2967
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2968
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2969
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2970
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2971
 
2972
/* TBxEX0 Control Bits */
2973
#define TBIDEX0                (0x0001)       /* Timer0_B7 Input divider expansion Bit: 0 */
2974
#define TBIDEX1                (0x0002)       /* Timer0_B7 Input divider expansion Bit: 1 */
2975
#define TBIDEX2                (0x0004)       /* Timer0_B7 Input divider expansion Bit: 2 */
2976
 
2977
#define TBIDEX_0               (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2978
#define TBIDEX_1               (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2979
#define TBIDEX_2               (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2980
#define TBIDEX_3               (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2981
#define TBIDEX_4               (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2982
#define TBIDEX_5               (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2983
#define TBIDEX_6               (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2984
#define TBIDEX_7               (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2985
#define TBIDEX__1              (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2986
#define TBIDEX__2              (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2987
#define TBIDEX__3              (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2988
#define TBIDEX__4              (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2989
#define TBIDEX__5              (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2990
#define TBIDEX__6              (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2991
#define TBIDEX__7              (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2992
#define TBIDEX__8              (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2993
 
2994
/* TB0IV Definitions */
2995
#define TB0IV_NONE             (0x0000)       /* No Interrupt pending */
2996
#define TB0IV_TB1CCR1          (0x0002)       /* TBCCR1_CCIFG */
2997
#define TB0IV_TB1CCR2          (0x0004)       /* TBCCR2_CCIFG */
2998
#define TB0IV_3                (0x0006)       /* Reserved */
2999
#define TB0IV_4                (0x0008)       /* Reserved */
3000
#define TB0IV_5                (0x000A)       /* Reserved */
3001
#define TB0IV_6                (0x000C)       /* Reserved */
3002
#define TB0IV_TB0IFG           (0x000E)       /* TBIFG */
3003
 
3004
 
3005
/************************************************************
3006
* USB
3007
************************************************************/
3008
#define __MSP430_HAS_USB__                    /* Definition to show that Module is available */
3009
#define __MSP430_BASEADDRESS_USB__ 0x0900
3010
 
3011
/* ========================================================================= */
3012
/* USB Configuration Registers */
3013
/* ========================================================================= */
3014
SFR_16BIT(USBKEYID);                          /* USB Controller key register */
3015
SFR_8BIT(USBKEYID_L);                         /* USB Controller key register */
3016
SFR_8BIT(USBKEYID_H);                         /* USB Controller key register */
3017
SFR_16BIT(USBCNF);                            /* USB Module  configuration register */
3018
SFR_8BIT(USBCNF_L);                           /* USB Module  configuration register */
3019
SFR_8BIT(USBCNF_H);                           /* USB Module  configuration register */
3020
SFR_16BIT(USBPHYCTL);                         /* USB PHY control register */
3021
SFR_8BIT(USBPHYCTL_L);                        /* USB PHY control register */
3022
SFR_8BIT(USBPHYCTL_H);                        /* USB PHY control register */
3023
SFR_16BIT(USBPWRCTL);                         /* USB Power control register */
3024
SFR_8BIT(USBPWRCTL_L);                        /* USB Power control register */
3025
SFR_8BIT(USBPWRCTL_H);                        /* USB Power control register */
3026
SFR_16BIT(USBPLLCTL);                         /* USB PLL control register */
3027
SFR_8BIT(USBPLLCTL_L);                        /* USB PLL control register */
3028
SFR_8BIT(USBPLLCTL_H);                        /* USB PLL control register */
3029
SFR_16BIT(USBPLLDIVB);                        /* USB PLL Clock Divider Buffer control register */
3030
SFR_8BIT(USBPLLDIVB_L);                       /* USB PLL Clock Divider Buffer control register */
3031
SFR_8BIT(USBPLLDIVB_H);                       /* USB PLL Clock Divider Buffer control register */
3032
SFR_16BIT(USBPLLIR);                          /* USB PLL Interrupt control register */
3033
SFR_8BIT(USBPLLIR_L);                         /* USB PLL Interrupt control register */
3034
SFR_8BIT(USBPLLIR_H);                         /* USB PLL Interrupt control register */
3035
 
3036
#define USBKEYPID              USBKEYID       /* Legacy Definition: USB Controller key register */
3037
#define USBKEY                 (0x9628)       /* USB Control Register key */
3038
 
3039
/* USBCNF Control Bits */
3040
#define USB_EN                 (0x0001)       /* USB - Module enable */
3041
#define PUR_EN                 (0x0002)       /* USB - PUR pin enable */
3042
#define PUR_IN                 (0x0004)       /* USB - PUR pin input value */
3043
#define BLKRDY                 (0x0008)       /* USB - Block ready signal for DMA */
3044
#define FNTEN                  (0x0010)       /* USB - Frame Number receive Trigger enable for DMA */
3045
//#define RESERVED            (0x0020)  /* USB -  */
3046
//#define RESERVED            (0x0040)  /* USB -  */
3047
//#define RESERVED            (0x0080)  /* USB -  */
3048
//#define RESERVED            (0x0100)  /* USB -  */
3049
//#define RESERVED            (0x0200)  /* USB -  */
3050
//#define RESERVED            (0x0400)  /* USB -  */
3051
//#define RESERVED            (0x0800)  /* USB -  */
3052
//#define RESERVED            (0x1000)  /* USB -  */
3053
//#define RESERVED            (0x2000)  /* USB -  */
3054
//#define RESERVED            (0x4000)  /* USB -  */
3055
//#define RESERVED            (0x8000)  /* USB -  */
3056
 
3057
/* USBCNF Control Bits */
3058
#define USB_EN_L               (0x0001)       /* USB - Module enable */
3059
#define PUR_EN_L               (0x0002)       /* USB - PUR pin enable */
3060
#define PUR_IN_L               (0x0004)       /* USB - PUR pin input value */
3061
#define BLKRDY_L               (0x0008)       /* USB - Block ready signal for DMA */
3062
#define FNTEN_L                (0x0010)       /* USB - Frame Number receive Trigger enable for DMA */
3063
//#define RESERVED            (0x0020)  /* USB -  */
3064
//#define RESERVED            (0x0040)  /* USB -  */
3065
//#define RESERVED            (0x0080)  /* USB -  */
3066
//#define RESERVED            (0x0100)  /* USB -  */
3067
//#define RESERVED            (0x0200)  /* USB -  */
3068
//#define RESERVED            (0x0400)  /* USB -  */
3069
//#define RESERVED            (0x0800)  /* USB -  */
3070
//#define RESERVED            (0x1000)  /* USB -  */
3071
//#define RESERVED            (0x2000)  /* USB -  */
3072
//#define RESERVED            (0x4000)  /* USB -  */
3073
//#define RESERVED            (0x8000)  /* USB -  */
3074
 
3075
/* USBCNF Control Bits */
3076
//#define RESERVED            (0x0020)  /* USB -  */
3077
//#define RESERVED            (0x0040)  /* USB -  */
3078
//#define RESERVED            (0x0080)  /* USB -  */
3079
//#define RESERVED            (0x0100)  /* USB -  */
3080
//#define RESERVED            (0x0200)  /* USB -  */
3081
//#define RESERVED            (0x0400)  /* USB -  */
3082
//#define RESERVED            (0x0800)  /* USB -  */
3083
//#define RESERVED            (0x1000)  /* USB -  */
3084
//#define RESERVED            (0x2000)  /* USB -  */
3085
//#define RESERVED            (0x4000)  /* USB -  */
3086
//#define RESERVED            (0x8000)  /* USB -  */
3087
 
3088
/* USBPHYCTL Control Bits */
3089
#define PUOUT0                 (0x0001)       /* USB - USB Port Output Signal Bit 0 */
3090
#define PUOUT1                 (0x0002)       /* USB - USB Port Output Signal Bit 1 */
3091
#define PUIN0                  (0x0004)       /* USB - PU0/DP Input Data */
3092
#define PUIN1                  (0x0008)       /* USB - PU1/DM Input Data */
3093
//#define RESERVED            (0x0010)  /* USB -  */
3094
#define PUOPE                  (0x0020)       /* USB - USB Port Output Enable */
3095
//#define RESERVED            (0x0040)  /* USB -  */
3096
#define PUSEL                  (0x0080)       /* USB - USB Port Function Select */
3097
#define PUIPE                  (0x0100)       /* USB - PHY Single Ended Input enable */
3098
//#define RESERVED            (0x0200)  /* USB -  */
3099
//#define RESERVED            (0x0100)  /* USB -  */
3100
//#define RESERVED            (0x0200)  /* USB -  */
3101
//#define RESERVED            (0x0400)  /* USB -  */
3102
//#define RESERVED            (0x0800)  /* USB -  */
3103
//#define RESERVED            (0x1000)  /* USB -  */
3104
//#define RESERVED            (0x2000)  /* USB -  */
3105
//#define RESERVED            (0x4000)  /* USB -  */
3106
//#define RESERVED            (0x8000)  /* USB -  */
3107
 
3108
/* USBPHYCTL Control Bits */
3109
#define PUOUT0_L               (0x0001)       /* USB - USB Port Output Signal Bit 0 */
3110
#define PUOUT1_L               (0x0002)       /* USB - USB Port Output Signal Bit 1 */
3111
#define PUIN0_L                (0x0004)       /* USB - PU0/DP Input Data */
3112
#define PUIN1_L                (0x0008)       /* USB - PU1/DM Input Data */
3113
//#define RESERVED            (0x0010)  /* USB -  */
3114
#define PUOPE_L                (0x0020)       /* USB - USB Port Output Enable */
3115
//#define RESERVED            (0x0040)  /* USB -  */
3116
#define PUSEL_L                (0x0080)       /* USB - USB Port Function Select */
3117
//#define RESERVED            (0x0200)  /* USB -  */
3118
//#define RESERVED            (0x0100)  /* USB -  */
3119
//#define RESERVED            (0x0200)  /* USB -  */
3120
//#define RESERVED            (0x0400)  /* USB -  */
3121
//#define RESERVED            (0x0800)  /* USB -  */
3122
//#define RESERVED            (0x1000)  /* USB -  */
3123
//#define RESERVED            (0x2000)  /* USB -  */
3124
//#define RESERVED            (0x4000)  /* USB -  */
3125
//#define RESERVED            (0x8000)  /* USB -  */
3126
 
3127
/* USBPHYCTL Control Bits */
3128
//#define RESERVED            (0x0010)  /* USB -  */
3129
//#define RESERVED            (0x0040)  /* USB -  */
3130
#define PUIPE_H                (0x0001)       /* USB - PHY Single Ended Input enable */
3131
//#define RESERVED            (0x0200)  /* USB -  */
3132
//#define RESERVED            (0x0100)  /* USB -  */
3133
//#define RESERVED            (0x0200)  /* USB -  */
3134
//#define RESERVED            (0x0400)  /* USB -  */
3135
//#define RESERVED            (0x0800)  /* USB -  */
3136
//#define RESERVED            (0x1000)  /* USB -  */
3137
//#define RESERVED            (0x2000)  /* USB -  */
3138
//#define RESERVED            (0x4000)  /* USB -  */
3139
//#define RESERVED            (0x8000)  /* USB -  */
3140
 
3141
#define PUDIR                  (0x0020)       /* USB - Legacy Definition: USB Port Output Enable */
3142
#define PSEIEN                 (0x0100)       /* USB - Legacy Definition: PHY Single Ended Input enable */
3143
 
3144
/* USBPWRCTL Control Bits */
3145
#define VUOVLIFG               (0x0001)       /* USB - VUSB Overload Interrupt Flag */
3146
#define VBONIFG                (0x0002)       /* USB - VBUS "Coming ON" Interrupt Flag */
3147
#define VBOFFIFG               (0x0004)       /* USB - VBUS "Going OFF" Interrupt Flag */
3148
#define USBBGVBV               (0x0008)       /* USB - USB Bandgap and VBUS valid */
3149
#define USBDETEN               (0x0010)       /* USB - VBUS on/off events enable */
3150
#define OVLAOFF                (0x0020)       /* USB - LDO overload auto off enable */
3151
#define SLDOAON                (0x0040)       /* USB - Secondary LDO auto on enable */
3152
//#define RESERVED            (0x0080)  /* USB -  */
3153
#define VUOVLIE                (0x0100)       /* USB - Overload indication Interrupt Enable */
3154
#define VBONIE                 (0x0200)       /* USB - VBUS "Coming ON" Interrupt Enable */
3155
#define VBOFFIE                (0x0400)       /* USB - VBUS "Going OFF" Interrupt Enable */
3156
#define VUSBEN                 (0x0800)       /* USB - LDO Enable (3.3V) */
3157
#define SLDOEN                 (0x1000)       /* USB - Secondary LDO Enable (1.8V) */
3158
//#define RESERVED            (0x2000)  /* USB -  */
3159
//#define RESERVED            (0x4000)  /* USB -  */
3160
//#define RESERVED            (0x8000)  /* USB -  */
3161
 
3162
/* USBPWRCTL Control Bits */
3163
#define VUOVLIFG_L             (0x0001)       /* USB - VUSB Overload Interrupt Flag */
3164
#define VBONIFG_L              (0x0002)       /* USB - VBUS "Coming ON" Interrupt Flag */
3165
#define VBOFFIFG_L             (0x0004)       /* USB - VBUS "Going OFF" Interrupt Flag */
3166
#define USBBGVBV_L             (0x0008)       /* USB - USB Bandgap and VBUS valid */
3167
#define USBDETEN_L             (0x0010)       /* USB - VBUS on/off events enable */
3168
#define OVLAOFF_L              (0x0020)       /* USB - LDO overload auto off enable */
3169
#define SLDOAON_L              (0x0040)       /* USB - Secondary LDO auto on enable */
3170
//#define RESERVED            (0x0080)  /* USB -  */
3171
//#define RESERVED            (0x2000)  /* USB -  */
3172
//#define RESERVED            (0x4000)  /* USB -  */
3173
//#define RESERVED            (0x8000)  /* USB -  */
3174
 
3175
/* USBPWRCTL Control Bits */
3176
//#define RESERVED            (0x0080)  /* USB -  */
3177
#define VUOVLIE_H              (0x0001)       /* USB - Overload indication Interrupt Enable */
3178
#define VBONIE_H               (0x0002)       /* USB - VBUS "Coming ON" Interrupt Enable */
3179
#define VBOFFIE_H              (0x0004)       /* USB - VBUS "Going OFF" Interrupt Enable */
3180
#define VUSBEN_H               (0x0008)       /* USB - LDO Enable (3.3V) */
3181
#define SLDOEN_H               (0x0010)       /* USB - Secondary LDO Enable (1.8V) */
3182
//#define RESERVED            (0x2000)  /* USB -  */
3183
//#define RESERVED            (0x4000)  /* USB -  */
3184
//#define RESERVED            (0x8000)  /* USB -  */
3185
 
3186
/* USBPLLCTL Control Bits */
3187
//#define RESERVED            (0x0001)  /* USB -  */
3188
//#define RESERVED            (0x0002)  /* USB -  */
3189
//#define RESERVED            (0x0004)  /* USB -  */
3190
//#define RESERVED            (0x0008)  /* USB -  */
3191
//#define RESERVED            (0x0010)  /* USB -  */
3192
//#define RESERVED            (0x0020)  /* USB -  */
3193
#define UCLKSEL0               (0x0040)       /* USB - Module Clock Select Bit 0 */
3194
#define UCLKSEL1               (0x0080)       /* USB - Module Clock Select Bit 1 */
3195
#define UPLLEN                 (0x0100)       /* USB - PLL enable */
3196
#define UPFDEN                 (0x0200)       /* USB - Phase Freq. Discriminator enable */
3197
//#define RESERVED            (0x0400)  /* USB -  */
3198
//#define RESERVED            (0x0800)  /* USB -  */
3199
#define UPCS0                  (0x1000)       /* USB - PLL Clock Select Bit 0 */
3200
//#define RESERVED            (0x2000)  /* USB -  */
3201
//#define RESERVED            (0x4000)  /* USB -  */
3202
//#define RESERVED            (0x8000)  /* USB -  */
3203
 
3204
/* USBPLLCTL Control Bits */
3205
//#define RESERVED            (0x0001)  /* USB -  */
3206
//#define RESERVED            (0x0002)  /* USB -  */
3207
//#define RESERVED            (0x0004)  /* USB -  */
3208
//#define RESERVED            (0x0008)  /* USB -  */
3209
//#define RESERVED            (0x0010)  /* USB -  */
3210
//#define RESERVED            (0x0020)  /* USB -  */
3211
#define UCLKSEL0_L             (0x0040)       /* USB - Module Clock Select Bit 0 */
3212
#define UCLKSEL1_L             (0x0080)       /* USB - Module Clock Select Bit 1 */
3213
//#define RESERVED            (0x0400)  /* USB -  */
3214
//#define RESERVED            (0x0800)  /* USB -  */
3215
//#define RESERVED            (0x2000)  /* USB -  */
3216
//#define RESERVED            (0x4000)  /* USB -  */
3217
//#define RESERVED            (0x8000)  /* USB -  */
3218
 
3219
/* USBPLLCTL Control Bits */
3220
//#define RESERVED            (0x0001)  /* USB -  */
3221
//#define RESERVED            (0x0002)  /* USB -  */
3222
//#define RESERVED            (0x0004)  /* USB -  */
3223
//#define RESERVED            (0x0008)  /* USB -  */
3224
//#define RESERVED            (0x0010)  /* USB -  */
3225
//#define RESERVED            (0x0020)  /* USB -  */
3226
#define UPLLEN_H               (0x0001)       /* USB - PLL enable */
3227
#define UPFDEN_H               (0x0002)       /* USB - Phase Freq. Discriminator enable */
3228
//#define RESERVED            (0x0400)  /* USB -  */
3229
//#define RESERVED            (0x0800)  /* USB -  */
3230
#define UPCS0_H                (0x0010)       /* USB - PLL Clock Select Bit 0 */
3231
//#define RESERVED            (0x2000)  /* USB -  */
3232
//#define RESERVED            (0x4000)  /* USB -  */
3233
//#define RESERVED            (0x8000)  /* USB -  */
3234
 
3235
#define UCLKSEL_0              (0x0000)       /* USB - Module Clock Select: 0 */
3236
#define UCLKSEL_1              (0x0040)       /* USB - Module Clock Select: 1 */
3237
#define UCLKSEL_2              (0x0080)       /* USB - Module Clock Select: 2 */
3238
#define UCLKSEL_3              (0x00C0)       /* USB - Module Clock Select: 3 (Reserved) */
3239
 
3240
#define UCLKSEL__PLLCLK        (0x0000)       /* USB - Module Clock Select: PLLCLK */
3241
#define UCLKSEL__XT1CLK        (0x0040)       /* USB - Module Clock Select: XT1CLK */
3242
#define UCLKSEL__XT2CLK        (0x0080)       /* USB - Module Clock Select: XT2CLK */
3243
 
3244
/* USBPLLDIVB Control Bits */
3245
#define UPMB0                  (0x0001)       /* USB - PLL feedback divider buffer Bit 0 */
3246
#define UPMB1                  (0x0002)       /* USB - PLL feedback divider buffer Bit 1 */
3247
#define UPMB2                  (0x0004)       /* USB - PLL feedback divider buffer Bit 2 */
3248
#define UPMB3                  (0x0008)       /* USB - PLL feedback divider buffer Bit 3 */
3249
#define UPMB4                  (0x0010)       /* USB - PLL feedback divider buffer Bit 4 */
3250
#define UPMB5                  (0x0020)       /* USB - PLL feedback divider buffer Bit 5 */
3251
//#define RESERVED            (0x0040)  /* USB -  */
3252
//#define RESERVED            (0x0080)  /* USB -  */
3253
#define UPQB0                  (0x0100)       /* USB - PLL prescale divider buffer Bit 0 */
3254
#define UPQB1                  (0x0200)       /* USB - PLL prescale divider buffer Bit 1 */
3255
#define UPQB2                  (0x0400)       /* USB - PLL prescale divider buffer Bit 2 */
3256
//#define RESERVED            (0x0800)  /* USB -  */
3257
//#define RESERVED            (0x1000)  /* USB -  */
3258
//#define RESERVED            (0x2000)  /* USB -  */
3259
//#define RESERVED            (0x4000)  /* USB -  */
3260
//#define RESERVED            (0x8000)  /* USB -  */
3261
 
3262
/* USBPLLDIVB Control Bits */
3263
#define UPMB0_L                (0x0001)       /* USB - PLL feedback divider buffer Bit 0 */
3264
#define UPMB1_L                (0x0002)       /* USB - PLL feedback divider buffer Bit 1 */
3265
#define UPMB2_L                (0x0004)       /* USB - PLL feedback divider buffer Bit 2 */
3266
#define UPMB3_L                (0x0008)       /* USB - PLL feedback divider buffer Bit 3 */
3267
#define UPMB4_L                (0x0010)       /* USB - PLL feedback divider buffer Bit 4 */
3268
#define UPMB5_L                (0x0020)       /* USB - PLL feedback divider buffer Bit 5 */
3269
//#define RESERVED            (0x0040)  /* USB -  */
3270
//#define RESERVED            (0x0080)  /* USB -  */
3271
//#define RESERVED            (0x0800)  /* USB -  */
3272
//#define RESERVED            (0x1000)  /* USB -  */
3273
//#define RESERVED            (0x2000)  /* USB -  */
3274
//#define RESERVED            (0x4000)  /* USB -  */
3275
//#define RESERVED            (0x8000)  /* USB -  */
3276
 
3277
/* USBPLLDIVB Control Bits */
3278
//#define RESERVED            (0x0040)  /* USB -  */
3279
//#define RESERVED            (0x0080)  /* USB -  */
3280
#define UPQB0_H                (0x0001)       /* USB - PLL prescale divider buffer Bit 0 */
3281
#define UPQB1_H                (0x0002)       /* USB - PLL prescale divider buffer Bit 1 */
3282
#define UPQB2_H                (0x0004)       /* USB - PLL prescale divider buffer Bit 2 */
3283
//#define RESERVED            (0x0800)  /* USB -  */
3284
//#define RESERVED            (0x1000)  /* USB -  */
3285
//#define RESERVED            (0x2000)  /* USB -  */
3286
//#define RESERVED            (0x4000)  /* USB -  */
3287
//#define RESERVED            (0x8000)  /* USB -  */
3288
 
3289
#define USBPLL_SETCLK_1_5      (UPMB0*31      | UPQB0*0)  /* USB - PLL Set for 1.5 MHz input clock */
3290
#define USBPLL_SETCLK_1_6      (UPMB0*29      | UPQB0*0)  /* USB - PLL Set for 1.6 MHz input clock */
3291
#define USBPLL_SETCLK_1_7778   (UPMB0*26      | UPQB0*0)  /* USB - PLL Set for 1.7778 MHz input clock */
3292
#define USBPLL_SETCLK_1_8432   (UPMB0*25      | UPQB0*0)  /* USB - PLL Set for 1.8432 MHz input clock */
3293
#define USBPLL_SETCLK_1_8461   (UPMB0*25      | UPQB0*0)  /* USB - PLL Set for 1.8461 MHz input clock */
3294
#define USBPLL_SETCLK_1_92     (UPMB0*24      | UPQB0*0)  /* USB - PLL Set for 1.92 MHz input clock */
3295
#define USBPLL_SETCLK_2_0      (UPMB0*23      | UPQB0*0)  /* USB - PLL Set for 2.0 MHz input clock */
3296
#define USBPLL_SETCLK_2_4      (UPMB0*19      | UPQB0*0)  /* USB - PLL Set for 2.4 MHz input clock */
3297
#define USBPLL_SETCLK_2_6667   (UPMB0*17      | UPQB0*0)  /* USB - PLL Set for 2.6667 MHz input clock */
3298
#define USBPLL_SETCLK_3_0      (UPMB0*15      | UPQB0*0)  /* USB - PLL Set for 3.0 MHz input clock */
3299
#define USBPLL_SETCLK_3_2      (UPMB0*29      | UPQB0*1)  /* USB - PLL Set for 3.2 MHz input clock */
3300
#define USBPLL_SETCLK_3_5556   (UPMB0*26      | UPQB0*1)  /* USB - PLL Set for 3.5556 MHz input clock */
3301
#define USBPLL_SETCLK_3_579545 (UPMB0*26      | UPQB0*1)  /* USB - PLL Set for 3.579546 MHz input clock */
3302
#define USBPLL_SETCLK_3_84     (UPMB0*24      | UPQB0*1)  /* USB - PLL Set for 3.84 MHz input clock */
3303
#define USBPLL_SETCLK_4_0      (UPMB0*23      | UPQB0*1)  /* USB - PLL Set for 4.0 MHz input clock */
3304
#define USBPLL_SETCLK_4_1739   (UPMB0*22      | UPQB0*1)  /* USB - PLL Set for 4.1739 MHz input clock */
3305
#define USBPLL_SETCLK_4_1943   (UPMB0*22      | UPQB0*1)  /* USB - PLL Set for 4.1943 MHz input clock */
3306
#define USBPLL_SETCLK_4_332    (UPMB0*21      | UPQB0*1)  /* USB - PLL Set for 4.332 MHz input clock */
3307
#define USBPLL_SETCLK_4_3636   (UPMB0*21      | UPQB0*1)  /* USB - PLL Set for 4.3636 MHz input clock */
3308
#define USBPLL_SETCLK_4_5      (UPMB0*31      | UPQB0*2)  /* USB - PLL Set for 4.5 MHz input clock */
3309
#define USBPLL_SETCLK_4_8      (UPMB0*19      | UPQB0*1)  /* USB - PLL Set for 4.8 MHz input clock */
3310
#define USBPLL_SETCLK_5_33     (UPMB0*17      | UPQB0*1)  /* USB - PLL Set for 5.33 MHz input clock */
3311
#define USBPLL_SETCLK_5_76     (UPMB0*24      | UPQB0*2)  /* USB - PLL Set for 5.76 MHz input clock */
3312
#define USBPLL_SETCLK_6_0      (UPMB0*23      | UPQB0*2)  /* USB - PLL Set for 6.0 MHz input clock */
3313
#define USBPLL_SETCLK_6_4      (UPMB0*29      | UPQB0*3)  /* USB - PLL Set for 6.4 MHz input clock */
3314
#define USBPLL_SETCLK_7_2      (UPMB0*19      | UPQB0*2)  /* USB - PLL Set for 7.2 MHz input clock */
3315
#define USBPLL_SETCLK_7_68     (UPMB0*24      | UPQB0*3)  /* USB - PLL Set for 7.68 MHz input clock */
3316
#define USBPLL_SETCLK_8_0      (UPMB0*17      | UPQB0*2)  /* USB - PLL Set for 8.0 MHz input clock */
3317
#define USBPLL_SETCLK_9_0      (UPMB0*15      | UPQB0*2)  /* USB - PLL Set for 9.0 MHz input clock */
3318
#define USBPLL_SETCLK_9_6      (UPMB0*19      | UPQB0*3)  /* USB - PLL Set for 9.6 MHz input clock */
3319
#define USBPLL_SETCLK_10_66    (UPMB0*17      | UPQB0*3)  /* USB - PLL Set for 10.66 MHz input clock */
3320
#define USBPLL_SETCLK_12_0     (UPMB0*15      | UPQB0*3)  /* USB - PLL Set for 12.0 MHz input clock */
3321
#define USBPLL_SETCLK_12_8     (UPMB0*29      | UPQB0*5)  /* USB - PLL Set for 12.8 MHz input clock */
3322
#define USBPLL_SETCLK_14_4     (UPMB0*19      | UPQB0*4)  /* USB - PLL Set for 14.4 MHz input clock */
3323
#define USBPLL_SETCLK_16_0     (UPMB0*17      | UPQB0*4)  /* USB - PLL Set for 16.0 MHz input clock */
3324
#define USBPLL_SETCLK_16_9344  (UPMB0*16      | UPQB0*4)  /* USB - PLL Set for 16.9344 MHz input clock */
3325
#define USBPLL_SETCLK_16_94118 (UPMB0*16      | UPQB0*4)  /* USB - PLL Set for 16.94118 MHz input clock */
3326
#define USBPLL_SETCLK_18_0     (UPMB0*15      | UPQB0*4)  /* USB - PLL Set for 18.0 MHz input clock */
3327
#define USBPLL_SETCLK_19_2     (UPMB0*19      | UPQB0*5)  /* USB - PLL Set for 19.2 MHz input clock */
3328
#define USBPLL_SETCLK_24_0     (UPMB0*15      | UPQB0*5)  /* USB - PLL Set for 24.0 MHz input clock */
3329
#define USBPLL_SETCLK_25_6     (UPMB0*29      | UPQB0*7)  /* USB - PLL Set for 25.6 MHz input clock */
3330
#define USBPLL_SETCLK_26_0     (UPMB0*23      | UPQB0*6)  /* USB - PLL Set for 26.0 MHz input clock */
3331
#define USBPLL_SETCLK_32_0     (UPMB0*23      | UPQB0*7)  /* USB - PLL Set for 32.0 MHz input clock */
3332
 
3333
/* USBPLLIR Control Bits */
3334
#define USBOOLIFG              (0x0001)       /* USB - PLL out of lock Interrupt Flag */
3335
#define USBLOSIFG              (0x0002)       /* USB - PLL loss of signal Interrupt Flag */
3336
#define USBOORIFG              (0x0004)       /* USB - PLL out of range Interrupt Flag */
3337
//#define RESERVED            (0x0008)  /* USB -  */
3338
//#define RESERVED            (0x0010)  /* USB -  */
3339
//#define RESERVED            (0x0020)  /* USB -  */
3340
//#define RESERVED            (0x0040)  /* USB -  */
3341
//#define RESERVED            (0x0080)  /* USB -  */
3342
#define USBOOLIE               (0x0100)       /* USB - PLL out of lock Interrupt enable */
3343
#define USBLOSIE               (0x0200)       /* USB - PLL loss of signal Interrupt enable */
3344
#define USBOORIE               (0x0400)       /* USB - PLL out of range Interrupt enable */
3345
//#define RESERVED            (0x0800)  /* USB -  */
3346
//#define RESERVED            (0x1000)  /* USB -  */
3347
//#define RESERVED            (0x2000)  /* USB -  */
3348
//#define RESERVED            (0x4000)  /* USB -  */
3349
//#define RESERVED            (0x8000)  /* USB -  */
3350
 
3351
/* USBPLLIR Control Bits */
3352
#define USBOOLIFG_L            (0x0001)       /* USB - PLL out of lock Interrupt Flag */
3353
#define USBLOSIFG_L            (0x0002)       /* USB - PLL loss of signal Interrupt Flag */
3354
#define USBOORIFG_L            (0x0004)       /* USB - PLL out of range Interrupt Flag */
3355
//#define RESERVED            (0x0008)  /* USB -  */
3356
//#define RESERVED            (0x0010)  /* USB -  */
3357
//#define RESERVED            (0x0020)  /* USB -  */
3358
//#define RESERVED            (0x0040)  /* USB -  */
3359
//#define RESERVED            (0x0080)  /* USB -  */
3360
//#define RESERVED            (0x0800)  /* USB -  */
3361
//#define RESERVED            (0x1000)  /* USB -  */
3362
//#define RESERVED            (0x2000)  /* USB -  */
3363
//#define RESERVED            (0x4000)  /* USB -  */
3364
//#define RESERVED            (0x8000)  /* USB -  */
3365
 
3366
/* USBPLLIR Control Bits */
3367
//#define RESERVED            (0x0008)  /* USB -  */
3368
//#define RESERVED            (0x0010)  /* USB -  */
3369
//#define RESERVED            (0x0020)  /* USB -  */
3370
//#define RESERVED            (0x0040)  /* USB -  */
3371
//#define RESERVED            (0x0080)  /* USB -  */
3372
#define USBOOLIE_H             (0x0001)       /* USB - PLL out of lock Interrupt enable */
3373
#define USBLOSIE_H             (0x0002)       /* USB - PLL loss of signal Interrupt enable */
3374
#define USBOORIE_H             (0x0004)       /* USB - PLL out of range Interrupt enable */
3375
//#define RESERVED            (0x0800)  /* USB -  */
3376
//#define RESERVED            (0x1000)  /* USB -  */
3377
//#define RESERVED            (0x2000)  /* USB -  */
3378
//#define RESERVED            (0x4000)  /* USB -  */
3379
//#define RESERVED            (0x8000)  /* USB -  */
3380
 
3381
/* ========================================================================= */
3382
/* USB Control Registers */
3383
/* ========================================================================= */
3384
SFR_8BIT(USBIEPCNF_0);                        /* USB Input endpoint_0: Configuration */
3385
SFR_8BIT(USBIEPCNT_0);                        /* USB Input endpoint_0: Byte Count */
3386
SFR_8BIT(USBOEPCNF_0);                        /* USB Output endpoint_0: Configuration */
3387
SFR_8BIT(USBOEPCNT_0);                        /* USB Output endpoint_0: byte count */
3388
SFR_8BIT(USBIEPIE);                           /* USB Input endpoint interrupt enable flags */
3389
SFR_8BIT(USBOEPIE);                           /* USB Output endpoint interrupt enable flags */
3390
SFR_8BIT(USBIEPIFG);                          /* USB Input endpoint interrupt flags */
3391
SFR_8BIT(USBOEPIFG);                          /* USB Output endpoint interrupt flags */
3392
SFR_16BIT(USBVECINT);                         /* USB Vector interrupt register */
3393
SFR_8BIT(USBVECINT_L);                        /* USB Vector interrupt register */
3394
SFR_8BIT(USBVECINT_H);                        /* USB Vector interrupt register */
3395
SFR_16BIT(USBMAINT);                          /* USB maintenance register */
3396
SFR_8BIT(USBMAINT_L);                         /* USB maintenance register */
3397
SFR_8BIT(USBMAINT_H);                         /* USB maintenance register */
3398
SFR_16BIT(USBTSREG);                          /* USB Time Stamp register */
3399
SFR_8BIT(USBTSREG_L);                         /* USB Time Stamp register */
3400
SFR_8BIT(USBTSREG_H);                         /* USB Time Stamp register */
3401
SFR_16BIT(USBFN);                             /* USB Frame number */
3402
SFR_8BIT(USBFN_L);                            /* USB Frame number */
3403
SFR_8BIT(USBFN_H);                            /* USB Frame number */
3404
SFR_8BIT(USBCTL);                             /* USB control register */
3405
SFR_8BIT(USBIE);                              /* USB interrupt enable register */
3406
SFR_8BIT(USBIFG);                             /* USB interrupt flag register */
3407
SFR_8BIT(USBFUNADR);                          /* USB Function address register */
3408
 
3409
#define USBIV                  USBVECINT      /* USB Vector interrupt register (alternate define) */
3410
 
3411
/* USBIEPCNF_0 Control Bits */
3412
/* USBOEPCNF_0 Control Bits */
3413
//#define RESERVED       (0x0001)  /* USB -  */
3414
//#define RESERVED       (0x0001)  /* USB -  */
3415
#define USBIIE                 (0x0004)       /* USB - Transaction Interrupt indication enable */
3416
#define STALL                  (0x0008)       /* USB - Stall Condition */
3417
//#define RESERVED       (0x0010)  /* USB -  */
3418
#define TOGGLE                 (0x0020)       /* USB - Toggle Bit */
3419
//#define RESERVED       (0x0040)  /* USB -  */
3420
#define UBME                   (0x0080)       /* USB - UBM In-Endpoint Enable */
3421
 
3422
/* USBIEPBCNT_0 Control Bits */
3423
/* USBOEPBCNT_0 Control Bits */
3424
#define CNT0                   (0x0001)       /* USB - Byte Count Bit 0 */
3425
#define CNT1                   (0x0001)       /* USB - Byte Count Bit 1 */
3426
#define CNT2                   (0x0004)       /* USB - Byte Count Bit 2 */
3427
#define CNT3                   (0x0008)       /* USB - Byte Count Bit 3 */
3428
//#define RESERVED       (0x0010)  /* USB -  */
3429
//#define RESERVED       (0x0020)  /* USB -  */
3430
//#define RESERVED       (0x0040)  /* USB -  */
3431
#define NAK                    (0x0080)       /* USB - No Acknowledge Status Bit */
3432
 
3433
/* USBMAINT Control Bits */
3434
#define UTIFG                  (0x0001)       /* USB - Timer Interrupt Flag */
3435
#define UTIE                   (0x0002)       /* USB - Timer Interrupt Enable */
3436
//#define RESERVED       (0x0004)  /* USB -  */
3437
//#define RESERVED       (0x0008)  /* USB -  */
3438
//#define RESERVED       (0x0010)  /* USB -  */
3439
//#define RESERVED       (0x0020)  /* USB -  */
3440
//#define RESERVED       (0x0040)  /* USB -  */
3441
//#define RESERVED       (0x0080)  /* USB -  */
3442
#define TSGEN                  (0x0100)       /* USB - Time Stamp Generator Enable */
3443
#define TSESEL0                (0x0200)       /* USB - Time Stamp Event Select Bit 0 */
3444
#define TSESEL1                (0x0400)       /* USB - Time Stamp Event Select Bit 1 */
3445
#define TSE3                   (0x0800)       /* USB - Time Stamp Event #3 Bit */
3446
//#define RESERVED       (0x1000)  /* USB -  */
3447
#define UTSEL0                 (0x2000)       /* USB - Timer Select Bit 0 */
3448
#define UTSEL1                 (0x4000)       /* USB - Timer Select Bit 1 */
3449
#define UTSEL2                 (0x8000)       /* USB - Timer Select Bit 2 */
3450
 
3451
/* USBMAINT Control Bits */
3452
#define UTIFG_L                (0x0001)       /* USB - Timer Interrupt Flag */
3453
#define UTIE_L                 (0x0002)       /* USB - Timer Interrupt Enable */
3454
//#define RESERVED       (0x0004)  /* USB -  */
3455
//#define RESERVED       (0x0008)  /* USB -  */
3456
//#define RESERVED       (0x0010)  /* USB -  */
3457
//#define RESERVED       (0x0020)  /* USB -  */
3458
//#define RESERVED       (0x0040)  /* USB -  */
3459
//#define RESERVED       (0x0080)  /* USB -  */
3460
//#define RESERVED       (0x1000)  /* USB -  */
3461
 
3462
/* USBMAINT Control Bits */
3463
//#define RESERVED       (0x0004)  /* USB -  */
3464
//#define RESERVED       (0x0008)  /* USB -  */
3465
//#define RESERVED       (0x0010)  /* USB -  */
3466
//#define RESERVED       (0x0020)  /* USB -  */
3467
//#define RESERVED       (0x0040)  /* USB -  */
3468
//#define RESERVED       (0x0080)  /* USB -  */
3469
#define TSGEN_H                (0x0001)       /* USB - Time Stamp Generator Enable */
3470
#define TSESEL0_H              (0x0002)       /* USB - Time Stamp Event Select Bit 0 */
3471
#define TSESEL1_H              (0x0004)       /* USB - Time Stamp Event Select Bit 1 */
3472
#define TSE3_H                 (0x0008)       /* USB - Time Stamp Event #3 Bit */
3473
//#define RESERVED       (0x1000)  /* USB -  */
3474
#define UTSEL0_H               (0x0020)       /* USB - Timer Select Bit 0 */
3475
#define UTSEL1_H               (0x0040)       /* USB - Timer Select Bit 1 */
3476
#define UTSEL2_H               (0x0080)       /* USB - Timer Select Bit 2 */
3477
 
3478
#define TSESEL_0               (0x0000)       /* USB - Time Stamp Event Select: 0 */
3479
#define TSESEL_1               (0x0200)       /* USB - Time Stamp Event Select: 1 */
3480
#define TSESEL_2               (0x0400)       /* USB - Time Stamp Event Select: 2 */
3481
#define TSESEL_3               (0x0600)       /* USB - Time Stamp Event Select: 3 */
3482
 
3483
#define UTSEL_0                (0x0000)       /* USB - Timer Select: 0 */
3484
#define UTSEL_1                (0x2000)       /* USB - Timer Select: 1 */
3485
#define UTSEL_2                (0x4000)       /* USB - Timer Select: 2 */
3486
#define UTSEL_3                (0x6000)       /* USB - Timer Select: 3 */
3487
#define UTSEL_4                (0x8000)       /* USB - Timer Select: 4 */
3488
#define UTSEL_5                (0xA000)       /* USB - Timer Select: 5 */
3489
#define UTSEL_6                (0xC000)       /* USB - Timer Select: 6 */
3490
#define UTSEL_7                (0xE000)       /* USB - Timer Select: 7 */
3491
 
3492
/* USBCTL Control Bits */
3493
#define DIR                    (0x0001)       /* USB - Data Response Bit */
3494
//#define RESERVED       (0x0002)  /* USB -  */
3495
//#define RESERVED       (0x0004)  /* USB -  */
3496
//#define RESERVED       (0x0008)  /* USB -  */
3497
#define FRSTE                  (0x0010)       /* USB - Function Reset Connection Enable */
3498
#define RWUP                   (0x0020)       /* USB - Device Remote Wakeup Request */
3499
#define FEN                    (0x0040)       /* USB - Function Enable Bit */
3500
//#define RESERVED       (0x0080)  /* USB -  */
3501
 
3502
/* USBIE Control Bits */
3503
#define STPOWIE                (0x0001)       /* USB - Setup Overwrite Interrupt Enable */
3504
//#define RESERVED       (0x0002)  /* USB -  */
3505
#define SETUPIE                (0x0004)       /* USB - Setup Interrupt Enable */
3506
//#define RESERVED       (0x0008)  /* USB -  */
3507
//#define RESERVED       (0x0010)  /* USB -  */
3508
#define RESRIE                 (0x0020)       /* USB - Function Resume Request Interrupt Enable */
3509
#define SUSRIE                 (0x0040)       /* USB - Function Suspend Request Interrupt Enable */
3510
#define RSTRIE                 (0x0080)       /* USB - Function Reset Request Interrupt Enable */
3511
 
3512
/* USBIFG Control Bits */
3513
#define STPOWIFG               (0x0001)       /* USB - Setup Overwrite Interrupt Flag */
3514
//#define RESERVED       (0x0002)  /* USB -  */
3515
#define SETUPIFG               (0x0004)       /* USB - Setup Interrupt Flag */
3516
//#define RESERVED       (0x0008)  /* USB -  */
3517
//#define RESERVED       (0x0010)  /* USB -  */
3518
#define RESRIFG                (0x0020)       /* USB - Function Resume Request Interrupt Flag */
3519
#define SUSRIFG                (0x0040)       /* USB - Function Suspend Request Interrupt Flag */
3520
#define RSTRIFG                (0x0080)       /* USB - Function Reset Request Interrupt Flag */
3521
 
3522
//values of USBVECINT when USB-interrupt occured
3523
#define     USBVECINT_NONE     0x00
3524
#define     USBVECINT_PWR_DROP 0x02
3525
#define     USBVECINT_PLL_LOCK 0x04
3526
#define     USBVECINT_PLL_SIGNAL 0x06
3527
#define     USBVECINT_PLL_RANGE 0x08
3528
#define     USBVECINT_PWR_VBUSOn 0x0A
3529
#define     USBVECINT_PWR_VBUSOff 0x0C
3530
#define     USBVECINT_USB_TIMESTAMP 0x10
3531
#define     USBVECINT_INPUT_ENDPOINT0 0x12
3532
#define     USBVECINT_OUTPUT_ENDPOINT0 0x14
3533
#define     USBVECINT_RSTR     0x16
3534
#define     USBVECINT_SUSR     0x18
3535
#define     USBVECINT_RESR     0x1A
3536
#define     USBVECINT_SETUP_PACKET_RECEIVED 0x20
3537
#define     USBVECINT_STPOW_PACKET_RECEIVED 0x22
3538
#define     USBVECINT_INPUT_ENDPOINT1 0x24
3539
#define     USBVECINT_INPUT_ENDPOINT2 0x26
3540
#define     USBVECINT_INPUT_ENDPOINT3 0x28
3541
#define     USBVECINT_INPUT_ENDPOINT4 0x2A
3542
#define     USBVECINT_INPUT_ENDPOINT5 0x2C
3543
#define     USBVECINT_INPUT_ENDPOINT6 0x2E
3544
#define     USBVECINT_INPUT_ENDPOINT7 0x30
3545
#define     USBVECINT_OUTPUT_ENDPOINT1 0x32
3546
#define     USBVECINT_OUTPUT_ENDPOINT2 0x34
3547
#define     USBVECINT_OUTPUT_ENDPOINT3 0x36
3548
#define     USBVECINT_OUTPUT_ENDPOINT4 0x38
3549
#define     USBVECINT_OUTPUT_ENDPOINT5 0x3A
3550
#define     USBVECINT_OUTPUT_ENDPOINT6 0x3C
3551
#define     USBVECINT_OUTPUT_ENDPOINT7 0x3E
3552
 
3553
 
3554
/* ========================================================================= */
3555
/* USB Operation Registers */
3556
/* ========================================================================= */
3557
 
3558
SFR_8BIT(USBIEPSIZXY_7);                      /* Input Endpoint_7: X/Y-buffer size  */
3559
SFR_8BIT(USBIEPBCTY_7);                       /* Input Endpoint_7: Y-byte count  */
3560
SFR_8BIT(USBIEPBBAY_7);                       /* Input Endpoint_7: Y-buffer base addr.  */
3561
//sfrb    Spare    (0x23FC)   /* Not used  */
3562
//sfrb    Spare    (0x23FB)   /* Not used  */
3563
SFR_8BIT(USBIEPBCTX_7);                       /* Input Endpoint_7: X-byte count  */
3564
SFR_8BIT(USBIEPBBAX_7);                       /* Input Endpoint_7: X-buffer base addr. */
3565
SFR_8BIT(USBIEPCNF_7);                        /* Input Endpoint_7: Configuration  */
3566
SFR_8BIT(USBIEPSIZXY_6);                      /* Input Endpoint_6: X/Y-buffer size  */
3567
SFR_8BIT(USBIEPBCTY_6);                       /* Input Endpoint_6: Y-byte count */
3568
SFR_8BIT(USBIEPBBAY_6);                       /* Input Endpoint_6: Y-buffer base addr. */
3569
//sfrb    Spare    (0x23F4)   /* Not used  */
3570
//sfrb    Spare    (0x23F3)   /* Not used  */
3571
SFR_8BIT(USBIEPBCTX_6);                       /* Input Endpoint_6: X-byte count */
3572
SFR_8BIT(USBIEPBBAX_6);                       /* Input Endpoint_6: X-buffer base addr. */
3573
SFR_8BIT(USBIEPCNF_6);                        /* Input Endpoint_6: Configuration */
3574
SFR_8BIT(USBIEPSIZXY_5);                      /* Input Endpoint_5: X/Y-buffer size */
3575
SFR_8BIT(USBIEPBCTY_5);                       /* Input Endpoint_5: Y-byte count */
3576
SFR_8BIT(USBIEPBBAY_5);                       /* Input Endpoint_5: Y-buffer base addr. */
3577
//sfrb    Spare    (0x23EC)   /* Not used */
3578
//sfrb    Spare    (0x23EB)   /* Not used */
3579
SFR_8BIT(USBIEPBCTX_5);                       /* Input Endpoint_5: X-byte count */
3580
SFR_8BIT(USBIEPBBAX_5);                       /* Input Endpoint_5: X-buffer base addr. */
3581
SFR_8BIT(USBIEPCNF_5);                        /* Input Endpoint_5: Configuration */
3582
SFR_8BIT(USBIEPSIZXY_4);                      /* Input Endpoint_4: X/Y-buffer size */
3583
SFR_8BIT(USBIEPBCTY_4);                       /* Input Endpoint_4: Y-byte count */
3584
SFR_8BIT(USBIEPBBAY_4);                       /* Input Endpoint_4: Y-buffer base addr. */
3585
//sfrb    Spare    (0x23E4)   /* Not used */
3586
//sfrb    Spare    (0x23E3)   /* Not used */
3587
SFR_8BIT(USBIEPBCTX_4);                       /* Input Endpoint_4: X-byte count */
3588
SFR_8BIT(USBIEPBBAX_4);                       /* Input Endpoint_4: X-buffer base addr. */
3589
SFR_8BIT(USBIEPCNF_4);                        /* Input Endpoint_4: Configuration */
3590
SFR_8BIT(USBIEPSIZXY_3);                      /* Input Endpoint_3: X/Y-buffer size */
3591
SFR_8BIT(USBIEPBCTY_3);                       /* Input Endpoint_3: Y-byte count */
3592
SFR_8BIT(USBIEPBBAY_3);                       /* Input Endpoint_3: Y-buffer base addr. */
3593
//sfrb    Spare    (0x23DC)   /* Not used */
3594
//sfrb    Spare    (0x23DB)   /* Not used */
3595
SFR_8BIT(USBIEPBCTX_3);                       /* Input Endpoint_3: X-byte count */
3596
SFR_8BIT(USBIEPBBAX_3);                       /* Input Endpoint_3: X-buffer base addr. */
3597
SFR_8BIT(USBIEPCNF_3);                        /* Input Endpoint_3: Configuration */
3598
SFR_8BIT(USBIEPSIZXY_2);                      /* Input Endpoint_2: X/Y-buffer size */
3599
SFR_8BIT(USBIEPBCTY_2);                       /* Input Endpoint_2: Y-byte count */
3600
SFR_8BIT(USBIEPBBAY_2);                       /* Input Endpoint_2: Y-buffer base addr. */
3601
//sfrb    Spare    (0x23D4)   /* Not used */
3602
//sfrb    Spare    (0x23D3)   /* Not used */
3603
SFR_8BIT(USBIEPBCTX_2);                       /* Input Endpoint_2: X-byte count */
3604
SFR_8BIT(USBIEPBBAX_2);                       /* Input Endpoint_2: X-buffer base addr. */
3605
SFR_8BIT(USBIEPCNF_2);                        /* Input Endpoint_2: Configuration */
3606
SFR_8BIT(USBIEPSIZXY_1);                      /* Input Endpoint_1: X/Y-buffer size */
3607
SFR_8BIT(USBIEPBCTY_1);                       /* Input Endpoint_1: Y-byte count */
3608
SFR_8BIT(USBIEPBBAY_1);                       /* Input Endpoint_1: Y-buffer base addr. */
3609
//sfrb    Spare    (0x23CC)   /* Not used */
3610
//sfrb    Spare    (0x23CB)   /* Not used */
3611
SFR_8BIT(USBIEPBCTX_1);                       /* Input Endpoint_1: X-byte count */
3612
SFR_8BIT(USBIEPBBAX_1);                       /* Input Endpoint_1: X-buffer base addr. */
3613
SFR_8BIT(USBIEPCNF_1);                        /* Input Endpoint_1: Configuration */
3614
//sfrb       (0x23C7)   0x0000 */
3615
//sfrb     RESERVED      (0x1C00)    /* */
3616
//sfrb       (0x23C0)   0x0000 */
3617
SFR_8BIT(USBOEPSIZXY_7);                      /* Output Endpoint_7: X/Y-buffer size */
3618
SFR_8BIT(USBOEPBCTY_7);                       /* Output Endpoint_7: Y-byte count */
3619
SFR_8BIT(USBOEPBBAY_7);                       /* Output Endpoint_7: Y-buffer base addr. */
3620
//sfrb    Spare    (0x23BC)   /* Not used */
3621
//sfrb    Spare    (0x23BB)   /* Not used */
3622
SFR_8BIT(USBOEPBCTX_7);                       /* Output Endpoint_7: X-byte count */
3623
SFR_8BIT(USBOEPBBAX_7);                       /* Output Endpoint_7: X-buffer base addr. */
3624
SFR_8BIT(USBOEPCNF_7);                        /* Output Endpoint_7: Configuration */
3625
SFR_8BIT(USBOEPSIZXY_6);                      /* Output Endpoint_6: X/Y-buffer size */
3626
SFR_8BIT(USBOEPBCTY_6);                       /* Output Endpoint_6: Y-byte count */
3627
SFR_8BIT(USBOEPBBAY_6);                       /* Output Endpoint_6: Y-buffer base addr. */
3628
//sfrb    Spare    (0x23B4)   /* Not used */
3629
//sfrb    Spare    (0x23B3)   /* Not used */
3630
SFR_8BIT(USBOEPBCTX_6);                       /* Output Endpoint_6: X-byte count */
3631
SFR_8BIT(USBOEPBBAX_6);                       /* Output Endpoint_6: X-buffer base addr. */
3632
SFR_8BIT(USBOEPCNF_6);                        /* Output Endpoint_6: Configuration */
3633
SFR_8BIT(USBOEPSIZXY_5);                      /* Output Endpoint_5: X/Y-buffer size */
3634
SFR_8BIT(USBOEPBCTY_5);                       /* Output Endpoint_5: Y-byte count */
3635
SFR_8BIT(USBOEPBBAY_5);                       /* Output Endpoint_5: Y-buffer base addr. */
3636
//sfrb    Spare    (0x23AC)   /* Not used */
3637
//sfrb    Spare    (0x23AB)   /* Not used */
3638
SFR_8BIT(USBOEPBCTX_5);                       /* Output Endpoint_5: X-byte count */
3639
SFR_8BIT(USBOEPBBAX_5);                       /* Output Endpoint_5: X-buffer base addr. */
3640
SFR_8BIT(USBOEPCNF_5);                        /* Output Endpoint_5: Configuration */
3641
SFR_8BIT(USBOEPSIZXY_4);                      /* Output Endpoint_4: X/Y-buffer size */
3642
SFR_8BIT(USBOEPBCTY_4);                       /* Output Endpoint_4: Y-byte count */
3643
SFR_8BIT(USBOEPBBAY_4);                       /* Output Endpoint_4: Y-buffer base addr. */
3644
//sfrb    Spare    (0x23A4)   /* Not used */
3645
//sfrb    Spare    (0x23A3)   /* Not used */
3646
SFR_8BIT(USBOEPBCTX_4);                       /* Output Endpoint_4: X-byte count */
3647
SFR_8BIT(USBOEPBBAX_4);                       /* Output Endpoint_4: X-buffer base addr. */
3648
SFR_8BIT(USBOEPCNF_4);                        /* Output Endpoint_4: Configuration */
3649
SFR_8BIT(USBOEPSIZXY_3);                      /* Output Endpoint_3: X/Y-buffer size */
3650
SFR_8BIT(USBOEPBCTY_3);                       /* Output Endpoint_3: Y-byte count */
3651
SFR_8BIT(USBOEPBBAY_3);                       /* Output Endpoint_3: Y-buffer base addr. */
3652
//sfrb    Spare    (0x239C)   /* Not used */
3653
//sfrb    Spare    (0x239B)   /* Not used */
3654
SFR_8BIT(USBOEPBCTX_3);                       /* Output Endpoint_3: X-byte count */
3655
SFR_8BIT(USBOEPBBAX_3);                       /* Output Endpoint_3: X-buffer base addr. */
3656
SFR_8BIT(USBOEPCNF_3);                        /* Output Endpoint_3: Configuration */
3657
SFR_8BIT(USBOEPSIZXY_2);                      /* Output Endpoint_2: X/Y-buffer size */
3658
SFR_8BIT(USBOEPBCTY_2);                       /* Output Endpoint_2: Y-byte count */
3659
SFR_8BIT(USBOEPBBAY_2);                       /* Output Endpoint_2: Y-buffer base addr. */
3660
//sfrb    Spare    (0x2394)   /* Not used */
3661
//sfrb    Spare    (0x2393)   /* Not used */
3662
SFR_8BIT(USBOEPBCTX_2);                       /* Output Endpoint_2: X-byte count */
3663
SFR_8BIT(USBOEPBBAX_2);                       /* Output Endpoint_2: X-buffer base addr. */
3664
SFR_8BIT(USBOEPCNF_2);                        /* Output Endpoint_2: Configuration */
3665
SFR_8BIT(USBOEPSIZXY_1);                      /* Output Endpoint_1: X/Y-buffer size */
3666
SFR_8BIT(USBOEPBCTY_1);                       /* Output Endpoint_1: Y-byte count */
3667
SFR_8BIT(USBOEPBBAY_1);                       /* Output Endpoint_1: Y-buffer base addr. */
3668
//sfrb    Spare    (0x238C)   /* Not used */
3669
//sfrb    Spare    (0x238B)   /* Not used */
3670
SFR_8BIT(USBOEPBCTX_1);                       /* Output Endpoint_1: X-byte count */
3671
SFR_8BIT(USBOEPBBAX_1);                       /* Output Endpoint_1: X-buffer base addr. */
3672
SFR_8BIT(USBOEPCNF_1);                        /* Output Endpoint_1: Configuration */
3673
SFR_8BIT(USBSUBLK);                           /* Setup Packet Block */
3674
SFR_8BIT(USBIEP0BUF);                         /* Input endpoint_0 buffer */
3675
SFR_8BIT(USBOEP0BUF);                         /* Output endpoint_0 buffer */
3676
SFR_8BIT(USBTOPBUFF);                         /* Top of buffer space */
3677
//         (1904 Bytes)               /* Buffer space */
3678
SFR_8BIT(USBSTABUFF);                         /* Start of buffer space */
3679
 
3680
/* USBIEPCNF_n Control Bits */
3681
/* USBOEPCNF_n Control Bits */
3682
//#define RESERVED       (0x0001)  /* USB -  */
3683
//#define RESERVED       (0x0001)  /* USB -  */
3684
#define DBUF                   (0x0010)       /* USB - Double Buffer Enable */
3685
//#define RESERVED       (0x0040)  /* USB -  */
3686
 
3687
/* USBIEPBCNT_n Control Bits */
3688
/* USBOEPBCNT_n Control Bits */
3689
#define CNT4                   (0x0010)       /* USB - Byte Count Bit 3 */
3690
#define CNT5                   (0x0020)       /* USB - Byte Count Bit 3 */
3691
#define CNT6                   (0x0040)       /* USB - Byte Count Bit 3 */
3692
/************************************************************
3693
* UNIFIED CLOCK SYSTEM
3694
************************************************************/
3695
#define __MSP430_HAS_UCS__                    /* Definition to show that Module is available */
3696
#define __MSP430_BASEADDRESS_UCS__ 0x0160
3697
 
3698
SFR_16BIT(UCSCTL0);                           /* UCS Control Register 0 */
3699
SFR_8BIT(UCSCTL0_L);                          /* UCS Control Register 0 */
3700
SFR_8BIT(UCSCTL0_H);                          /* UCS Control Register 0 */
3701
SFR_16BIT(UCSCTL1);                           /* UCS Control Register 1 */
3702
SFR_8BIT(UCSCTL1_L);                          /* UCS Control Register 1 */
3703
SFR_8BIT(UCSCTL1_H);                          /* UCS Control Register 1 */
3704
SFR_16BIT(UCSCTL2);                           /* UCS Control Register 2 */
3705
SFR_8BIT(UCSCTL2_L);                          /* UCS Control Register 2 */
3706
SFR_8BIT(UCSCTL2_H);                          /* UCS Control Register 2 */
3707
SFR_16BIT(UCSCTL3);                           /* UCS Control Register 3 */
3708
SFR_8BIT(UCSCTL3_L);                          /* UCS Control Register 3 */
3709
SFR_8BIT(UCSCTL3_H);                          /* UCS Control Register 3 */
3710
SFR_16BIT(UCSCTL4);                           /* UCS Control Register 4 */
3711
SFR_8BIT(UCSCTL4_L);                          /* UCS Control Register 4 */
3712
SFR_8BIT(UCSCTL4_H);                          /* UCS Control Register 4 */
3713
SFR_16BIT(UCSCTL5);                           /* UCS Control Register 5 */
3714
SFR_8BIT(UCSCTL5_L);                          /* UCS Control Register 5 */
3715
SFR_8BIT(UCSCTL5_H);                          /* UCS Control Register 5 */
3716
SFR_16BIT(UCSCTL6);                           /* UCS Control Register 6 */
3717
SFR_8BIT(UCSCTL6_L);                          /* UCS Control Register 6 */
3718
SFR_8BIT(UCSCTL6_H);                          /* UCS Control Register 6 */
3719
SFR_16BIT(UCSCTL7);                           /* UCS Control Register 7 */
3720
SFR_8BIT(UCSCTL7_L);                          /* UCS Control Register 7 */
3721
SFR_8BIT(UCSCTL7_H);                          /* UCS Control Register 7 */
3722
SFR_16BIT(UCSCTL8);                           /* UCS Control Register 8 */
3723
SFR_8BIT(UCSCTL8_L);                          /* UCS Control Register 8 */
3724
SFR_8BIT(UCSCTL8_H);                          /* UCS Control Register 8 */
3725
 
3726
/* UCSCTL0 Control Bits */
3727
//#define RESERVED            (0x0001)    /* RESERVED */
3728
//#define RESERVED            (0x0002)    /* RESERVED */
3729
//#define RESERVED            (0x0004)    /* RESERVED */
3730
#define MOD0                   (0x0008)       /* Modulation Bit Counter Bit : 0 */
3731
#define MOD1                   (0x0010)       /* Modulation Bit Counter Bit : 1 */
3732
#define MOD2                   (0x0020)       /* Modulation Bit Counter Bit : 2 */
3733
#define MOD3                   (0x0040)       /* Modulation Bit Counter Bit : 3 */
3734
#define MOD4                   (0x0080)       /* Modulation Bit Counter Bit : 4 */
3735
#define DCO0                   (0x0100)       /* DCO TAP Bit : 0 */
3736
#define DCO1                   (0x0200)       /* DCO TAP Bit : 1 */
3737
#define DCO2                   (0x0400)       /* DCO TAP Bit : 2 */
3738
#define DCO3                   (0x0800)       /* DCO TAP Bit : 3 */
3739
#define DCO4                   (0x1000)       /* DCO TAP Bit : 4 */
3740
//#define RESERVED            (0x2000)    /* RESERVED */
3741
//#define RESERVED            (0x4000)    /* RESERVED */
3742
//#define RESERVED            (0x8000)    /* RESERVED */
3743
 
3744
/* UCSCTL0 Control Bits */
3745
//#define RESERVED            (0x0001)    /* RESERVED */
3746
//#define RESERVED            (0x0002)    /* RESERVED */
3747
//#define RESERVED            (0x0004)    /* RESERVED */
3748
#define MOD0_L                 (0x0008)       /* Modulation Bit Counter Bit : 0 */
3749
#define MOD1_L                 (0x0010)       /* Modulation Bit Counter Bit : 1 */
3750
#define MOD2_L                 (0x0020)       /* Modulation Bit Counter Bit : 2 */
3751
#define MOD3_L                 (0x0040)       /* Modulation Bit Counter Bit : 3 */
3752
#define MOD4_L                 (0x0080)       /* Modulation Bit Counter Bit : 4 */
3753
//#define RESERVED            (0x2000)    /* RESERVED */
3754
//#define RESERVED            (0x4000)    /* RESERVED */
3755
//#define RESERVED            (0x8000)    /* RESERVED */
3756
 
3757
/* UCSCTL0 Control Bits */
3758
//#define RESERVED            (0x0001)    /* RESERVED */
3759
//#define RESERVED            (0x0002)    /* RESERVED */
3760
//#define RESERVED            (0x0004)    /* RESERVED */
3761
#define DCO0_H                 (0x0001)       /* DCO TAP Bit : 0 */
3762
#define DCO1_H                 (0x0002)       /* DCO TAP Bit : 1 */
3763
#define DCO2_H                 (0x0004)       /* DCO TAP Bit : 2 */
3764
#define DCO3_H                 (0x0008)       /* DCO TAP Bit : 3 */
3765
#define DCO4_H                 (0x0010)       /* DCO TAP Bit : 4 */
3766
//#define RESERVED            (0x2000)    /* RESERVED */
3767
//#define RESERVED            (0x4000)    /* RESERVED */
3768
//#define RESERVED            (0x8000)    /* RESERVED */
3769
 
3770
/* UCSCTL1 Control Bits */
3771
#define DISMOD                 (0x0001)       /* Disable Modulation */
3772
//#define RESERVED            (0x0002)    /* RESERVED */
3773
//#define RESERVED            (0x0004)    /* RESERVED */
3774
//#define RESERVED            (0x0008)    /* RESERVED */
3775
#define DCORSEL0               (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3776
#define DCORSEL1               (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3777
#define DCORSEL2               (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3778
//#define RESERVED            (0x0080)    /* RESERVED */
3779
//#define RESERVED            (0x0100)    /* RESERVED */
3780
//#define RESERVED            (0x0200)    /* RESERVED */
3781
//#define RESERVED            (0x0400)    /* RESERVED */
3782
//#define RESERVED            (0x0800)    /* RESERVED */
3783
//#define RESERVED            (0x1000)    /* RESERVED */
3784
//#define RESERVED            (0x2000)    /* RESERVED */
3785
//#define RESERVED            (0x4000)    /* RESERVED */
3786
//#define RESERVED            (0x8000)    /* RESERVED */
3787
 
3788
/* UCSCTL1 Control Bits */
3789
#define DISMOD_L               (0x0001)       /* Disable Modulation */
3790
//#define RESERVED            (0x0002)    /* RESERVED */
3791
//#define RESERVED            (0x0004)    /* RESERVED */
3792
//#define RESERVED            (0x0008)    /* RESERVED */
3793
#define DCORSEL0_L             (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3794
#define DCORSEL1_L             (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3795
#define DCORSEL2_L             (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3796
//#define RESERVED            (0x0080)    /* RESERVED */
3797
//#define RESERVED            (0x0100)    /* RESERVED */
3798
//#define RESERVED            (0x0200)    /* RESERVED */
3799
//#define RESERVED            (0x0400)    /* RESERVED */
3800
//#define RESERVED            (0x0800)    /* RESERVED */
3801
//#define RESERVED            (0x1000)    /* RESERVED */
3802
//#define RESERVED            (0x2000)    /* RESERVED */
3803
//#define RESERVED            (0x4000)    /* RESERVED */
3804
//#define RESERVED            (0x8000)    /* RESERVED */
3805
 
3806
/* UCSCTL1 Control Bits */
3807
//#define RESERVED            (0x0002)    /* RESERVED */
3808
//#define RESERVED            (0x0004)    /* RESERVED */
3809
//#define RESERVED            (0x0008)    /* RESERVED */
3810
//#define RESERVED            (0x0080)    /* RESERVED */
3811
//#define RESERVED            (0x0100)    /* RESERVED */
3812
//#define RESERVED            (0x0200)    /* RESERVED */
3813
//#define RESERVED            (0x0400)    /* RESERVED */
3814
//#define RESERVED            (0x0800)    /* RESERVED */
3815
//#define RESERVED            (0x1000)    /* RESERVED */
3816
//#define RESERVED            (0x2000)    /* RESERVED */
3817
//#define RESERVED            (0x4000)    /* RESERVED */
3818
//#define RESERVED            (0x8000)    /* RESERVED */
3819
 
3820
#define DCORSEL_0              (0x0000)       /* DCO RSEL 0 */
3821
#define DCORSEL_1              (0x0010)       /* DCO RSEL 1 */
3822
#define DCORSEL_2              (0x0020)       /* DCO RSEL 2 */
3823
#define DCORSEL_3              (0x0030)       /* DCO RSEL 3 */
3824
#define DCORSEL_4              (0x0040)       /* DCO RSEL 4 */
3825
#define DCORSEL_5              (0x0050)       /* DCO RSEL 5 */
3826
#define DCORSEL_6              (0x0060)       /* DCO RSEL 6 */
3827
#define DCORSEL_7              (0x0070)       /* DCO RSEL 7 */
3828
 
3829
/* UCSCTL2 Control Bits */
3830
#define FLLN0                  (0x0001)       /* FLL Multipier Bit : 0 */
3831
#define FLLN1                  (0x0002)       /* FLL Multipier Bit : 1 */
3832
#define FLLN2                  (0x0004)       /* FLL Multipier Bit : 2 */
3833
#define FLLN3                  (0x0008)       /* FLL Multipier Bit : 3 */
3834
#define FLLN4                  (0x0010)       /* FLL Multipier Bit : 4 */
3835
#define FLLN5                  (0x0020)       /* FLL Multipier Bit : 5 */
3836
#define FLLN6                  (0x0040)       /* FLL Multipier Bit : 6 */
3837
#define FLLN7                  (0x0080)       /* FLL Multipier Bit : 7 */
3838
#define FLLN8                  (0x0100)       /* FLL Multipier Bit : 8 */
3839
#define FLLN9                  (0x0200)       /* FLL Multipier Bit : 9 */
3840
//#define RESERVED            (0x0400)    /* RESERVED */
3841
//#define RESERVED            (0x0800)    /* RESERVED */
3842
#define FLLD0                  (0x1000)       /* Loop Divider Bit : 0 */
3843
#define FLLD1                  (0x2000)       /* Loop Divider Bit : 1 */
3844
#define FLLD2                  (0x4000)       /* Loop Divider Bit : 1 */
3845
//#define RESERVED            (0x8000)    /* RESERVED */
3846
 
3847
/* UCSCTL2 Control Bits */
3848
#define FLLN0_L                (0x0001)       /* FLL Multipier Bit : 0 */
3849
#define FLLN1_L                (0x0002)       /* FLL Multipier Bit : 1 */
3850
#define FLLN2_L                (0x0004)       /* FLL Multipier Bit : 2 */
3851
#define FLLN3_L                (0x0008)       /* FLL Multipier Bit : 3 */
3852
#define FLLN4_L                (0x0010)       /* FLL Multipier Bit : 4 */
3853
#define FLLN5_L                (0x0020)       /* FLL Multipier Bit : 5 */
3854
#define FLLN6_L                (0x0040)       /* FLL Multipier Bit : 6 */
3855
#define FLLN7_L                (0x0080)       /* FLL Multipier Bit : 7 */
3856
//#define RESERVED            (0x0400)    /* RESERVED */
3857
//#define RESERVED            (0x0800)    /* RESERVED */
3858
//#define RESERVED            (0x8000)    /* RESERVED */
3859
 
3860
/* UCSCTL2 Control Bits */
3861
#define FLLN8_H                (0x0001)       /* FLL Multipier Bit : 8 */
3862
#define FLLN9_H                (0x0002)       /* FLL Multipier Bit : 9 */
3863
//#define RESERVED            (0x0400)    /* RESERVED */
3864
//#define RESERVED            (0x0800)    /* RESERVED */
3865
#define FLLD0_H                (0x0010)       /* Loop Divider Bit : 0 */
3866
#define FLLD1_H                (0x0020)       /* Loop Divider Bit : 1 */
3867
#define FLLD2_H                (0x0040)       /* Loop Divider Bit : 1 */
3868
//#define RESERVED            (0x8000)    /* RESERVED */
3869
 
3870
#define FLLD_0                 (0x0000)       /* Multiply Selected Loop Freq. 1 */
3871
#define FLLD_1                 (0x1000)       /* Multiply Selected Loop Freq. 2 */
3872
#define FLLD_2                 (0x2000)       /* Multiply Selected Loop Freq. 4 */
3873
#define FLLD_3                 (0x3000)       /* Multiply Selected Loop Freq. 8 */
3874
#define FLLD_4                 (0x4000)       /* Multiply Selected Loop Freq. 16 */
3875
#define FLLD_5                 (0x5000)       /* Multiply Selected Loop Freq. 32 */
3876
#define FLLD_6                 (0x6000)       /* Multiply Selected Loop Freq. 32 */
3877
#define FLLD_7                 (0x7000)       /* Multiply Selected Loop Freq. 32 */
3878
#define FLLD__1                (0x0000)       /* Multiply Selected Loop Freq. By 1 */
3879
#define FLLD__2                (0x1000)       /* Multiply Selected Loop Freq. By 2 */
3880
#define FLLD__4                (0x2000)       /* Multiply Selected Loop Freq. By 4 */
3881
#define FLLD__8                (0x3000)       /* Multiply Selected Loop Freq. By 8 */
3882
#define FLLD__16               (0x4000)       /* Multiply Selected Loop Freq. By 16 */
3883
#define FLLD__32               (0x5000)       /* Multiply Selected Loop Freq. By 32 */
3884
 
3885
/* UCSCTL3 Control Bits */
3886
#define FLLREFDIV0             (0x0001)       /* Reference Divider Bit : 0 */
3887
#define FLLREFDIV1             (0x0002)       /* Reference Divider Bit : 1 */
3888
#define FLLREFDIV2             (0x0004)       /* Reference Divider Bit : 2 */
3889
//#define RESERVED            (0x0008)    /* RESERVED */
3890
#define SELREF0                (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3891
#define SELREF1                (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3892
#define SELREF2                (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3893
//#define RESERVED            (0x0080)    /* RESERVED */
3894
//#define RESERVED            (0x0100)    /* RESERVED */
3895
//#define RESERVED            (0x0200)    /* RESERVED */
3896
//#define RESERVED            (0x0400)    /* RESERVED */
3897
//#define RESERVED            (0x0800)    /* RESERVED */
3898
//#define RESERVED            (0x1000)    /* RESERVED */
3899
//#define RESERVED            (0x2000)    /* RESERVED */
3900
//#define RESERVED            (0x4000)    /* RESERVED */
3901
//#define RESERVED            (0x8000)    /* RESERVED */
3902
 
3903
/* UCSCTL3 Control Bits */
3904
#define FLLREFDIV0_L           (0x0001)       /* Reference Divider Bit : 0 */
3905
#define FLLREFDIV1_L           (0x0002)       /* Reference Divider Bit : 1 */
3906
#define FLLREFDIV2_L           (0x0004)       /* Reference Divider Bit : 2 */
3907
//#define RESERVED            (0x0008)    /* RESERVED */
3908
#define SELREF0_L              (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3909
#define SELREF1_L              (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3910
#define SELREF2_L              (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3911
//#define RESERVED            (0x0080)    /* RESERVED */
3912
//#define RESERVED            (0x0100)    /* RESERVED */
3913
//#define RESERVED            (0x0200)    /* RESERVED */
3914
//#define RESERVED            (0x0400)    /* RESERVED */
3915
//#define RESERVED            (0x0800)    /* RESERVED */
3916
//#define RESERVED            (0x1000)    /* RESERVED */
3917
//#define RESERVED            (0x2000)    /* RESERVED */
3918
//#define RESERVED            (0x4000)    /* RESERVED */
3919
//#define RESERVED            (0x8000)    /* RESERVED */
3920
 
3921
/* UCSCTL3 Control Bits */
3922
//#define RESERVED            (0x0008)    /* RESERVED */
3923
//#define RESERVED            (0x0080)    /* RESERVED */
3924
//#define RESERVED            (0x0100)    /* RESERVED */
3925
//#define RESERVED            (0x0200)    /* RESERVED */
3926
//#define RESERVED            (0x0400)    /* RESERVED */
3927
//#define RESERVED            (0x0800)    /* RESERVED */
3928
//#define RESERVED            (0x1000)    /* RESERVED */
3929
//#define RESERVED            (0x2000)    /* RESERVED */
3930
//#define RESERVED            (0x4000)    /* RESERVED */
3931
//#define RESERVED            (0x8000)    /* RESERVED */
3932
 
3933
#define FLLREFDIV_0            (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3934
#define FLLREFDIV_1            (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3935
#define FLLREFDIV_2            (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3936
#define FLLREFDIV_3            (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3937
#define FLLREFDIV_4            (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3938
#define FLLREFDIV_5            (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3939
#define FLLREFDIV_6            (0x0006)       /* Reference Divider: f(LFCLK)/16 */
3940
#define FLLREFDIV_7            (0x0007)       /* Reference Divider: f(LFCLK)/16 */
3941
#define FLLREFDIV__1           (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3942
#define FLLREFDIV__2           (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3943
#define FLLREFDIV__4           (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3944
#define FLLREFDIV__8           (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3945
#define FLLREFDIV__12          (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3946
#define FLLREFDIV__16          (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3947
#define SELREF_0               (0x0000)       /* FLL Reference Clock Select 0 */
3948
#define SELREF_1               (0x0010)       /* FLL Reference Clock Select 1 */
3949
#define SELREF_2               (0x0020)       /* FLL Reference Clock Select 2 */
3950
#define SELREF_3               (0x0030)       /* FLL Reference Clock Select 3 */
3951
#define SELREF_4               (0x0040)       /* FLL Reference Clock Select 4 */
3952
#define SELREF_5               (0x0050)       /* FLL Reference Clock Select 5 */
3953
#define SELREF_6               (0x0060)       /* FLL Reference Clock Select 6 */
3954
#define SELREF_7               (0x0070)       /* FLL Reference Clock Select 7 */
3955
#define SELREF__XT1CLK         (0x0000)       /* Multiply Selected Loop Freq. By XT1CLK */
3956
#define SELREF__REFOCLK        (0x0020)       /* Multiply Selected Loop Freq. By REFOCLK */
3957
#define SELREF__XT2CLK         (0x0050)       /* Multiply Selected Loop Freq. By XT2CLK */
3958
 
3959
/* UCSCTL4 Control Bits */
3960
#define SELM0                  (0x0001)       /* MCLK Source Select Bit: 0 */
3961
#define SELM1                  (0x0002)       /* MCLK Source Select Bit: 1 */
3962
#define SELM2                  (0x0004)       /* MCLK Source Select Bit: 2 */
3963
//#define RESERVED            (0x0008)    /* RESERVED */
3964
#define SELS0                  (0x0010)       /* SMCLK Source Select Bit: 0 */
3965
#define SELS1                  (0x0020)       /* SMCLK Source Select Bit: 1 */
3966
#define SELS2                  (0x0040)       /* SMCLK Source Select Bit: 2 */
3967
//#define RESERVED            (0x0080)    /* RESERVED */
3968
#define SELA0                  (0x0100)       /* ACLK Source Select Bit: 0 */
3969
#define SELA1                  (0x0200)       /* ACLK Source Select Bit: 1 */
3970
#define SELA2                  (0x0400)       /* ACLK Source Select Bit: 2 */
3971
//#define RESERVED            (0x0800)    /* RESERVED */
3972
//#define RESERVED            (0x1000)    /* RESERVED */
3973
//#define RESERVED            (0x2000)    /* RESERVED */
3974
//#define RESERVED            (0x4000)    /* RESERVED */
3975
//#define RESERVED            (0x8000)    /* RESERVED */
3976
 
3977
/* UCSCTL4 Control Bits */
3978
#define SELM0_L                (0x0001)       /* MCLK Source Select Bit: 0 */
3979
#define SELM1_L                (0x0002)       /* MCLK Source Select Bit: 1 */
3980
#define SELM2_L                (0x0004)       /* MCLK Source Select Bit: 2 */
3981
//#define RESERVED            (0x0008)    /* RESERVED */
3982
#define SELS0_L                (0x0010)       /* SMCLK Source Select Bit: 0 */
3983
#define SELS1_L                (0x0020)       /* SMCLK Source Select Bit: 1 */
3984
#define SELS2_L                (0x0040)       /* SMCLK Source Select Bit: 2 */
3985
//#define RESERVED            (0x0080)    /* RESERVED */
3986
//#define RESERVED            (0x0800)    /* RESERVED */
3987
//#define RESERVED            (0x1000)    /* RESERVED */
3988
//#define RESERVED            (0x2000)    /* RESERVED */
3989
//#define RESERVED            (0x4000)    /* RESERVED */
3990
//#define RESERVED            (0x8000)    /* RESERVED */
3991
 
3992
/* UCSCTL4 Control Bits */
3993
//#define RESERVED            (0x0008)    /* RESERVED */
3994
//#define RESERVED            (0x0080)    /* RESERVED */
3995
#define SELA0_H                (0x0001)       /* ACLK Source Select Bit: 0 */
3996
#define SELA1_H                (0x0002)       /* ACLK Source Select Bit: 1 */
3997
#define SELA2_H                (0x0004)       /* ACLK Source Select Bit: 2 */
3998
//#define RESERVED            (0x0800)    /* RESERVED */
3999
//#define RESERVED            (0x1000)    /* RESERVED */
4000
//#define RESERVED            (0x2000)    /* RESERVED */
4001
//#define RESERVED            (0x4000)    /* RESERVED */
4002
//#define RESERVED            (0x8000)    /* RESERVED */
4003
 
4004
#define SELM_0                 (0x0000)       /* MCLK Source Select 0 */
4005
#define SELM_1                 (0x0001)       /* MCLK Source Select 1 */
4006
#define SELM_2                 (0x0002)       /* MCLK Source Select 2 */
4007
#define SELM_3                 (0x0003)       /* MCLK Source Select 3 */
4008
#define SELM_4                 (0x0004)       /* MCLK Source Select 4 */
4009
#define SELM_5                 (0x0005)       /* MCLK Source Select 5 */
4010
#define SELM_6                 (0x0006)       /* MCLK Source Select 6 */
4011
#define SELM_7                 (0x0007)       /* MCLK Source Select 7 */
4012
#define SELM__XT1CLK           (0x0000)       /* MCLK Source Select XT1CLK */
4013
#define SELM__VLOCLK           (0x0001)       /* MCLK Source Select VLOCLK */
4014
#define SELM__REFOCLK          (0x0002)       /* MCLK Source Select REFOCLK */
4015
#define SELM__DCOCLK           (0x0003)       /* MCLK Source Select DCOCLK */
4016
#define SELM__DCOCLKDIV        (0x0004)       /* MCLK Source Select DCOCLKDIV */
4017
#define SELM__XT2CLK           (0x0005)       /* MCLK Source Select XT2CLK */
4018
 
4019
#define SELS_0                 (0x0000)       /* SMCLK Source Select 0 */
4020
#define SELS_1                 (0x0010)       /* SMCLK Source Select 1 */
4021
#define SELS_2                 (0x0020)       /* SMCLK Source Select 2 */
4022
#define SELS_3                 (0x0030)       /* SMCLK Source Select 3 */
4023
#define SELS_4                 (0x0040)       /* SMCLK Source Select 4 */
4024
#define SELS_5                 (0x0050)       /* SMCLK Source Select 5 */
4025
#define SELS_6                 (0x0060)       /* SMCLK Source Select 6 */
4026
#define SELS_7                 (0x0070)       /* SMCLK Source Select 7 */
4027
#define SELS__XT1CLK           (0x0000)       /* SMCLK Source Select XT1CLK */
4028
#define SELS__VLOCLK           (0x0010)       /* SMCLK Source Select VLOCLK */
4029
#define SELS__REFOCLK          (0x0020)       /* SMCLK Source Select REFOCLK */
4030
#define SELS__DCOCLK           (0x0030)       /* SMCLK Source Select DCOCLK */
4031
#define SELS__DCOCLKDIV        (0x0040)       /* SMCLK Source Select DCOCLKDIV */
4032
#define SELS__XT2CLK           (0x0050)       /* SMCLK Source Select XT2CLK */
4033
 
4034
#define SELA_0                 (0x0000)       /* ACLK Source Select 0 */
4035
#define SELA_1                 (0x0100)       /* ACLK Source Select 1 */
4036
#define SELA_2                 (0x0200)       /* ACLK Source Select 2 */
4037
#define SELA_3                 (0x0300)       /* ACLK Source Select 3 */
4038
#define SELA_4                 (0x0400)       /* ACLK Source Select 4 */
4039
#define SELA_5                 (0x0500)       /* ACLK Source Select 5 */
4040
#define SELA_6                 (0x0600)       /* ACLK Source Select 6 */
4041
#define SELA_7                 (0x0700)       /* ACLK Source Select 7 */
4042
#define SELA__XT1CLK           (0x0000)       /* ACLK Source Select XT1CLK */
4043
#define SELA__VLOCLK           (0x0100)       /* ACLK Source Select VLOCLK */
4044
#define SELA__REFOCLK          (0x0200)       /* ACLK Source Select REFOCLK */
4045
#define SELA__DCOCLK           (0x0300)       /* ACLK Source Select DCOCLK */
4046
#define SELA__DCOCLKDIV        (0x0400)       /* ACLK Source Select DCOCLKDIV */
4047
#define SELA__XT2CLK           (0x0500)       /* ACLK Source Select XT2CLK */
4048
 
4049
/* UCSCTL5 Control Bits */
4050
#define DIVM0                  (0x0001)       /* MCLK Divider Bit: 0 */
4051
#define DIVM1                  (0x0002)       /* MCLK Divider Bit: 1 */
4052
#define DIVM2                  (0x0004)       /* MCLK Divider Bit: 2 */
4053
//#define RESERVED            (0x0008)    /* RESERVED */
4054
#define DIVS0                  (0x0010)       /* SMCLK Divider Bit: 0 */
4055
#define DIVS1                  (0x0020)       /* SMCLK Divider Bit: 1 */
4056
#define DIVS2                  (0x0040)       /* SMCLK Divider Bit: 2 */
4057
//#define RESERVED            (0x0080)    /* RESERVED */
4058
#define DIVA0                  (0x0100)       /* ACLK Divider Bit: 0 */
4059
#define DIVA1                  (0x0200)       /* ACLK Divider Bit: 1 */
4060
#define DIVA2                  (0x0400)       /* ACLK Divider Bit: 2 */
4061
//#define RESERVED            (0x0800)    /* RESERVED */
4062
#define DIVPA0                 (0x1000)       /* ACLK from Pin Divider Bit: 0 */
4063
#define DIVPA1                 (0x2000)       /* ACLK from Pin Divider Bit: 1 */
4064
#define DIVPA2                 (0x4000)       /* ACLK from Pin Divider Bit: 2 */
4065
//#define RESERVED            (0x8000)    /* RESERVED */
4066
 
4067
/* UCSCTL5 Control Bits */
4068
#define DIVM0_L                (0x0001)       /* MCLK Divider Bit: 0 */
4069
#define DIVM1_L                (0x0002)       /* MCLK Divider Bit: 1 */
4070
#define DIVM2_L                (0x0004)       /* MCLK Divider Bit: 2 */
4071
//#define RESERVED            (0x0008)    /* RESERVED */
4072
#define DIVS0_L                (0x0010)       /* SMCLK Divider Bit: 0 */
4073
#define DIVS1_L                (0x0020)       /* SMCLK Divider Bit: 1 */
4074
#define DIVS2_L                (0x0040)       /* SMCLK Divider Bit: 2 */
4075
//#define RESERVED            (0x0080)    /* RESERVED */
4076
//#define RESERVED            (0x0800)    /* RESERVED */
4077
//#define RESERVED            (0x8000)    /* RESERVED */
4078
 
4079
/* UCSCTL5 Control Bits */
4080
//#define RESERVED            (0x0008)    /* RESERVED */
4081
//#define RESERVED            (0x0080)    /* RESERVED */
4082
#define DIVA0_H                (0x0001)       /* ACLK Divider Bit: 0 */
4083
#define DIVA1_H                (0x0002)       /* ACLK Divider Bit: 1 */
4084
#define DIVA2_H                (0x0004)       /* ACLK Divider Bit: 2 */
4085
//#define RESERVED            (0x0800)    /* RESERVED */
4086
#define DIVPA0_H               (0x0010)       /* ACLK from Pin Divider Bit: 0 */
4087
#define DIVPA1_H               (0x0020)       /* ACLK from Pin Divider Bit: 1 */
4088
#define DIVPA2_H               (0x0040)       /* ACLK from Pin Divider Bit: 2 */
4089
//#define RESERVED            (0x8000)    /* RESERVED */
4090
 
4091
#define DIVM_0                 (0x0000)       /* MCLK Source Divider 0 */
4092
#define DIVM_1                 (0x0001)       /* MCLK Source Divider 1 */
4093
#define DIVM_2                 (0x0002)       /* MCLK Source Divider 2 */
4094
#define DIVM_3                 (0x0003)       /* MCLK Source Divider 3 */
4095
#define DIVM_4                 (0x0004)       /* MCLK Source Divider 4 */
4096
#define DIVM_5                 (0x0005)       /* MCLK Source Divider 5 */
4097
#define DIVM_6                 (0x0006)       /* MCLK Source Divider 6 */
4098
#define DIVM_7                 (0x0007)       /* MCLK Source Divider 7 */
4099
#define DIVM__1                (0x0000)       /* MCLK Source Divider f(MCLK)/1 */
4100
#define DIVM__2                (0x0001)       /* MCLK Source Divider f(MCLK)/2 */
4101
#define DIVM__4                (0x0002)       /* MCLK Source Divider f(MCLK)/4 */
4102
#define DIVM__8                (0x0003)       /* MCLK Source Divider f(MCLK)/8 */
4103
#define DIVM__16               (0x0004)       /* MCLK Source Divider f(MCLK)/16 */
4104
#define DIVM__32               (0x0005)       /* MCLK Source Divider f(MCLK)/32 */
4105
 
4106
#define DIVS_0                 (0x0000)       /* SMCLK Source Divider 0 */
4107
#define DIVS_1                 (0x0010)       /* SMCLK Source Divider 1 */
4108
#define DIVS_2                 (0x0020)       /* SMCLK Source Divider 2 */
4109
#define DIVS_3                 (0x0030)       /* SMCLK Source Divider 3 */
4110
#define DIVS_4                 (0x0040)       /* SMCLK Source Divider 4 */
4111
#define DIVS_5                 (0x0050)       /* SMCLK Source Divider 5 */
4112
#define DIVS_6                 (0x0060)       /* SMCLK Source Divider 6 */
4113
#define DIVS_7                 (0x0070)       /* SMCLK Source Divider 7 */
4114
#define DIVS__1                (0x0000)       /* SMCLK Source Divider f(SMCLK)/1 */
4115
#define DIVS__2                (0x0010)       /* SMCLK Source Divider f(SMCLK)/2 */
4116
#define DIVS__4                (0x0020)       /* SMCLK Source Divider f(SMCLK)/4 */
4117
#define DIVS__8                (0x0030)       /* SMCLK Source Divider f(SMCLK)/8 */
4118
#define DIVS__16               (0x0040)       /* SMCLK Source Divider f(SMCLK)/16 */
4119
#define DIVS__32               (0x0050)       /* SMCLK Source Divider f(SMCLK)/32 */
4120
 
4121
#define DIVA_0                 (0x0000)       /* ACLK Source Divider 0 */
4122
#define DIVA_1                 (0x0100)       /* ACLK Source Divider 1 */
4123
#define DIVA_2                 (0x0200)       /* ACLK Source Divider 2 */
4124
#define DIVA_3                 (0x0300)       /* ACLK Source Divider 3 */
4125
#define DIVA_4                 (0x0400)       /* ACLK Source Divider 4 */
4126
#define DIVA_5                 (0x0500)       /* ACLK Source Divider 5 */
4127
#define DIVA_6                 (0x0600)       /* ACLK Source Divider 6 */
4128
#define DIVA_7                 (0x0700)       /* ACLK Source Divider 7 */
4129
#define DIVA__1                (0x0000)       /* ACLK Source Divider f(ACLK)/1 */
4130
#define DIVA__2                (0x0100)       /* ACLK Source Divider f(ACLK)/2 */
4131
#define DIVA__4                (0x0200)       /* ACLK Source Divider f(ACLK)/4 */
4132
#define DIVA__8                (0x0300)       /* ACLK Source Divider f(ACLK)/8 */
4133
#define DIVA__16               (0x0400)       /* ACLK Source Divider f(ACLK)/16 */
4134
#define DIVA__32               (0x0500)       /* ACLK Source Divider f(ACLK)/32 */
4135
 
4136
#define DIVPA_0                (0x0000)       /* ACLK from Pin Source Divider 0 */
4137
#define DIVPA_1                (0x1000)       /* ACLK from Pin Source Divider 1 */
4138
#define DIVPA_2                (0x2000)       /* ACLK from Pin Source Divider 2 */
4139
#define DIVPA_3                (0x3000)       /* ACLK from Pin Source Divider 3 */
4140
#define DIVPA_4                (0x4000)       /* ACLK from Pin Source Divider 4 */
4141
#define DIVPA_5                (0x5000)       /* ACLK from Pin Source Divider 5 */
4142
#define DIVPA_6                (0x6000)       /* ACLK from Pin Source Divider 6 */
4143
#define DIVPA_7                (0x7000)       /* ACLK from Pin Source Divider 7 */
4144
#define DIVPA__1               (0x0000)       /* ACLK from Pin Source Divider f(ACLK)/1 */
4145
#define DIVPA__2               (0x1000)       /* ACLK from Pin Source Divider f(ACLK)/2 */
4146
#define DIVPA__4               (0x2000)       /* ACLK from Pin Source Divider f(ACLK)/4 */
4147
#define DIVPA__8               (0x3000)       /* ACLK from Pin Source Divider f(ACLK)/8 */
4148
#define DIVPA__16              (0x4000)       /* ACLK from Pin Source Divider f(ACLK)/16 */
4149
#define DIVPA__32              (0x5000)       /* ACLK from Pin Source Divider f(ACLK)/32 */
4150
 
4151
/* UCSCTL6 Control Bits */
4152
#define XT1OFF                 (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
4153
#define SMCLKOFF               (0x0002)       /* SMCLK Off */
4154
#define XCAP0                  (0x0004)       /* XIN/XOUT Cap Bit: 0 */
4155
#define XCAP1                  (0x0008)       /* XIN/XOUT Cap Bit: 1 */
4156
#define XT1BYPASS              (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
4157
#define XTS                    (0x0020)       /* 1: Selects high-freq. oscillator */
4158
#define XT1DRIVE0              (0x0040)       /* XT1 Drive Level mode Bit 0 */
4159
#define XT1DRIVE1              (0x0080)       /* XT1 Drive Level mode Bit 1 */
4160
#define XT2OFF                 (0x0100)       /* High Frequency Oscillator 2 (XT2) disable */
4161
//#define RESERVED            (0x0200)    /* RESERVED */
4162
//#define RESERVED            (0x0400)    /* RESERVED */
4163
//#define RESERVED            (0x0800)    /* RESERVED */
4164
#define XT2BYPASS              (0x1000)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
4165
//#define RESERVED            (0x2000)    /* RESERVED */
4166
#define XT2DRIVE0              (0x4000)       /* XT2 Drive Level mode Bit 0 */
4167
#define XT2DRIVE1              (0x8000)       /* XT2 Drive Level mode Bit 1 */
4168
 
4169
/* UCSCTL6 Control Bits */
4170
#define XT1OFF_L               (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
4171
#define SMCLKOFF_L             (0x0002)       /* SMCLK Off */
4172
#define XCAP0_L                (0x0004)       /* XIN/XOUT Cap Bit: 0 */
4173
#define XCAP1_L                (0x0008)       /* XIN/XOUT Cap Bit: 1 */
4174
#define XT1BYPASS_L            (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
4175
#define XTS_L                  (0x0020)       /* 1: Selects high-freq. oscillator */
4176
#define XT1DRIVE0_L            (0x0040)       /* XT1 Drive Level mode Bit 0 */
4177
#define XT1DRIVE1_L            (0x0080)       /* XT1 Drive Level mode Bit 1 */
4178
//#define RESERVED            (0x0200)    /* RESERVED */
4179
//#define RESERVED            (0x0400)    /* RESERVED */
4180
//#define RESERVED            (0x0800)    /* RESERVED */
4181
//#define RESERVED            (0x2000)    /* RESERVED */
4182
 
4183
/* UCSCTL6 Control Bits */
4184
#define XT2OFF_H               (0x0001)       /* High Frequency Oscillator 2 (XT2) disable */
4185
//#define RESERVED            (0x0200)    /* RESERVED */
4186
//#define RESERVED            (0x0400)    /* RESERVED */
4187
//#define RESERVED            (0x0800)    /* RESERVED */
4188
#define XT2BYPASS_H            (0x0010)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
4189
//#define RESERVED            (0x2000)    /* RESERVED */
4190
#define XT2DRIVE0_H            (0x0040)       /* XT2 Drive Level mode Bit 0 */
4191
#define XT2DRIVE1_H            (0x0080)       /* XT2 Drive Level mode Bit 1 */
4192
 
4193
#define XCAP_0                 (0x0000)       /* XIN/XOUT Cap 0 */
4194
#define XCAP_1                 (0x0004)       /* XIN/XOUT Cap 1 */
4195
#define XCAP_2                 (0x0008)       /* XIN/XOUT Cap 2 */
4196
#define XCAP_3                 (0x000C)       /* XIN/XOUT Cap 3 */
4197
#define XT1DRIVE_0             (0x0000)       /* XT1 Drive Level mode: 0 */
4198
#define XT1DRIVE_1             (0x0040)       /* XT1 Drive Level mode: 1 */
4199
#define XT1DRIVE_2             (0x0080)       /* XT1 Drive Level mode: 2 */
4200
#define XT1DRIVE_3             (0x00C0)       /* XT1 Drive Level mode: 3 */
4201
#define XT2DRIVE_0             (0x0000)       /* XT2 Drive Level mode: 0 */
4202
#define XT2DRIVE_1             (0x4000)       /* XT2 Drive Level mode: 1 */
4203
#define XT2DRIVE_2             (0x8000)       /* XT2 Drive Level mode: 2 */
4204
#define XT2DRIVE_3             (0xC000)       /* XT2 Drive Level mode: 3 */
4205
 
4206
/* UCSCTL7 Control Bits */
4207
#define DCOFFG                 (0x0001)       /* DCO Fault Flag */
4208
#define XT1LFOFFG              (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
4209
//#define RESERVED            (0x0004)    /* RESERVED */
4210
#define XT2OFFG                (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
4211
//#define RESERVED            (0x0010)    /* RESERVED */
4212
//#define RESERVED            (0x0020)    /* RESERVED */
4213
//#define RESERVED            (0x0040)    /* RESERVED */
4214
//#define RESERVED            (0x0080)    /* RESERVED */
4215
//#define RESERVED            (0x0100)    /* RESERVED */
4216
//#define RESERVED            (0x0200)    /* RESERVED */
4217
//#define RESERVED            (0x0400)    /* RESERVED */
4218
//#define RESERVED            (0x0800)    /* RESERVED */
4219
//#define RESERVED            (0x1000)    /* RESERVED */
4220
//#define RESERVED            (0x2000)    /* RESERVED */
4221
//#define RESERVED            (0x4000)    /* RESERVED */
4222
//#define RESERVED            (0x8000)    /* RESERVED */
4223
 
4224
/* UCSCTL7 Control Bits */
4225
#define DCOFFG_L               (0x0001)       /* DCO Fault Flag */
4226
#define XT1LFOFFG_L            (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
4227
//#define RESERVED            (0x0004)    /* RESERVED */
4228
#define XT2OFFG_L              (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
4229
//#define RESERVED            (0x0010)    /* RESERVED */
4230
//#define RESERVED            (0x0020)    /* RESERVED */
4231
//#define RESERVED            (0x0040)    /* RESERVED */
4232
//#define RESERVED            (0x0080)    /* RESERVED */
4233
//#define RESERVED            (0x0100)    /* RESERVED */
4234
//#define RESERVED            (0x0200)    /* RESERVED */
4235
//#define RESERVED            (0x0400)    /* RESERVED */
4236
//#define RESERVED            (0x0800)    /* RESERVED */
4237
//#define RESERVED            (0x1000)    /* RESERVED */
4238
//#define RESERVED            (0x2000)    /* RESERVED */
4239
//#define RESERVED            (0x4000)    /* RESERVED */
4240
//#define RESERVED            (0x8000)    /* RESERVED */
4241
 
4242
/* UCSCTL7 Control Bits */
4243
//#define RESERVED            (0x0004)    /* RESERVED */
4244
//#define RESERVED            (0x0010)    /* RESERVED */
4245
//#define RESERVED            (0x0020)    /* RESERVED */
4246
//#define RESERVED            (0x0040)    /* RESERVED */
4247
//#define RESERVED            (0x0080)    /* RESERVED */
4248
//#define RESERVED            (0x0100)    /* RESERVED */
4249
//#define RESERVED            (0x0200)    /* RESERVED */
4250
//#define RESERVED            (0x0400)    /* RESERVED */
4251
//#define RESERVED            (0x0800)    /* RESERVED */
4252
//#define RESERVED            (0x1000)    /* RESERVED */
4253
//#define RESERVED            (0x2000)    /* RESERVED */
4254
//#define RESERVED            (0x4000)    /* RESERVED */
4255
//#define RESERVED            (0x8000)    /* RESERVED */
4256
 
4257
/* UCSCTL8 Control Bits */
4258
#define ACLKREQEN              (0x0001)       /* ACLK Clock Request Enable */
4259
#define MCLKREQEN              (0x0002)       /* MCLK Clock Request Enable */
4260
#define SMCLKREQEN             (0x0004)       /* SMCLK Clock Request Enable */
4261
#define MODOSCREQEN            (0x0008)       /* MODOSC Clock Request Enable */
4262
//#define RESERVED            (0x0010)    /* RESERVED */
4263
//#define RESERVED            (0x0020)    /* RESERVED */
4264
//#define RESERVED            (0x0040)    /* RESERVED */
4265
//#define RESERVED            (0x0080)    /* RESERVED */
4266
//#define RESERVED            (0x0100)    /* RESERVED */
4267
//#define RESERVED            (0x0200)    /* RESERVED */
4268
//#define RESERVED            (0x0400)    /* RESERVED */
4269
//#define RESERVED            (0x0800)    /* RESERVED */
4270
//#define RESERVED            (0x1000)    /* RESERVED */
4271
//#define RESERVED            (0x2000)    /* RESERVED */
4272
//#define RESERVED            (0x4000)    /* RESERVED */
4273
//#define RESERVED            (0x8000)    /* RESERVED */
4274
 
4275
/* UCSCTL8 Control Bits */
4276
#define ACLKREQEN_L            (0x0001)       /* ACLK Clock Request Enable */
4277
#define MCLKREQEN_L            (0x0002)       /* MCLK Clock Request Enable */
4278
#define SMCLKREQEN_L           (0x0004)       /* SMCLK Clock Request Enable */
4279
#define MODOSCREQEN_L          (0x0008)       /* MODOSC Clock Request Enable */
4280
//#define RESERVED            (0x0010)    /* RESERVED */
4281
//#define RESERVED            (0x0020)    /* RESERVED */
4282
//#define RESERVED            (0x0040)    /* RESERVED */
4283
//#define RESERVED            (0x0080)    /* RESERVED */
4284
//#define RESERVED            (0x0100)    /* RESERVED */
4285
//#define RESERVED            (0x0200)    /* RESERVED */
4286
//#define RESERVED            (0x0400)    /* RESERVED */
4287
//#define RESERVED            (0x0800)    /* RESERVED */
4288
//#define RESERVED            (0x1000)    /* RESERVED */
4289
//#define RESERVED            (0x2000)    /* RESERVED */
4290
//#define RESERVED            (0x4000)    /* RESERVED */
4291
//#define RESERVED            (0x8000)    /* RESERVED */
4292
 
4293
/* UCSCTL8 Control Bits */
4294
//#define RESERVED            (0x0010)    /* RESERVED */
4295
//#define RESERVED            (0x0020)    /* RESERVED */
4296
//#define RESERVED            (0x0040)    /* RESERVED */
4297
//#define RESERVED            (0x0080)    /* RESERVED */
4298
//#define RESERVED            (0x0100)    /* RESERVED */
4299
//#define RESERVED            (0x0200)    /* RESERVED */
4300
//#define RESERVED            (0x0400)    /* RESERVED */
4301
//#define RESERVED            (0x0800)    /* RESERVED */
4302
//#define RESERVED            (0x1000)    /* RESERVED */
4303
//#define RESERVED            (0x2000)    /* RESERVED */
4304
//#define RESERVED            (0x4000)    /* RESERVED */
4305
//#define RESERVED            (0x8000)    /* RESERVED */
4306
 
4307
/************************************************************
4308
* USCI A0
4309
************************************************************/
4310
#define __MSP430_HAS_USCI_A0__                /* Definition to show that Module is available */
4311
#define __MSP430_BASEADDRESS_USCI_A0__ 0x05C0
4312
 
4313
SFR_16BIT(UCA0CTLW0);                         /* USCI A0 Control Word Register 0 */
4314
SFR_8BIT(UCA0CTLW0_L);                        /* USCI A0 Control Word Register 0 */
4315
SFR_8BIT(UCA0CTLW0_H);                        /* USCI A0 Control Word Register 0 */
4316
#define UCA0CTL1               UCA0CTLW0_L    /* USCI A0 Control Register 1 */
4317
#define UCA0CTL0               UCA0CTLW0_H    /* USCI A0 Control Register 0 */
4318
SFR_16BIT(UCA0BRW);                           /* USCI A0 Baud Word Rate 0 */
4319
SFR_8BIT(UCA0BRW_L);                          /* USCI A0 Baud Word Rate 0 */
4320
SFR_8BIT(UCA0BRW_H);                          /* USCI A0 Baud Word Rate 0 */
4321
#define UCA0BR0                UCA0BRW_L      /* USCI A0 Baud Rate 0 */
4322
#define UCA0BR1                UCA0BRW_H      /* USCI A0 Baud Rate 1 */
4323
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
4324
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
4325
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
4326
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
4327
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
4328
SFR_16BIT(UCA0IRCTL);                         /* USCI A0 IrDA Transmit Control */
4329
SFR_8BIT(UCA0IRCTL_L);                        /* USCI A0 IrDA Transmit Control */
4330
SFR_8BIT(UCA0IRCTL_H);                        /* USCI A0 IrDA Transmit Control */
4331
#define UCA0IRTCTL             UCA0IRCTL_L    /* USCI A0 IrDA Transmit Control */
4332
#define UCA0IRRCTL             UCA0IRCTL_H    /* USCI A0 IrDA Receive Control */
4333
SFR_16BIT(UCA0ICTL);                          /* USCI A0 Interrupt Enable Register */
4334
SFR_8BIT(UCA0ICTL_L);                         /* USCI A0 Interrupt Enable Register */
4335
SFR_8BIT(UCA0ICTL_H);                         /* USCI A0 Interrupt Enable Register */
4336
#define UCA0IE                 UCA0ICTL_L     /* USCI A0 Interrupt Enable Register */
4337
#define UCA0IFG                UCA0ICTL_H     /* USCI A0 Interrupt Flags Register */
4338
SFR_16BIT(UCA0IV);                            /* USCI A0 Interrupt Vector Register */
4339
 
4340
 
4341
/************************************************************
4342
* USCI B0
4343
************************************************************/
4344
#define __MSP430_HAS_USCI_B0__                /* Definition to show that Module is available */
4345
#define __MSP430_BASEADDRESS_USCI_B0__ 0x05E0
4346
 
4347
 
4348
SFR_16BIT(UCB0CTLW0);                         /* USCI B0 Control Word Register 0 */
4349
SFR_8BIT(UCB0CTLW0_L);                        /* USCI B0 Control Word Register 0 */
4350
SFR_8BIT(UCB0CTLW0_H);                        /* USCI B0 Control Word Register 0 */
4351
#define UCB0CTL1               UCB0CTLW0_L    /* USCI B0 Control Register 1 */
4352
#define UCB0CTL0               UCB0CTLW0_H    /* USCI B0 Control Register 0 */
4353
SFR_16BIT(UCB0BRW);                           /* USCI B0 Baud Word Rate 0 */
4354
SFR_8BIT(UCB0BRW_L);                          /* USCI B0 Baud Word Rate 0 */
4355
SFR_8BIT(UCB0BRW_H);                          /* USCI B0 Baud Word Rate 0 */
4356
#define UCB0BR0                UCB0BRW_L      /* USCI B0 Baud Rate 0 */
4357
#define UCB0BR1                UCB0BRW_H      /* USCI B0 Baud Rate 1 */
4358
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
4359
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
4360
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
4361
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
4362
SFR_8BIT(UCB0I2COA_L);                        /* USCI B0 I2C Own Address */
4363
SFR_8BIT(UCB0I2COA_H);                        /* USCI B0 I2C Own Address */
4364
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
4365
SFR_8BIT(UCB0I2CSA_L);                        /* USCI B0 I2C Slave Address */
4366
SFR_8BIT(UCB0I2CSA_H);                        /* USCI B0 I2C Slave Address */
4367
SFR_16BIT(UCB0ICTL);                          /* USCI B0 Interrupt Enable Register */
4368
SFR_8BIT(UCB0ICTL_L);                         /* USCI B0 Interrupt Enable Register */
4369
SFR_8BIT(UCB0ICTL_H);                         /* USCI B0 Interrupt Enable Register */
4370
#define UCB0IE                 UCB0ICTL_L     /* USCI B0 Interrupt Enable Register */
4371
#define UCB0IFG                UCB0ICTL_H     /* USCI B0 Interrupt Flags Register */
4372
SFR_16BIT(UCB0IV);                            /* USCI B0 Interrupt Vector Register */
4373
 
4374
// UCAxCTL0 UART-Mode Control Bits
4375
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
4376
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
4377
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
4378
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
4379
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
4380
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
4381
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
4382
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
4383
 
4384
// UCxxCTL0 SPI-Mode Control Bits
4385
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
4386
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
4387
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
4388
 
4389
// UCBxCTL0 I2C-Mode Control Bits
4390
#define UCA10                  (0x80)         /* 10-bit Address Mode */
4391
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
4392
#define UCMM                   (0x20)         /* Multi-Master Environment */
4393
//#define res               (0x10)    /* reserved */
4394
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
4395
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
4396
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
4397
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
4398
 
4399
// UCAxCTL1 UART-Mode Control Bits
4400
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
4401
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
4402
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
4403
#define UCBRKIE                (0x10)         /* Break interrupt enable */
4404
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
4405
#define UCTXADDR               (0x04)         /* Send next Data as Address */
4406
#define UCTXBRK                (0x02)         /* Send next Data as Break */
4407
#define UCSWRST                (0x01)         /* USCI Software Reset */
4408
 
4409
// UCxxCTL1 SPI-Mode Control Bits
4410
//#define res               (0x20)    /* reserved */
4411
//#define res               (0x10)    /* reserved */
4412
//#define res               (0x08)    /* reserved */
4413
//#define res               (0x04)    /* reserved */
4414
//#define res               (0x02)    /* reserved */
4415
 
4416
// UCBxCTL1 I2C-Mode Control Bits
4417
//#define res               (0x20)    /* reserved */
4418
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
4419
#define UCTXNACK               (0x08)         /* Transmit NACK */
4420
#define UCTXSTP                (0x04)         /* Transmit STOP */
4421
#define UCTXSTT                (0x02)         /* Transmit START */
4422
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
4423
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
4424
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
4425
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
4426
#define UCSSEL__UCLK           (0x00)         /* USCI 0 Clock Source: UCLK */
4427
#define UCSSEL__ACLK           (0x40)         /* USCI 0 Clock Source: ACLK */
4428
#define UCSSEL__SMCLK          (0x80)         /* USCI 0 Clock Source: SMCLK */
4429
 
4430
/* UCAxMCTL Control Bits */
4431
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
4432
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
4433
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
4434
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
4435
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
4436
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
4437
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
4438
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
4439
 
4440
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
4441
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
4442
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
4443
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
4444
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
4445
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
4446
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
4447
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
4448
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
4449
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
4450
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
4451
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
4452
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
4453
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
4454
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
4455
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
4456
 
4457
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
4458
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
4459
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
4460
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
4461
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
4462
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
4463
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
4464
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
4465
 
4466
/* UCAxSTAT Control Bits */
4467
#define UCLISTEN               (0x80)         /* USCI Listen mode */
4468
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
4469
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
4470
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
4471
#define UCBRK                  (0x08)         /* USCI Break received */
4472
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
4473
#define UCADDR                 (0x02)         /* USCI Address received Flag */
4474
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
4475
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
4476
 
4477
/* UCBxSTAT Control Bits */
4478
#define UCSCLLOW               (0x40)         /* SCL low */
4479
#define UCGC                   (0x20)         /* General Call address received Flag */
4480
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
4481
 
4482
/* UCAxIRTCTL Control Bits */
4483
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
4484
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
4485
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
4486
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
4487
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
4488
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
4489
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
4490
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
4491
 
4492
/* UCAxIRRCTL Control Bits */
4493
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
4494
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
4495
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
4496
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
4497
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
4498
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
4499
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
4500
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
4501
 
4502
/* UCAxABCTL Control Bits */
4503
//#define res               (0x80)    /* reserved */
4504
//#define res               (0x40)    /* reserved */
4505
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
4506
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
4507
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
4508
#define UCBTOE                 (0x04)         /* Break Timeout error */
4509
//#define res               (0x02)    /* reserved */
4510
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
4511
 
4512
/* UCBxI2COA Control Bits */
4513
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
4514
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
4515
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
4516
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
4517
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
4518
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
4519
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
4520
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
4521
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
4522
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
4523
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
4524
 
4525
/* UCBxI2COA Control Bits */
4526
#define UCOA7_L                (0x0080)       /* I2C Own Address 7 */
4527
#define UCOA6_L                (0x0040)       /* I2C Own Address 6 */
4528
#define UCOA5_L                (0x0020)       /* I2C Own Address 5 */
4529
#define UCOA4_L                (0x0010)       /* I2C Own Address 4 */
4530
#define UCOA3_L                (0x0008)       /* I2C Own Address 3 */
4531
#define UCOA2_L                (0x0004)       /* I2C Own Address 2 */
4532
#define UCOA1_L                (0x0002)       /* I2C Own Address 1 */
4533
#define UCOA0_L                (0x0001)       /* I2C Own Address 0 */
4534
 
4535
/* UCBxI2COA Control Bits */
4536
#define UCGCEN_H               (0x0080)       /* I2C General Call enable */
4537
#define UCOA9_H                (0x0002)       /* I2C Own Address 9 */
4538
#define UCOA8_H                (0x0001)       /* I2C Own Address 8 */
4539
 
4540
/* UCBxI2CSA Control Bits */
4541
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
4542
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
4543
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
4544
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
4545
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
4546
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
4547
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
4548
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
4549
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
4550
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
4551
 
4552
/* UCBxI2CSA Control Bits */
4553
#define UCSA7_L                (0x0080)       /* I2C Slave Address 7 */
4554
#define UCSA6_L                (0x0040)       /* I2C Slave Address 6 */
4555
#define UCSA5_L                (0x0020)       /* I2C Slave Address 5 */
4556
#define UCSA4_L                (0x0010)       /* I2C Slave Address 4 */
4557
#define UCSA3_L                (0x0008)       /* I2C Slave Address 3 */
4558
#define UCSA2_L                (0x0004)       /* I2C Slave Address 2 */
4559
#define UCSA1_L                (0x0002)       /* I2C Slave Address 1 */
4560
#define UCSA0_L                (0x0001)       /* I2C Slave Address 0 */
4561
 
4562
/* UCBxI2CSA Control Bits */
4563
#define UCSA9_H                (0x0002)       /* I2C Slave Address 9 */
4564
#define UCSA8_H                (0x0001)       /* I2C Slave Address 8 */
4565
 
4566
/* UCAxIE Control Bits */
4567
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4568
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4569
 
4570
/* UCBxIE Control Bits */
4571
#define UCNACKIE               (0x0020)       /* NACK Condition interrupt enable */
4572
#define UCALIE                 (0x0010)       /* Arbitration Lost interrupt enable */
4573
#define UCSTPIE                (0x0008)       /* STOP Condition interrupt enable */
4574
#define UCSTTIE                (0x0004)       /* START Condition interrupt enable */
4575
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4576
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4577
 
4578
/* UCAxIFG Control Bits */
4579
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4580
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4581
 
4582
/* UCBxIFG Control Bits */
4583
#define UCNACKIFG              (0x0020)       /* NAK Condition interrupt Flag */
4584
#define UCALIFG                (0x0010)       /* Arbitration Lost interrupt Flag */
4585
#define UCSTPIFG               (0x0008)       /* STOP Condition interrupt Flag */
4586
#define UCSTTIFG               (0x0004)       /* START Condition interrupt Flag */
4587
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4588
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4589
 
4590
/* USCI Definitions */
4591
#define USCI_NONE              (0x0000)       /* No Interrupt pending */
4592
#define USCI_UCRXIFG           (0x0002)       /* USCI UCRXIFG */
4593
#define USCI_UCTXIFG           (0x0004)       /* USCI UCTXIFG */
4594
#define USCI_I2C_UCALIFG       (0x0002)       /* USCI I2C Mode: UCALIFG */
4595
#define USCI_I2C_UCNACKIFG     (0x0004)       /* USCI I2C Mode: UCNACKIFG */
4596
#define USCI_I2C_UCSTTIFG      (0x0006)       /* USCI I2C Mode: UCSTTIFG*/
4597
#define USCI_I2C_UCSTPIFG      (0x0008)       /* USCI I2C Mode: UCSTPIFG*/
4598
#define USCI_I2C_UCRXIFG       (0x000A)       /* USCI I2C Mode: UCRXIFG */
4599
#define USCI_I2C_UCTXIFG       (0x000C)       /* USCI I2C Mode: UCTXIFG */
4600
 
4601
/************************************************************
4602
* USCI A1
4603
************************************************************/
4604
#define __MSP430_HAS_USCI_A1__                /* Definition to show that Module is available */
4605
#define __MSP430_BASEADDRESS_USCI_A1__ 0x0600
4606
 
4607
SFR_16BIT(UCA1CTLW0);                         /* USCI A1 Control Word Register 0 */
4608
SFR_8BIT(UCA1CTLW0_L);                        /* USCI A1 Control Word Register 0 */
4609
SFR_8BIT(UCA1CTLW0_H);                        /* USCI A1 Control Word Register 0 */
4610
#define UCA1CTL1               UCA1CTLW0_L    /* USCI A1 Control Register 1 */
4611
#define UCA1CTL0               UCA1CTLW0_H    /* USCI A1 Control Register 0 */
4612
SFR_16BIT(UCA1BRW);                           /* USCI A1 Baud Word Rate 0 */
4613
SFR_8BIT(UCA1BRW_L);                          /* USCI A1 Baud Word Rate 0 */
4614
SFR_8BIT(UCA1BRW_H);                          /* USCI A1 Baud Word Rate 0 */
4615
#define UCA1BR0                UCA1BRW_L      /* USCI A1 Baud Rate 0 */
4616
#define UCA1BR1                UCA1BRW_H      /* USCI A1 Baud Rate 1 */
4617
SFR_8BIT(UCA1MCTL);                           /* USCI A1 Modulation Control */
4618
SFR_8BIT(UCA1STAT);                           /* USCI A1 Status Register */
4619
SFR_8BIT(UCA1RXBUF);                          /* USCI A1 Receive Buffer */
4620
SFR_8BIT(UCA1TXBUF);                          /* USCI A1 Transmit Buffer */
4621
SFR_8BIT(UCA1ABCTL);                          /* USCI A1 LIN Control */
4622
SFR_16BIT(UCA1IRCTL);                         /* USCI A1 IrDA Transmit Control */
4623
SFR_8BIT(UCA1IRCTL_L);                        /* USCI A1 IrDA Transmit Control */
4624
SFR_8BIT(UCA1IRCTL_H);                        /* USCI A1 IrDA Transmit Control */
4625
#define UCA1IRTCTL             UCA1IRCTL_L    /* USCI A1 IrDA Transmit Control */
4626
#define UCA1IRRCTL             UCA1IRCTL_H    /* USCI A1 IrDA Receive Control */
4627
SFR_16BIT(UCA1ICTL);                          /* USCI A1 Interrupt Enable Register */
4628
SFR_8BIT(UCA1ICTL_L);                         /* USCI A1 Interrupt Enable Register */
4629
SFR_8BIT(UCA1ICTL_H);                         /* USCI A1 Interrupt Enable Register */
4630
#define UCA1IE                 UCA1ICTL_L     /* USCI A1 Interrupt Enable Register */
4631
#define UCA1IFG                UCA1ICTL_H     /* USCI A1 Interrupt Flags Register */
4632
SFR_16BIT(UCA1IV);                            /* USCI A1 Interrupt Vector Register */
4633
 
4634
 
4635
/************************************************************
4636
* USCI B1
4637
************************************************************/
4638
#define __MSP430_HAS_USCI_B1__                /* Definition to show that Module is available */
4639
#define __MSP430_BASEADDRESS_USCI_B1__ 0x0620
4640
 
4641
 
4642
SFR_16BIT(UCB1CTLW0);                         /* USCI B1 Control Word Register 0 */
4643
SFR_8BIT(UCB1CTLW0_L);                        /* USCI B1 Control Word Register 0 */
4644
SFR_8BIT(UCB1CTLW0_H);                        /* USCI B1 Control Word Register 0 */
4645
#define UCB1CTL1               UCB1CTLW0_L    /* USCI B1 Control Register 1 */
4646
#define UCB1CTL0               UCB1CTLW0_H    /* USCI B1 Control Register 0 */
4647
SFR_16BIT(UCB1BRW);                           /* USCI B1 Baud Word Rate 0 */
4648
SFR_8BIT(UCB1BRW_L);                          /* USCI B1 Baud Word Rate 0 */
4649
SFR_8BIT(UCB1BRW_H);                          /* USCI B1 Baud Word Rate 0 */
4650
#define UCB1BR0                UCB1BRW_L      /* USCI B1 Baud Rate 0 */
4651
#define UCB1BR1                UCB1BRW_H      /* USCI B1 Baud Rate 1 */
4652
SFR_8BIT(UCB1STAT);                           /* USCI B1 Status Register */
4653
SFR_8BIT(UCB1RXBUF);                          /* USCI B1 Receive Buffer */
4654
SFR_8BIT(UCB1TXBUF);                          /* USCI B1 Transmit Buffer */
4655
SFR_16BIT(UCB1I2COA);                         /* USCI B1 I2C Own Address */
4656
SFR_8BIT(UCB1I2COA_L);                        /* USCI B1 I2C Own Address */
4657
SFR_8BIT(UCB1I2COA_H);                        /* USCI B1 I2C Own Address */
4658
SFR_16BIT(UCB1I2CSA);                         /* USCI B1 I2C Slave Address */
4659
SFR_8BIT(UCB1I2CSA_L);                        /* USCI B1 I2C Slave Address */
4660
SFR_8BIT(UCB1I2CSA_H);                        /* USCI B1 I2C Slave Address */
4661
SFR_16BIT(UCB1ICTL);                          /* USCI B1 Interrupt Enable Register */
4662
SFR_8BIT(UCB1ICTL_L);                         /* USCI B1 Interrupt Enable Register */
4663
SFR_8BIT(UCB1ICTL_H);                         /* USCI B1 Interrupt Enable Register */
4664
#define UCB1IE                 UCB1ICTL_L     /* USCI B1 Interrupt Enable Register */
4665
#define UCB1IFG                UCB1ICTL_H     /* USCI B1 Interrupt Flags Register */
4666
SFR_16BIT(UCB1IV);                            /* USCI B1 Interrupt Vector Register */
4667
 
4668
/************************************************************
4669
* WATCHDOG TIMER A
4670
************************************************************/
4671
#define __MSP430_HAS_WDT_A__                  /* Definition to show that Module is available */
4672
#define __MSP430_BASEADDRESS_WDT_A__ 0x0150
4673
 
4674
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
4675
SFR_8BIT(WDTCTL_L);                           /* Watchdog Timer Control */
4676
SFR_8BIT(WDTCTL_H);                           /* Watchdog Timer Control */
4677
/* The bit names have been prefixed with "WDT" */
4678
/* WDTCTL Control Bits */
4679
#define WDTIS0                 (0x0001)       /* WDT - Timer Interval Select 0 */
4680
#define WDTIS1                 (0x0002)       /* WDT - Timer Interval Select 1 */
4681
#define WDTIS2                 (0x0004)       /* WDT - Timer Interval Select 2 */
4682
#define WDTCNTCL               (0x0008)       /* WDT - Timer Clear */
4683
#define WDTTMSEL               (0x0010)       /* WDT - Timer Mode Select */
4684
#define WDTSSEL0               (0x0020)       /* WDT - Timer Clock Source Select 0 */
4685
#define WDTSSEL1               (0x0040)       /* WDT - Timer Clock Source Select 1 */
4686
#define WDTHOLD                (0x0080)       /* WDT - Timer hold */
4687
 
4688
/* WDTCTL Control Bits */
4689
#define WDTIS0_L               (0x0001)       /* WDT - Timer Interval Select 0 */
4690
#define WDTIS1_L               (0x0002)       /* WDT - Timer Interval Select 1 */
4691
#define WDTIS2_L               (0x0004)       /* WDT - Timer Interval Select 2 */
4692
#define WDTCNTCL_L             (0x0008)       /* WDT - Timer Clear */
4693
#define WDTTMSEL_L             (0x0010)       /* WDT - Timer Mode Select */
4694
#define WDTSSEL0_L             (0x0020)       /* WDT - Timer Clock Source Select 0 */
4695
#define WDTSSEL1_L             (0x0040)       /* WDT - Timer Clock Source Select 1 */
4696
#define WDTHOLD_L              (0x0080)       /* WDT - Timer hold */
4697
 
4698
/* WDTCTL Control Bits */
4699
 
4700
#define WDTPW                  (0x5A00)
4701
 
4702
#define WDTIS_0                (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4703
#define WDTIS_1                (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4704
#define WDTIS_2                (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4705
#define WDTIS_3                (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4706
#define WDTIS_4                (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4707
#define WDTIS_5                (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4708
#define WDTIS_6                (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4709
#define WDTIS_7                (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4710
#define WDTIS__2G              (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4711
#define WDTIS__128M            (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4712
#define WDTIS__8192K           (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4713
#define WDTIS__512K            (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4714
#define WDTIS__32K             (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4715
#define WDTIS__8192            (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4716
#define WDTIS__512             (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4717
#define WDTIS__64              (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4718
 
4719
#define WDTSSEL_0              (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4720
#define WDTSSEL_1              (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4721
#define WDTSSEL_2              (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4722
#define WDTSSEL_3              (3*0x0020u)    /* WDT - Timer Clock Source Select: reserved */
4723
#define WDTSSEL__SMCLK         (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4724
#define WDTSSEL__ACLK          (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4725
#define WDTSSEL__VLO           (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4726
 
4727
/* WDT-interval times [1ms] coded with Bits 0-2 */
4728
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4729
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2)                         /* 32ms interval (default) */
4730
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0)                  /* 8ms     " */
4731
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1)                  /* 0.5ms   " */
4732
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)           /* 0.064ms " */
4733
/* WDT is clocked by fACLK (assumed 32KHz) */
4734
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0)                /* 1000ms  " */
4735
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0)         /* 250ms   " */
4736
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1)         /* 16ms    " */
4737
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0)  /* 1.9ms   " */
4738
/* Watchdog mode -> reset after expired time */
4739
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4740
#define WDT_MRST_32         (WDTPW+WDTCNTCL+WDTIS2)                                  /* 32ms interval (default) */
4741
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS2+WDTIS0)                           /* 8ms     " */
4742
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS2+WDTIS1)                           /* 0.5ms   " */
4743
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)                    /* 0.064ms " */
4744
/* WDT is clocked by fACLK (assumed 32KHz) */
4745
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2)                         /* 1000ms  " */
4746
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0)                  /* 250ms   " */
4747
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1)                  /* 16ms    " */
4748
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0)           /* 1.9ms   " */
4749
 
4750
 
4751
/************************************************************
4752
* TLV Descriptors
4753
************************************************************/
4754
#define __MSP430_HAS_TLV__                    /* Definition to show that Module is available */
4755
 
4756
#define TLV_START              (0x1A08)       /* Start Address of the TLV structure */
4757
#define TLV_END                (0x1AFF)       /* End Address of the TLV structure */
4758
 
4759
#define TLV_LDTAG              (0x01)         /*  Legacy descriptor (1xx, 2xx, 4xx families) */
4760
#define TLV_PDTAG              (0x02)         /*  Peripheral discovery descriptor */
4761
#define TLV_Reserved3          (0x03)         /*  Future usage */
4762
#define TLV_Reserved4          (0x04)         /*  Future usage */
4763
#define TLV_BLANK              (0x05)         /*  Blank descriptor */
4764
#define TLV_Reserved6          (0x06)         /*  Future usage */
4765
#define TLV_Reserved7          (0x07)         /*  Serial Number */
4766
#define TLV_DIERECORD          (0x08)         /*  Die Record  */
4767
#define TLV_ADCCAL             (0x11)         /*  ADC12 calibration */
4768
#define TLV_ADC12CAL           (0x11)         /*  ADC12 calibration */
4769
#define TLV_ADC10CAL           (0x13)         /*  ADC10 calibration */
4770
#define TLV_REFCAL             (0x12)         /*  REF calibration */
4771
#define TLV_TAGEXT             (0xFE)         /*  Tag extender */
4772
#define TLV_TAGEND             (0xFF)         //  Tag End of Table
4773
 
4774
/************************************************************
4775
* Interrupt Vectors (offset from 0xFF80)
4776
************************************************************/
4777
 
4778
#pragma diag_suppress 1107
4779
#define VECTOR_NAME(name)             name##_ptr
4780
#define EMIT_PRAGMA(x)                _Pragma(#x)
4781
#define CREATE_VECTOR(name)           void * const VECTOR_NAME(name) = (void *)(long)&name
4782
#define PLACE_VECTOR(vector,section)  EMIT_PRAGMA(DATA_SECTION(vector,section))
4783
#define PLACE_INTERRUPT(func)         EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))
4784
#define ISR_VECTOR(func,offset)       CREATE_VECTOR(func); \
4785
                                      PLACE_VECTOR(VECTOR_NAME(func), offset) \
4786
                                      PLACE_INTERRUPT(func)
4787
 
4788
 
4789
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4790
#define RTC_VECTOR              ".int41"                    /* 0xFFD2 RTC */
4791
#else
4792
#define RTC_VECTOR              (41 * 1u)                    /* 0xFFD2 RTC */
4793
/*#define RTC_ISR(func)           ISR_VECTOR(func, ".int41")  */ /* 0xFFD2 RTC */ /* CCE V2 Style */
4794
#endif
4795
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4796
#define PORT2_VECTOR            ".int42"                    /* 0xFFD4 Port 2 */
4797
#else
4798
#define PORT2_VECTOR            (42 * 1u)                    /* 0xFFD4 Port 2 */
4799
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int42")  */ /* 0xFFD4 Port 2 */ /* CCE V2 Style */
4800
#endif
4801
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4802
#define TIMER2_A1_VECTOR        ".int43"                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
4803
#else
4804
#define TIMER2_A1_VECTOR        (43 * 1u)                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
4805
/*#define TIMER2_A1_ISR(func)     ISR_VECTOR(func, ".int43")  */ /* 0xFFD6 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4806
#endif
4807
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4808
#define TIMER2_A0_VECTOR        ".int44"                    /* 0xFFD8 Timer0_A5 CC0 */
4809
#else
4810
#define TIMER2_A0_VECTOR        (44 * 1u)                    /* 0xFFD8 Timer0_A5 CC0 */
4811
/*#define TIMER2_A0_ISR(func)     ISR_VECTOR(func, ".int44")  */ /* 0xFFD8 Timer0_A5 CC0 */ /* CCE V2 Style */
4812
#endif
4813
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4814
#define USCI_B1_VECTOR          ".int45"                    /* 0xFFDA USCI B1 Receive/Transmit */
4815
#else
4816
#define USCI_B1_VECTOR          (45 * 1u)                    /* 0xFFDA USCI B1 Receive/Transmit */
4817
/*#define USCI_B1_ISR(func)       ISR_VECTOR(func, ".int45")  */ /* 0xFFDA USCI B1 Receive/Transmit */ /* CCE V2 Style */
4818
#endif
4819
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4820
#define USCI_A1_VECTOR          ".int46"                    /* 0xFFDC USCI A1 Receive/Transmit */
4821
#else
4822
#define USCI_A1_VECTOR          (46 * 1u)                    /* 0xFFDC USCI A1 Receive/Transmit */
4823
/*#define USCI_A1_ISR(func)       ISR_VECTOR(func, ".int46")  */ /* 0xFFDC USCI A1 Receive/Transmit */ /* CCE V2 Style */
4824
#endif
4825
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4826
#define PORT1_VECTOR            ".int47"                    /* 0xFFDE Port 1 */
4827
#else
4828
#define PORT1_VECTOR            (47 * 1u)                    /* 0xFFDE Port 1 */
4829
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int47")  */ /* 0xFFDE Port 1 */ /* CCE V2 Style */
4830
#endif
4831
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4832
#define TIMER1_A1_VECTOR        ".int48"                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
4833
#else
4834
#define TIMER1_A1_VECTOR        (48 * 1u)                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
4835
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int48")  */ /* 0xFFE0 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */
4836
#endif
4837
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4838
#define TIMER1_A0_VECTOR        ".int49"                    /* 0xFFE2 Timer1_A3 CC0 */
4839
#else
4840
#define TIMER1_A0_VECTOR        (49 * 1u)                    /* 0xFFE2 Timer1_A3 CC0 */
4841
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int49")  */ /* 0xFFE2 Timer1_A3 CC0 */ /* CCE V2 Style */
4842
#endif
4843
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4844
#define DMA_VECTOR              ".int50"                    /* 0xFFE4 DMA */
4845
#else
4846
#define DMA_VECTOR              (50 * 1u)                    /* 0xFFE4 DMA */
4847
/*#define DMA_ISR(func)           ISR_VECTOR(func, ".int50")  */ /* 0xFFE4 DMA */ /* CCE V2 Style */
4848
#endif
4849
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4850
#define USB_UBM_VECTOR          ".int51"                    /* 0xFFE6 USB Timer / cable event / USB reset */
4851
#else
4852
#define USB_UBM_VECTOR          (51 * 1u)                    /* 0xFFE6 USB Timer / cable event / USB reset */
4853
/*#define USB_UBM_ISR(func)       ISR_VECTOR(func, ".int51")  */ /* 0xFFE6 USB Timer / cable event / USB reset */ /* CCE V2 Style */
4854
#endif
4855
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4856
#define TIMER0_A1_VECTOR        ".int52"                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
4857
#else
4858
#define TIMER0_A1_VECTOR        (52 * 1u)                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
4859
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int52")  */ /* 0xFFE8 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4860
#endif
4861
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4862
#define TIMER0_A0_VECTOR        ".int53"                    /* 0xFFEA Timer0_A5 CC0 */
4863
#else
4864
#define TIMER0_A0_VECTOR        (53 * 1u)                    /* 0xFFEA Timer0_A5 CC0 */
4865
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int53")  */ /* 0xFFEA Timer0_A5 CC0 */ /* CCE V2 Style */
4866
#endif
4867
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4868
#define ADC12_VECTOR            ".int54"                    /* 0xFFEC ADC */
4869
#else
4870
#define ADC12_VECTOR            (54 * 1u)                    /* 0xFFEC ADC */
4871
/*#define ADC12_ISR(func)         ISR_VECTOR(func, ".int54")  */ /* 0xFFEC ADC */ /* CCE V2 Style */
4872
#endif
4873
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4874
#define USCI_B0_VECTOR          ".int55"                    /* 0xFFEE USCI B0 Receive/Transmit */
4875
#else
4876
#define USCI_B0_VECTOR          (55 * 1u)                    /* 0xFFEE USCI B0 Receive/Transmit */
4877
/*#define USCI_B0_ISR(func)       ISR_VECTOR(func, ".int55")  */ /* 0xFFEE USCI B0 Receive/Transmit */ /* CCE V2 Style */
4878
#endif
4879
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4880
#define USCI_A0_VECTOR          ".int56"                    /* 0xFFF0 USCI A0 Receive/Transmit */
4881
#else
4882
#define USCI_A0_VECTOR          (56 * 1u)                    /* 0xFFF0 USCI A0 Receive/Transmit */
4883
/*#define USCI_A0_ISR(func)       ISR_VECTOR(func, ".int56")  */ /* 0xFFF0 USCI A0 Receive/Transmit */ /* CCE V2 Style */
4884
#endif
4885
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4886
#define WDT_VECTOR              ".int57"                    /* 0xFFF2 Watchdog Timer */
4887
#else
4888
#define WDT_VECTOR              (57 * 1u)                    /* 0xFFF2 Watchdog Timer */
4889
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int57")  */ /* 0xFFF2 Watchdog Timer */ /* CCE V2 Style */
4890
#endif
4891
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4892
#define TIMER0_B1_VECTOR        ".int58"                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
4893
#else
4894
#define TIMER0_B1_VECTOR        (58 * 1u)                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
4895
/*#define TIMER0_B1_ISR(func)     ISR_VECTOR(func, ".int58")  */ /* 0xFFF4 Timer0_B7 CC1-6, TB */ /* CCE V2 Style */
4896
#endif
4897
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4898
#define TIMER0_B0_VECTOR        ".int59"                    /* 0xFFF6 Timer0_B7 CC0 */
4899
#else
4900
#define TIMER0_B0_VECTOR        (59 * 1u)                    /* 0xFFF6 Timer0_B7 CC0 */
4901
/*#define TIMER0_B0_ISR(func)     ISR_VECTOR(func, ".int59")  */ /* 0xFFF6 Timer0_B7 CC0 */ /* CCE V2 Style */
4902
#endif
4903
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4904
#define COMP_B_VECTOR           ".int60"                    /* 0xFFF8 Comparator B */
4905
#else
4906
#define COMP_B_VECTOR           (60 * 1u)                    /* 0xFFF8 Comparator B */
4907
/*#define COMP_B_ISR(func)        ISR_VECTOR(func, ".int60")  */ /* 0xFFF8 Comparator B */ /* CCE V2 Style */
4908
#endif
4909
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4910
#define UNMI_VECTOR             ".int61"                    /* 0xFFFA User Non-maskable */
4911
#else
4912
#define UNMI_VECTOR             (61 * 1u)                    /* 0xFFFA User Non-maskable */
4913
/*#define UNMI_ISR(func)          ISR_VECTOR(func, ".int61")  */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */
4914
#endif
4915
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4916
#define SYSNMI_VECTOR           ".int62"                    /* 0xFFFC System Non-maskable */
4917
#else
4918
#define SYSNMI_VECTOR           (62 * 1u)                    /* 0xFFFC System Non-maskable */
4919
/*#define SYSNMI_ISR(func)        ISR_VECTOR(func, ".int62")  */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */
4920
#endif
4921
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4922
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
4923
#else
4924
#define RESET_VECTOR            (63 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
4925
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int63")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
4926
#endif
4927
 
4928
/************************************************************
4929
* End of Modules
4930
************************************************************/
4931
 
4932
#ifdef __cplusplus
4933
}
4934
#endif /* extern "C" */
4935
 
4936
#endif /* #ifndef __MSP430F5522 */
4937