Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430F5504 devices.
8
*
9
* Texas Instruments, Version 1.4
10
*
11
* Rev. 1.0, Setup
12
* Rev. 1.1, Fixed Error in DMA Trigger Definitons
13
* Rev. 1.2, fixed SYSUNIV_BUSIFG definition
14
*           fixed wrong bit definition in PM5CTL0 (LOCKLPM5)
15
* Rev. 1.3, Changed access type of DMAxSZ registers to word only
16
* Rev. 1.4  Changed access type of TimerA/B registers to word only
17
*
18
********************************************************************/
19
 
20
#ifndef __MSP430F5504
21
#define __MSP430F5504
22
 
23
#ifdef __cplusplus
24
extern "C" {
25
#endif
26
 
27
 
28
/*----------------------------------------------------------------------------*/
29
/* PERIPHERAL FILE MAP                                                        */
30
/*----------------------------------------------------------------------------*/
31
 
32
/* External references resolved by a device-specific linker command file */
33
#define SFR_8BIT(address)   extern volatile unsigned char address
34
#define SFR_16BIT(address)  extern volatile unsigned int address
35
//#define SFR_20BIT(address)  extern volatile unsigned int address
36
typedef void (* __SFR_FARPTR)();
37
#define SFR_20BIT(address) extern __SFR_FARPTR address
38
#define SFR_32BIT(address)  extern volatile unsigned long address
39
 
40
 
41
 
42
/************************************************************
43
* STANDARD BITS
44
************************************************************/
45
 
46
#define BIT0                   (0x0001)
47
#define BIT1                   (0x0002)
48
#define BIT2                   (0x0004)
49
#define BIT3                   (0x0008)
50
#define BIT4                   (0x0010)
51
#define BIT5                   (0x0020)
52
#define BIT6                   (0x0040)
53
#define BIT7                   (0x0080)
54
#define BIT8                   (0x0100)
55
#define BIT9                   (0x0200)
56
#define BITA                   (0x0400)
57
#define BITB                   (0x0800)
58
#define BITC                   (0x1000)
59
#define BITD                   (0x2000)
60
#define BITE                   (0x4000)
61
#define BITF                   (0x8000)
62
 
63
/************************************************************
64
* STATUS REGISTER BITS
65
************************************************************/
66
 
67
#define C                      (0x0001)
68
#define Z                      (0x0002)
69
#define N                      (0x0004)
70
#define V                      (0x0100)
71
#define GIE                    (0x0008)
72
#define CPUOFF                 (0x0010)
73
#define OSCOFF                 (0x0020)
74
#define SCG0                   (0x0040)
75
#define SCG1                   (0x0080)
76
 
77
/* Low Power Modes coded with Bits 4-7 in SR */
78
 
79
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
80
#define LPM0                   (CPUOFF)
81
#define LPM1                   (SCG0+CPUOFF)
82
#define LPM2                   (SCG1+CPUOFF)
83
#define LPM3                   (SCG1+SCG0+CPUOFF)
84
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
85
/* End #defines for assembler */
86
 
87
#else /* Begin #defines for C */
88
#define LPM0_bits              (CPUOFF)
89
#define LPM1_bits              (SCG0+CPUOFF)
90
#define LPM2_bits              (SCG1+CPUOFF)
91
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
92
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
93
 
94
#include "in430.h"
95
 
96
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
97
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
98
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
99
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
100
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
101
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
102
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
103
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
104
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
105
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
106
#endif /* End #defines for C */
107
 
108
/************************************************************
109
* CPU
110
************************************************************/
111
#define __MSP430_HAS_MSP430XV2_CPU__                /* Definition to show that it has MSP430XV2 CPU */
112
 
113
/************************************************************
114
* PERIPHERAL FILE MAP
115
************************************************************/
116
 
117
/************************************************************
118
* ADC10_A
119
************************************************************/
120
#define __MSP430_HAS_ADC10_A__                /* Definition to show that Module is available */
121
#define __MSP430_BASEADDRESS_ADC10_A__ 0x0740
122
 
123
SFR_16BIT(ADC10CTL0);                         /* ADC10 Control 0 */
124
SFR_8BIT(ADC10CTL0_L);                        /* ADC10 Control 0 */
125
SFR_8BIT(ADC10CTL0_H);                        /* ADC10 Control 0 */
126
SFR_16BIT(ADC10CTL1);                         /* ADC10 Control 1 */
127
SFR_8BIT(ADC10CTL1_L);                        /* ADC10 Control 1 */
128
SFR_8BIT(ADC10CTL1_H);                        /* ADC10 Control 1 */
129
SFR_16BIT(ADC10CTL2);                         /* ADC10 Control 2 */
130
SFR_8BIT(ADC10CTL2_L);                        /* ADC10 Control 2 */
131
SFR_8BIT(ADC10CTL2_H);                        /* ADC10 Control 2 */
132
SFR_16BIT(ADC10LO);                           /* ADC10 Window Comparator High Threshold */
133
SFR_8BIT(ADC10LO_L);                          /* ADC10 Window Comparator High Threshold */
134
SFR_8BIT(ADC10LO_H);                          /* ADC10 Window Comparator High Threshold */
135
SFR_16BIT(ADC10HI);                           /* ADC10 Window Comparator High Threshold */
136
SFR_8BIT(ADC10HI_L);                          /* ADC10 Window Comparator High Threshold */
137
SFR_8BIT(ADC10HI_H);                          /* ADC10 Window Comparator High Threshold */
138
SFR_16BIT(ADC10MCTL0);                        /* ADC10 Memory Control 0 */
139
SFR_8BIT(ADC10MCTL0_L);                       /* ADC10 Memory Control 0 */
140
SFR_8BIT(ADC10MCTL0_H);                       /* ADC10 Memory Control 0 */
141
SFR_16BIT(ADC10MEM0);                         /* ADC10 Conversion Memory 0 */
142
SFR_8BIT(ADC10MEM0_L);                        /* ADC10 Conversion Memory 0 */
143
SFR_8BIT(ADC10MEM0_H);                        /* ADC10 Conversion Memory 0 */
144
SFR_16BIT(ADC10IE);                           /* ADC10 Interrupt Enable */
145
SFR_8BIT(ADC10IE_L);                          /* ADC10 Interrupt Enable */
146
SFR_8BIT(ADC10IE_H);                          /* ADC10 Interrupt Enable */
147
SFR_16BIT(ADC10IFG);                          /* ADC10 Interrupt Flag */
148
SFR_8BIT(ADC10IFG_L);                         /* ADC10 Interrupt Flag */
149
SFR_8BIT(ADC10IFG_H);                         /* ADC10 Interrupt Flag */
150
SFR_16BIT(ADC10IV);                           /* ADC10 Interrupt Vector Word */
151
SFR_8BIT(ADC10IV_L);                          /* ADC10 Interrupt Vector Word */
152
SFR_8BIT(ADC10IV_H);                          /* ADC10 Interrupt Vector Word */
153
 
154
/* ADC10CTL0 Control Bits */
155
#define ADC10SC                (0x0001)       /* ADC10 Start Conversion */
156
#define ADC10ENC               (0x0002)       /* ADC10 Enable Conversion */
157
#define ADC10ON                (0x0010)       /* ADC10 On/enable */
158
#define ADC10MSC               (0x0080)       /* ADC10 Multiple SampleConversion */
159
#define ADC10SHT0              (0x0100)       /* ADC10 Sample Hold Select Bit: 0 */
160
#define ADC10SHT1              (0x0200)       /* ADC10 Sample Hold Select Bit: 1 */
161
#define ADC10SHT2              (0x0400)       /* ADC10 Sample Hold Select Bit: 2 */
162
#define ADC10SHT3              (0x0800)       /* ADC10 Sample Hold Select Bit: 3 */
163
 
164
/* ADC10CTL0 Control Bits */
165
#define ADC10SC_L              (0x0001)       /* ADC10 Start Conversion */
166
#define ADC10ENC_L             (0x0002)       /* ADC10 Enable Conversion */
167
#define ADC10ON_L              (0x0010)       /* ADC10 On/enable */
168
#define ADC10MSC_L             (0x0080)       /* ADC10 Multiple SampleConversion */
169
 
170
/* ADC10CTL0 Control Bits */
171
#define ADC10SHT0_H            (0x0001)       /* ADC10 Sample Hold Select Bit: 0 */
172
#define ADC10SHT1_H            (0x0002)       /* ADC10 Sample Hold Select Bit: 1 */
173
#define ADC10SHT2_H            (0x0004)       /* ADC10 Sample Hold Select Bit: 2 */
174
#define ADC10SHT3_H            (0x0008)       /* ADC10 Sample Hold Select Bit: 3 */
175
 
176
#define ADC10SHT_0             (0*0x100u)     /* ADC10 Sample Hold Select 0 */
177
#define ADC10SHT_1             (1*0x100u)     /* ADC10 Sample Hold Select 1 */
178
#define ADC10SHT_2             (2*0x100u)     /* ADC10 Sample Hold Select 2 */
179
#define ADC10SHT_3             (3*0x100u)     /* ADC10 Sample Hold Select 3 */
180
#define ADC10SHT_4             (4*0x100u)     /* ADC10 Sample Hold Select 4 */
181
#define ADC10SHT_5             (5*0x100u)     /* ADC10 Sample Hold Select 5 */
182
#define ADC10SHT_6             (6*0x100u)     /* ADC10 Sample Hold Select 6 */
183
#define ADC10SHT_7             (7*0x100u)     /* ADC10 Sample Hold Select 7 */
184
#define ADC10SHT_8             (8*0x100u)     /* ADC10 Sample Hold Select 8 */
185
#define ADC10SHT_9             (9*0x100u)     /* ADC10 Sample Hold Select 9 */
186
#define ADC10SHT_10            (10*0x100u)    /* ADC10 Sample Hold Select 10 */
187
#define ADC10SHT_11            (11*0x100u)    /* ADC10 Sample Hold Select 11 */
188
#define ADC10SHT_12            (12*0x100u)    /* ADC10 Sample Hold Select 12 */
189
#define ADC10SHT_13            (13*0x100u)    /* ADC10 Sample Hold Select 13 */
190
#define ADC10SHT_14            (14*0x100u)    /* ADC10 Sample Hold Select 14 */
191
#define ADC10SHT_15            (15*0x100u)    /* ADC10 Sample Hold Select 15 */
192
 
193
/* ADC10CTL1 Control Bits */
194
#define ADC10BUSY              (0x0001)       /* ADC10 Busy */
195
#define ADC10CONSEQ0           (0x0002)       /* ADC10 Conversion Sequence Select 0 */
196
#define ADC10CONSEQ1           (0x0004)       /* ADC10 Conversion Sequence Select 1 */
197
#define ADC10SSEL0             (0x0008)       /* ADC10 Clock Source Select 0 */
198
#define ADC10SSEL1             (0x0010)       /* ADC10 Clock Source Select 1 */
199
#define ADC10DIV0              (0x0020)       /* ADC10 Clock Divider Select 0 */
200
#define ADC10DIV1              (0x0040)       /* ADC10 Clock Divider Select 1 */
201
#define ADC10DIV2              (0x0080)       /* ADC10 Clock Divider Select 2 */
202
#define ADC10ISSH              (0x0100)       /* ADC10 Invert Sample Hold Signal */
203
#define ADC10SHP               (0x0200)       /* ADC10 Sample/Hold Pulse Mode */
204
#define ADC10SHS0              (0x0400)       /* ADC10 Sample/Hold Source 0 */
205
#define ADC10SHS1              (0x0800)       /* ADC10 Sample/Hold Source 1 */
206
 
207
/* ADC10CTL1 Control Bits */
208
#define ADC10BUSY_L            (0x0001)       /* ADC10 Busy */
209
#define ADC10CONSEQ0_L         (0x0002)       /* ADC10 Conversion Sequence Select 0 */
210
#define ADC10CONSEQ1_L         (0x0004)       /* ADC10 Conversion Sequence Select 1 */
211
#define ADC10SSEL0_L           (0x0008)       /* ADC10 Clock Source Select 0 */
212
#define ADC10SSEL1_L           (0x0010)       /* ADC10 Clock Source Select 1 */
213
#define ADC10DIV0_L            (0x0020)       /* ADC10 Clock Divider Select 0 */
214
#define ADC10DIV1_L            (0x0040)       /* ADC10 Clock Divider Select 1 */
215
#define ADC10DIV2_L            (0x0080)       /* ADC10 Clock Divider Select 2 */
216
 
217
/* ADC10CTL1 Control Bits */
218
#define ADC10ISSH_H            (0x0001)       /* ADC10 Invert Sample Hold Signal */
219
#define ADC10SHP_H             (0x0002)       /* ADC10 Sample/Hold Pulse Mode */
220
#define ADC10SHS0_H            (0x0004)       /* ADC10 Sample/Hold Source 0 */
221
#define ADC10SHS1_H            (0x0008)       /* ADC10 Sample/Hold Source 1 */
222
 
223
#define ADC10CONSEQ_0          (0*2u)         /* ADC10 Conversion Sequence Select: 0 */
224
#define ADC10CONSEQ_1          (1*2u)         /* ADC10 Conversion Sequence Select: 1 */
225
#define ADC10CONSEQ_2          (2*2u)         /* ADC10 Conversion Sequence Select: 2 */
226
#define ADC10CONSEQ_3          (3*2u)         /* ADC10 Conversion Sequence Select: 3 */
227
 
228
#define ADC10SSEL_0            (0*8u)         /* ADC10 Clock Source Select: 0 */
229
#define ADC10SSEL_1            (1*8u)         /* ADC10 Clock Source Select: 1 */
230
#define ADC10SSEL_2            (2*8u)         /* ADC10 Clock Source Select: 2 */
231
#define ADC10SSEL_3            (3*8u)         /* ADC10 Clock Source Select: 3 */
232
 
233
#define ADC10DIV_0             (0*0x20u)      /* ADC10 Clock Divider Select: 0 */
234
#define ADC10DIV_1             (1*0x20u)      /* ADC10 Clock Divider Select: 1 */
235
#define ADC10DIV_2             (2*0x20u)      /* ADC10 Clock Divider Select: 2 */
236
#define ADC10DIV_3             (3*0x20u)      /* ADC10 Clock Divider Select: 3 */
237
#define ADC10DIV_4             (4*0x20u)      /* ADC10 Clock Divider Select: 4 */
238
#define ADC10DIV_5             (5*0x20u)      /* ADC10 Clock Divider Select: 5 */
239
#define ADC10DIV_6             (6*0x20u)      /* ADC10 Clock Divider Select: 6 */
240
#define ADC10DIV_7             (7*0x20u)      /* ADC10 Clock Divider Select: 7 */
241
 
242
#define ADC10SHS_0             (0*0x400u)     /* ADC10 Sample/Hold Source: 0 */
243
#define ADC10SHS_1             (1*0x400u)     /* ADC10 Sample/Hold Source: 1 */
244
#define ADC10SHS_2             (2*0x400u)     /* ADC10 Sample/Hold Source: 2 */
245
#define ADC10SHS_3             (3*0x400u)     /* ADC10 Sample/Hold Source: 3 */
246
 
247
/* ADC10CTL2 Control Bits */
248
#define ADC10REFBURST          (0x0001)       /* ADC10 Reference Burst */
249
#define ADC10SR                (0x0004)       /* ADC10 Sampling Rate */
250
#define ADC10DF                (0x0008)       /* ADC10 Data Format */
251
#define ADC10RES               (0x0010)       /* ADC10 Resolution Bit */
252
#define ADC10PDIV0             (0x0100)       /* ADC10 predivider Bit: 0 */
253
#define ADC10PDIV1             (0x0200)       /* ADC10 predivider Bit: 1 */
254
 
255
/* ADC10CTL2 Control Bits */
256
#define ADC10REFBURST_L        (0x0001)       /* ADC10 Reference Burst */
257
#define ADC10SR_L              (0x0004)       /* ADC10 Sampling Rate */
258
#define ADC10DF_L              (0x0008)       /* ADC10 Data Format */
259
#define ADC10RES_L             (0x0010)       /* ADC10 Resolution Bit */
260
 
261
/* ADC10CTL2 Control Bits */
262
#define ADC10PDIV0_H           (0x0001)       /* ADC10 predivider Bit: 0 */
263
#define ADC10PDIV1_H           (0x0002)       /* ADC10 predivider Bit: 1 */
264
 
265
#define ADC10PDIV_0            (0x0000)       /* ADC10 predivider /1 */
266
#define ADC10PDIV_1            (0x0100)       /* ADC10 predivider /2 */
267
#define ADC10PDIV_2            (0x0200)       /* ADC10 predivider /64 */
268
#define ADC10PDIV_3            (0x0300)       /* ADC10 predivider reserved */
269
 
270
#define ADC10PDIV__1           (0x0000)       /* ADC10 predivider /1 */
271
#define ADC10PDIV__4           (0x0100)       /* ADC10 predivider /2 */
272
#define ADC10PDIV__64          (0x0200)       /* ADC10 predivider /64 */
273
 
274
/* ADC10MCTL0 Control Bits */
275
#define ADC10INCH0             (0x0001)       /* ADC10 Input Channel Select Bit 0 */
276
#define ADC10INCH1             (0x0002)       /* ADC10 Input Channel Select Bit 1 */
277
#define ADC10INCH2             (0x0004)       /* ADC10 Input Channel Select Bit 2 */
278
#define ADC10INCH3             (0x0008)       /* ADC10 Input Channel Select Bit 3 */
279
#define ADC10SREF0             (0x0010)       /* ADC10 Select Reference Bit 0 */
280
#define ADC10SREF1             (0x0020)       /* ADC10 Select Reference Bit 1 */
281
#define ADC10SREF2             (0x0040)       /* ADC10 Select Reference Bit 2 */
282
 
283
/* ADC10MCTL0 Control Bits */
284
#define ADC10INCH0_L           (0x0001)       /* ADC10 Input Channel Select Bit 0 */
285
#define ADC10INCH1_L           (0x0002)       /* ADC10 Input Channel Select Bit 1 */
286
#define ADC10INCH2_L           (0x0004)       /* ADC10 Input Channel Select Bit 2 */
287
#define ADC10INCH3_L           (0x0008)       /* ADC10 Input Channel Select Bit 3 */
288
#define ADC10SREF0_L           (0x0010)       /* ADC10 Select Reference Bit 0 */
289
#define ADC10SREF1_L           (0x0020)       /* ADC10 Select Reference Bit 1 */
290
#define ADC10SREF2_L           (0x0040)       /* ADC10 Select Reference Bit 2 */
291
 
292
/* ADC10MCTL0 Control Bits */
293
 
294
#define ADC10INCH_0            (0)            /* ADC10 Input Channel 0 */
295
#define ADC10INCH_1            (1)            /* ADC10 Input Channel 1 */
296
#define ADC10INCH_2            (2)            /* ADC10 Input Channel 2 */
297
#define ADC10INCH_3            (3)            /* ADC10 Input Channel 3 */
298
#define ADC10INCH_4            (4)            /* ADC10 Input Channel 4 */
299
#define ADC10INCH_5            (5)            /* ADC10 Input Channel 5 */
300
#define ADC10INCH_6            (6)            /* ADC10 Input Channel 6 */
301
#define ADC10INCH_7            (7)            /* ADC10 Input Channel 7 */
302
#define ADC10INCH_8            (8)            /* ADC10 Input Channel 8 */
303
#define ADC10INCH_9            (9)            /* ADC10 Input Channel 9 */
304
#define ADC10INCH_10           (10)           /* ADC10 Input Channel 10 */
305
#define ADC10INCH_11           (11)           /* ADC10 Input Channel 11 */
306
#define ADC10INCH_12           (12)           /* ADC10 Input Channel 12 */
307
#define ADC10INCH_13           (13)           /* ADC10 Input Channel 13 */
308
#define ADC10INCH_14           (14)           /* ADC10 Input Channel 14 */
309
#define ADC10INCH_15           (15)           /* ADC10 Input Channel 15 */
310
 
311
#define ADC10SREF_0            (0*0x10u)      /* ADC10 Select Reference 0 */
312
#define ADC10SREF_1            (1*0x10u)      /* ADC10 Select Reference 1 */
313
#define ADC10SREF_2            (2*0x10u)      /* ADC10 Select Reference 2 */
314
#define ADC10SREF_3            (3*0x10u)      /* ADC10 Select Reference 3 */
315
#define ADC10SREF_4            (4*0x10u)      /* ADC10 Select Reference 4 */
316
#define ADC10SREF_5            (5*0x10u)      /* ADC10 Select Reference 5 */
317
#define ADC10SREF_6            (6*0x10u)      /* ADC10 Select Reference 6 */
318
#define ADC10SREF_7            (7*0x10u)      /* ADC10 Select Reference 7 */
319
 
320
/* ADC10IE Interrupt Enable Bits */
321
#define ADC10IE0               (0x0001)       /* ADC10_A Interrupt enable */
322
#define ADC10INIE              (0x0002)       /* ADC10_A Interrupt enable for the inside of window of the Window comparator */
323
#define ADC10LOIE              (0x0004)       /* ADC10_A Interrupt enable for lower threshold of the Window comparator */
324
#define ADC10HIIE              (0x0008)       /* ADC10_A Interrupt enable for upper threshold of the Window comparator */
325
#define ADC10OVIE              (0x0010)       /* ADC10_A ADC10MEM overflow Interrupt enable */
326
#define ADC10TOVIE             (0x0020)       /* ADC10_A conversion-time-overflow Interrupt enable */
327
 
328
/* ADC10IE Interrupt Enable Bits */
329
#define ADC10IE0_L             (0x0001)       /* ADC10_A Interrupt enable */
330
#define ADC10INIE_L            (0x0002)       /* ADC10_A Interrupt enable for the inside of window of the Window comparator */
331
#define ADC10LOIE_L            (0x0004)       /* ADC10_A Interrupt enable for lower threshold of the Window comparator */
332
#define ADC10HIIE_L            (0x0008)       /* ADC10_A Interrupt enable for upper threshold of the Window comparator */
333
#define ADC10OVIE_L            (0x0010)       /* ADC10_A ADC10MEM overflow Interrupt enable */
334
#define ADC10TOVIE_L           (0x0020)       /* ADC10_A conversion-time-overflow Interrupt enable */
335
 
336
/* ADC10IE Interrupt Enable Bits */
337
 
338
/* ADC10IFG Interrupt Flag Bits */
339
#define ADC10IFG0              (0x0001)       /* ADC10_A Interrupt Flag */
340
#define ADC10INIFG             (0x0002)       /* ADC10_A Interrupt Flag for the inside of window of the Window comparator */
341
#define ADC10LOIFG             (0x0004)       /* ADC10_A Interrupt Flag for lower threshold of the Window comparator */
342
#define ADC10HIIFG             (0x0008)       /* ADC10_A Interrupt Flag for upper threshold of the Window comparator */
343
#define ADC10OVIFG             (0x0010)       /* ADC10_A ADC10MEM overflow Interrupt Flag */
344
#define ADC10TOVIFG            (0x0020)       /* ADC10_A conversion-time-overflow Interrupt Flag */
345
 
346
/* ADC10IFG Interrupt Flag Bits */
347
#define ADC10IFG0_L            (0x0001)       /* ADC10_A Interrupt Flag */
348
#define ADC10INIFG_L           (0x0002)       /* ADC10_A Interrupt Flag for the inside of window of the Window comparator */
349
#define ADC10LOIFG_L           (0x0004)       /* ADC10_A Interrupt Flag for lower threshold of the Window comparator */
350
#define ADC10HIIFG_L           (0x0008)       /* ADC10_A Interrupt Flag for upper threshold of the Window comparator */
351
#define ADC10OVIFG_L           (0x0010)       /* ADC10_A ADC10MEM overflow Interrupt Flag */
352
#define ADC10TOVIFG_L          (0x0020)       /* ADC10_A conversion-time-overflow Interrupt Flag */
353
 
354
/* ADC10IFG Interrupt Flag Bits */
355
 
356
/* ADC10IV Definitions */
357
#define ADC10IV_NONE           (0x0000)       /* No Interrupt pending */
358
#define ADC10IV_ADC10OVIFG     (0x0002)       /* ADC10OVIFG */
359
#define ADC10IV_ADC10TOVIFG    (0x0004)       /* ADC10TOVIFG */
360
#define ADC10IV_ADC10HIIFG     (0x0006)       /* ADC10HIIFG */
361
#define ADC10IV_ADC10LOIFG     (0x0008)       /* ADC10LOIFG */
362
#define ADC10IV_ADC10INIFG     (0x000A)       /* ADC10INIFG */
363
#define ADC10IV_ADC10IFG       (0x000C)       /* ADC10IFG */
364
 
365
/*************************************************************
366
* CRC Module
367
*************************************************************/
368
#define __MSP430_HAS_CRC__                    /* Definition to show that Module is available */
369
#define __MSP430_BASEADDRESS_CRC__ 0x0150
370
 
371
SFR_16BIT(CRCDI);                             /* CRC Data In Register */
372
SFR_8BIT(CRCDI_L);                            /* CRC Data In Register */
373
SFR_8BIT(CRCDI_H);                            /* CRC Data In Register */
374
SFR_16BIT(CRCDIRB);                           /* CRC data in reverse byte Register */
375
SFR_8BIT(CRCDIRB_L);                          /* CRC data in reverse byte Register */
376
SFR_8BIT(CRCDIRB_H);                          /* CRC data in reverse byte Register */
377
SFR_16BIT(CRCINIRES);                         /* CRC Initialisation Register and Result Register */
378
SFR_8BIT(CRCINIRES_L);                        /* CRC Initialisation Register and Result Register */
379
SFR_8BIT(CRCINIRES_H);                        /* CRC Initialisation Register and Result Register */
380
SFR_16BIT(CRCRESR);                           /* CRC reverse result Register */
381
SFR_8BIT(CRCRESR_L);                          /* CRC reverse result Register */
382
SFR_8BIT(CRCRESR_H);                          /* CRC reverse result Register */
383
 
384
/************************************************************
385
* DMA_X
386
************************************************************/
387
#define __MSP430_HAS_DMAX_3__                 /* Definition to show that Module is available */
388
#define __MSP430_BASEADDRESS_DMAX_3__ 0x0500
389
 
390
SFR_16BIT(DMACTL0);                           /* DMA Module Control 0 */
391
SFR_8BIT(DMACTL0_L);                          /* DMA Module Control 0 */
392
SFR_8BIT(DMACTL0_H);                          /* DMA Module Control 0 */
393
SFR_16BIT(DMACTL1);                           /* DMA Module Control 1 */
394
SFR_8BIT(DMACTL1_L);                          /* DMA Module Control 1 */
395
SFR_8BIT(DMACTL1_H);                          /* DMA Module Control 1 */
396
SFR_16BIT(DMACTL2);                           /* DMA Module Control 2 */
397
SFR_8BIT(DMACTL2_L);                          /* DMA Module Control 2 */
398
SFR_8BIT(DMACTL2_H);                          /* DMA Module Control 2 */
399
SFR_16BIT(DMACTL3);                           /* DMA Module Control 3 */
400
SFR_8BIT(DMACTL3_L);                          /* DMA Module Control 3 */
401
SFR_8BIT(DMACTL3_H);                          /* DMA Module Control 3 */
402
SFR_16BIT(DMACTL4);                           /* DMA Module Control 4 */
403
SFR_8BIT(DMACTL4_L);                          /* DMA Module Control 4 */
404
SFR_8BIT(DMACTL4_H);                          /* DMA Module Control 4 */
405
SFR_16BIT(DMAIV);                             /* DMA Interrupt Vector Word */
406
SFR_8BIT(DMAIV_L);                            /* DMA Interrupt Vector Word */
407
SFR_8BIT(DMAIV_H);                            /* DMA Interrupt Vector Word */
408
 
409
SFR_16BIT(DMA0CTL);                           /* DMA Channel 0 Control */
410
SFR_8BIT(DMA0CTL_L);                          /* DMA Channel 0 Control */
411
SFR_8BIT(DMA0CTL_H);                          /* DMA Channel 0 Control */
412
SFR_20BIT(DMA0SA);                            /* DMA Channel 0 Source Address */
413
SFR_16BIT(DMA0SAL);                           /* DMA Channel 0 Source Address */
414
SFR_20BIT(DMA0DA);                            /* DMA Channel 0 Destination Address */
415
SFR_16BIT(DMA0DAL);                           /* DMA Channel 0 Destination Address */
416
SFR_16BIT(DMA0SZ);                            /* DMA Channel 0 Transfer Size */
417
 
418
SFR_16BIT(DMA1CTL);                           /* DMA Channel 1 Control */
419
SFR_8BIT(DMA1CTL_L);                          /* DMA Channel 1 Control */
420
SFR_8BIT(DMA1CTL_H);                          /* DMA Channel 1 Control */
421
SFR_20BIT(DMA1SA);                            /* DMA Channel 1 Source Address */
422
SFR_16BIT(DMA1SAL);                           /* DMA Channel 1 Source Address */
423
SFR_20BIT(DMA1DA);                            /* DMA Channel 1 Destination Address */
424
SFR_16BIT(DMA1DAL);                           /* DMA Channel 1 Destination Address */
425
SFR_16BIT(DMA1SZ);                            /* DMA Channel 1 Transfer Size */
426
 
427
SFR_16BIT(DMA2CTL);                           /* DMA Channel 2 Control */
428
SFR_8BIT(DMA2CTL_L);                          /* DMA Channel 2 Control */
429
SFR_8BIT(DMA2CTL_H);                          /* DMA Channel 2 Control */
430
SFR_20BIT(DMA2SA);                            /* DMA Channel 2 Source Address */
431
SFR_16BIT(DMA2SAL);                           /* DMA Channel 2 Source Address */
432
SFR_20BIT(DMA2DA);                            /* DMA Channel 2 Destination Address */
433
SFR_16BIT(DMA2DAL);                           /* DMA Channel 2 Destination Address */
434
SFR_16BIT(DMA2SZ);                            /* DMA Channel 2 Transfer Size */
435
 
436
/* DMACTL0 Control Bits */
437
#define DMA0TSEL0              (0x0001)       /* DMA channel 0 transfer select bit 0 */
438
#define DMA0TSEL1              (0x0002)       /* DMA channel 0 transfer select bit 1 */
439
#define DMA0TSEL2              (0x0004)       /* DMA channel 0 transfer select bit 2 */
440
#define DMA0TSEL3              (0x0008)       /* DMA channel 0 transfer select bit 3 */
441
#define DMA0TSEL4              (0x0010)       /* DMA channel 0 transfer select bit 4 */
442
#define DMA1TSEL0              (0x0100)       /* DMA channel 1 transfer select bit 0 */
443
#define DMA1TSEL1              (0x0200)       /* DMA channel 1 transfer select bit 1 */
444
#define DMA1TSEL2              (0x0400)       /* DMA channel 1 transfer select bit 2 */
445
#define DMA1TSEL3              (0x0800)       /* DMA channel 1 transfer select bit 3 */
446
#define DMA1TSEL4              (0x1000)       /* DMA channel 1 transfer select bit 4 */
447
 
448
/* DMACTL0 Control Bits */
449
#define DMA0TSEL0_L            (0x0001)       /* DMA channel 0 transfer select bit 0 */
450
#define DMA0TSEL1_L            (0x0002)       /* DMA channel 0 transfer select bit 1 */
451
#define DMA0TSEL2_L            (0x0004)       /* DMA channel 0 transfer select bit 2 */
452
#define DMA0TSEL3_L            (0x0008)       /* DMA channel 0 transfer select bit 3 */
453
#define DMA0TSEL4_L            (0x0010)       /* DMA channel 0 transfer select bit 4 */
454
 
455
/* DMACTL0 Control Bits */
456
#define DMA1TSEL0_H            (0x0001)       /* DMA channel 1 transfer select bit 0 */
457
#define DMA1TSEL1_H            (0x0002)       /* DMA channel 1 transfer select bit 1 */
458
#define DMA1TSEL2_H            (0x0004)       /* DMA channel 1 transfer select bit 2 */
459
#define DMA1TSEL3_H            (0x0008)       /* DMA channel 1 transfer select bit 3 */
460
#define DMA1TSEL4_H            (0x0010)       /* DMA channel 1 transfer select bit 4 */
461
 
462
/* DMACTL01 Control Bits */
463
#define DMA2TSEL0              (0x0001)       /* DMA channel 2 transfer select bit 0 */
464
#define DMA2TSEL1              (0x0002)       /* DMA channel 2 transfer select bit 1 */
465
#define DMA2TSEL2              (0x0004)       /* DMA channel 2 transfer select bit 2 */
466
#define DMA2TSEL3              (0x0008)       /* DMA channel 2 transfer select bit 3 */
467
#define DMA2TSEL4              (0x0010)       /* DMA channel 2 transfer select bit 4 */
468
 
469
/* DMACTL01 Control Bits */
470
#define DMA2TSEL0_L            (0x0001)       /* DMA channel 2 transfer select bit 0 */
471
#define DMA2TSEL1_L            (0x0002)       /* DMA channel 2 transfer select bit 1 */
472
#define DMA2TSEL2_L            (0x0004)       /* DMA channel 2 transfer select bit 2 */
473
#define DMA2TSEL3_L            (0x0008)       /* DMA channel 2 transfer select bit 3 */
474
#define DMA2TSEL4_L            (0x0010)       /* DMA channel 2 transfer select bit 4 */
475
 
476
/* DMACTL01 Control Bits */
477
 
478
/* DMACTL4 Control Bits */
479
#define ENNMI                  (0x0001)       /* Enable NMI interruption of DMA */
480
#define ROUNDROBIN             (0x0002)       /* Round-Robin DMA channel priorities */
481
#define DMARMWDIS              (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
482
 
483
/* DMACTL4 Control Bits */
484
#define ENNMI_L                (0x0001)       /* Enable NMI interruption of DMA */
485
#define ROUNDROBIN_L           (0x0002)       /* Round-Robin DMA channel priorities */
486
#define DMARMWDIS_L            (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
487
 
488
/* DMACTL4 Control Bits */
489
 
490
/* DMAxCTL Control Bits */
491
#define DMAREQ                 (0x0001)       /* Initiate DMA transfer with DMATSEL */
492
#define DMAABORT               (0x0002)       /* DMA transfer aborted by NMI */
493
#define DMAIE                  (0x0004)       /* DMA interrupt enable */
494
#define DMAIFG                 (0x0008)       /* DMA interrupt flag */
495
#define DMAEN                  (0x0010)       /* DMA enable */
496
#define DMALEVEL               (0x0020)       /* DMA level sensitive trigger select */
497
#define DMASRCBYTE             (0x0040)       /* DMA source byte */
498
#define DMADSTBYTE             (0x0080)       /* DMA destination byte */
499
#define DMASRCINCR0            (0x0100)       /* DMA source increment bit 0 */
500
#define DMASRCINCR1            (0x0200)       /* DMA source increment bit 1 */
501
#define DMADSTINCR0            (0x0400)       /* DMA destination increment bit 0 */
502
#define DMADSTINCR1            (0x0800)       /* DMA destination increment bit 1 */
503
#define DMADT0                 (0x1000)       /* DMA transfer mode bit 0 */
504
#define DMADT1                 (0x2000)       /* DMA transfer mode bit 1 */
505
#define DMADT2                 (0x4000)       /* DMA transfer mode bit 2 */
506
 
507
/* DMAxCTL Control Bits */
508
#define DMAREQ_L               (0x0001)       /* Initiate DMA transfer with DMATSEL */
509
#define DMAABORT_L             (0x0002)       /* DMA transfer aborted by NMI */
510
#define DMAIE_L                (0x0004)       /* DMA interrupt enable */
511
#define DMAIFG_L               (0x0008)       /* DMA interrupt flag */
512
#define DMAEN_L                (0x0010)       /* DMA enable */
513
#define DMALEVEL_L             (0x0020)       /* DMA level sensitive trigger select */
514
#define DMASRCBYTE_L           (0x0040)       /* DMA source byte */
515
#define DMADSTBYTE_L           (0x0080)       /* DMA destination byte */
516
 
517
/* DMAxCTL Control Bits */
518
#define DMASRCINCR0_H          (0x0001)       /* DMA source increment bit 0 */
519
#define DMASRCINCR1_H          (0x0002)       /* DMA source increment bit 1 */
520
#define DMADSTINCR0_H          (0x0004)       /* DMA destination increment bit 0 */
521
#define DMADSTINCR1_H          (0x0008)       /* DMA destination increment bit 1 */
522
#define DMADT0_H               (0x0010)       /* DMA transfer mode bit 0 */
523
#define DMADT1_H               (0x0020)       /* DMA transfer mode bit 1 */
524
#define DMADT2_H               (0x0040)       /* DMA transfer mode bit 2 */
525
 
526
#define DMASWDW                (0*0x0040u)    /* DMA transfer: source word to destination word */
527
#define DMASBDW                (1*0x0040u)    /* DMA transfer: source byte to destination word */
528
#define DMASWDB                (2*0x0040u)    /* DMA transfer: source word to destination byte */
529
#define DMASBDB                (3*0x0040u)    /* DMA transfer: source byte to destination byte */
530
 
531
#define DMASRCINCR_0           (0*0x0100u)    /* DMA source increment 0: source address unchanged */
532
#define DMASRCINCR_1           (1*0x0100u)    /* DMA source increment 1: source address unchanged */
533
#define DMASRCINCR_2           (2*0x0100u)    /* DMA source increment 2: source address decremented */
534
#define DMASRCINCR_3           (3*0x0100u)    /* DMA source increment 3: source address incremented */
535
 
536
#define DMADSTINCR_0           (0*0x0400u)    /* DMA destination increment 0: destination address unchanged */
537
#define DMADSTINCR_1           (1*0x0400u)    /* DMA destination increment 1: destination address unchanged */
538
#define DMADSTINCR_2           (2*0x0400u)    /* DMA destination increment 2: destination address decremented */
539
#define DMADSTINCR_3           (3*0x0400u)    /* DMA destination increment 3: destination address incremented */
540
 
541
#define DMADT_0                (0*0x1000u)    /* DMA transfer mode 0: Single transfer */
542
#define DMADT_1                (1*0x1000u)    /* DMA transfer mode 1: Block transfer */
543
#define DMADT_2                (2*0x1000u)    /* DMA transfer mode 2: Burst-Block transfer */
544
#define DMADT_3                (3*0x1000u)    /* DMA transfer mode 3: Burst-Block transfer */
545
#define DMADT_4                (4*0x1000u)    /* DMA transfer mode 4: Repeated Single transfer */
546
#define DMADT_5                (5*0x1000u)    /* DMA transfer mode 5: Repeated Block transfer */
547
#define DMADT_6                (6*0x1000u)    /* DMA transfer mode 6: Repeated Burst-Block transfer */
548
#define DMADT_7                (7*0x1000u)    /* DMA transfer mode 7: Repeated Burst-Block transfer */
549
 
550
/* DMAIV Definitions */
551
#define DMAIV_NONE             (0x0000)       /* No Interrupt pending */
552
#define DMAIV_DMA0IFG          (0x0002)       /* DMA0IFG*/
553
#define DMAIV_DMA1IFG          (0x0004)       /* DMA1IFG*/
554
#define DMAIV_DMA2IFG          (0x0006)       /* DMA2IFG*/
555
 
556
#define DMA0TSEL_0             (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
557
#define DMA0TSEL_1             (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
558
#define DMA0TSEL_2             (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
559
#define DMA0TSEL_3             (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
560
#define DMA0TSEL_4             (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
561
#define DMA0TSEL_5             (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
562
#define DMA0TSEL_6             (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
563
#define DMA0TSEL_7             (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
564
#define DMA0TSEL_8             (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
565
#define DMA0TSEL_9             (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
566
#define DMA0TSEL_10            (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
567
#define DMA0TSEL_11            (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
568
#define DMA0TSEL_12            (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
569
#define DMA0TSEL_13            (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
570
#define DMA0TSEL_14            (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
571
#define DMA0TSEL_15            (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
572
#define DMA0TSEL_16            (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
573
#define DMA0TSEL_17            (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
574
#define DMA0TSEL_18            (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
575
#define DMA0TSEL_19            (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
576
#define DMA0TSEL_20            (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
577
#define DMA0TSEL_21            (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
578
#define DMA0TSEL_22            (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
579
#define DMA0TSEL_23            (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
580
#define DMA0TSEL_24            (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
581
#define DMA0TSEL_25            (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
582
#define DMA0TSEL_26            (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
583
#define DMA0TSEL_27            (27*0x0001u)   /* DMA channel 0 transfer select 27: USB FNRXD */
584
#define DMA0TSEL_28            (28*0x0001u)   /* DMA channel 0 transfer select 28: USB ready */
585
#define DMA0TSEL_29            (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
586
#define DMA0TSEL_30            (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
587
#define DMA0TSEL_31            (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
588
 
589
#define DMA1TSEL_0             (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
590
#define DMA1TSEL_1             (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
591
#define DMA1TSEL_2             (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
592
#define DMA1TSEL_3             (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
593
#define DMA1TSEL_4             (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
594
#define DMA1TSEL_5             (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
595
#define DMA1TSEL_6             (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
596
#define DMA1TSEL_7             (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
597
#define DMA1TSEL_8             (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
598
#define DMA1TSEL_9             (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
599
#define DMA1TSEL_10            (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
600
#define DMA1TSEL_11            (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
601
#define DMA1TSEL_12            (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
602
#define DMA1TSEL_13            (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
603
#define DMA1TSEL_14            (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
604
#define DMA1TSEL_15            (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
605
#define DMA1TSEL_16            (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
606
#define DMA1TSEL_17            (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
607
#define DMA1TSEL_18            (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
608
#define DMA1TSEL_19            (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
609
#define DMA1TSEL_20            (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
610
#define DMA1TSEL_21            (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
611
#define DMA1TSEL_22            (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
612
#define DMA1TSEL_23            (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
613
#define DMA1TSEL_24            (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
614
#define DMA1TSEL_25            (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
615
#define DMA1TSEL_26            (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
616
#define DMA1TSEL_27            (27*0x0100u)   /* DMA channel 1 transfer select 27: USB FNRXD */
617
#define DMA1TSEL_28            (28*0x0100u)   /* DMA channel 1 transfer select 28: USB ready */
618
#define DMA1TSEL_29            (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
619
#define DMA1TSEL_30            (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
620
#define DMA1TSEL_31            (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
621
 
622
#define DMA2TSEL_0             (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
623
#define DMA2TSEL_1             (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
624
#define DMA2TSEL_2             (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
625
#define DMA2TSEL_3             (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
626
#define DMA2TSEL_4             (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
627
#define DMA2TSEL_5             (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
628
#define DMA2TSEL_6             (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
629
#define DMA2TSEL_7             (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
630
#define DMA2TSEL_8             (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
631
#define DMA2TSEL_9             (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
632
#define DMA2TSEL_10            (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
633
#define DMA2TSEL_11            (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
634
#define DMA2TSEL_12            (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
635
#define DMA2TSEL_13            (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
636
#define DMA2TSEL_14            (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
637
#define DMA2TSEL_15            (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
638
#define DMA2TSEL_16            (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
639
#define DMA2TSEL_17            (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
640
#define DMA2TSEL_18            (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
641
#define DMA2TSEL_19            (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
642
#define DMA2TSEL_20            (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
643
#define DMA2TSEL_21            (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
644
#define DMA2TSEL_22            (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
645
#define DMA2TSEL_23            (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
646
#define DMA2TSEL_24            (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
647
#define DMA2TSEL_25            (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
648
#define DMA2TSEL_26            (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
649
#define DMA2TSEL_27            (27*0x0001u)   /* DMA channel 2 transfer select 27: USB FNRXD */
650
#define DMA2TSEL_28            (28*0x0001u)   /* DMA channel 2 transfer select 28: USB ready */
651
#define DMA2TSEL_29            (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
652
#define DMA2TSEL_30            (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
653
#define DMA2TSEL_31            (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
654
 
655
#define DMA0TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
656
#define DMA0TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
657
#define DMA0TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
658
#define DMA0TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
659
#define DMA0TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
660
#define DMA0TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
661
#define DMA0TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
662
#define DMA0TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
663
#define DMA0TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
664
#define DMA0TSEL__RES9         (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
665
#define DMA0TSEL__RES10        (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
666
#define DMA0TSEL__RES11        (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
667
#define DMA0TSEL__RES12        (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
668
#define DMA0TSEL__RES13        (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
669
#define DMA0TSEL__RES14        (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
670
#define DMA0TSEL__RES15        (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
671
#define DMA0TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
672
#define DMA0TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
673
#define DMA0TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
674
#define DMA0TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
675
#define DMA0TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
676
#define DMA0TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
677
#define DMA0TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
678
#define DMA0TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
679
#define DMA0TSEL__ADC10IFG     (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC10IFGx */
680
#define DMA0TSEL__RES25        (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
681
#define DMA0TSEL__RES26        (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
682
#define DMA0TSEL__USB_FNRXD    (27*0x0001u)   /* DMA channel 0 transfer select 27: USB FNRXD */
683
#define DMA0TSEL__USB_READY    (28*0x0001u)   /* DMA channel 0 transfer select 28: USB ready */
684
#define DMA0TSEL__MPY          (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
685
#define DMA0TSEL__DMA2IFG      (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
686
#define DMA0TSEL__DMAE0        (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
687
 
688
#define DMA1TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
689
#define DMA1TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
690
#define DMA1TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
691
#define DMA1TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
692
#define DMA1TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
693
#define DMA1TSEL__TA2CCR0      (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
694
#define DMA1TSEL__TA2CCR2      (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
695
#define DMA1TSEL__TB0CCR0      (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
696
#define DMA1TSEL__TB0CCR2      (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
697
#define DMA1TSEL__RES9         (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
698
#define DMA1TSEL__RES10        (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
699
#define DMA1TSEL__RES11        (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
700
#define DMA1TSEL__RES12        (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
701
#define DMA1TSEL__RES13        (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
702
#define DMA1TSEL__RES14        (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
703
#define DMA1TSEL__RES15        (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
704
#define DMA1TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
705
#define DMA1TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
706
#define DMA1TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
707
#define DMA1TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
708
#define DMA1TSEL__USCIA1RX     (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
709
#define DMA1TSEL__USCIA1TX     (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
710
#define DMA1TSEL__USCIB1RX     (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
711
#define DMA1TSEL__USCIB1TX     (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
712
#define DMA1TSEL__ADC10IFG     (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC10IFGx */
713
#define DMA1TSEL__RES25        (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
714
#define DMA1TSEL__RES26        (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
715
#define DMA1TSEL__USB_FNRXD    (27*0x0100u)   /* DMA channel 1 transfer select 27: USB FNRXD */
716
#define DMA1TSEL__USB_READY    (28*0x0100u)   /* DMA channel 1 transfer select 28: USB ready */
717
#define DMA1TSEL__MPY          (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
718
#define DMA1TSEL__DMA0IFG      (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
719
#define DMA1TSEL__DMAE0        (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
720
 
721
#define DMA2TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
722
#define DMA2TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
723
#define DMA2TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
724
#define DMA2TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
725
#define DMA2TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
726
#define DMA2TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
727
#define DMA2TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
728
#define DMA2TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
729
#define DMA2TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
730
#define DMA2TSEL__RES9         (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
731
#define DMA2TSEL__RES10        (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
732
#define DMA2TSEL__RES11        (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
733
#define DMA2TSEL__RES12        (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
734
#define DMA2TSEL__RES13        (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
735
#define DMA2TSEL__RES14        (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
736
#define DMA2TSEL__RES15        (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
737
#define DMA2TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
738
#define DMA2TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
739
#define DMA2TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
740
#define DMA2TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
741
#define DMA2TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
742
#define DMA2TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
743
#define DMA2TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
744
#define DMA2TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
745
#define DMA2TSEL__ADC10IFG     (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC10IFGx */
746
#define DMA2TSEL__RES25        (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
747
#define DMA2TSEL__RES26        (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
748
#define DMA2TSEL__USB_FNRXD    (27*0x0001u)   /* DMA channel 2 transfer select 27: USB FNRXD */
749
#define DMA2TSEL__USB_READY    (28*0x0001u)   /* DMA channel 2 transfer select 28: USB ready */
750
#define DMA2TSEL__MPY          (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
751
#define DMA2TSEL__DMA1IFG      (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
752
#define DMA2TSEL__DMAE0        (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
753
 
754
/*************************************************************
755
* Flash Memory
756
*************************************************************/
757
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
758
#define __MSP430_BASEADDRESS_FLASH__ 0x0140
759
 
760
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
761
SFR_8BIT(FCTL1_L);                            /* FLASH Control 1 */
762
SFR_8BIT(FCTL1_H);                            /* FLASH Control 1 */
763
//sfrbw    FCTL2               (0x0142)  /* FLASH Control 2 */
764
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
765
SFR_8BIT(FCTL3_L);                            /* FLASH Control 3 */
766
SFR_8BIT(FCTL3_H);                            /* FLASH Control 3 */
767
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
768
SFR_8BIT(FCTL4_L);                            /* FLASH Control 4 */
769
SFR_8BIT(FCTL4_H);                            /* FLASH Control 4 */
770
 
771
#define FRPW                   (0x9600)       /* Flash password returned by read */
772
#define FWPW                   (0xA500)       /* Flash password for write */
773
#define FXPW                   (0x3300)       /* for use with XOR instruction */
774
#define FRKEY                  (0x9600)       /* (legacy definition) Flash key returned by read */
775
#define FWKEY                  (0xA500)       /* (legacy definition) Flash key for write */
776
#define FXKEY                  (0x3300)       /* (legacy definition) for use with XOR instruction */
777
 
778
/* FCTL1 Control Bits */
779
//#define RESERVED            (0x0001)  /* Reserved */
780
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
781
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
782
//#define RESERVED            (0x0008)  /* Reserved */
783
//#define RESERVED            (0x0010)  /* Reserved */
784
#define SWRT                   (0x0020)       /* Smart Write enable */
785
#define WRT                    (0x0040)       /* Enable bit for Flash write */
786
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
787
 
788
/* FCTL1 Control Bits */
789
//#define RESERVED            (0x0001)  /* Reserved */
790
#define ERASE_L                (0x0002)       /* Enable bit for Flash segment erase */
791
#define MERAS_L                (0x0004)       /* Enable bit for Flash mass erase */
792
//#define RESERVED            (0x0008)  /* Reserved */
793
//#define RESERVED            (0x0010)  /* Reserved */
794
#define SWRT_L                 (0x0020)       /* Smart Write enable */
795
#define WRT_L                  (0x0040)       /* Enable bit for Flash write */
796
#define BLKWRT_L               (0x0080)       /* Enable bit for Flash segment write */
797
 
798
/* FCTL1 Control Bits */
799
//#define RESERVED            (0x0001)  /* Reserved */
800
//#define RESERVED            (0x0008)  /* Reserved */
801
//#define RESERVED            (0x0010)  /* Reserved */
802
 
803
/* FCTL3 Control Bits */
804
#define BUSY                   (0x0001)       /* Flash busy: 1 */
805
#define KEYV                   (0x0002)       /* Flash Key violation flag */
806
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
807
#define WAIT                   (0x0008)       /* Wait flag for segment write */
808
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
809
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
810
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
811
//#define RESERVED            (0x0080)  /* Reserved */
812
 
813
/* FCTL3 Control Bits */
814
#define BUSY_L                 (0x0001)       /* Flash busy: 1 */
815
#define KEYV_L                 (0x0002)       /* Flash Key violation flag */
816
#define ACCVIFG_L              (0x0004)       /* Flash Access violation flag */
817
#define WAIT_L                 (0x0008)       /* Wait flag for segment write */
818
#define LOCK_L                 (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
819
#define EMEX_L                 (0x0020)       /* Flash Emergency Exit */
820
#define LOCKA_L                (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
821
//#define RESERVED            (0x0080)  /* Reserved */
822
 
823
/* FCTL3 Control Bits */
824
//#define RESERVED            (0x0080)  /* Reserved */
825
 
826
/* FCTL4 Control Bits */
827
#define VPE                    (0x0001)       /* Voltage Changed during Program Error Flag */
828
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
829
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
830
#define LOCKINFO               (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
831
 
832
/* FCTL4 Control Bits */
833
#define VPE_L                  (0x0001)       /* Voltage Changed during Program Error Flag */
834
#define MGR0_L                 (0x0010)       /* Marginal read 0 mode. */
835
#define MGR1_L                 (0x0020)       /* Marginal read 1 mode. */
836
#define LOCKINFO_L             (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
837
 
838
/* FCTL4 Control Bits */
839
 
840
/************************************************************
841
* HARDWARE MULTIPLIER 32Bit
842
************************************************************/
843
#define __MSP430_HAS_MPY32__                  /* Definition to show that Module is available */
844
#define __MSP430_BASEADDRESS_MPY32__ 0x04C0
845
 
846
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
847
SFR_8BIT(MPY_L);                              /* Multiply Unsigned/Operand 1 */
848
SFR_8BIT(MPY_H);                              /* Multiply Unsigned/Operand 1 */
849
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
850
SFR_8BIT(MPYS_L);                             /* Multiply Signed/Operand 1 */
851
SFR_8BIT(MPYS_H);                             /* Multiply Signed/Operand 1 */
852
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
853
SFR_8BIT(MAC_L);                              /* Multiply Unsigned and Accumulate/Operand 1 */
854
SFR_8BIT(MAC_H);                              /* Multiply Unsigned and Accumulate/Operand 1 */
855
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
856
SFR_8BIT(MACS_L);                             /* Multiply Signed and Accumulate/Operand 1 */
857
SFR_8BIT(MACS_H);                             /* Multiply Signed and Accumulate/Operand 1 */
858
SFR_16BIT(OP2);                               /* Operand 2 */
859
SFR_8BIT(OP2_L);                              /* Operand 2 */
860
SFR_8BIT(OP2_H);                              /* Operand 2 */
861
SFR_16BIT(RESLO);                             /* Result Low Word */
862
SFR_8BIT(RESLO_L);                            /* Result Low Word */
863
SFR_8BIT(RESLO_H);                            /* Result Low Word */
864
SFR_16BIT(RESHI);                             /* Result High Word */
865
SFR_8BIT(RESHI_L);                            /* Result High Word */
866
SFR_8BIT(RESHI_H);                            /* Result High Word */
867
SFR_16BIT(SUMEXT);                            /* Sum Extend */
868
SFR_8BIT(SUMEXT_L);                           /* Sum Extend */
869
SFR_8BIT(SUMEXT_H);                           /* Sum Extend */
870
 
871
SFR_16BIT(MPY32L);                            /* 32-bit operand 1 - multiply - low word */
872
SFR_8BIT(MPY32L_L);                           /* 32-bit operand 1 - multiply - low word */
873
SFR_8BIT(MPY32L_H);                           /* 32-bit operand 1 - multiply - low word */
874
SFR_16BIT(MPY32H);                            /* 32-bit operand 1 - multiply - high word */
875
SFR_8BIT(MPY32H_L);                           /* 32-bit operand 1 - multiply - high word */
876
SFR_8BIT(MPY32H_H);                           /* 32-bit operand 1 - multiply - high word */
877
SFR_16BIT(MPYS32L);                           /* 32-bit operand 1 - signed multiply - low word */
878
SFR_8BIT(MPYS32L_L);                          /* 32-bit operand 1 - signed multiply - low word */
879
SFR_8BIT(MPYS32L_H);                          /* 32-bit operand 1 - signed multiply - low word */
880
SFR_16BIT(MPYS32H);                           /* 32-bit operand 1 - signed multiply - high word */
881
SFR_8BIT(MPYS32H_L);                          /* 32-bit operand 1 - signed multiply - high word */
882
SFR_8BIT(MPYS32H_H);                          /* 32-bit operand 1 - signed multiply - high word */
883
SFR_16BIT(MAC32L);                            /* 32-bit operand 1 - multiply accumulate - low word */
884
SFR_8BIT(MAC32L_L);                           /* 32-bit operand 1 - multiply accumulate - low word */
885
SFR_8BIT(MAC32L_H);                           /* 32-bit operand 1 - multiply accumulate - low word */
886
SFR_16BIT(MAC32H);                            /* 32-bit operand 1 - multiply accumulate - high word */
887
SFR_8BIT(MAC32H_L);                           /* 32-bit operand 1 - multiply accumulate - high word */
888
SFR_8BIT(MAC32H_H);                           /* 32-bit operand 1 - multiply accumulate - high word */
889
SFR_16BIT(MACS32L);                           /* 32-bit operand 1 - signed multiply accumulate - low word */
890
SFR_8BIT(MACS32L_L);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
891
SFR_8BIT(MACS32L_H);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
892
SFR_16BIT(MACS32H);                           /* 32-bit operand 1 - signed multiply accumulate - high word */
893
SFR_8BIT(MACS32H_L);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
894
SFR_8BIT(MACS32H_H);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
895
SFR_16BIT(OP2L);                              /* 32-bit operand 2 - low word */
896
SFR_8BIT(OP2L_L);                             /* 32-bit operand 2 - low word */
897
SFR_8BIT(OP2L_H);                             /* 32-bit operand 2 - low word */
898
SFR_16BIT(OP2H);                              /* 32-bit operand 2 - high word */
899
SFR_8BIT(OP2H_L);                             /* 32-bit operand 2 - high word */
900
SFR_8BIT(OP2H_H);                             /* 32-bit operand 2 - high word */
901
SFR_16BIT(RES0);                              /* 32x32-bit result 0 - least significant word */
902
SFR_8BIT(RES0_L);                             /* 32x32-bit result 0 - least significant word */
903
SFR_8BIT(RES0_H);                             /* 32x32-bit result 0 - least significant word */
904
SFR_16BIT(RES1);                              /* 32x32-bit result 1 */
905
SFR_8BIT(RES1_L);                             /* 32x32-bit result 1 */
906
SFR_8BIT(RES1_H);                             /* 32x32-bit result 1 */
907
SFR_16BIT(RES2);                              /* 32x32-bit result 2 */
908
SFR_8BIT(RES2_L);                             /* 32x32-bit result 2 */
909
SFR_8BIT(RES2_H);                             /* 32x32-bit result 2 */
910
SFR_16BIT(RES3);                              /* 32x32-bit result 3 - most significant word */
911
SFR_8BIT(RES3_L);                             /* 32x32-bit result 3 - most significant word */
912
SFR_8BIT(RES3_H);                             /* 32x32-bit result 3 - most significant word */
913
SFR_16BIT(MPY32CTL0);                         /* MPY32 Control Register 0 */
914
SFR_8BIT(MPY32CTL0_L);                        /* MPY32 Control Register 0 */
915
SFR_8BIT(MPY32CTL0_H);                        /* MPY32 Control Register 0 */
916
 
917
#define MPY_B                  MPY_L          /* Multiply Unsigned/Operand 1 (Byte Access) */
918
#define MPYS_B                 MPYS_L         /* Multiply Signed/Operand 1 (Byte Access) */
919
#define MAC_B                  MAC_L          /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
920
#define MACS_B                 MACS_L         /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
921
#define OP2_B                  OP2_L          /* Operand 2 (Byte Access) */
922
#define MPY32L_B               MPY32L_L       /* 32-bit operand 1 - multiply - low word (Byte Access) */
923
#define MPY32H_B               MPY32H_L       /* 32-bit operand 1 - multiply - high word (Byte Access) */
924
#define MPYS32L_B              MPYS32L_L      /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
925
#define MPYS32H_B              MPYS32H_L      /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
926
#define MAC32L_B               MAC32L_L       /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
927
#define MAC32H_B               MAC32H_L       /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
928
#define MACS32L_B              MACS32L_L      /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
929
#define MACS32H_B              MACS32H_L      /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
930
#define OP2L_B                 OP2L_L         /* 32-bit operand 2 - low word (Byte Access) */
931
#define OP2H_B                 OP2H_L         /* 32-bit operand 2 - high word (Byte Access) */
932
 
933
/* MPY32CTL0 Control Bits */
934
#define MPYC                   (0x0001)       /* Carry of the multiplier */
935
//#define RESERVED            (0x0002)  /* Reserved */
936
#define MPYFRAC                (0x0004)       /* Fractional mode */
937
#define MPYSAT                 (0x0008)       /* Saturation mode */
938
#define MPYM0                  (0x0010)       /* Multiplier mode Bit:0 */
939
#define MPYM1                  (0x0020)       /* Multiplier mode Bit:1 */
940
#define OP1_32                 (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
941
#define OP2_32                 (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
942
#define MPYDLYWRTEN            (0x0100)       /* Delayed write enable */
943
#define MPYDLY32               (0x0200)       /* Delayed write mode */
944
 
945
/* MPY32CTL0 Control Bits */
946
#define MPYC_L                 (0x0001)       /* Carry of the multiplier */
947
//#define RESERVED            (0x0002)  /* Reserved */
948
#define MPYFRAC_L              (0x0004)       /* Fractional mode */
949
#define MPYSAT_L               (0x0008)       /* Saturation mode */
950
#define MPYM0_L                (0x0010)       /* Multiplier mode Bit:0 */
951
#define MPYM1_L                (0x0020)       /* Multiplier mode Bit:1 */
952
#define OP1_32_L               (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
953
#define OP2_32_L               (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
954
 
955
/* MPY32CTL0 Control Bits */
956
//#define RESERVED            (0x0002)  /* Reserved */
957
#define MPYDLYWRTEN_H          (0x0001)       /* Delayed write enable */
958
#define MPYDLY32_H             (0x0002)       /* Delayed write mode */
959
 
960
#define MPYM_0                 (0x0000)       /* Multiplier mode: MPY */
961
#define MPYM_1                 (0x0010)       /* Multiplier mode: MPYS */
962
#define MPYM_2                 (0x0020)       /* Multiplier mode: MAC */
963
#define MPYM_3                 (0x0030)       /* Multiplier mode: MACS */
964
#define MPYM__MPY              (0x0000)       /* Multiplier mode: MPY */
965
#define MPYM__MPYS             (0x0010)       /* Multiplier mode: MPYS */
966
#define MPYM__MAC              (0x0020)       /* Multiplier mode: MAC */
967
#define MPYM__MACS             (0x0030)       /* Multiplier mode: MACS */
968
 
969
/************************************************************
970
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
971
************************************************************/
972
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
973
#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200
974
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
975
#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200
976
#define __MSP430_HAS_PORTA_R__                /* Definition to show that Module is available */
977
#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200
978
 
979
SFR_16BIT(PAIN);                              /* Port A Input */
980
SFR_8BIT(PAIN_L);                             /* Port A Input */
981
SFR_8BIT(PAIN_H);                             /* Port A Input */
982
SFR_16BIT(PAOUT);                             /* Port A Output */
983
SFR_8BIT(PAOUT_L);                            /* Port A Output */
984
SFR_8BIT(PAOUT_H);                            /* Port A Output */
985
SFR_16BIT(PADIR);                             /* Port A Direction */
986
SFR_8BIT(PADIR_L);                            /* Port A Direction */
987
SFR_8BIT(PADIR_H);                            /* Port A Direction */
988
SFR_16BIT(PAREN);                             /* Port A Resistor Enable */
989
SFR_8BIT(PAREN_L);                            /* Port A Resistor Enable */
990
SFR_8BIT(PAREN_H);                            /* Port A Resistor Enable */
991
SFR_16BIT(PADS);                              /* Port A Resistor Drive Strenght */
992
SFR_8BIT(PADS_L);                             /* Port A Resistor Drive Strenght */
993
SFR_8BIT(PADS_H);                             /* Port A Resistor Drive Strenght */
994
SFR_16BIT(PASEL);                             /* Port A Selection */
995
SFR_8BIT(PASEL_L);                            /* Port A Selection */
996
SFR_8BIT(PASEL_H);                            /* Port A Selection */
997
SFR_16BIT(PAIES);                             /* Port A Interrupt Edge Select */
998
SFR_8BIT(PAIES_L);                            /* Port A Interrupt Edge Select */
999
SFR_8BIT(PAIES_H);                            /* Port A Interrupt Edge Select */
1000
SFR_16BIT(PAIE);                              /* Port A Interrupt Enable */
1001
SFR_8BIT(PAIE_L);                             /* Port A Interrupt Enable */
1002
SFR_8BIT(PAIE_H);                             /* Port A Interrupt Enable */
1003
SFR_16BIT(PAIFG);                             /* Port A Interrupt Flag */
1004
SFR_8BIT(PAIFG_L);                            /* Port A Interrupt Flag */
1005
SFR_8BIT(PAIFG_H);                            /* Port A Interrupt Flag */
1006
 
1007
 
1008
SFR_16BIT(P1IV);                              /* Port 1 Interrupt Vector Word */
1009
SFR_16BIT(P2IV);                              /* Port 2 Interrupt Vector Word */
1010
#define P1IN                   (PAIN_L)       /* Port 1 Input */
1011
#define P1OUT                  (PAOUT_L)      /* Port 1 Output */
1012
#define P1DIR                  (PADIR_L)      /* Port 1 Direction */
1013
#define P1REN                  (PAREN_L)      /* Port 1 Resistor Enable */
1014
#define P1DS                   (PADS_L)       /* Port 1 Resistor Drive Strenght */
1015
#define P1SEL                  (PASEL_L)      /* Port 1 Selection */
1016
#define P1IES                  (PAIES_L)      /* Port 1 Interrupt Edge Select */
1017
#define P1IE                   (PAIE_L)       /* Port 1 Interrupt Enable */
1018
#define P1IFG                  (PAIFG_L)      /* Port 1 Interrupt Flag */
1019
 
1020
//Definitions for P1IV
1021
#define P1IV_NONE              (0x0000)       /* No Interrupt pending */
1022
#define P1IV_P1IFG0            (0x0002)       /* P1IV P1IFG.0 */
1023
#define P1IV_P1IFG1            (0x0004)       /* P1IV P1IFG.1 */
1024
#define P1IV_P1IFG2            (0x0006)       /* P1IV P1IFG.2 */
1025
#define P1IV_P1IFG3            (0x0008)       /* P1IV P1IFG.3 */
1026
#define P1IV_P1IFG4            (0x000A)       /* P1IV P1IFG.4 */
1027
#define P1IV_P1IFG5            (0x000C)       /* P1IV P1IFG.5 */
1028
#define P1IV_P1IFG6            (0x000E)       /* P1IV P1IFG.6 */
1029
#define P1IV_P1IFG7            (0x0010)       /* P1IV P1IFG.7 */
1030
 
1031
#define P2IN                   (PAIN_H)       /* Port 2 Input */
1032
#define P2OUT                  (PAOUT_H)      /* Port 2 Output */
1033
#define P2DIR                  (PADIR_H)      /* Port 2 Direction */
1034
#define P2REN                  (PAREN_H)      /* Port 2 Resistor Enable */
1035
#define P2DS                   (PADS_H)       /* Port 2 Resistor Drive Strenght */
1036
#define P2SEL                  (PASEL_H)      /* Port 2 Selection */
1037
#define P2IES                  (PAIES_H)      /* Port 2 Interrupt Edge Select */
1038
#define P2IE                   (PAIE_H)       /* Port 2 Interrupt Enable */
1039
#define P2IFG                  (PAIFG_H)      /* Port 2 Interrupt Flag */
1040
 
1041
//Definitions for P2IV
1042
#define P2IV_NONE              (0x0000)       /* No Interrupt pending */
1043
#define P2IV_P2IFG0            (0x0002)       /* P2IV P2IFG.0 */
1044
#define P2IV_P2IFG1            (0x0004)       /* P2IV P2IFG.1 */
1045
#define P2IV_P2IFG2            (0x0006)       /* P2IV P2IFG.2 */
1046
#define P2IV_P2IFG3            (0x0008)       /* P2IV P2IFG.3 */
1047
#define P2IV_P2IFG4            (0x000A)       /* P2IV P2IFG.4 */
1048
#define P2IV_P2IFG5            (0x000C)       /* P2IV P2IFG.5 */
1049
#define P2IV_P2IFG6            (0x000E)       /* P2IV P2IFG.6 */
1050
#define P2IV_P2IFG7            (0x0010)       /* P2IV P2IFG.7 */
1051
 
1052
 
1053
/************************************************************
1054
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
1055
************************************************************/
1056
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
1057
#define __MSP430_BASEADDRESS_PORT3_R__ 0x0220
1058
#define __MSP430_HAS_PORT4_R__                /* Definition to show that Module is available */
1059
#define __MSP430_BASEADDRESS_PORT4_R__ 0x0220
1060
#define __MSP430_HAS_PORTB_R__                /* Definition to show that Module is available */
1061
#define __MSP430_BASEADDRESS_PORTB_R__ 0x0220
1062
 
1063
SFR_16BIT(PBIN);                              /* Port B Input */
1064
SFR_8BIT(PBIN_L);                             /* Port B Input */
1065
SFR_8BIT(PBIN_H);                             /* Port B Input */
1066
SFR_16BIT(PBOUT);                             /* Port B Output */
1067
SFR_8BIT(PBOUT_L);                            /* Port B Output */
1068
SFR_8BIT(PBOUT_H);                            /* Port B Output */
1069
SFR_16BIT(PBDIR);                             /* Port B Direction */
1070
SFR_8BIT(PBDIR_L);                            /* Port B Direction */
1071
SFR_8BIT(PBDIR_H);                            /* Port B Direction */
1072
SFR_16BIT(PBREN);                             /* Port B Resistor Enable */
1073
SFR_8BIT(PBREN_L);                            /* Port B Resistor Enable */
1074
SFR_8BIT(PBREN_H);                            /* Port B Resistor Enable */
1075
SFR_16BIT(PBDS);                              /* Port B Resistor Drive Strenght */
1076
SFR_8BIT(PBDS_L);                             /* Port B Resistor Drive Strenght */
1077
SFR_8BIT(PBDS_H);                             /* Port B Resistor Drive Strenght */
1078
SFR_16BIT(PBSEL);                             /* Port B Selection */
1079
SFR_8BIT(PBSEL_L);                            /* Port B Selection */
1080
SFR_8BIT(PBSEL_H);                            /* Port B Selection */
1081
 
1082
 
1083
#define P3IN                   (PBIN_L)       /* Port 3 Input */
1084
#define P3OUT                  (PBOUT_L)      /* Port 3 Output */
1085
#define P3DIR                  (PBDIR_L)      /* Port 3 Direction */
1086
#define P3REN                  (PBREN_L)      /* Port 3 Resistor Enable */
1087
#define P3DS                   (PBDS_L)       /* Port 3 Resistor Drive Strenght */
1088
#define P3SEL                  (PBSEL_L)      /* Port 3 Selection */
1089
 
1090
#define P4IN                   (PBIN_H)       /* Port 4 Input */
1091
#define P4OUT                  (PBOUT_H)      /* Port 4 Output */
1092
#define P4DIR                  (PBDIR_H)      /* Port 4 Direction */
1093
#define P4REN                  (PBREN_H)      /* Port 4 Resistor Enable */
1094
#define P4DS                   (PBDS_H)       /* Port 4 Resistor Drive Strenght */
1095
#define P4SEL                  (PBSEL_H)      /* Port 4 Selection */
1096
 
1097
 
1098
/************************************************************
1099
* DIGITAL I/O Port5/6 Pull up / Pull down Resistors
1100
************************************************************/
1101
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
1102
#define __MSP430_BASEADDRESS_PORT5_R__ 0x0240
1103
#define __MSP430_HAS_PORT6_R__                /* Definition to show that Module is available */
1104
#define __MSP430_BASEADDRESS_PORT6_R__ 0x0240
1105
#define __MSP430_HAS_PORTC_R__                /* Definition to show that Module is available */
1106
#define __MSP430_BASEADDRESS_PORTC_R__ 0x0240
1107
 
1108
SFR_16BIT(PCIN);                              /* Port C Input */
1109
SFR_8BIT(PCIN_L);                             /* Port C Input */
1110
SFR_8BIT(PCIN_H);                             /* Port C Input */
1111
SFR_16BIT(PCOUT);                             /* Port C Output */
1112
SFR_8BIT(PCOUT_L);                            /* Port C Output */
1113
SFR_8BIT(PCOUT_H);                            /* Port C Output */
1114
SFR_16BIT(PCDIR);                             /* Port C Direction */
1115
SFR_8BIT(PCDIR_L);                            /* Port C Direction */
1116
SFR_8BIT(PCDIR_H);                            /* Port C Direction */
1117
SFR_16BIT(PCREN);                             /* Port C Resistor Enable */
1118
SFR_8BIT(PCREN_L);                            /* Port C Resistor Enable */
1119
SFR_8BIT(PCREN_H);                            /* Port C Resistor Enable */
1120
SFR_16BIT(PCDS);                              /* Port C Resistor Drive Strenght */
1121
SFR_8BIT(PCDS_L);                             /* Port C Resistor Drive Strenght */
1122
SFR_8BIT(PCDS_H);                             /* Port C Resistor Drive Strenght */
1123
SFR_16BIT(PCSEL);                             /* Port C Selection */
1124
SFR_8BIT(PCSEL_L);                            /* Port C Selection */
1125
SFR_8BIT(PCSEL_H);                            /* Port C Selection */
1126
 
1127
 
1128
#define P5IN                   (PCIN_L)       /* Port 5 Input */
1129
#define P5OUT                  (PCOUT_L)      /* Port 5 Output */
1130
#define P5DIR                  (PCDIR_L)      /* Port 5 Direction */
1131
#define P5REN                  (PCREN_L)      /* Port 5 Resistor Enable */
1132
#define P5DS                   (PCDS_L)       /* Port 5 Resistor Drive Strenght */
1133
#define P5SEL                  (PCSEL_L)      /* Port 5 Selection */
1134
 
1135
#define P6IN                   (PCIN_H)       /* Port 6 Input */
1136
#define P6OUT                  (PCOUT_H)      /* Port 6 Output */
1137
#define P6DIR                  (PCDIR_H)      /* Port 6 Direction */
1138
#define P6REN                  (PCREN_H)      /* Port 6 Resistor Enable */
1139
#define P6DS                   (PCDS_H)       /* Port 6 Resistor Drive Strenght */
1140
#define P6SEL                  (PCSEL_H)      /* Port 6 Selection */
1141
 
1142
 
1143
/************************************************************
1144
* DIGITAL I/O PortJ Pull up / Pull down Resistors
1145
************************************************************/
1146
#define __MSP430_HAS_PORTJ_R__                /* Definition to show that Module is available */
1147
#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320
1148
 
1149
SFR_16BIT(PJIN);                              /* Port J Input */
1150
SFR_8BIT(PJIN_L);                             /* Port J Input */
1151
SFR_8BIT(PJIN_H);                             /* Port J Input */
1152
SFR_16BIT(PJOUT);                             /* Port J Output */
1153
SFR_8BIT(PJOUT_L);                            /* Port J Output */
1154
SFR_8BIT(PJOUT_H);                            /* Port J Output */
1155
SFR_16BIT(PJDIR);                             /* Port J Direction */
1156
SFR_8BIT(PJDIR_L);                            /* Port J Direction */
1157
SFR_8BIT(PJDIR_H);                            /* Port J Direction */
1158
SFR_16BIT(PJREN);                             /* Port J Resistor Enable */
1159
SFR_8BIT(PJREN_L);                            /* Port J Resistor Enable */
1160
SFR_8BIT(PJREN_H);                            /* Port J Resistor Enable */
1161
SFR_16BIT(PJDS);                              /* Port J Resistor Drive Strenght */
1162
SFR_8BIT(PJDS_L);                             /* Port J Resistor Drive Strenght */
1163
SFR_8BIT(PJDS_H);                             /* Port J Resistor Drive Strenght */
1164
 
1165
/************************************************************
1166
* PORT MAPPING CONTROLLER
1167
************************************************************/
1168
#define __MSP430_HAS_PORT_MAPPING__                /* Definition to show that Module is available */
1169
#define __MSP430_BASEADDRESS_PORT_MAPPING__ 0x01C0
1170
 
1171
SFR_16BIT(PMAPKEYID);                         /* Port Mapping Key register */
1172
SFR_8BIT(PMAPKEYID_L);                        /* Port Mapping Key register */
1173
SFR_8BIT(PMAPKEYID_H);                        /* Port Mapping Key register */
1174
SFR_16BIT(PMAPCTL);                           /* Port Mapping control register */
1175
SFR_8BIT(PMAPCTL_L);                          /* Port Mapping control register */
1176
SFR_8BIT(PMAPCTL_H);                          /* Port Mapping control register */
1177
 
1178
#define  PMAPKEY               (0x2D52)       /* Port Mapping Key */
1179
#define  PMAPPWD               PMAPKEYID      /* Legacy Definition: Mapping Key register */
1180
#define  PMAPPW                (0x2D52)       /* Legacy Definition: Port Mapping Password */
1181
 
1182
/* PMAPCTL Control Bits */
1183
#define PMAPLOCKED             (0x0001)       /* Port Mapping Lock bit. Read only */
1184
#define PMAPRECFG              (0x0002)       /* Port Mapping re-configuration control bit */
1185
 
1186
/* PMAPCTL Control Bits */
1187
#define PMAPLOCKED_L           (0x0001)       /* Port Mapping Lock bit. Read only */
1188
#define PMAPRECFG_L            (0x0002)       /* Port Mapping re-configuration control bit */
1189
 
1190
/* PMAPCTL Control Bits */
1191
 
1192
/************************************************************
1193
* PORT 4 MAPPING CONTROLLER
1194
************************************************************/
1195
#define __MSP430_HAS_PORT4_MAPPING__                /* Definition to show that Module is available */
1196
#define __MSP430_BASEADDRESS_PORT4_MAPPING__ 0x01E0
1197
 
1198
SFR_16BIT(P4MAP01);                           /* Port P4.0/1 mapping register */
1199
SFR_8BIT(P4MAP01_L);                          /* Port P4.0/1 mapping register */
1200
SFR_8BIT(P4MAP01_H);                          /* Port P4.0/1 mapping register */
1201
SFR_16BIT(P4MAP23);                           /* Port P4.2/3 mapping register */
1202
SFR_8BIT(P4MAP23_L);                          /* Port P4.2/3 mapping register */
1203
SFR_8BIT(P4MAP23_H);                          /* Port P4.2/3 mapping register */
1204
SFR_16BIT(P4MAP45);                           /* Port P4.4/5 mapping register */
1205
SFR_8BIT(P4MAP45_L);                          /* Port P4.4/5 mapping register */
1206
SFR_8BIT(P4MAP45_H);                          /* Port P4.4/5 mapping register */
1207
SFR_16BIT(P4MAP67);                           /* Port P4.6/7 mapping register */
1208
SFR_8BIT(P4MAP67_L);                          /* Port P4.6/7 mapping register */
1209
SFR_8BIT(P4MAP67_H);                          /* Port P4.6/7 mapping register */
1210
 
1211
#define  P4MAP0                P4MAP01_L      /* Port P4.0 mapping register */
1212
#define  P4MAP1                P4MAP01_H      /* Port P4.1 mapping register */
1213
#define  P4MAP2                P4MAP23_L      /* Port P4.2 mapping register */
1214
#define  P4MAP3                P4MAP23_H      /* Port P4.3 mapping register */
1215
#define  P4MAP4                P4MAP45_L      /* Port P4.4 mapping register */
1216
#define  P4MAP5                P4MAP45_H      /* Port P4.5 mapping register */
1217
#define  P4MAP6                P4MAP67_L      /* Port P4.6 mapping register */
1218
#define  P4MAP7                P4MAP67_H      /* Port P4.7 mapping register */
1219
 
1220
#define PM_NONE                0
1221
#define PM_CBOUT0              1
1222
#define PM_TB0CLK              1
1223
#define PM_ADC10CLK            2
1224
#define PM_DMAE0               2
1225
#define PM_SVMOUT              3
1226
#define PM_TB0OUTH             3
1227
#define PM_TB0CCR0A            4
1228
#define PM_TB0CCR1A            5
1229
#define PM_TB0CCR2A            6
1230
#define PM_TB0CCR3A            7
1231
#define PM_TB0CCR4A            8
1232
#define PM_TB0CCR5A            9
1233
#define PM_TB0CCR6A            10
1234
#define PM_UCA1RXD             11
1235
#define PM_UCA1SOMI            11
1236
#define PM_UCA1TXD             12
1237
#define PM_UCA1SIMO            12
1238
#define PM_UCA1CLK             13
1239
#define PM_UCB1STE             13
1240
#define PM_UCB1SOMI            14
1241
#define PM_UCB1SCL             14
1242
#define PM_UCB1SIMO            15
1243
#define PM_UCB1SDA             15
1244
#define PM_UCB1CLK             16
1245
#define PM_UCA1STE             16
1246
#define PM_CBOUT1              17
1247
#define PM_MCLK                18
1248
#define PM_RTCCLK              19
1249
#define PM_UCA0RXD             20
1250
#define PM_UCA0SOMI            20
1251
#define PM_UCA0TXD             21
1252
#define PM_UCA0SIMO            21
1253
#define PM_UCA0CLK             22
1254
#define PM_UCB0STE             22
1255
#define PM_UCB0SOMI            23
1256
#define PM_UCB0SCL             23
1257
#define PM_UCB0SIMO            24
1258
#define PM_UCB0SDA             24
1259
#define PM_UCB0CLK             25
1260
#define PM_UCA0STE             25
1261
#define PM_ANALOG              31
1262
 
1263
/************************************************************
1264
* PMM - Power Management System
1265
************************************************************/
1266
#define __MSP430_HAS_PMM__                    /* Definition to show that Module is available */
1267
#define __MSP430_BASEADDRESS_PMM__ 0x0120
1268
 
1269
SFR_16BIT(PMMCTL0);                           /* PMM Control 0 */
1270
SFR_8BIT(PMMCTL0_L);                          /* PMM Control 0 */
1271
SFR_8BIT(PMMCTL0_H);                          /* PMM Control 0 */
1272
SFR_16BIT(PMMCTL1);                           /* PMM Control 1 */
1273
SFR_8BIT(PMMCTL1_L);                          /* PMM Control 1 */
1274
SFR_8BIT(PMMCTL1_H);                          /* PMM Control 1 */
1275
SFR_16BIT(SVSMHCTL);                          /* SVS and SVM high side control register */
1276
SFR_8BIT(SVSMHCTL_L);                         /* SVS and SVM high side control register */
1277
SFR_8BIT(SVSMHCTL_H);                         /* SVS and SVM high side control register */
1278
SFR_16BIT(SVSMLCTL);                          /* SVS and SVM low side control register */
1279
SFR_8BIT(SVSMLCTL_L);                         /* SVS and SVM low side control register */
1280
SFR_8BIT(SVSMLCTL_H);                         /* SVS and SVM low side control register */
1281
SFR_16BIT(SVSMIO);                            /* SVSIN and SVSOUT control register */
1282
SFR_8BIT(SVSMIO_L);                           /* SVSIN and SVSOUT control register */
1283
SFR_8BIT(SVSMIO_H);                           /* SVSIN and SVSOUT control register */
1284
SFR_16BIT(PMMIFG);                            /* PMM Interrupt Flag */
1285
SFR_8BIT(PMMIFG_L);                           /* PMM Interrupt Flag */
1286
SFR_8BIT(PMMIFG_H);                           /* PMM Interrupt Flag */
1287
SFR_16BIT(PMMRIE);                            /* PMM and RESET Interrupt Enable */
1288
SFR_8BIT(PMMRIE_L);                           /* PMM and RESET Interrupt Enable */
1289
SFR_8BIT(PMMRIE_H);                           /* PMM and RESET Interrupt Enable */
1290
SFR_16BIT(PM5CTL0);                           /* PMM Power Mode 5 Control Register 0 */
1291
SFR_8BIT(PM5CTL0_L);                          /* PMM Power Mode 5 Control Register 0 */
1292
SFR_8BIT(PM5CTL0_H);                          /* PMM Power Mode 5 Control Register 0 */
1293
 
1294
#define PMMPW                  (0xA500)       /* PMM Register Write Password */
1295
#define PMMPW_H                (0xA5)         /* PMM Register Write Password for high word access */
1296
 
1297
/* PMMCTL0 Control Bits */
1298
#define PMMCOREV0              (0x0001)       /* PMM Core Voltage Bit: 0 */
1299
#define PMMCOREV1              (0x0002)       /* PMM Core Voltage Bit: 1 */
1300
#define PMMSWBOR               (0x0004)       /* PMM Software BOR */
1301
#define PMMSWPOR               (0x0008)       /* PMM Software POR */
1302
#define PMMREGOFF              (0x0010)       /* PMM Turn Regulator off */
1303
#define PMMHPMRE               (0x0080)       /* PMM Global High Power Module Request Enable */
1304
 
1305
/* PMMCTL0 Control Bits */
1306
#define PMMCOREV0_L            (0x0001)       /* PMM Core Voltage Bit: 0 */
1307
#define PMMCOREV1_L            (0x0002)       /* PMM Core Voltage Bit: 1 */
1308
#define PMMSWBOR_L             (0x0004)       /* PMM Software BOR */
1309
#define PMMSWPOR_L             (0x0008)       /* PMM Software POR */
1310
#define PMMREGOFF_L            (0x0010)       /* PMM Turn Regulator off */
1311
#define PMMHPMRE_L             (0x0080)       /* PMM Global High Power Module Request Enable */
1312
 
1313
/* PMMCTL0 Control Bits */
1314
 
1315
#define PMMCOREV_0             (0x0000)       /* PMM Core Voltage 0 (1.35V) */
1316
#define PMMCOREV_1             (0x0001)       /* PMM Core Voltage 1 (1.55V) */
1317
#define PMMCOREV_2             (0x0002)       /* PMM Core Voltage 2 (1.75V) */
1318
#define PMMCOREV_3             (0x0003)       /* PMM Core Voltage 3 (1.85V) */
1319
 
1320
/* PMMCTL1 Control Bits */
1321
#define PMMREFMD               (0x0001)       /* PMM Reference Mode */
1322
#define PMMCMD0                (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1323
#define PMMCMD1                (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1324
 
1325
/* PMMCTL1 Control Bits */
1326
#define PMMREFMD_L             (0x0001)       /* PMM Reference Mode */
1327
#define PMMCMD0_L              (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1328
#define PMMCMD1_L              (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1329
 
1330
/* PMMCTL1 Control Bits */
1331
 
1332
/* SVSMHCTL Control Bits */
1333
#define SVSMHRRL0              (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1334
#define SVSMHRRL1              (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1335
#define SVSMHRRL2              (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1336
#define SVSMHDLYST             (0x0008)       /* SVS and SVM high side delay status */
1337
#define SVSHMD                 (0x0010)       /* SVS high side mode */
1338
#define SVSMHEVM               (0x0040)       /* SVS and SVM high side event mask */
1339
#define SVSMHACE               (0x0080)       /* SVS and SVM high side auto control enable */
1340
#define SVSHRVL0               (0x0100)       /* SVS high side reset voltage level Bit: 0 */
1341
#define SVSHRVL1               (0x0200)       /* SVS high side reset voltage level Bit: 1 */
1342
#define SVSHE                  (0x0400)       /* SVS high side enable */
1343
#define SVSHFP                 (0x0800)       /* SVS high side full performace mode */
1344
#define SVMHOVPE               (0x1000)       /* SVM high side over-voltage enable */
1345
#define SVMHE                  (0x4000)       /* SVM high side enable */
1346
#define SVMHFP                 (0x8000)       /* SVM high side full performace mode */
1347
 
1348
/* SVSMHCTL Control Bits */
1349
#define SVSMHRRL0_L            (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1350
#define SVSMHRRL1_L            (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1351
#define SVSMHRRL2_L            (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1352
#define SVSMHDLYST_L           (0x0008)       /* SVS and SVM high side delay status */
1353
#define SVSHMD_L               (0x0010)       /* SVS high side mode */
1354
#define SVSMHEVM_L             (0x0040)       /* SVS and SVM high side event mask */
1355
#define SVSMHACE_L             (0x0080)       /* SVS and SVM high side auto control enable */
1356
 
1357
/* SVSMHCTL Control Bits */
1358
#define SVSHRVL0_H             (0x0001)       /* SVS high side reset voltage level Bit: 0 */
1359
#define SVSHRVL1_H             (0x0002)       /* SVS high side reset voltage level Bit: 1 */
1360
#define SVSHE_H                (0x0004)       /* SVS high side enable */
1361
#define SVSHFP_H               (0x0008)       /* SVS high side full performace mode */
1362
#define SVMHOVPE_H             (0x0010)       /* SVM high side over-voltage enable */
1363
#define SVMHE_H                (0x0040)       /* SVM high side enable */
1364
#define SVMHFP_H               (0x0080)       /* SVM high side full performace mode */
1365
 
1366
#define SVSMHRRL_0             (0x0000)       /* SVS and SVM high side Reset Release Voltage Level 0 */
1367
#define SVSMHRRL_1             (0x0001)       /* SVS and SVM high side Reset Release Voltage Level 1 */
1368
#define SVSMHRRL_2             (0x0002)       /* SVS and SVM high side Reset Release Voltage Level 2 */
1369
#define SVSMHRRL_3             (0x0003)       /* SVS and SVM high side Reset Release Voltage Level 3 */
1370
#define SVSMHRRL_4             (0x0004)       /* SVS and SVM high side Reset Release Voltage Level 4 */
1371
#define SVSMHRRL_5             (0x0005)       /* SVS and SVM high side Reset Release Voltage Level 5 */
1372
#define SVSMHRRL_6             (0x0006)       /* SVS and SVM high side Reset Release Voltage Level 6 */
1373
#define SVSMHRRL_7             (0x0007)       /* SVS and SVM high side Reset Release Voltage Level 7 */
1374
 
1375
#define SVSHRVL_0              (0x0000)       /* SVS high side Reset Release Voltage Level 0 */
1376
#define SVSHRVL_1              (0x0100)       /* SVS high side Reset Release Voltage Level 1 */
1377
#define SVSHRVL_2              (0x0200)       /* SVS high side Reset Release Voltage Level 2 */
1378
#define SVSHRVL_3              (0x0300)       /* SVS high side Reset Release Voltage Level 3 */
1379
 
1380
/* SVSMLCTL Control Bits */
1381
#define SVSMLRRL0              (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1382
#define SVSMLRRL1              (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1383
#define SVSMLRRL2              (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1384
#define SVSMLDLYST             (0x0008)       /* SVS and SVM low side delay status */
1385
#define SVSLMD                 (0x0010)       /* SVS low side mode */
1386
#define SVSMLEVM               (0x0040)       /* SVS and SVM low side event mask */
1387
#define SVSMLACE               (0x0080)       /* SVS and SVM low side auto control enable */
1388
#define SVSLRVL0               (0x0100)       /* SVS low side reset voltage level Bit: 0 */
1389
#define SVSLRVL1               (0x0200)       /* SVS low side reset voltage level Bit: 1 */
1390
#define SVSLE                  (0x0400)       /* SVS low side enable */
1391
#define SVSLFP                 (0x0800)       /* SVS low side full performace mode */
1392
#define SVMLOVPE               (0x1000)       /* SVM low side over-voltage enable */
1393
#define SVMLE                  (0x4000)       /* SVM low side enable */
1394
#define SVMLFP                 (0x8000)       /* SVM low side full performace mode */
1395
 
1396
/* SVSMLCTL Control Bits */
1397
#define SVSMLRRL0_L            (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1398
#define SVSMLRRL1_L            (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1399
#define SVSMLRRL2_L            (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1400
#define SVSMLDLYST_L           (0x0008)       /* SVS and SVM low side delay status */
1401
#define SVSLMD_L               (0x0010)       /* SVS low side mode */
1402
#define SVSMLEVM_L             (0x0040)       /* SVS and SVM low side event mask */
1403
#define SVSMLACE_L             (0x0080)       /* SVS and SVM low side auto control enable */
1404
 
1405
/* SVSMLCTL Control Bits */
1406
#define SVSLRVL0_H             (0x0001)       /* SVS low side reset voltage level Bit: 0 */
1407
#define SVSLRVL1_H             (0x0002)       /* SVS low side reset voltage level Bit: 1 */
1408
#define SVSLE_H                (0x0004)       /* SVS low side enable */
1409
#define SVSLFP_H               (0x0008)       /* SVS low side full performace mode */
1410
#define SVMLOVPE_H             (0x0010)       /* SVM low side over-voltage enable */
1411
#define SVMLE_H                (0x0040)       /* SVM low side enable */
1412
#define SVMLFP_H               (0x0080)       /* SVM low side full performace mode */
1413
 
1414
#define SVSMLRRL_0             (0x0000)       /* SVS and SVM low side Reset Release Voltage Level 0 */
1415
#define SVSMLRRL_1             (0x0001)       /* SVS and SVM low side Reset Release Voltage Level 1 */
1416
#define SVSMLRRL_2             (0x0002)       /* SVS and SVM low side Reset Release Voltage Level 2 */
1417
#define SVSMLRRL_3             (0x0003)       /* SVS and SVM low side Reset Release Voltage Level 3 */
1418
#define SVSMLRRL_4             (0x0004)       /* SVS and SVM low side Reset Release Voltage Level 4 */
1419
#define SVSMLRRL_5             (0x0005)       /* SVS and SVM low side Reset Release Voltage Level 5 */
1420
#define SVSMLRRL_6             (0x0006)       /* SVS and SVM low side Reset Release Voltage Level 6 */
1421
#define SVSMLRRL_7             (0x0007)       /* SVS and SVM low side Reset Release Voltage Level 7 */
1422
 
1423
#define SVSLRVL_0              (0x0000)       /* SVS low side Reset Release Voltage Level 0 */
1424
#define SVSLRVL_1              (0x0100)       /* SVS low side Reset Release Voltage Level 1 */
1425
#define SVSLRVL_2              (0x0200)       /* SVS low side Reset Release Voltage Level 2 */
1426
#define SVSLRVL_3              (0x0300)       /* SVS low side Reset Release Voltage Level 3 */
1427
 
1428
/* SVSMIO Control Bits */
1429
#define SVMLOE                 (0x0008)       /* SVM low side output enable */
1430
#define SVMLVLROE              (0x0010)       /* SVM low side voltage level reached output enable */
1431
#define SVMOUTPOL              (0x0020)       /* SVMOUT pin polarity */
1432
#define SVMHOE                 (0x0800)       /* SVM high side output enable */
1433
#define SVMHVLROE              (0x1000)       /* SVM high side voltage level reached output enable */
1434
 
1435
/* SVSMIO Control Bits */
1436
#define SVMLOE_L               (0x0008)       /* SVM low side output enable */
1437
#define SVMLVLROE_L            (0x0010)       /* SVM low side voltage level reached output enable */
1438
#define SVMOUTPOL_L            (0x0020)       /* SVMOUT pin polarity */
1439
 
1440
/* SVSMIO Control Bits */
1441
#define SVMHOE_H               (0x0008)       /* SVM high side output enable */
1442
#define SVMHVLROE_H            (0x0010)       /* SVM high side voltage level reached output enable */
1443
 
1444
/* PMMIFG Control Bits */
1445
#define SVSMLDLYIFG            (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1446
#define SVMLIFG                (0x0002)       /* SVM low side interrupt flag */
1447
#define SVMLVLRIFG             (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1448
#define SVSMHDLYIFG            (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1449
#define SVMHIFG                (0x0020)       /* SVM high side interrupt flag */
1450
#define SVMHVLRIFG             (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1451
#define PMMBORIFG              (0x0100)       /* PMM Software BOR interrupt flag */
1452
#define PMMRSTIFG              (0x0200)       /* PMM RESET pin interrupt flag */
1453
#define PMMPORIFG              (0x0400)       /* PMM Software POR interrupt flag */
1454
#define SVSHIFG                (0x1000)       /* SVS low side interrupt flag */
1455
#define SVSLIFG                (0x2000)       /* SVS high side interrupt flag */
1456
#define PMMLPM5IFG             (0x8000)       /* LPM5 indication Flag */
1457
 
1458
/* PMMIFG Control Bits */
1459
#define SVSMLDLYIFG_L          (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1460
#define SVMLIFG_L              (0x0002)       /* SVM low side interrupt flag */
1461
#define SVMLVLRIFG_L           (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1462
#define SVSMHDLYIFG_L          (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1463
#define SVMHIFG_L              (0x0020)       /* SVM high side interrupt flag */
1464
#define SVMHVLRIFG_L           (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1465
 
1466
/* PMMIFG Control Bits */
1467
#define PMMBORIFG_H            (0x0001)       /* PMM Software BOR interrupt flag */
1468
#define PMMRSTIFG_H            (0x0002)       /* PMM RESET pin interrupt flag */
1469
#define PMMPORIFG_H            (0x0004)       /* PMM Software POR interrupt flag */
1470
#define SVSHIFG_H              (0x0010)       /* SVS low side interrupt flag */
1471
#define SVSLIFG_H              (0x0020)       /* SVS high side interrupt flag */
1472
#define PMMLPM5IFG_H           (0x0080)       /* LPM5 indication Flag */
1473
 
1474
#define PMMRSTLPM5IFG          PMMLPM5IFG     /* LPM5 indication Flag */
1475
 
1476
/* PMMIE and RESET Control Bits */
1477
#define SVSMLDLYIE             (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1478
#define SVMLIE                 (0x0002)       /* SVM low side interrupt enable */
1479
#define SVMLVLRIE              (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1480
#define SVSMHDLYIE             (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1481
#define SVMHIE                 (0x0020)       /* SVM high side interrupt enable */
1482
#define SVMHVLRIE              (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1483
#define SVSLPE                 (0x0100)       /* SVS low side POR enable */
1484
#define SVMLVLRPE              (0x0200)       /* SVM low side Voltage Level reached POR enable */
1485
#define SVSHPE                 (0x1000)       /* SVS high side POR enable */
1486
#define SVMHVLRPE              (0x2000)       /* SVM high side Voltage Level reached POR enable */
1487
 
1488
/* PMMIE and RESET Control Bits */
1489
#define SVSMLDLYIE_L           (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1490
#define SVMLIE_L               (0x0002)       /* SVM low side interrupt enable */
1491
#define SVMLVLRIE_L            (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1492
#define SVSMHDLYIE_L           (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1493
#define SVMHIE_L               (0x0020)       /* SVM high side interrupt enable */
1494
#define SVMHVLRIE_L            (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1495
 
1496
/* PMMIE and RESET Control Bits */
1497
#define SVSLPE_H               (0x0001)       /* SVS low side POR enable */
1498
#define SVMLVLRPE_H            (0x0002)       /* SVM low side Voltage Level reached POR enable */
1499
#define SVSHPE_H               (0x0010)       /* SVS high side POR enable */
1500
#define SVMHVLRPE_H            (0x0020)       /* SVM high side Voltage Level reached POR enable */
1501
 
1502
/* PM5CTL0 Power Mode 5 Control Bits */
1503
#define LOCKLPM5               (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1504
 
1505
/* PM5CTL0 Power Mode 5 Control Bits */
1506
#define LOCKLPM5_L             (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1507
 
1508
/* PM5CTL0 Power Mode 5 Control Bits */
1509
#define LOCKIO                 LOCKLPM5       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1510
 
1511
/*************************************************************
1512
* RAM Control Module
1513
*************************************************************/
1514
#define __MSP430_HAS_RC__                     /* Definition to show that Module is available */
1515
#define __MSP430_BASEADDRESS_RC__ 0x0158
1516
 
1517
SFR_16BIT(RCCTL0);                            /* Ram Controller Control Register */
1518
SFR_8BIT(RCCTL0_L);                           /* Ram Controller Control Register */
1519
SFR_8BIT(RCCTL0_H);                           /* Ram Controller Control Register */
1520
 
1521
/* RCCTL0 Control Bits */
1522
#define RCRS0OFF               (0x0001)       /* RAM Controller RAM Sector 0 Off */
1523
#define RCRS1OFF               (0x0002)       /* RAM Controller RAM Sector 1 Off */
1524
#define RCRS2OFF               (0x0004)       /* RAM Controller RAM Sector 2 Off */
1525
#define RCRS3OFF               (0x0008)       /* RAM Controller RAM Sector 3 Off */
1526
#define RCRS7OFF               (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
1527
 
1528
/* RCCTL0 Control Bits */
1529
#define RCRS0OFF_L             (0x0001)       /* RAM Controller RAM Sector 0 Off */
1530
#define RCRS1OFF_L             (0x0002)       /* RAM Controller RAM Sector 1 Off */
1531
#define RCRS2OFF_L             (0x0004)       /* RAM Controller RAM Sector 2 Off */
1532
#define RCRS3OFF_L             (0x0008)       /* RAM Controller RAM Sector 3 Off */
1533
#define RCRS7OFF_L             (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
1534
 
1535
/* RCCTL0 Control Bits */
1536
 
1537
#define RCKEY                  (0x5A00)
1538
 
1539
/************************************************************
1540
* Shared Reference
1541
************************************************************/
1542
#define __MSP430_HAS_REF__                    /* Definition to show that Module is available */
1543
#define __MSP430_BASEADDRESS_REF__ 0x01B0
1544
 
1545
SFR_16BIT(REFCTL0);                           /* REF Shared Reference control register 0 */
1546
SFR_8BIT(REFCTL0_L);                          /* REF Shared Reference control register 0 */
1547
SFR_8BIT(REFCTL0_H);                          /* REF Shared Reference control register 0 */
1548
 
1549
/* REFCTL0 Control Bits */
1550
#define REFON                  (0x0001)       /* REF Reference On */
1551
#define REFOUT                 (0x0002)       /* REF Reference output Buffer On */
1552
//#define RESERVED            (0x0004)  /* Reserved */
1553
#define REFTCOFF               (0x0008)       /* REF Temp.Sensor off */
1554
#define REFVSEL0               (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
1555
#define REFVSEL1               (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
1556
//#define RESERVED            (0x0040)  /* Reserved */
1557
#define REFMSTR                (0x0080)       /* REF Master Control */
1558
#define REFGENACT              (0x0100)       /* REF Reference generator active */
1559
#define REFBGACT               (0x0200)       /* REF Reference bandgap active */
1560
#define REFGENBUSY             (0x0400)       /* REF Reference generator busy */
1561
#define BGMODE                 (0x0800)       /* REF Bandgap mode */
1562
//#define RESERVED            (0x1000)  /* Reserved */
1563
//#define RESERVED            (0x2000)  /* Reserved */
1564
//#define RESERVED            (0x4000)  /* Reserved */
1565
//#define RESERVED            (0x8000)  /* Reserved */
1566
 
1567
/* REFCTL0 Control Bits */
1568
#define REFON_L                (0x0001)       /* REF Reference On */
1569
#define REFOUT_L               (0x0002)       /* REF Reference output Buffer On */
1570
//#define RESERVED            (0x0004)  /* Reserved */
1571
#define REFTCOFF_L             (0x0008)       /* REF Temp.Sensor off */
1572
#define REFVSEL0_L             (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
1573
#define REFVSEL1_L             (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
1574
//#define RESERVED            (0x0040)  /* Reserved */
1575
#define REFMSTR_L              (0x0080)       /* REF Master Control */
1576
//#define RESERVED            (0x1000)  /* Reserved */
1577
//#define RESERVED            (0x2000)  /* Reserved */
1578
//#define RESERVED            (0x4000)  /* Reserved */
1579
//#define RESERVED            (0x8000)  /* Reserved */
1580
 
1581
/* REFCTL0 Control Bits */
1582
//#define RESERVED            (0x0004)  /* Reserved */
1583
//#define RESERVED            (0x0040)  /* Reserved */
1584
#define REFGENACT_H            (0x0001)       /* REF Reference generator active */
1585
#define REFBGACT_H             (0x0002)       /* REF Reference bandgap active */
1586
#define REFGENBUSY_H           (0x0004)       /* REF Reference generator busy */
1587
#define BGMODE_H               (0x0008)       /* REF Bandgap mode */
1588
//#define RESERVED            (0x1000)  /* Reserved */
1589
//#define RESERVED            (0x2000)  /* Reserved */
1590
//#define RESERVED            (0x4000)  /* Reserved */
1591
//#define RESERVED            (0x8000)  /* Reserved */
1592
 
1593
#define REFVSEL_0              (0x0000)       /* REF Reference Voltage Level Select 1.5V */
1594
#define REFVSEL_1              (0x0010)       /* REF Reference Voltage Level Select 2.0V */
1595
#define REFVSEL_2              (0x0020)       /* REF Reference Voltage Level Select 2.5V */
1596
#define REFVSEL_3              (0x0030)       /* REF Reference Voltage Level Select 2.5V */
1597
 
1598
/************************************************************
1599
* Real Time Clock
1600
************************************************************/
1601
#define __MSP430_HAS_RTC__                    /* Definition to show that Module is available */
1602
#define __MSP430_BASEADDRESS_RTC__ 0x04A0
1603
 
1604
SFR_16BIT(RTCCTL01);                          /* Real Timer Control 0/1 */
1605
SFR_8BIT(RTCCTL01_L);                         /* Real Timer Control 0/1 */
1606
SFR_8BIT(RTCCTL01_H);                         /* Real Timer Control 0/1 */
1607
SFR_16BIT(RTCCTL23);                          /* Real Timer Control 2/3 */
1608
SFR_8BIT(RTCCTL23_L);                         /* Real Timer Control 2/3 */
1609
SFR_8BIT(RTCCTL23_H);                         /* Real Timer Control 2/3 */
1610
SFR_16BIT(RTCPS0CTL);                         /* Real Timer Prescale Timer 0 Control */
1611
SFR_8BIT(RTCPS0CTL_L);                        /* Real Timer Prescale Timer 0 Control */
1612
SFR_8BIT(RTCPS0CTL_H);                        /* Real Timer Prescale Timer 0 Control */
1613
SFR_16BIT(RTCPS1CTL);                         /* Real Timer Prescale Timer 1 Control */
1614
SFR_8BIT(RTCPS1CTL_L);                        /* Real Timer Prescale Timer 1 Control */
1615
SFR_8BIT(RTCPS1CTL_H);                        /* Real Timer Prescale Timer 1 Control */
1616
SFR_16BIT(RTCPS);                             /* Real Timer Prescale Timer Control */
1617
SFR_8BIT(RTCPS_L);                            /* Real Timer Prescale Timer Control */
1618
SFR_8BIT(RTCPS_H);                            /* Real Timer Prescale Timer Control */
1619
SFR_16BIT(RTCIV);                             /* Real Time Clock Interrupt Vector */
1620
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
1621
SFR_8BIT(RTCTIM0_L);                          /* Real Time Clock Time 0 */
1622
SFR_8BIT(RTCTIM0_H);                          /* Real Time Clock Time 0 */
1623
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
1624
SFR_8BIT(RTCTIM1_L);                          /* Real Time Clock Time 1 */
1625
SFR_8BIT(RTCTIM1_H);                          /* Real Time Clock Time 1 */
1626
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
1627
SFR_8BIT(RTCDATE_L);                          /* Real Time Clock Date */
1628
SFR_8BIT(RTCDATE_H);                          /* Real Time Clock Date */
1629
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
1630
SFR_8BIT(RTCYEAR_L);                          /* Real Time Clock Year */
1631
SFR_8BIT(RTCYEAR_H);                          /* Real Time Clock Year */
1632
SFR_16BIT(RTCAMINHR);                         /* Real Time Clock Alarm Min/Hour */
1633
SFR_8BIT(RTCAMINHR_L);                        /* Real Time Clock Alarm Min/Hour */
1634
SFR_8BIT(RTCAMINHR_H);                        /* Real Time Clock Alarm Min/Hour */
1635
SFR_16BIT(RTCADOWDAY);                        /* Real Time Clock Alarm day of week/day */
1636
SFR_8BIT(RTCADOWDAY_L);                       /* Real Time Clock Alarm day of week/day */
1637
SFR_8BIT(RTCADOWDAY_H);                       /* Real Time Clock Alarm day of week/day */
1638
 
1639
#define RTCCTL0                RTCCTL01_L     /* Real Time Clock Control 0 */
1640
#define RTCCTL1                RTCCTL01_H     /* Real Time Clock Control 1 */
1641
#define RTCCTL2                RTCCTL23_L     /* Real Time Clock Control 2 */
1642
#define RTCCTL3                RTCCTL23_H     /* Real Time Clock Control 3 */
1643
#define RTCNT12                RTCTIM0
1644
#define RTCNT34                RTCTIM1
1645
#define RTCNT1                 RTCTIM0_L
1646
#define RTCNT2                 RTCTIM0_H
1647
#define RTCNT3                 RTCTIM1_L
1648
#define RTCNT4                 RTCTIM1_H
1649
#define RTCSEC                 RTCTIM0_L
1650
#define RTCMIN                 RTCTIM0_H
1651
#define RTCHOUR                RTCTIM1_L
1652
#define RTCDOW                 RTCTIM1_H
1653
#define RTCDAY                 RTCDATE_L
1654
#define RTCMON                 RTCDATE_H
1655
#define RTCYEARL               RTCYEAR_L
1656
#define RTCYEARH               RTCYEAR_H
1657
#define RT0PS                  RTCPS_L
1658
#define RT1PS                  RTCPS_H
1659
#define RTCAMIN                RTCAMINHR_L    /* Real Time Clock Alarm Min */
1660
#define RTCAHOUR               RTCAMINHR_H    /* Real Time Clock Alarm Hour */
1661
#define RTCADOW                RTCADOWDAY_L   /* Real Time Clock Alarm day of week */
1662
#define RTCADAY                RTCADOWDAY_H   /* Real Time Clock Alarm day */
1663
 
1664
/* RTCCTL01 Control Bits */
1665
#define RTCBCD                 (0x8000)       /* RTC BCD  0:Binary / 1:BCD */
1666
#define RTCHOLD                (0x4000)       /* RTC Hold */
1667
#define RTCMODE                (0x2000)       /* RTC Mode 0:Counter / 1: Calendar */
1668
#define RTCRDY                 (0x1000)       /* RTC Ready */
1669
#define RTCSSEL1               (0x0800)       /* RTC Source Select 1 */
1670
#define RTCSSEL0               (0x0400)       /* RTC Source Select 0 */
1671
#define RTCTEV1                (0x0200)       /* RTC Time Event 1 */
1672
#define RTCTEV0                (0x0100)       /* RTC Time Event 0 */
1673
//#define Reserved          (0x0080)
1674
#define RTCTEVIE               (0x0040)       /* RTC Time Event Interrupt Enable Flag */
1675
#define RTCAIE                 (0x0020)       /* RTC Alarm Interrupt Enable Flag */
1676
#define RTCRDYIE               (0x0010)       /* RTC Ready Interrupt Enable Flag */
1677
//#define Reserved          (0x0008)
1678
#define RTCTEVIFG              (0x0004)       /* RTC Time Event Interrupt Flag */
1679
#define RTCAIFG                (0x0002)       /* RTC Alarm Interrupt Flag */
1680
#define RTCRDYIFG              (0x0001)       /* RTC Ready Interrupt Flag */
1681
 
1682
/* RTCCTL01 Control Bits */
1683
//#define Reserved          (0x0080)
1684
#define RTCTEVIE_L             (0x0040)       /* RTC Time Event Interrupt Enable Flag */
1685
#define RTCAIE_L               (0x0020)       /* RTC Alarm Interrupt Enable Flag */
1686
#define RTCRDYIE_L             (0x0010)       /* RTC Ready Interrupt Enable Flag */
1687
//#define Reserved          (0x0008)
1688
#define RTCTEVIFG_L            (0x0004)       /* RTC Time Event Interrupt Flag */
1689
#define RTCAIFG_L              (0x0002)       /* RTC Alarm Interrupt Flag */
1690
#define RTCRDYIFG_L            (0x0001)       /* RTC Ready Interrupt Flag */
1691
 
1692
/* RTCCTL01 Control Bits */
1693
#define RTCBCD_H               (0x0080)       /* RTC BCD  0:Binary / 1:BCD */
1694
#define RTCHOLD_H              (0x0040)       /* RTC Hold */
1695
#define RTCMODE_H              (0x0020)       /* RTC Mode 0:Counter / 1: Calendar */
1696
#define RTCRDY_H               (0x0010)       /* RTC Ready */
1697
#define RTCSSEL1_H             (0x0008)       /* RTC Source Select 1 */
1698
#define RTCSSEL0_H             (0x0004)       /* RTC Source Select 0 */
1699
#define RTCTEV1_H              (0x0002)       /* RTC Time Event 1 */
1700
#define RTCTEV0_H              (0x0001)       /* RTC Time Event 0 */
1701
//#define Reserved          (0x0080)
1702
//#define Reserved          (0x0008)
1703
 
1704
#define RTCSSEL_0              (0x0000)       /* RTC Source Select ACLK */
1705
#define RTCSSEL_1              (0x0400)       /* RTC Source Select SMCLK */
1706
#define RTCSSEL_2              (0x0800)       /* RTC Source Select RT1PS */
1707
#define RTCSSEL_3              (0x0C00)       /* RTC Source Select RT1PS */
1708
#define RTCSSEL__ACLK          (0x0000)       /* RTC Source Select ACLK */
1709
#define RTCSSEL__SMCLK         (0x0400)       /* RTC Source Select SMCLK */
1710
#define RTCSSEL__RT1PS         (0x0800)       /* RTC Source Select RT1PS */
1711
#define RTCTEV_0               (0x0000)       /* RTC Time Event: 0 (Min. changed) */
1712
#define RTCTEV_1               (0x0100)       /* RTC Time Event: 1 (Hour changed) */
1713
#define RTCTEV_2               (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
1714
#define RTCTEV_3               (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
1715
#define RTCTEV__MIN            (0x0000)       /* RTC Time Event: 0 (Min. changed) */
1716
#define RTCTEV__HOUR           (0x0100)       /* RTC Time Event: 1 (Hour changed) */
1717
#define RTCTEV__1200           (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
1718
#define RTCTEV__0000           (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
1719
 
1720
/* RTCCTL23 Control Bits */
1721
#define RTCCALF1               (0x0200)       /* RTC Calibration Frequency Bit 1 */
1722
#define RTCCALF0               (0x0100)       /* RTC Calibration Frequency Bit 0 */
1723
#define RTCCALS                (0x0080)       /* RTC Calibration Sign */
1724
//#define Reserved          (0x0040)
1725
#define RTCCAL5                (0x0020)       /* RTC Calibration Bit 5 */
1726
#define RTCCAL4                (0x0010)       /* RTC Calibration Bit 4 */
1727
#define RTCCAL3                (0x0008)       /* RTC Calibration Bit 3 */
1728
#define RTCCAL2                (0x0004)       /* RTC Calibration Bit 2 */
1729
#define RTCCAL1                (0x0002)       /* RTC Calibration Bit 1 */
1730
#define RTCCAL0                (0x0001)       /* RTC Calibration Bit 0 */
1731
 
1732
/* RTCCTL23 Control Bits */
1733
#define RTCCALS_L              (0x0080)       /* RTC Calibration Sign */
1734
//#define Reserved          (0x0040)
1735
#define RTCCAL5_L              (0x0020)       /* RTC Calibration Bit 5 */
1736
#define RTCCAL4_L              (0x0010)       /* RTC Calibration Bit 4 */
1737
#define RTCCAL3_L              (0x0008)       /* RTC Calibration Bit 3 */
1738
#define RTCCAL2_L              (0x0004)       /* RTC Calibration Bit 2 */
1739
#define RTCCAL1_L              (0x0002)       /* RTC Calibration Bit 1 */
1740
#define RTCCAL0_L              (0x0001)       /* RTC Calibration Bit 0 */
1741
 
1742
/* RTCCTL23 Control Bits */
1743
#define RTCCALF1_H             (0x0002)       /* RTC Calibration Frequency Bit 1 */
1744
#define RTCCALF0_H             (0x0001)       /* RTC Calibration Frequency Bit 0 */
1745
//#define Reserved          (0x0040)
1746
 
1747
#define RTCCALF_0              (0x0000)       /* RTC Calibration Frequency: No Output */
1748
#define RTCCALF_1              (0x0100)       /* RTC Calibration Frequency: 512 Hz */
1749
#define RTCCALF_2              (0x0200)       /* RTC Calibration Frequency: 256 Hz */
1750
#define RTCCALF_3              (0x0300)       /* RTC Calibration Frequency: 1 Hz */
1751
 
1752
/* RTCPS0CTL Control Bits */
1753
//#define Reserved          (0x8000)
1754
#define RT0SSEL                (0x4000)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
1755
#define RT0PSDIV2              (0x2000)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
1756
#define RT0PSDIV1              (0x1000)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
1757
#define RT0PSDIV0              (0x0800)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
1758
//#define Reserved          (0x0400)
1759
//#define Reserved          (0x0200)
1760
#define RT0PSHOLD              (0x0100)       /* RTC Prescale Timer 0 Hold */
1761
//#define Reserved          (0x0080)
1762
//#define Reserved          (0x0040)
1763
//#define Reserved          (0x0020)
1764
#define RT0IP2                 (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
1765
#define RT0IP1                 (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
1766
#define RT0IP0                 (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
1767
#define RT0PSIE                (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
1768
#define RT0PSIFG               (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
1769
 
1770
/* RTCPS0CTL Control Bits */
1771
//#define Reserved          (0x8000)
1772
//#define Reserved          (0x0400)
1773
//#define Reserved          (0x0200)
1774
//#define Reserved          (0x0080)
1775
//#define Reserved          (0x0040)
1776
//#define Reserved          (0x0020)
1777
#define RT0IP2_L               (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
1778
#define RT0IP1_L               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
1779
#define RT0IP0_L               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
1780
#define RT0PSIE_L              (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
1781
#define RT0PSIFG_L             (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
1782
 
1783
/* RTCPS0CTL Control Bits */
1784
//#define Reserved          (0x8000)
1785
#define RT0SSEL_H              (0x0040)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
1786
#define RT0PSDIV2_H            (0x0020)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
1787
#define RT0PSDIV1_H            (0x0010)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
1788
#define RT0PSDIV0_H            (0x0008)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
1789
//#define Reserved          (0x0400)
1790
//#define Reserved          (0x0200)
1791
#define RT0PSHOLD_H            (0x0001)       /* RTC Prescale Timer 0 Hold */
1792
//#define Reserved          (0x0080)
1793
//#define Reserved          (0x0040)
1794
//#define Reserved          (0x0020)
1795
 
1796
#define RT0IP_0                (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
1797
#define RT0IP_1                (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
1798
#define RT0IP_2                (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
1799
#define RT0IP_3                (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
1800
#define RT0IP_4                (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
1801
#define RT0IP_5                (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
1802
#define RT0IP_6                (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
1803
#define RT0IP_7                (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
1804
 
1805
#define RT0PSDIV_0             (0x0000)       /* RTC Prescale Timer 0 Clock Divide /2 */
1806
#define RT0PSDIV_1             (0x0800)       /* RTC Prescale Timer 0 Clock Divide /4 */
1807
#define RT0PSDIV_2             (0x1000)       /* RTC Prescale Timer 0 Clock Divide /8 */
1808
#define RT0PSDIV_3             (0x1800)       /* RTC Prescale Timer 0 Clock Divide /16 */
1809
#define RT0PSDIV_4             (0x2000)       /* RTC Prescale Timer 0 Clock Divide /32 */
1810
#define RT0PSDIV_5             (0x2800)       /* RTC Prescale Timer 0 Clock Divide /64 */
1811
#define RT0PSDIV_6             (0x3000)       /* RTC Prescale Timer 0 Clock Divide /128 */
1812
#define RT0PSDIV_7             (0x3800)       /* RTC Prescale Timer 0 Clock Divide /256 */
1813
 
1814
/* RTCPS1CTL Control Bits */
1815
#define RT1SSEL1               (0x8000)       /* RTC Prescale Timer 1 Source Select Bit 1 */
1816
#define RT1SSEL0               (0x4000)       /* RTC Prescale Timer 1 Source Select Bit 0 */
1817
#define RT1PSDIV2              (0x2000)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
1818
#define RT1PSDIV1              (0x1000)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
1819
#define RT1PSDIV0              (0x0800)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
1820
//#define Reserved          (0x0400)
1821
//#define Reserved          (0x0200)
1822
#define RT1PSHOLD              (0x0100)       /* RTC Prescale Timer 1 Hold */
1823
//#define Reserved          (0x0080)
1824
//#define Reserved          (0x0040)
1825
//#define Reserved          (0x0020)
1826
#define RT1IP2                 (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
1827
#define RT1IP1                 (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
1828
#define RT1IP0                 (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
1829
#define RT1PSIE                (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
1830
#define RT1PSIFG               (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
1831
 
1832
/* RTCPS1CTL Control Bits */
1833
//#define Reserved          (0x0400)
1834
//#define Reserved          (0x0200)
1835
//#define Reserved          (0x0080)
1836
//#define Reserved          (0x0040)
1837
//#define Reserved          (0x0020)
1838
#define RT1IP2_L               (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
1839
#define RT1IP1_L               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
1840
#define RT1IP0_L               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
1841
#define RT1PSIE_L              (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
1842
#define RT1PSIFG_L             (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
1843
 
1844
/* RTCPS1CTL Control Bits */
1845
#define RT1SSEL1_H             (0x0080)       /* RTC Prescale Timer 1 Source Select Bit 1 */
1846
#define RT1SSEL0_H             (0x0040)       /* RTC Prescale Timer 1 Source Select Bit 0 */
1847
#define RT1PSDIV2_H            (0x0020)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
1848
#define RT1PSDIV1_H            (0x0010)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
1849
#define RT1PSDIV0_H            (0x0008)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
1850
//#define Reserved          (0x0400)
1851
//#define Reserved          (0x0200)
1852
#define RT1PSHOLD_H            (0x0001)       /* RTC Prescale Timer 1 Hold */
1853
//#define Reserved          (0x0080)
1854
//#define Reserved          (0x0040)
1855
//#define Reserved          (0x0020)
1856
 
1857
#define RT1IP_0                (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
1858
#define RT1IP_1                (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
1859
#define RT1IP_2                (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
1860
#define RT1IP_3                (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
1861
#define RT1IP_4                (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
1862
#define RT1IP_5                (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
1863
#define RT1IP_6                (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
1864
#define RT1IP_7                (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
1865
 
1866
#define RT1PSDIV_0             (0x0000)       /* RTC Prescale Timer 1 Clock Divide /2 */
1867
#define RT1PSDIV_1             (0x0800)       /* RTC Prescale Timer 1 Clock Divide /4 */
1868
#define RT1PSDIV_2             (0x1000)       /* RTC Prescale Timer 1 Clock Divide /8 */
1869
#define RT1PSDIV_3             (0x1800)       /* RTC Prescale Timer 1 Clock Divide /16 */
1870
#define RT1PSDIV_4             (0x2000)       /* RTC Prescale Timer 1 Clock Divide /32 */
1871
#define RT1PSDIV_5             (0x2800)       /* RTC Prescale Timer 1 Clock Divide /64 */
1872
#define RT1PSDIV_6             (0x3000)       /* RTC Prescale Timer 1 Clock Divide /128 */
1873
#define RT1PSDIV_7             (0x3800)       /* RTC Prescale Timer 1 Clock Divide /256 */
1874
 
1875
#define RT1SSEL_0              (0x0000)       /* RTC Prescale Timer Source Select ACLK */
1876
#define RT1SSEL_1              (0x4000)       /* RTC Prescale Timer Source Select SMCLK */
1877
#define RT1SSEL_2              (0x8000)       /* RTC Prescale Timer Source Select RT0PS */
1878
#define RT1SSEL_3              (0xC000)       /* RTC Prescale Timer Source Select RT0PS */
1879
 
1880
/* RTC Definitions */
1881
#define RTCIV_NONE             (0x0000)       /* No Interrupt pending */
1882
#define RTCIV_RTCRDYIFG        (0x0002)       /* RTC ready: RTCRDYIFG */
1883
#define RTCIV_RTCTEVIFG        (0x0004)       /* RTC interval timer: RTCTEVIFG */
1884
#define RTCIV_RTCAIFG          (0x0006)       /* RTC user alarm: RTCAIFG */
1885
#define RTCIV_RT0PSIFG         (0x0008)       /* RTC prescaler 0: RT0PSIFG */
1886
#define RTCIV_RT1PSIFG         (0x000A)       /* RTC prescaler 1: RT1PSIFG */
1887
 
1888
/* Legacy Definitions */
1889
#define RTC_NONE               (0x0000)       /* No Interrupt pending */
1890
#define RTC_RTCRDYIFG          (0x0002)       /* RTC ready: RTCRDYIFG */
1891
#define RTC_RTCTEVIFG          (0x0004)       /* RTC interval timer: RTCTEVIFG */
1892
#define RTC_RTCAIFG            (0x0006)       /* RTC user alarm: RTCAIFG */
1893
#define RTC_RT0PSIFG           (0x0008)       /* RTC prescaler 0: RT0PSIFG */
1894
#define RTC_RT1PSIFG           (0x000A)       /* RTC prescaler 1: RT1PSIFG */
1895
 
1896
/************************************************************
1897
* SFR - Special Function Register Module
1898
************************************************************/
1899
#define __MSP430_HAS_SFR__                    /* Definition to show that Module is available */
1900
#define __MSP430_BASEADDRESS_SFR__ 0x0100
1901
 
1902
SFR_16BIT(SFRIE1);                            /* Interrupt Enable 1 */
1903
SFR_8BIT(SFRIE1_L);                           /* Interrupt Enable 1 */
1904
SFR_8BIT(SFRIE1_H);                           /* Interrupt Enable 1 */
1905
 
1906
/* SFRIE1 Control Bits */
1907
#define WDTIE                  (0x0001)       /* WDT Interrupt Enable */
1908
#define OFIE                   (0x0002)       /* Osc Fault Enable */
1909
//#define Reserved          (0x0004)
1910
#define VMAIE                  (0x0008)       /* Vacant Memory Interrupt Enable */
1911
#define NMIIE                  (0x0010)       /* NMI Interrupt Enable */
1912
#define ACCVIE                 (0x0020)       /* Flash Access Violation Interrupt Enable */
1913
#define JMBINIE                (0x0040)       /* JTAG Mail Box input Interrupt Enable */
1914
#define JMBOUTIE               (0x0080)       /* JTAG Mail Box output Interrupt Enable */
1915
 
1916
#define WDTIE_L                (0x0001)       /* WDT Interrupt Enable */
1917
#define OFIE_L                 (0x0002)       /* Osc Fault Enable */
1918
//#define Reserved          (0x0004)
1919
#define VMAIE_L                (0x0008)       /* Vacant Memory Interrupt Enable */
1920
#define NMIIE_L                (0x0010)       /* NMI Interrupt Enable */
1921
#define ACCVIE_L               (0x0020)       /* Flash Access Violation Interrupt Enable */
1922
#define JMBINIE_L              (0x0040)       /* JTAG Mail Box input Interrupt Enable */
1923
#define JMBOUTIE_L             (0x0080)       /* JTAG Mail Box output Interrupt Enable */
1924
 
1925
//#define Reserved          (0x0004)
1926
 
1927
SFR_16BIT(SFRIFG1);                           /* Interrupt Flag 1 */
1928
SFR_8BIT(SFRIFG1_L);                          /* Interrupt Flag 1 */
1929
SFR_8BIT(SFRIFG1_H);                          /* Interrupt Flag 1 */
1930
/* SFRIFG1 Control Bits */
1931
#define WDTIFG                 (0x0001)       /* WDT Interrupt Flag */
1932
#define OFIFG                  (0x0002)       /* Osc Fault Flag */
1933
//#define Reserved          (0x0004)
1934
#define VMAIFG                 (0x0008)       /* Vacant Memory Interrupt Flag */
1935
#define NMIIFG                 (0x0010)       /* NMI Interrupt Flag */
1936
//#define Reserved          (0x0020)
1937
#define JMBINIFG               (0x0040)       /* JTAG Mail Box input Interrupt Flag */
1938
#define JMBOUTIFG              (0x0080)       /* JTAG Mail Box output Interrupt Flag */
1939
 
1940
#define WDTIFG_L               (0x0001)       /* WDT Interrupt Flag */
1941
#define OFIFG_L                (0x0002)       /* Osc Fault Flag */
1942
//#define Reserved          (0x0004)
1943
#define VMAIFG_L               (0x0008)       /* Vacant Memory Interrupt Flag */
1944
#define NMIIFG_L               (0x0010)       /* NMI Interrupt Flag */
1945
//#define Reserved          (0x0020)
1946
#define JMBINIFG_L             (0x0040)       /* JTAG Mail Box input Interrupt Flag */
1947
#define JMBOUTIFG_L            (0x0080)       /* JTAG Mail Box output Interrupt Flag */
1948
 
1949
//#define Reserved          (0x0004)
1950
//#define Reserved          (0x0020)
1951
 
1952
SFR_16BIT(SFRRPCR);                           /* RESET Pin Control Register */
1953
SFR_8BIT(SFRRPCR_L);                          /* RESET Pin Control Register */
1954
SFR_8BIT(SFRRPCR_H);                          /* RESET Pin Control Register */
1955
/* SFRRPCR Control Bits */
1956
#define SYSNMI                 (0x0001)       /* NMI select */
1957
#define SYSNMIIES              (0x0002)       /* NMI edge select */
1958
#define SYSRSTUP               (0x0004)       /* RESET Pin pull down/up select */
1959
#define SYSRSTRE               (0x0008)       /* RESET Pin Resistor enable */
1960
 
1961
#define SYSNMI_L               (0x0001)       /* NMI select */
1962
#define SYSNMIIES_L            (0x0002)       /* NMI edge select */
1963
#define SYSRSTUP_L             (0x0004)       /* RESET Pin pull down/up select */
1964
#define SYSRSTRE_L             (0x0008)       /* RESET Pin Resistor enable */
1965
 
1966
/************************************************************
1967
* SYS - System Module
1968
************************************************************/
1969
#define __MSP430_HAS_SYS__                    /* Definition to show that Module is available */
1970
#define __MSP430_BASEADDRESS_SYS__ 0x0180
1971
 
1972
SFR_16BIT(SYSCTL);                            /* System control */
1973
SFR_8BIT(SYSCTL_L);                           /* System control */
1974
SFR_8BIT(SYSCTL_H);                           /* System control */
1975
SFR_16BIT(SYSBSLC);                           /* Boot strap configuration area */
1976
SFR_8BIT(SYSBSLC_L);                          /* Boot strap configuration area */
1977
SFR_8BIT(SYSBSLC_H);                          /* Boot strap configuration area */
1978
SFR_16BIT(SYSJMBC);                           /* JTAG mailbox control */
1979
SFR_8BIT(SYSJMBC_L);                          /* JTAG mailbox control */
1980
SFR_8BIT(SYSJMBC_H);                          /* JTAG mailbox control */
1981
SFR_16BIT(SYSJMBI0);                          /* JTAG mailbox input 0 */
1982
SFR_8BIT(SYSJMBI0_L);                         /* JTAG mailbox input 0 */
1983
SFR_8BIT(SYSJMBI0_H);                         /* JTAG mailbox input 0 */
1984
SFR_16BIT(SYSJMBI1);                          /* JTAG mailbox input 1 */
1985
SFR_8BIT(SYSJMBI1_L);                         /* JTAG mailbox input 1 */
1986
SFR_8BIT(SYSJMBI1_H);                         /* JTAG mailbox input 1 */
1987
SFR_16BIT(SYSJMBO0);                          /* JTAG mailbox output 0 */
1988
SFR_8BIT(SYSJMBO0_L);                         /* JTAG mailbox output 0 */
1989
SFR_8BIT(SYSJMBO0_H);                         /* JTAG mailbox output 0 */
1990
SFR_16BIT(SYSJMBO1);                          /* JTAG mailbox output 1 */
1991
SFR_8BIT(SYSJMBO1_L);                         /* JTAG mailbox output 1 */
1992
SFR_8BIT(SYSJMBO1_H);                         /* JTAG mailbox output 1 */
1993
 
1994
SFR_16BIT(SYSBERRIV);                         /* Bus Error vector generator */
1995
SFR_8BIT(SYSBERRIV_L);                        /* Bus Error vector generator */
1996
SFR_8BIT(SYSBERRIV_H);                        /* Bus Error vector generator */
1997
SFR_16BIT(SYSUNIV);                           /* User NMI vector generator */
1998
SFR_8BIT(SYSUNIV_L);                          /* User NMI vector generator */
1999
SFR_8BIT(SYSUNIV_H);                          /* User NMI vector generator */
2000
SFR_16BIT(SYSSNIV);                           /* System NMI vector generator */
2001
SFR_8BIT(SYSSNIV_L);                          /* System NMI vector generator */
2002
SFR_8BIT(SYSSNIV_H);                          /* System NMI vector generator */
2003
SFR_16BIT(SYSRSTIV);                          /* Reset vector generator */
2004
SFR_8BIT(SYSRSTIV_L);                         /* Reset vector generator */
2005
SFR_8BIT(SYSRSTIV_H);                         /* Reset vector generator */
2006
 
2007
/* SYSCTL Control Bits */
2008
#define SYSRIVECT              (0x0001)       /* SYS - RAM based interrupt vectors */
2009
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2010
#define SYSPMMPE               (0x0004)       /* SYS - PMM access protect */
2011
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2012
#define SYSBSLIND              (0x0010)       /* SYS - TCK/RST indication detected */
2013
#define SYSJTAGPIN             (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2014
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2015
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2016
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2017
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2018
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2019
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2020
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2021
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2022
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2023
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2024
 
2025
/* SYSCTL Control Bits */
2026
#define SYSRIVECT_L            (0x0001)       /* SYS - RAM based interrupt vectors */
2027
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2028
#define SYSPMMPE_L             (0x0004)       /* SYS - PMM access protect */
2029
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2030
#define SYSBSLIND_L            (0x0010)       /* SYS - TCK/RST indication detected */
2031
#define SYSJTAGPIN_L           (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2032
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2033
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2034
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2035
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2036
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2037
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2038
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2039
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2040
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2041
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2042
 
2043
/* SYSCTL Control Bits */
2044
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2045
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2046
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2047
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2048
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2049
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2050
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2051
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2052
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2053
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2054
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2055
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2056
 
2057
/* SYSBSLC Control Bits */
2058
#define SYSBSLSIZE0            (0x0001)       /* SYS - BSL Protection Size 0 */
2059
#define SYSBSLSIZE1            (0x0002)       /* SYS - BSL Protection Size 1 */
2060
#define SYSBSLR                (0x0004)       /* SYS - RAM assigned to BSL */
2061
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2062
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2063
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2064
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2065
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2066
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2067
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2068
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2069
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2070
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2071
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2072
#define SYSBSLOFF              (0x4000)       /* SYS - BSL Memeory disabled */
2073
#define SYSBSLPE               (0x8000)       /* SYS - BSL Memory protection enabled */
2074
 
2075
/* SYSBSLC Control Bits */
2076
#define SYSBSLSIZE0_L          (0x0001)       /* SYS - BSL Protection Size 0 */
2077
#define SYSBSLSIZE1_L          (0x0002)       /* SYS - BSL Protection Size 1 */
2078
#define SYSBSLR_L              (0x0004)       /* SYS - RAM assigned to BSL */
2079
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2080
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2081
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2082
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2083
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2084
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2085
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2086
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2087
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2088
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2089
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2090
 
2091
/* SYSBSLC Control Bits */
2092
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2093
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2094
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2095
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2096
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2097
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2098
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2099
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2100
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2101
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2102
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2103
#define SYSBSLOFF_H            (0x0040)       /* SYS - BSL Memeory disabled */
2104
#define SYSBSLPE_H             (0x0080)       /* SYS - BSL Memory protection enabled */
2105
 
2106
/* SYSJMBC Control Bits */
2107
#define JMBIN0FG               (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2108
#define JMBIN1FG               (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2109
#define JMBOUT0FG              (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2110
#define JMBOUT1FG              (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2111
#define JMBMODE                (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2112
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2113
#define JMBCLR0OFF             (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2114
#define JMBCLR1OFF             (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2115
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2116
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2117
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2118
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2119
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2120
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2121
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2122
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2123
 
2124
/* SYSJMBC Control Bits */
2125
#define JMBIN0FG_L             (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2126
#define JMBIN1FG_L             (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2127
#define JMBOUT0FG_L            (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2128
#define JMBOUT1FG_L            (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2129
#define JMBMODE_L              (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2130
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2131
#define JMBCLR0OFF_L           (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2132
#define JMBCLR1OFF_L           (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2133
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2134
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2135
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2136
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2137
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2138
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2139
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2140
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2141
 
2142
/* SYSJMBC Control Bits */
2143
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2144
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2145
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2146
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2147
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2148
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2149
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2150
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2151
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2152
 
2153
/* SYSUNIV Definitions */
2154
#define SYSUNIV_NONE           (0x0000)       /* No Interrupt pending */
2155
#define SYSUNIV_NMIIFG         (0x0002)       /* SYSUNIV : NMIIFG */
2156
#define SYSUNIV_OFIFG          (0x0004)       /* SYSUNIV : Osc. Fail - OFIFG */
2157
#define SYSUNIV_ACCVIFG        (0x0006)       /* SYSUNIV : Access Violation - ACCVIFG */
2158
#define SYSUNIV_BUSIFG         (0x0008)       /* SYSUNIV : Bus Error */
2159
#define SYSUNIV_SYSBUSIV       (0x0008)       /* SYSUNIV : Bus Error - SYSBERRIFG (legacy) */
2160
 
2161
/* SYSSNIV Definitions */
2162
#define SYSSNIV_NONE           (0x0000)       /* No Interrupt pending */
2163
#define SYSSNIV_SVMLIFG        (0x0002)       /* SYSSNIV : SVMLIFG */
2164
#define SYSSNIV_SVMHIFG        (0x0004)       /* SYSSNIV : SVMHIFG */
2165
#define SYSSNIV_DLYLIFG        (0x0006)       /* SYSSNIV : DLYLIFG */
2166
#define SYSSNIV_DLYHIFG        (0x0008)       /* SYSSNIV : DLYHIFG */
2167
#define SYSSNIV_VMAIFG         (0x000A)       /* SYSSNIV : VMAIFG */
2168
#define SYSSNIV_JMBINIFG       (0x000C)       /* SYSSNIV : JMBINIFG */
2169
#define SYSSNIV_JMBOUTIFG      (0x000E)       /* SYSSNIV : JMBOUTIFG */
2170
#define SYSSNIV_VLRLIFG        (0x0010)       /* SYSSNIV : VLRLIFG */
2171
#define SYSSNIV_VLRHIFG        (0x0012)       /* SYSSNIV : VLRHIFG */
2172
 
2173
/* SYSRSTIV Definitions */
2174
#define SYSRSTIV_NONE          (0x0000)       /* No Interrupt pending */
2175
#define SYSRSTIV_BOR           (0x0002)       /* SYSRSTIV : BOR */
2176
#define SYSRSTIV_RSTNMI        (0x0004)       /* SYSRSTIV : RST/NMI */
2177
#define SYSRSTIV_DOBOR         (0x0006)       /* SYSRSTIV : Do BOR */
2178
#define SYSRSTIV_LPM5WU        (0x0008)       /* SYSRSTIV : Port LPM5 Wake Up */
2179
#define SYSRSTIV_SECYV         (0x000A)       /* SYSRSTIV : Security violation */
2180
#define SYSRSTIV_SVSL          (0x000C)       /* SYSRSTIV : SVSL */
2181
#define SYSRSTIV_SVSH          (0x000E)       /* SYSRSTIV : SVSH */
2182
#define SYSRSTIV_SVML_OVP      (0x0010)       /* SYSRSTIV : SVML_OVP */
2183
#define SYSRSTIV_SVMH_OVP      (0x0012)       /* SYSRSTIV : SVMH_OVP */
2184
#define SYSRSTIV_DOPOR         (0x0014)       /* SYSRSTIV : Do POR */
2185
#define SYSRSTIV_WDTTO         (0x0016)       /* SYSRSTIV : WDT Time out */
2186
#define SYSRSTIV_WDTKEY        (0x0018)       /* SYSRSTIV : WDTKEY violation */
2187
#define SYSRSTIV_KEYV          (0x001A)       /* SYSRSTIV : Flash Key violation */
2188
#define SYSRSTIV_FLLUL         (0x001C)       /* SYSRSTIV : FLL unlock */
2189
#define SYSRSTIV_PERF          (0x001E)       /* SYSRSTIV : peripheral/config area fetch */
2190
#define SYSRSTIV_PMMKEY        (0x0020)       /* SYSRSTIV : PMMKEY violation */
2191
 
2192
/************************************************************
2193
* Timer0_A5
2194
************************************************************/
2195
#define __MSP430_HAS_T0A5__                   /* Definition to show that Module is available */
2196
#define __MSP430_BASEADDRESS_T0A5__ 0x0340
2197
 
2198
SFR_16BIT(TA0CTL);                            /* Timer0_A5 Control */
2199
SFR_16BIT(TA0CCTL0);                          /* Timer0_A5 Capture/Compare Control 0 */
2200
SFR_16BIT(TA0CCTL1);                          /* Timer0_A5 Capture/Compare Control 1 */
2201
SFR_16BIT(TA0CCTL2);                          /* Timer0_A5 Capture/Compare Control 2 */
2202
SFR_16BIT(TA0CCTL3);                          /* Timer0_A5 Capture/Compare Control 3 */
2203
SFR_16BIT(TA0CCTL4);                          /* Timer0_A5 Capture/Compare Control 4 */
2204
SFR_16BIT(TA0R);                              /* Timer0_A5 */
2205
SFR_16BIT(TA0CCR0);                           /* Timer0_A5 Capture/Compare 0 */
2206
SFR_16BIT(TA0CCR1);                           /* Timer0_A5 Capture/Compare 1 */
2207
SFR_16BIT(TA0CCR2);                           /* Timer0_A5 Capture/Compare 2 */
2208
SFR_16BIT(TA0CCR3);                           /* Timer0_A5 Capture/Compare 3 */
2209
SFR_16BIT(TA0CCR4);                           /* Timer0_A5 Capture/Compare 4 */
2210
SFR_16BIT(TA0IV);                             /* Timer0_A5 Interrupt Vector Word */
2211
SFR_16BIT(TA0EX0);                            /* Timer0_A5 Expansion Register 0 */
2212
 
2213
/* TAxCTL Control Bits */
2214
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
2215
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
2216
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
2217
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
2218
#define MC1                    (0x0020)       /* Timer A mode control 1 */
2219
#define MC0                    (0x0010)       /* Timer A mode control 0 */
2220
#define TACLR                  (0x0004)       /* Timer A counter clear */
2221
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
2222
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
2223
 
2224
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
2225
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2226
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2227
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2228
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
2229
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
2230
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
2231
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
2232
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2233
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2234
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2235
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2236
#define MC__STOP               (0*0x10u)      /* Timer A mode control: 0 - Stop */
2237
#define MC__UP                 (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2238
#define MC__CONTINOUS          (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2239
#define MC__UPDOWN             (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2240
#define ID__1                  (0*0x40u)      /* Timer A input divider: 0 - /1 */
2241
#define ID__2                  (1*0x40u)      /* Timer A input divider: 1 - /2 */
2242
#define ID__4                  (2*0x40u)      /* Timer A input divider: 2 - /4 */
2243
#define ID__8                  (3*0x40u)      /* Timer A input divider: 3 - /8 */
2244
#define TASSEL__TACLK          (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2245
#define TASSEL__ACLK           (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2246
#define TASSEL__SMCLK          (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2247
#define TASSEL__INCLK          (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2248
 
2249
/* TAxCCTLx Control Bits */
2250
#define CM1                    (0x8000)       /* Capture mode 1 */
2251
#define CM0                    (0x4000)       /* Capture mode 0 */
2252
#define CCIS1                  (0x2000)       /* Capture input select 1 */
2253
#define CCIS0                  (0x1000)       /* Capture input select 0 */
2254
#define SCS                    (0x0800)       /* Capture sychronize */
2255
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
2256
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
2257
#define OUTMOD2                (0x0080)       /* Output mode 2 */
2258
#define OUTMOD1                (0x0040)       /* Output mode 1 */
2259
#define OUTMOD0                (0x0020)       /* Output mode 0 */
2260
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
2261
#define CCI                    (0x0008)       /* Capture input signal (read) */
2262
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
2263
#define COV                    (0x0002)       /* Capture/compare overflow flag */
2264
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
2265
 
2266
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
2267
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
2268
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
2269
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
2270
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
2271
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
2272
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
2273
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
2274
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
2275
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
2276
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
2277
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
2278
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
2279
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
2280
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
2281
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
2282
 
2283
/* TAxEX0 Control Bits */
2284
#define TAIDEX0                (0x0001)       /* Timer A Input divider expansion Bit: 0 */
2285
#define TAIDEX1                (0x0002)       /* Timer A Input divider expansion Bit: 1 */
2286
#define TAIDEX2                (0x0004)       /* Timer A Input divider expansion Bit: 2 */
2287
 
2288
#define TAIDEX_0               (0*0x0001u)    /* Timer A Input divider expansion : /1 */
2289
#define TAIDEX_1               (1*0x0001u)    /* Timer A Input divider expansion : /2 */
2290
#define TAIDEX_2               (2*0x0001u)    /* Timer A Input divider expansion : /3 */
2291
#define TAIDEX_3               (3*0x0001u)    /* Timer A Input divider expansion : /4 */
2292
#define TAIDEX_4               (4*0x0001u)    /* Timer A Input divider expansion : /5 */
2293
#define TAIDEX_5               (5*0x0001u)    /* Timer A Input divider expansion : /6 */
2294
#define TAIDEX_6               (6*0x0001u)    /* Timer A Input divider expansion : /7 */
2295
#define TAIDEX_7               (7*0x0001u)    /* Timer A Input divider expansion : /8 */
2296
 
2297
/* T0A5IV Definitions */
2298
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
2299
#define TA0IV_TA0CCR1          (0x0002)       /* TA0CCR1_CCIFG */
2300
#define TA0IV_TA0CCR2          (0x0004)       /* TA0CCR2_CCIFG */
2301
#define TA0IV_TA0CCR3          (0x0006)       /* TA0CCR3_CCIFG */
2302
#define TA0IV_TA0CCR4          (0x0008)       /* TA0CCR4_CCIFG */
2303
#define TA0IV_5                (0x000A)       /* Reserved */
2304
#define TA0IV_6                (0x000C)       /* Reserved */
2305
#define TA0IV_TA0IFG           (0x000E)       /* TA0IFG */
2306
 
2307
/************************************************************
2308
* Timer1_A3
2309
************************************************************/
2310
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
2311
#define __MSP430_BASEADDRESS_T1A3__ 0x0380
2312
 
2313
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
2314
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
2315
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
2316
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
2317
SFR_16BIT(TA1R);                              /* Timer1_A3 */
2318
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
2319
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
2320
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
2321
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
2322
SFR_16BIT(TA1EX0);                            /* Timer1_A3 Expansion Register 0 */
2323
 
2324
/* Bits are already defined within the Timer0_Ax */
2325
 
2326
/* TA1IV Definitions */
2327
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
2328
#define TA1IV_TA1CCR1          (0x0002)       /* TA1CCR1_CCIFG */
2329
#define TA1IV_TA1CCR2          (0x0004)       /* TA1CCR2_CCIFG */
2330
#define TA1IV_3                (0x0006)       /* Reserved */
2331
#define TA1IV_4                (0x0008)       /* Reserved */
2332
#define TA1IV_5                (0x000A)       /* Reserved */
2333
#define TA1IV_6                (0x000C)       /* Reserved */
2334
#define TA1IV_TA1IFG           (0x000E)       /* TA1IFG */
2335
 
2336
/************************************************************
2337
* Timer2_A3
2338
************************************************************/
2339
#define __MSP430_HAS_T2A3__                   /* Definition to show that Module is available */
2340
#define __MSP430_BASEADDRESS_T2A3__ 0x0400
2341
 
2342
SFR_16BIT(TA2CTL);                            /* Timer2_A3 Control */
2343
SFR_16BIT(TA2CCTL0);                          /* Timer2_A3 Capture/Compare Control 0 */
2344
SFR_16BIT(TA2CCTL1);                          /* Timer2_A3 Capture/Compare Control 1 */
2345
SFR_16BIT(TA2CCTL2);                          /* Timer2_A3 Capture/Compare Control 2 */
2346
SFR_16BIT(TA2R);                              /* Timer2_A3 */
2347
SFR_16BIT(TA2CCR0);                           /* Timer2_A3 Capture/Compare 0 */
2348
SFR_16BIT(TA2CCR1);                           /* Timer2_A3 Capture/Compare 1 */
2349
SFR_16BIT(TA2CCR2);                           /* Timer2_A3 Capture/Compare 2 */
2350
SFR_16BIT(TA2IV);                             /* Timer2_A3 Interrupt Vector Word */
2351
SFR_16BIT(TA2EX0);                            /* Timer2_A3 Expansion Register 0 */
2352
 
2353
/* Bits are already defined within the Timer0_Ax */
2354
 
2355
/* TA2IV Definitions */
2356
#define TA2IV_NONE             (0x0000)       /* No Interrupt pending */
2357
#define TA2IV_TA1CCR1          (0x0002)       /* TA2CCR1_CCIFG */
2358
#define TA2IV_TA1CCR2          (0x0004)       /* TA2CCR2_CCIFG */
2359
#define TA2IV_3                (0x0006)       /* Reserved */
2360
#define TA2IV_4                (0x0008)       /* Reserved */
2361
#define TA2IV_5                (0x000A)       /* Reserved */
2362
#define TA2IV_6                (0x000C)       /* Reserved */
2363
#define TA2IV_TA2IFG           (0x000E)       /* TA2IFG */
2364
 
2365
/************************************************************
2366
* Timer0_B7
2367
************************************************************/
2368
#define __MSP430_HAS_T0B7__                   /* Definition to show that Module is available */
2369
#define __MSP430_BASEADDRESS_T0B7__ 0x03C0
2370
 
2371
SFR_16BIT(TB0CTL);                            /* Timer0_B7 Control */
2372
SFR_16BIT(TB0CCTL0);                          /* Timer0_B7 Capture/Compare Control 0 */
2373
SFR_16BIT(TB0CCTL1);                          /* Timer0_B7 Capture/Compare Control 1 */
2374
SFR_16BIT(TB0CCTL2);                          /* Timer0_B7 Capture/Compare Control 2 */
2375
SFR_16BIT(TB0CCTL3);                          /* Timer0_B7 Capture/Compare Control 3 */
2376
SFR_16BIT(TB0CCTL4);                          /* Timer0_B7 Capture/Compare Control 4 */
2377
SFR_16BIT(TB0CCTL5);                          /* Timer0_B7 Capture/Compare Control 5 */
2378
SFR_16BIT(TB0CCTL6);                          /* Timer0_B7 Capture/Compare Control 6 */
2379
SFR_16BIT(TB0R);                              /* Timer0_B7 */
2380
SFR_16BIT(TB0CCR0);                           /* Timer0_B7 Capture/Compare 0 */
2381
SFR_16BIT(TB0CCR1);                           /* Timer0_B7 Capture/Compare 1 */
2382
SFR_16BIT(TB0CCR2);                           /* Timer0_B7 Capture/Compare 2 */
2383
SFR_16BIT(TB0CCR3);                           /* Timer0_B7 Capture/Compare 3 */
2384
SFR_16BIT(TB0CCR4);                           /* Timer0_B7 Capture/Compare 4 */
2385
SFR_16BIT(TB0CCR5);                           /* Timer0_B7 Capture/Compare 5 */
2386
SFR_16BIT(TB0CCR6);                           /* Timer0_B7 Capture/Compare 6 */
2387
SFR_16BIT(TB0EX0);                            /* Timer0_B7 Expansion Register 0 */
2388
SFR_16BIT(TB0IV);                             /* Timer0_B7 Interrupt Vector Word */
2389
 
2390
/* Legacy Type Definitions for TimerB */
2391
#define TBCTL                  TB0CTL         /* Timer0_B7 Control */
2392
#define TBCCTL0                TB0CCTL0       /* Timer0_B7 Capture/Compare Control 0 */
2393
#define TBCCTL1                TB0CCTL1       /* Timer0_B7 Capture/Compare Control 1 */
2394
#define TBCCTL2                TB0CCTL2       /* Timer0_B7 Capture/Compare Control 2 */
2395
#define TBCCTL3                TB0CCTL3       /* Timer0_B7 Capture/Compare Control 3 */
2396
#define TBCCTL4                TB0CCTL4       /* Timer0_B7 Capture/Compare Control 4 */
2397
#define TBCCTL5                TB0CCTL5       /* Timer0_B7 Capture/Compare Control 5 */
2398
#define TBCCTL6                TB0CCTL6       /* Timer0_B7 Capture/Compare Control 6 */
2399
#define TBR                    TB0R           /* Timer0_B7 */
2400
#define TBCCR0                 TB0CCR0        /* Timer0_B7 Capture/Compare 0 */
2401
#define TBCCR1                 TB0CCR1        /* Timer0_B7 Capture/Compare 1 */
2402
#define TBCCR2                 TB0CCR2        /* Timer0_B7 Capture/Compare 2 */
2403
#define TBCCR3                 TB0CCR3        /* Timer0_B7 Capture/Compare 3 */
2404
#define TBCCR4                 TB0CCR4        /* Timer0_B7 Capture/Compare 4 */
2405
#define TBCCR5                 TB0CCR5        /* Timer0_B7 Capture/Compare 5 */
2406
#define TBCCR6                 TB0CCR6        /* Timer0_B7 Capture/Compare 6 */
2407
#define TBEX0                  TB0EX0         /* Timer0_B7 Expansion Register 0 */
2408
#define TBIV                   TB0IV          /* Timer0_B7 Interrupt Vector Word */
2409
#define TIMERB1_VECTOR       TIMER0_B1_VECTOR /* Timer0_B7 CC1-6, TB */
2410
#define TIMERB0_VECTOR       TIMER0_B0_VECTOR /* Timer0_B7 CC0 */
2411
 
2412
/* TBxCTL Control Bits */
2413
#define TBCLGRP1               (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2414
#define TBCLGRP0               (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2415
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
2416
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
2417
#define TBSSEL1                (0x0200)       /* Clock source 1 */
2418
#define TBSSEL0                (0x0100)       /* Clock source 0 */
2419
#define TBCLR                  (0x0004)       /* Timer0_B7 counter clear */
2420
#define TBIE                   (0x0002)       /* Timer0_B7 interrupt enable */
2421
#define TBIFG                  (0x0001)       /* Timer0_B7 interrupt flag */
2422
 
2423
#define SHR1                   (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2424
#define SHR0                   (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2425
 
2426
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
2427
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
2428
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
2429
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
2430
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
2431
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
2432
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
2433
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
2434
#define SHR_0                  (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2435
#define SHR_1                  (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2436
#define SHR_2                  (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2437
#define SHR_3                  (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2438
#define TBCLGRP_0              (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2439
#define TBCLGRP_1              (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2440
#define TBCLGRP_2              (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2441
#define TBCLGRP_3              (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2442
#define TBSSEL__TACLK          (0*0x100u)     /* Timer0_B7 clock source select: 0 - TACLK */
2443
#define TBSSEL__ACLK           (1*0x100u)     /* Timer0_B7 clock source select: 1 - ACLK  */
2444
#define TBSSEL__SMCLK          (2*0x100u)     /* Timer0_B7 clock source select: 2 - SMCLK */
2445
#define TBSSEL__INCLK          (3*0x100u)     /* Timer0_B7 clock source select: 3 - INCLK */
2446
#define CNTL__16               (0*0x0800u)    /* Counter lenght: 16 bit */
2447
#define CNTL__12               (1*0x0800u)    /* Counter lenght: 12 bit */
2448
#define CNTL__10               (2*0x0800u)    /* Counter lenght: 10 bit */
2449
#define CNTL__8                (3*0x0800u)    /* Counter lenght:  8 bit */
2450
 
2451
/* Additional Timer B Control Register bits are defined in Timer A */
2452
/* TBxCCTLx Control Bits */
2453
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
2454
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
2455
 
2456
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
2457
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
2458
 
2459
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2460
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2461
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2462
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2463
 
2464
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2465
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2466
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2467
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2468
 
2469
/* TBxEX0 Control Bits */
2470
#define TBIDEX0                (0x0001)       /* Timer0_B7 Input divider expansion Bit: 0 */
2471
#define TBIDEX1                (0x0002)       /* Timer0_B7 Input divider expansion Bit: 1 */
2472
#define TBIDEX2                (0x0004)       /* Timer0_B7 Input divider expansion Bit: 2 */
2473
 
2474
#define TBIDEX_0               (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2475
#define TBIDEX_1               (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2476
#define TBIDEX_2               (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2477
#define TBIDEX_3               (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2478
#define TBIDEX_4               (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2479
#define TBIDEX_5               (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2480
#define TBIDEX_6               (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2481
#define TBIDEX_7               (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2482
#define TBIDEX__1              (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2483
#define TBIDEX__2              (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2484
#define TBIDEX__3              (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2485
#define TBIDEX__4              (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2486
#define TBIDEX__5              (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2487
#define TBIDEX__6              (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2488
#define TBIDEX__7              (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2489
#define TBIDEX__8              (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2490
 
2491
/* TB0IV Definitions */
2492
#define TB0IV_NONE             (0x0000)       /* No Interrupt pending */
2493
#define TB0IV_TB1CCR1          (0x0002)       /* TBCCR1_CCIFG */
2494
#define TB0IV_TB1CCR2          (0x0004)       /* TBCCR2_CCIFG */
2495
#define TB0IV_3                (0x0006)       /* Reserved */
2496
#define TB0IV_4                (0x0008)       /* Reserved */
2497
#define TB0IV_5                (0x000A)       /* Reserved */
2498
#define TB0IV_6                (0x000C)       /* Reserved */
2499
#define TB0IV_TB0IFG           (0x000E)       /* TBIFG */
2500
 
2501
 
2502
/************************************************************
2503
* USB
2504
************************************************************/
2505
#define __MSP430_HAS_USB__                    /* Definition to show that Module is available */
2506
#define __MSP430_BASEADDRESS_USB__ 0x0900
2507
 
2508
/* ========================================================================= */
2509
/* USB Configuration Registers */
2510
/* ========================================================================= */
2511
SFR_16BIT(USBKEYID);                          /* USB Controller key register */
2512
SFR_8BIT(USBKEYID_L);                         /* USB Controller key register */
2513
SFR_8BIT(USBKEYID_H);                         /* USB Controller key register */
2514
SFR_16BIT(USBCNF);                            /* USB Module  configuration register */
2515
SFR_8BIT(USBCNF_L);                           /* USB Module  configuration register */
2516
SFR_8BIT(USBCNF_H);                           /* USB Module  configuration register */
2517
SFR_16BIT(USBPHYCTL);                         /* USB PHY control register */
2518
SFR_8BIT(USBPHYCTL_L);                        /* USB PHY control register */
2519
SFR_8BIT(USBPHYCTL_H);                        /* USB PHY control register */
2520
SFR_16BIT(USBPWRCTL);                         /* USB Power control register */
2521
SFR_8BIT(USBPWRCTL_L);                        /* USB Power control register */
2522
SFR_8BIT(USBPWRCTL_H);                        /* USB Power control register */
2523
SFR_16BIT(USBPLLCTL);                         /* USB PLL control register */
2524
SFR_8BIT(USBPLLCTL_L);                        /* USB PLL control register */
2525
SFR_8BIT(USBPLLCTL_H);                        /* USB PLL control register */
2526
SFR_16BIT(USBPLLDIVB);                        /* USB PLL Clock Divider Buffer control register */
2527
SFR_8BIT(USBPLLDIVB_L);                       /* USB PLL Clock Divider Buffer control register */
2528
SFR_8BIT(USBPLLDIVB_H);                       /* USB PLL Clock Divider Buffer control register */
2529
SFR_16BIT(USBPLLIR);                          /* USB PLL Interrupt control register */
2530
SFR_8BIT(USBPLLIR_L);                         /* USB PLL Interrupt control register */
2531
SFR_8BIT(USBPLLIR_H);                         /* USB PLL Interrupt control register */
2532
 
2533
#define USBKEYPID              USBKEYID       /* Legacy Definition: USB Controller key register */
2534
#define USBKEY                 (0x9628)       /* USB Control Register key */
2535
 
2536
/* USBCNF Control Bits */
2537
#define USB_EN                 (0x0001)       /* USB - Module enable */
2538
#define PUR_EN                 (0x0002)       /* USB - PUR pin enable */
2539
#define PUR_IN                 (0x0004)       /* USB - PUR pin input value */
2540
#define BLKRDY                 (0x0008)       /* USB - Block ready signal for DMA */
2541
#define FNTEN                  (0x0010)       /* USB - Frame Number receive Trigger enable for DMA */
2542
//#define RESERVED            (0x0020)  /* USB -  */
2543
//#define RESERVED            (0x0040)  /* USB -  */
2544
//#define RESERVED            (0x0080)  /* USB -  */
2545
//#define RESERVED            (0x0100)  /* USB -  */
2546
//#define RESERVED            (0x0200)  /* USB -  */
2547
//#define RESERVED            (0x0400)  /* USB -  */
2548
//#define RESERVED            (0x0800)  /* USB -  */
2549
//#define RESERVED            (0x1000)  /* USB -  */
2550
//#define RESERVED            (0x2000)  /* USB -  */
2551
//#define RESERVED            (0x4000)  /* USB -  */
2552
//#define RESERVED            (0x8000)  /* USB -  */
2553
 
2554
/* USBCNF Control Bits */
2555
#define USB_EN_L               (0x0001)       /* USB - Module enable */
2556
#define PUR_EN_L               (0x0002)       /* USB - PUR pin enable */
2557
#define PUR_IN_L               (0x0004)       /* USB - PUR pin input value */
2558
#define BLKRDY_L               (0x0008)       /* USB - Block ready signal for DMA */
2559
#define FNTEN_L                (0x0010)       /* USB - Frame Number receive Trigger enable for DMA */
2560
//#define RESERVED            (0x0020)  /* USB -  */
2561
//#define RESERVED            (0x0040)  /* USB -  */
2562
//#define RESERVED            (0x0080)  /* USB -  */
2563
//#define RESERVED            (0x0100)  /* USB -  */
2564
//#define RESERVED            (0x0200)  /* USB -  */
2565
//#define RESERVED            (0x0400)  /* USB -  */
2566
//#define RESERVED            (0x0800)  /* USB -  */
2567
//#define RESERVED            (0x1000)  /* USB -  */
2568
//#define RESERVED            (0x2000)  /* USB -  */
2569
//#define RESERVED            (0x4000)  /* USB -  */
2570
//#define RESERVED            (0x8000)  /* USB -  */
2571
 
2572
/* USBCNF Control Bits */
2573
//#define RESERVED            (0x0020)  /* USB -  */
2574
//#define RESERVED            (0x0040)  /* USB -  */
2575
//#define RESERVED            (0x0080)  /* USB -  */
2576
//#define RESERVED            (0x0100)  /* USB -  */
2577
//#define RESERVED            (0x0200)  /* USB -  */
2578
//#define RESERVED            (0x0400)  /* USB -  */
2579
//#define RESERVED            (0x0800)  /* USB -  */
2580
//#define RESERVED            (0x1000)  /* USB -  */
2581
//#define RESERVED            (0x2000)  /* USB -  */
2582
//#define RESERVED            (0x4000)  /* USB -  */
2583
//#define RESERVED            (0x8000)  /* USB -  */
2584
 
2585
/* USBPHYCTL Control Bits */
2586
#define PUOUT0                 (0x0001)       /* USB - USB Port Output Signal Bit 0 */
2587
#define PUOUT1                 (0x0002)       /* USB - USB Port Output Signal Bit 1 */
2588
#define PUIN0                  (0x0004)       /* USB - PU0/DP Input Data */
2589
#define PUIN1                  (0x0008)       /* USB - PU1/DM Input Data */
2590
//#define RESERVED            (0x0010)  /* USB -  */
2591
#define PUOPE                  (0x0020)       /* USB - USB Port Output Enable */
2592
//#define RESERVED            (0x0040)  /* USB -  */
2593
#define PUSEL                  (0x0080)       /* USB - USB Port Function Select */
2594
#define PUIPE                  (0x0100)       /* USB - PHY Single Ended Input enable */
2595
//#define RESERVED            (0x0200)  /* USB -  */
2596
//#define RESERVED            (0x0100)  /* USB -  */
2597
//#define RESERVED            (0x0200)  /* USB -  */
2598
//#define RESERVED            (0x0400)  /* USB -  */
2599
//#define RESERVED            (0x0800)  /* USB -  */
2600
//#define RESERVED            (0x1000)  /* USB -  */
2601
//#define RESERVED            (0x2000)  /* USB -  */
2602
//#define RESERVED            (0x4000)  /* USB -  */
2603
//#define RESERVED            (0x8000)  /* USB -  */
2604
 
2605
/* USBPHYCTL Control Bits */
2606
#define PUOUT0_L               (0x0001)       /* USB - USB Port Output Signal Bit 0 */
2607
#define PUOUT1_L               (0x0002)       /* USB - USB Port Output Signal Bit 1 */
2608
#define PUIN0_L                (0x0004)       /* USB - PU0/DP Input Data */
2609
#define PUIN1_L                (0x0008)       /* USB - PU1/DM Input Data */
2610
//#define RESERVED            (0x0010)  /* USB -  */
2611
#define PUOPE_L                (0x0020)       /* USB - USB Port Output Enable */
2612
//#define RESERVED            (0x0040)  /* USB -  */
2613
#define PUSEL_L                (0x0080)       /* USB - USB Port Function Select */
2614
//#define RESERVED            (0x0200)  /* USB -  */
2615
//#define RESERVED            (0x0100)  /* USB -  */
2616
//#define RESERVED            (0x0200)  /* USB -  */
2617
//#define RESERVED            (0x0400)  /* USB -  */
2618
//#define RESERVED            (0x0800)  /* USB -  */
2619
//#define RESERVED            (0x1000)  /* USB -  */
2620
//#define RESERVED            (0x2000)  /* USB -  */
2621
//#define RESERVED            (0x4000)  /* USB -  */
2622
//#define RESERVED            (0x8000)  /* USB -  */
2623
 
2624
/* USBPHYCTL Control Bits */
2625
//#define RESERVED            (0x0010)  /* USB -  */
2626
//#define RESERVED            (0x0040)  /* USB -  */
2627
#define PUIPE_H                (0x0001)       /* USB - PHY Single Ended Input enable */
2628
//#define RESERVED            (0x0200)  /* USB -  */
2629
//#define RESERVED            (0x0100)  /* USB -  */
2630
//#define RESERVED            (0x0200)  /* USB -  */
2631
//#define RESERVED            (0x0400)  /* USB -  */
2632
//#define RESERVED            (0x0800)  /* USB -  */
2633
//#define RESERVED            (0x1000)  /* USB -  */
2634
//#define RESERVED            (0x2000)  /* USB -  */
2635
//#define RESERVED            (0x4000)  /* USB -  */
2636
//#define RESERVED            (0x8000)  /* USB -  */
2637
 
2638
#define PUDIR                  (0x0020)       /* USB - Legacy Definition: USB Port Output Enable */
2639
#define PSEIEN                 (0x0100)       /* USB - Legacy Definition: PHY Single Ended Input enable */
2640
 
2641
/* USBPWRCTL Control Bits */
2642
#define VUOVLIFG               (0x0001)       /* USB - VUSB Overload Interrupt Flag */
2643
#define VBONIFG                (0x0002)       /* USB - VBUS "Coming ON" Interrupt Flag */
2644
#define VBOFFIFG               (0x0004)       /* USB - VBUS "Going OFF" Interrupt Flag */
2645
#define USBBGVBV               (0x0008)       /* USB - USB Bandgap and VBUS valid */
2646
#define USBDETEN               (0x0010)       /* USB - VBUS on/off events enable */
2647
#define OVLAOFF                (0x0020)       /* USB - LDO overload auto off enable */
2648
#define SLDOAON                (0x0040)       /* USB - Secondary LDO auto on enable */
2649
//#define RESERVED            (0x0080)  /* USB -  */
2650
#define VUOVLIE                (0x0100)       /* USB - Overload indication Interrupt Enable */
2651
#define VBONIE                 (0x0200)       /* USB - VBUS "Coming ON" Interrupt Enable */
2652
#define VBOFFIE                (0x0400)       /* USB - VBUS "Going OFF" Interrupt Enable */
2653
#define VUSBEN                 (0x0800)       /* USB - LDO Enable (3.3V) */
2654
#define SLDOEN                 (0x1000)       /* USB - Secondary LDO Enable (1.8V) */
2655
//#define RESERVED            (0x2000)  /* USB -  */
2656
//#define RESERVED            (0x4000)  /* USB -  */
2657
//#define RESERVED            (0x8000)  /* USB -  */
2658
 
2659
/* USBPWRCTL Control Bits */
2660
#define VUOVLIFG_L             (0x0001)       /* USB - VUSB Overload Interrupt Flag */
2661
#define VBONIFG_L              (0x0002)       /* USB - VBUS "Coming ON" Interrupt Flag */
2662
#define VBOFFIFG_L             (0x0004)       /* USB - VBUS "Going OFF" Interrupt Flag */
2663
#define USBBGVBV_L             (0x0008)       /* USB - USB Bandgap and VBUS valid */
2664
#define USBDETEN_L             (0x0010)       /* USB - VBUS on/off events enable */
2665
#define OVLAOFF_L              (0x0020)       /* USB - LDO overload auto off enable */
2666
#define SLDOAON_L              (0x0040)       /* USB - Secondary LDO auto on enable */
2667
//#define RESERVED            (0x0080)  /* USB -  */
2668
//#define RESERVED            (0x2000)  /* USB -  */
2669
//#define RESERVED            (0x4000)  /* USB -  */
2670
//#define RESERVED            (0x8000)  /* USB -  */
2671
 
2672
/* USBPWRCTL Control Bits */
2673
//#define RESERVED            (0x0080)  /* USB -  */
2674
#define VUOVLIE_H              (0x0001)       /* USB - Overload indication Interrupt Enable */
2675
#define VBONIE_H               (0x0002)       /* USB - VBUS "Coming ON" Interrupt Enable */
2676
#define VBOFFIE_H              (0x0004)       /* USB - VBUS "Going OFF" Interrupt Enable */
2677
#define VUSBEN_H               (0x0008)       /* USB - LDO Enable (3.3V) */
2678
#define SLDOEN_H               (0x0010)       /* USB - Secondary LDO Enable (1.8V) */
2679
//#define RESERVED            (0x2000)  /* USB -  */
2680
//#define RESERVED            (0x4000)  /* USB -  */
2681
//#define RESERVED            (0x8000)  /* USB -  */
2682
 
2683
/* USBPLLCTL Control Bits */
2684
//#define RESERVED            (0x0001)  /* USB -  */
2685
//#define RESERVED            (0x0002)  /* USB -  */
2686
//#define RESERVED            (0x0004)  /* USB -  */
2687
//#define RESERVED            (0x0008)  /* USB -  */
2688
//#define RESERVED            (0x0010)  /* USB -  */
2689
//#define RESERVED            (0x0020)  /* USB -  */
2690
#define UCLKSEL0               (0x0040)       /* USB - Module Clock Select Bit 0 */
2691
#define UCLKSEL1               (0x0080)       /* USB - Module Clock Select Bit 1 */
2692
#define UPLLEN                 (0x0100)       /* USB - PLL enable */
2693
#define UPFDEN                 (0x0200)       /* USB - Phase Freq. Discriminator enable */
2694
//#define RESERVED            (0x0400)  /* USB -  */
2695
//#define RESERVED            (0x0800)  /* USB -  */
2696
#define UPCS0                  (0x1000)       /* USB - PLL Clock Select Bit 0 */
2697
//#define RESERVED            (0x2000)  /* USB -  */
2698
//#define RESERVED            (0x4000)  /* USB -  */
2699
//#define RESERVED            (0x8000)  /* USB -  */
2700
 
2701
/* USBPLLCTL Control Bits */
2702
//#define RESERVED            (0x0001)  /* USB -  */
2703
//#define RESERVED            (0x0002)  /* USB -  */
2704
//#define RESERVED            (0x0004)  /* USB -  */
2705
//#define RESERVED            (0x0008)  /* USB -  */
2706
//#define RESERVED            (0x0010)  /* USB -  */
2707
//#define RESERVED            (0x0020)  /* USB -  */
2708
#define UCLKSEL0_L             (0x0040)       /* USB - Module Clock Select Bit 0 */
2709
#define UCLKSEL1_L             (0x0080)       /* USB - Module Clock Select Bit 1 */
2710
//#define RESERVED            (0x0400)  /* USB -  */
2711
//#define RESERVED            (0x0800)  /* USB -  */
2712
//#define RESERVED            (0x2000)  /* USB -  */
2713
//#define RESERVED            (0x4000)  /* USB -  */
2714
//#define RESERVED            (0x8000)  /* USB -  */
2715
 
2716
/* USBPLLCTL Control Bits */
2717
//#define RESERVED            (0x0001)  /* USB -  */
2718
//#define RESERVED            (0x0002)  /* USB -  */
2719
//#define RESERVED            (0x0004)  /* USB -  */
2720
//#define RESERVED            (0x0008)  /* USB -  */
2721
//#define RESERVED            (0x0010)  /* USB -  */
2722
//#define RESERVED            (0x0020)  /* USB -  */
2723
#define UPLLEN_H               (0x0001)       /* USB - PLL enable */
2724
#define UPFDEN_H               (0x0002)       /* USB - Phase Freq. Discriminator enable */
2725
//#define RESERVED            (0x0400)  /* USB -  */
2726
//#define RESERVED            (0x0800)  /* USB -  */
2727
#define UPCS0_H                (0x0010)       /* USB - PLL Clock Select Bit 0 */
2728
//#define RESERVED            (0x2000)  /* USB -  */
2729
//#define RESERVED            (0x4000)  /* USB -  */
2730
//#define RESERVED            (0x8000)  /* USB -  */
2731
 
2732
#define UCLKSEL_0              (0x0000)       /* USB - Module Clock Select: 0 */
2733
#define UCLKSEL_1              (0x0040)       /* USB - Module Clock Select: 1 */
2734
#define UCLKSEL_2              (0x0080)       /* USB - Module Clock Select: 2 */
2735
#define UCLKSEL_3              (0x00C0)       /* USB - Module Clock Select: 3 (Reserved) */
2736
 
2737
#define UCLKSEL__PLLCLK        (0x0000)       /* USB - Module Clock Select: PLLCLK */
2738
#define UCLKSEL__XT1CLK        (0x0040)       /* USB - Module Clock Select: XT1CLK */
2739
#define UCLKSEL__XT2CLK        (0x0080)       /* USB - Module Clock Select: XT2CLK */
2740
 
2741
/* USBPLLDIVB Control Bits */
2742
#define UPMB0                  (0x0001)       /* USB - PLL feedback divider buffer Bit 0 */
2743
#define UPMB1                  (0x0002)       /* USB - PLL feedback divider buffer Bit 1 */
2744
#define UPMB2                  (0x0004)       /* USB - PLL feedback divider buffer Bit 2 */
2745
#define UPMB3                  (0x0008)       /* USB - PLL feedback divider buffer Bit 3 */
2746
#define UPMB4                  (0x0010)       /* USB - PLL feedback divider buffer Bit 4 */
2747
#define UPMB5                  (0x0020)       /* USB - PLL feedback divider buffer Bit 5 */
2748
//#define RESERVED            (0x0040)  /* USB -  */
2749
//#define RESERVED            (0x0080)  /* USB -  */
2750
#define UPQB0                  (0x0100)       /* USB - PLL prescale divider buffer Bit 0 */
2751
#define UPQB1                  (0x0200)       /* USB - PLL prescale divider buffer Bit 1 */
2752
#define UPQB2                  (0x0400)       /* USB - PLL prescale divider buffer Bit 2 */
2753
//#define RESERVED            (0x0800)  /* USB -  */
2754
//#define RESERVED            (0x1000)  /* USB -  */
2755
//#define RESERVED            (0x2000)  /* USB -  */
2756
//#define RESERVED            (0x4000)  /* USB -  */
2757
//#define RESERVED            (0x8000)  /* USB -  */
2758
 
2759
/* USBPLLDIVB Control Bits */
2760
#define UPMB0_L                (0x0001)       /* USB - PLL feedback divider buffer Bit 0 */
2761
#define UPMB1_L                (0x0002)       /* USB - PLL feedback divider buffer Bit 1 */
2762
#define UPMB2_L                (0x0004)       /* USB - PLL feedback divider buffer Bit 2 */
2763
#define UPMB3_L                (0x0008)       /* USB - PLL feedback divider buffer Bit 3 */
2764
#define UPMB4_L                (0x0010)       /* USB - PLL feedback divider buffer Bit 4 */
2765
#define UPMB5_L                (0x0020)       /* USB - PLL feedback divider buffer Bit 5 */
2766
//#define RESERVED            (0x0040)  /* USB -  */
2767
//#define RESERVED            (0x0080)  /* USB -  */
2768
//#define RESERVED            (0x0800)  /* USB -  */
2769
//#define RESERVED            (0x1000)  /* USB -  */
2770
//#define RESERVED            (0x2000)  /* USB -  */
2771
//#define RESERVED            (0x4000)  /* USB -  */
2772
//#define RESERVED            (0x8000)  /* USB -  */
2773
 
2774
/* USBPLLDIVB Control Bits */
2775
//#define RESERVED            (0x0040)  /* USB -  */
2776
//#define RESERVED            (0x0080)  /* USB -  */
2777
#define UPQB0_H                (0x0001)       /* USB - PLL prescale divider buffer Bit 0 */
2778
#define UPQB1_H                (0x0002)       /* USB - PLL prescale divider buffer Bit 1 */
2779
#define UPQB2_H                (0x0004)       /* USB - PLL prescale divider buffer Bit 2 */
2780
//#define RESERVED            (0x0800)  /* USB -  */
2781
//#define RESERVED            (0x1000)  /* USB -  */
2782
//#define RESERVED            (0x2000)  /* USB -  */
2783
//#define RESERVED            (0x4000)  /* USB -  */
2784
//#define RESERVED            (0x8000)  /* USB -  */
2785
 
2786
#define USBPLL_SETCLK_1_5      (UPMB0*31      | UPQB0*0)  /* USB - PLL Set for 1.5 MHz input clock */
2787
#define USBPLL_SETCLK_1_6      (UPMB0*29      | UPQB0*0)  /* USB - PLL Set for 1.6 MHz input clock */
2788
#define USBPLL_SETCLK_1_7778   (UPMB0*26      | UPQB0*0)  /* USB - PLL Set for 1.7778 MHz input clock */
2789
#define USBPLL_SETCLK_1_8432   (UPMB0*25      | UPQB0*0)  /* USB - PLL Set for 1.8432 MHz input clock */
2790
#define USBPLL_SETCLK_1_8461   (UPMB0*25      | UPQB0*0)  /* USB - PLL Set for 1.8461 MHz input clock */
2791
#define USBPLL_SETCLK_1_92     (UPMB0*24      | UPQB0*0)  /* USB - PLL Set for 1.92 MHz input clock */
2792
#define USBPLL_SETCLK_2_0      (UPMB0*23      | UPQB0*0)  /* USB - PLL Set for 2.0 MHz input clock */
2793
#define USBPLL_SETCLK_2_4      (UPMB0*19      | UPQB0*0)  /* USB - PLL Set for 2.4 MHz input clock */
2794
#define USBPLL_SETCLK_2_6667   (UPMB0*17      | UPQB0*0)  /* USB - PLL Set for 2.6667 MHz input clock */
2795
#define USBPLL_SETCLK_3_0      (UPMB0*15      | UPQB0*0)  /* USB - PLL Set for 3.0 MHz input clock */
2796
#define USBPLL_SETCLK_3_2      (UPMB0*29      | UPQB0*1)  /* USB - PLL Set for 3.2 MHz input clock */
2797
#define USBPLL_SETCLK_3_5556   (UPMB0*26      | UPQB0*1)  /* USB - PLL Set for 3.5556 MHz input clock */
2798
#define USBPLL_SETCLK_3_579545 (UPMB0*26      | UPQB0*1)  /* USB - PLL Set for 3.579546 MHz input clock */
2799
#define USBPLL_SETCLK_3_84     (UPMB0*24      | UPQB0*1)  /* USB - PLL Set for 3.84 MHz input clock */
2800
#define USBPLL_SETCLK_4_0      (UPMB0*23      | UPQB0*1)  /* USB - PLL Set for 4.0 MHz input clock */
2801
#define USBPLL_SETCLK_4_1739   (UPMB0*22      | UPQB0*1)  /* USB - PLL Set for 4.1739 MHz input clock */
2802
#define USBPLL_SETCLK_4_1943   (UPMB0*22      | UPQB0*1)  /* USB - PLL Set for 4.1943 MHz input clock */
2803
#define USBPLL_SETCLK_4_332    (UPMB0*21      | UPQB0*1)  /* USB - PLL Set for 4.332 MHz input clock */
2804
#define USBPLL_SETCLK_4_3636   (UPMB0*21      | UPQB0*1)  /* USB - PLL Set for 4.3636 MHz input clock */
2805
#define USBPLL_SETCLK_4_5      (UPMB0*31      | UPQB0*2)  /* USB - PLL Set for 4.5 MHz input clock */
2806
#define USBPLL_SETCLK_4_8      (UPMB0*19      | UPQB0*1)  /* USB - PLL Set for 4.8 MHz input clock */
2807
#define USBPLL_SETCLK_5_33     (UPMB0*17      | UPQB0*1)  /* USB - PLL Set for 5.33 MHz input clock */
2808
#define USBPLL_SETCLK_5_76     (UPMB0*24      | UPQB0*2)  /* USB - PLL Set for 5.76 MHz input clock */
2809
#define USBPLL_SETCLK_6_0      (UPMB0*23      | UPQB0*2)  /* USB - PLL Set for 6.0 MHz input clock */
2810
#define USBPLL_SETCLK_6_4      (UPMB0*29      | UPQB0*3)  /* USB - PLL Set for 6.4 MHz input clock */
2811
#define USBPLL_SETCLK_7_2      (UPMB0*19      | UPQB0*2)  /* USB - PLL Set for 7.2 MHz input clock */
2812
#define USBPLL_SETCLK_7_68     (UPMB0*24      | UPQB0*3)  /* USB - PLL Set for 7.68 MHz input clock */
2813
#define USBPLL_SETCLK_8_0      (UPMB0*17      | UPQB0*2)  /* USB - PLL Set for 8.0 MHz input clock */
2814
#define USBPLL_SETCLK_9_0      (UPMB0*15      | UPQB0*2)  /* USB - PLL Set for 9.0 MHz input clock */
2815
#define USBPLL_SETCLK_9_6      (UPMB0*19      | UPQB0*3)  /* USB - PLL Set for 9.6 MHz input clock */
2816
#define USBPLL_SETCLK_10_66    (UPMB0*17      | UPQB0*3)  /* USB - PLL Set for 10.66 MHz input clock */
2817
#define USBPLL_SETCLK_12_0     (UPMB0*15      | UPQB0*3)  /* USB - PLL Set for 12.0 MHz input clock */
2818
#define USBPLL_SETCLK_12_8     (UPMB0*29      | UPQB0*5)  /* USB - PLL Set for 12.8 MHz input clock */
2819
#define USBPLL_SETCLK_14_4     (UPMB0*19      | UPQB0*4)  /* USB - PLL Set for 14.4 MHz input clock */
2820
#define USBPLL_SETCLK_16_0     (UPMB0*17      | UPQB0*4)  /* USB - PLL Set for 16.0 MHz input clock */
2821
#define USBPLL_SETCLK_16_9344  (UPMB0*16      | UPQB0*4)  /* USB - PLL Set for 16.9344 MHz input clock */
2822
#define USBPLL_SETCLK_16_94118 (UPMB0*16      | UPQB0*4)  /* USB - PLL Set for 16.94118 MHz input clock */
2823
#define USBPLL_SETCLK_18_0     (UPMB0*15      | UPQB0*4)  /* USB - PLL Set for 18.0 MHz input clock */
2824
#define USBPLL_SETCLK_19_2     (UPMB0*19      | UPQB0*5)  /* USB - PLL Set for 19.2 MHz input clock */
2825
#define USBPLL_SETCLK_24_0     (UPMB0*15      | UPQB0*5)  /* USB - PLL Set for 24.0 MHz input clock */
2826
#define USBPLL_SETCLK_25_6     (UPMB0*29      | UPQB0*7)  /* USB - PLL Set for 25.6 MHz input clock */
2827
#define USBPLL_SETCLK_26_0     (UPMB0*23      | UPQB0*6)  /* USB - PLL Set for 26.0 MHz input clock */
2828
#define USBPLL_SETCLK_32_0     (UPMB0*23      | UPQB0*7)  /* USB - PLL Set for 32.0 MHz input clock */
2829
 
2830
/* USBPLLIR Control Bits */
2831
#define USBOOLIFG              (0x0001)       /* USB - PLL out of lock Interrupt Flag */
2832
#define USBLOSIFG              (0x0002)       /* USB - PLL loss of signal Interrupt Flag */
2833
#define USBOORIFG              (0x0004)       /* USB - PLL out of range Interrupt Flag */
2834
//#define RESERVED            (0x0008)  /* USB -  */
2835
//#define RESERVED            (0x0010)  /* USB -  */
2836
//#define RESERVED            (0x0020)  /* USB -  */
2837
//#define RESERVED            (0x0040)  /* USB -  */
2838
//#define RESERVED            (0x0080)  /* USB -  */
2839
#define USBOOLIE               (0x0100)       /* USB - PLL out of lock Interrupt enable */
2840
#define USBLOSIE               (0x0200)       /* USB - PLL loss of signal Interrupt enable */
2841
#define USBOORIE               (0x0400)       /* USB - PLL out of range Interrupt enable */
2842
//#define RESERVED            (0x0800)  /* USB -  */
2843
//#define RESERVED            (0x1000)  /* USB -  */
2844
//#define RESERVED            (0x2000)  /* USB -  */
2845
//#define RESERVED            (0x4000)  /* USB -  */
2846
//#define RESERVED            (0x8000)  /* USB -  */
2847
 
2848
/* USBPLLIR Control Bits */
2849
#define USBOOLIFG_L            (0x0001)       /* USB - PLL out of lock Interrupt Flag */
2850
#define USBLOSIFG_L            (0x0002)       /* USB - PLL loss of signal Interrupt Flag */
2851
#define USBOORIFG_L            (0x0004)       /* USB - PLL out of range Interrupt Flag */
2852
//#define RESERVED            (0x0008)  /* USB -  */
2853
//#define RESERVED            (0x0010)  /* USB -  */
2854
//#define RESERVED            (0x0020)  /* USB -  */
2855
//#define RESERVED            (0x0040)  /* USB -  */
2856
//#define RESERVED            (0x0080)  /* USB -  */
2857
//#define RESERVED            (0x0800)  /* USB -  */
2858
//#define RESERVED            (0x1000)  /* USB -  */
2859
//#define RESERVED            (0x2000)  /* USB -  */
2860
//#define RESERVED            (0x4000)  /* USB -  */
2861
//#define RESERVED            (0x8000)  /* USB -  */
2862
 
2863
/* USBPLLIR Control Bits */
2864
//#define RESERVED            (0x0008)  /* USB -  */
2865
//#define RESERVED            (0x0010)  /* USB -  */
2866
//#define RESERVED            (0x0020)  /* USB -  */
2867
//#define RESERVED            (0x0040)  /* USB -  */
2868
//#define RESERVED            (0x0080)  /* USB -  */
2869
#define USBOOLIE_H             (0x0001)       /* USB - PLL out of lock Interrupt enable */
2870
#define USBLOSIE_H             (0x0002)       /* USB - PLL loss of signal Interrupt enable */
2871
#define USBOORIE_H             (0x0004)       /* USB - PLL out of range Interrupt enable */
2872
//#define RESERVED            (0x0800)  /* USB -  */
2873
//#define RESERVED            (0x1000)  /* USB -  */
2874
//#define RESERVED            (0x2000)  /* USB -  */
2875
//#define RESERVED            (0x4000)  /* USB -  */
2876
//#define RESERVED            (0x8000)  /* USB -  */
2877
 
2878
/* ========================================================================= */
2879
/* USB Control Registers */
2880
/* ========================================================================= */
2881
SFR_8BIT(USBIEPCNF_0);                        /* USB Input endpoint_0: Configuration */
2882
SFR_8BIT(USBIEPCNT_0);                        /* USB Input endpoint_0: Byte Count */
2883
SFR_8BIT(USBOEPCNF_0);                        /* USB Output endpoint_0: Configuration */
2884
SFR_8BIT(USBOEPCNT_0);                        /* USB Output endpoint_0: byte count */
2885
SFR_8BIT(USBIEPIE);                           /* USB Input endpoint interrupt enable flags */
2886
SFR_8BIT(USBOEPIE);                           /* USB Output endpoint interrupt enable flags */
2887
SFR_8BIT(USBIEPIFG);                          /* USB Input endpoint interrupt flags */
2888
SFR_8BIT(USBOEPIFG);                          /* USB Output endpoint interrupt flags */
2889
SFR_16BIT(USBVECINT);                         /* USB Vector interrupt register */
2890
SFR_8BIT(USBVECINT_L);                        /* USB Vector interrupt register */
2891
SFR_8BIT(USBVECINT_H);                        /* USB Vector interrupt register */
2892
SFR_16BIT(USBMAINT);                          /* USB maintenance register */
2893
SFR_8BIT(USBMAINT_L);                         /* USB maintenance register */
2894
SFR_8BIT(USBMAINT_H);                         /* USB maintenance register */
2895
SFR_16BIT(USBTSREG);                          /* USB Time Stamp register */
2896
SFR_8BIT(USBTSREG_L);                         /* USB Time Stamp register */
2897
SFR_8BIT(USBTSREG_H);                         /* USB Time Stamp register */
2898
SFR_16BIT(USBFN);                             /* USB Frame number */
2899
SFR_8BIT(USBFN_L);                            /* USB Frame number */
2900
SFR_8BIT(USBFN_H);                            /* USB Frame number */
2901
SFR_8BIT(USBCTL);                             /* USB control register */
2902
SFR_8BIT(USBIE);                              /* USB interrupt enable register */
2903
SFR_8BIT(USBIFG);                             /* USB interrupt flag register */
2904
SFR_8BIT(USBFUNADR);                          /* USB Function address register */
2905
 
2906
#define USBIV                  USBVECINT      /* USB Vector interrupt register (alternate define) */
2907
 
2908
/* USBIEPCNF_0 Control Bits */
2909
/* USBOEPCNF_0 Control Bits */
2910
//#define RESERVED       (0x0001)  /* USB -  */
2911
//#define RESERVED       (0x0001)  /* USB -  */
2912
#define USBIIE                 (0x0004)       /* USB - Transaction Interrupt indication enable */
2913
#define STALL                  (0x0008)       /* USB - Stall Condition */
2914
//#define RESERVED       (0x0010)  /* USB -  */
2915
#define TOGGLE                 (0x0020)       /* USB - Toggle Bit */
2916
//#define RESERVED       (0x0040)  /* USB -  */
2917
#define UBME                   (0x0080)       /* USB - UBM In-Endpoint Enable */
2918
 
2919
/* USBIEPBCNT_0 Control Bits */
2920
/* USBOEPBCNT_0 Control Bits */
2921
#define CNT0                   (0x0001)       /* USB - Byte Count Bit 0 */
2922
#define CNT1                   (0x0001)       /* USB - Byte Count Bit 1 */
2923
#define CNT2                   (0x0004)       /* USB - Byte Count Bit 2 */
2924
#define CNT3                   (0x0008)       /* USB - Byte Count Bit 3 */
2925
//#define RESERVED       (0x0010)  /* USB -  */
2926
//#define RESERVED       (0x0020)  /* USB -  */
2927
//#define RESERVED       (0x0040)  /* USB -  */
2928
#define NAK                    (0x0080)       /* USB - No Acknowledge Status Bit */
2929
 
2930
/* USBMAINT Control Bits */
2931
#define UTIFG                  (0x0001)       /* USB - Timer Interrupt Flag */
2932
#define UTIE                   (0x0002)       /* USB - Timer Interrupt Enable */
2933
//#define RESERVED       (0x0004)  /* USB -  */
2934
//#define RESERVED       (0x0008)  /* USB -  */
2935
//#define RESERVED       (0x0010)  /* USB -  */
2936
//#define RESERVED       (0x0020)  /* USB -  */
2937
//#define RESERVED       (0x0040)  /* USB -  */
2938
//#define RESERVED       (0x0080)  /* USB -  */
2939
#define TSGEN                  (0x0100)       /* USB - Time Stamp Generator Enable */
2940
#define TSESEL0                (0x0200)       /* USB - Time Stamp Event Select Bit 0 */
2941
#define TSESEL1                (0x0400)       /* USB - Time Stamp Event Select Bit 1 */
2942
#define TSE3                   (0x0800)       /* USB - Time Stamp Event #3 Bit */
2943
//#define RESERVED       (0x1000)  /* USB -  */
2944
#define UTSEL0                 (0x2000)       /* USB - Timer Select Bit 0 */
2945
#define UTSEL1                 (0x4000)       /* USB - Timer Select Bit 1 */
2946
#define UTSEL2                 (0x8000)       /* USB - Timer Select Bit 2 */
2947
 
2948
/* USBMAINT Control Bits */
2949
#define UTIFG_L                (0x0001)       /* USB - Timer Interrupt Flag */
2950
#define UTIE_L                 (0x0002)       /* USB - Timer Interrupt Enable */
2951
//#define RESERVED       (0x0004)  /* USB -  */
2952
//#define RESERVED       (0x0008)  /* USB -  */
2953
//#define RESERVED       (0x0010)  /* USB -  */
2954
//#define RESERVED       (0x0020)  /* USB -  */
2955
//#define RESERVED       (0x0040)  /* USB -  */
2956
//#define RESERVED       (0x0080)  /* USB -  */
2957
//#define RESERVED       (0x1000)  /* USB -  */
2958
 
2959
/* USBMAINT Control Bits */
2960
//#define RESERVED       (0x0004)  /* USB -  */
2961
//#define RESERVED       (0x0008)  /* USB -  */
2962
//#define RESERVED       (0x0010)  /* USB -  */
2963
//#define RESERVED       (0x0020)  /* USB -  */
2964
//#define RESERVED       (0x0040)  /* USB -  */
2965
//#define RESERVED       (0x0080)  /* USB -  */
2966
#define TSGEN_H                (0x0001)       /* USB - Time Stamp Generator Enable */
2967
#define TSESEL0_H              (0x0002)       /* USB - Time Stamp Event Select Bit 0 */
2968
#define TSESEL1_H              (0x0004)       /* USB - Time Stamp Event Select Bit 1 */
2969
#define TSE3_H                 (0x0008)       /* USB - Time Stamp Event #3 Bit */
2970
//#define RESERVED       (0x1000)  /* USB -  */
2971
#define UTSEL0_H               (0x0020)       /* USB - Timer Select Bit 0 */
2972
#define UTSEL1_H               (0x0040)       /* USB - Timer Select Bit 1 */
2973
#define UTSEL2_H               (0x0080)       /* USB - Timer Select Bit 2 */
2974
 
2975
#define TSESEL_0               (0x0000)       /* USB - Time Stamp Event Select: 0 */
2976
#define TSESEL_1               (0x0200)       /* USB - Time Stamp Event Select: 1 */
2977
#define TSESEL_2               (0x0400)       /* USB - Time Stamp Event Select: 2 */
2978
#define TSESEL_3               (0x0600)       /* USB - Time Stamp Event Select: 3 */
2979
 
2980
#define UTSEL_0                (0x0000)       /* USB - Timer Select: 0 */
2981
#define UTSEL_1                (0x2000)       /* USB - Timer Select: 1 */
2982
#define UTSEL_2                (0x4000)       /* USB - Timer Select: 2 */
2983
#define UTSEL_3                (0x6000)       /* USB - Timer Select: 3 */
2984
#define UTSEL_4                (0x8000)       /* USB - Timer Select: 4 */
2985
#define UTSEL_5                (0xA000)       /* USB - Timer Select: 5 */
2986
#define UTSEL_6                (0xC000)       /* USB - Timer Select: 6 */
2987
#define UTSEL_7                (0xE000)       /* USB - Timer Select: 7 */
2988
 
2989
/* USBCTL Control Bits */
2990
#define DIR                    (0x0001)       /* USB - Data Response Bit */
2991
//#define RESERVED       (0x0002)  /* USB -  */
2992
//#define RESERVED       (0x0004)  /* USB -  */
2993
//#define RESERVED       (0x0008)  /* USB -  */
2994
#define FRSTE                  (0x0010)       /* USB - Function Reset Connection Enable */
2995
#define RWUP                   (0x0020)       /* USB - Device Remote Wakeup Request */
2996
#define FEN                    (0x0040)       /* USB - Function Enable Bit */
2997
//#define RESERVED       (0x0080)  /* USB -  */
2998
 
2999
/* USBIE Control Bits */
3000
#define STPOWIE                (0x0001)       /* USB - Setup Overwrite Interrupt Enable */
3001
//#define RESERVED       (0x0002)  /* USB -  */
3002
#define SETUPIE                (0x0004)       /* USB - Setup Interrupt Enable */
3003
//#define RESERVED       (0x0008)  /* USB -  */
3004
//#define RESERVED       (0x0010)  /* USB -  */
3005
#define RESRIE                 (0x0020)       /* USB - Function Resume Request Interrupt Enable */
3006
#define SUSRIE                 (0x0040)       /* USB - Function Suspend Request Interrupt Enable */
3007
#define RSTRIE                 (0x0080)       /* USB - Function Reset Request Interrupt Enable */
3008
 
3009
/* USBIFG Control Bits */
3010
#define STPOWIFG               (0x0001)       /* USB - Setup Overwrite Interrupt Flag */
3011
//#define RESERVED       (0x0002)  /* USB -  */
3012
#define SETUPIFG               (0x0004)       /* USB - Setup Interrupt Flag */
3013
//#define RESERVED       (0x0008)  /* USB -  */
3014
//#define RESERVED       (0x0010)  /* USB -  */
3015
#define RESRIFG                (0x0020)       /* USB - Function Resume Request Interrupt Flag */
3016
#define SUSRIFG                (0x0040)       /* USB - Function Suspend Request Interrupt Flag */
3017
#define RSTRIFG                (0x0080)       /* USB - Function Reset Request Interrupt Flag */
3018
 
3019
//values of USBVECINT when USB-interrupt occured
3020
#define     USBVECINT_NONE     0x00
3021
#define     USBVECINT_PWR_DROP 0x02
3022
#define     USBVECINT_PLL_LOCK 0x04
3023
#define     USBVECINT_PLL_SIGNAL 0x06
3024
#define     USBVECINT_PLL_RANGE 0x08
3025
#define     USBVECINT_PWR_VBUSOn 0x0A
3026
#define     USBVECINT_PWR_VBUSOff 0x0C
3027
#define     USBVECINT_USB_TIMESTAMP 0x10
3028
#define     USBVECINT_INPUT_ENDPOINT0 0x12
3029
#define     USBVECINT_OUTPUT_ENDPOINT0 0x14
3030
#define     USBVECINT_RSTR     0x16
3031
#define     USBVECINT_SUSR     0x18
3032
#define     USBVECINT_RESR     0x1A
3033
#define     USBVECINT_SETUP_PACKET_RECEIVED 0x20
3034
#define     USBVECINT_STPOW_PACKET_RECEIVED 0x22
3035
#define     USBVECINT_INPUT_ENDPOINT1 0x24
3036
#define     USBVECINT_INPUT_ENDPOINT2 0x26
3037
#define     USBVECINT_INPUT_ENDPOINT3 0x28
3038
#define     USBVECINT_INPUT_ENDPOINT4 0x2A
3039
#define     USBVECINT_INPUT_ENDPOINT5 0x2C
3040
#define     USBVECINT_INPUT_ENDPOINT6 0x2E
3041
#define     USBVECINT_INPUT_ENDPOINT7 0x30
3042
#define     USBVECINT_OUTPUT_ENDPOINT1 0x32
3043
#define     USBVECINT_OUTPUT_ENDPOINT2 0x34
3044
#define     USBVECINT_OUTPUT_ENDPOINT3 0x36
3045
#define     USBVECINT_OUTPUT_ENDPOINT4 0x38
3046
#define     USBVECINT_OUTPUT_ENDPOINT5 0x3A
3047
#define     USBVECINT_OUTPUT_ENDPOINT6 0x3C
3048
#define     USBVECINT_OUTPUT_ENDPOINT7 0x3E
3049
 
3050
 
3051
/* ========================================================================= */
3052
/* USB Operation Registers */
3053
/* ========================================================================= */
3054
 
3055
SFR_8BIT(USBIEPSIZXY_7);                      /* Input Endpoint_7: X/Y-buffer size  */
3056
SFR_8BIT(USBIEPBCTY_7);                       /* Input Endpoint_7: Y-byte count  */
3057
SFR_8BIT(USBIEPBBAY_7);                       /* Input Endpoint_7: Y-buffer base addr.  */
3058
//sfrb    Spare    (0x23FC)   /* Not used  */
3059
//sfrb    Spare    (0x23FB)   /* Not used  */
3060
SFR_8BIT(USBIEPBCTX_7);                       /* Input Endpoint_7: X-byte count  */
3061
SFR_8BIT(USBIEPBBAX_7);                       /* Input Endpoint_7: X-buffer base addr. */
3062
SFR_8BIT(USBIEPCNF_7);                        /* Input Endpoint_7: Configuration  */
3063
SFR_8BIT(USBIEPSIZXY_6);                      /* Input Endpoint_6: X/Y-buffer size  */
3064
SFR_8BIT(USBIEPBCTY_6);                       /* Input Endpoint_6: Y-byte count */
3065
SFR_8BIT(USBIEPBBAY_6);                       /* Input Endpoint_6: Y-buffer base addr. */
3066
//sfrb    Spare    (0x23F4)   /* Not used  */
3067
//sfrb    Spare    (0x23F3)   /* Not used  */
3068
SFR_8BIT(USBIEPBCTX_6);                       /* Input Endpoint_6: X-byte count */
3069
SFR_8BIT(USBIEPBBAX_6);                       /* Input Endpoint_6: X-buffer base addr. */
3070
SFR_8BIT(USBIEPCNF_6);                        /* Input Endpoint_6: Configuration */
3071
SFR_8BIT(USBIEPSIZXY_5);                      /* Input Endpoint_5: X/Y-buffer size */
3072
SFR_8BIT(USBIEPBCTY_5);                       /* Input Endpoint_5: Y-byte count */
3073
SFR_8BIT(USBIEPBBAY_5);                       /* Input Endpoint_5: Y-buffer base addr. */
3074
//sfrb    Spare    (0x23EC)   /* Not used */
3075
//sfrb    Spare    (0x23EB)   /* Not used */
3076
SFR_8BIT(USBIEPBCTX_5);                       /* Input Endpoint_5: X-byte count */
3077
SFR_8BIT(USBIEPBBAX_5);                       /* Input Endpoint_5: X-buffer base addr. */
3078
SFR_8BIT(USBIEPCNF_5);                        /* Input Endpoint_5: Configuration */
3079
SFR_8BIT(USBIEPSIZXY_4);                      /* Input Endpoint_4: X/Y-buffer size */
3080
SFR_8BIT(USBIEPBCTY_4);                       /* Input Endpoint_4: Y-byte count */
3081
SFR_8BIT(USBIEPBBAY_4);                       /* Input Endpoint_4: Y-buffer base addr. */
3082
//sfrb    Spare    (0x23E4)   /* Not used */
3083
//sfrb    Spare    (0x23E3)   /* Not used */
3084
SFR_8BIT(USBIEPBCTX_4);                       /* Input Endpoint_4: X-byte count */
3085
SFR_8BIT(USBIEPBBAX_4);                       /* Input Endpoint_4: X-buffer base addr. */
3086
SFR_8BIT(USBIEPCNF_4);                        /* Input Endpoint_4: Configuration */
3087
SFR_8BIT(USBIEPSIZXY_3);                      /* Input Endpoint_3: X/Y-buffer size */
3088
SFR_8BIT(USBIEPBCTY_3);                       /* Input Endpoint_3: Y-byte count */
3089
SFR_8BIT(USBIEPBBAY_3);                       /* Input Endpoint_3: Y-buffer base addr. */
3090
//sfrb    Spare    (0x23DC)   /* Not used */
3091
//sfrb    Spare    (0x23DB)   /* Not used */
3092
SFR_8BIT(USBIEPBCTX_3);                       /* Input Endpoint_3: X-byte count */
3093
SFR_8BIT(USBIEPBBAX_3);                       /* Input Endpoint_3: X-buffer base addr. */
3094
SFR_8BIT(USBIEPCNF_3);                        /* Input Endpoint_3: Configuration */
3095
SFR_8BIT(USBIEPSIZXY_2);                      /* Input Endpoint_2: X/Y-buffer size */
3096
SFR_8BIT(USBIEPBCTY_2);                       /* Input Endpoint_2: Y-byte count */
3097
SFR_8BIT(USBIEPBBAY_2);                       /* Input Endpoint_2: Y-buffer base addr. */
3098
//sfrb    Spare    (0x23D4)   /* Not used */
3099
//sfrb    Spare    (0x23D3)   /* Not used */
3100
SFR_8BIT(USBIEPBCTX_2);                       /* Input Endpoint_2: X-byte count */
3101
SFR_8BIT(USBIEPBBAX_2);                       /* Input Endpoint_2: X-buffer base addr. */
3102
SFR_8BIT(USBIEPCNF_2);                        /* Input Endpoint_2: Configuration */
3103
SFR_8BIT(USBIEPSIZXY_1);                      /* Input Endpoint_1: X/Y-buffer size */
3104
SFR_8BIT(USBIEPBCTY_1);                       /* Input Endpoint_1: Y-byte count */
3105
SFR_8BIT(USBIEPBBAY_1);                       /* Input Endpoint_1: Y-buffer base addr. */
3106
//sfrb    Spare    (0x23CC)   /* Not used */
3107
//sfrb    Spare    (0x23CB)   /* Not used */
3108
SFR_8BIT(USBIEPBCTX_1);                       /* Input Endpoint_1: X-byte count */
3109
SFR_8BIT(USBIEPBBAX_1);                       /* Input Endpoint_1: X-buffer base addr. */
3110
SFR_8BIT(USBIEPCNF_1);                        /* Input Endpoint_1: Configuration */
3111
//sfrb       (0x23C7)   0x0000 */
3112
//sfrb     RESERVED      (0x1C00)    /* */
3113
//sfrb       (0x23C0)   0x0000 */
3114
SFR_8BIT(USBOEPSIZXY_7);                      /* Output Endpoint_7: X/Y-buffer size */
3115
SFR_8BIT(USBOEPBCTY_7);                       /* Output Endpoint_7: Y-byte count */
3116
SFR_8BIT(USBOEPBBAY_7);                       /* Output Endpoint_7: Y-buffer base addr. */
3117
//sfrb    Spare    (0x23BC)   /* Not used */
3118
//sfrb    Spare    (0x23BB)   /* Not used */
3119
SFR_8BIT(USBOEPBCTX_7);                       /* Output Endpoint_7: X-byte count */
3120
SFR_8BIT(USBOEPBBAX_7);                       /* Output Endpoint_7: X-buffer base addr. */
3121
SFR_8BIT(USBOEPCNF_7);                        /* Output Endpoint_7: Configuration */
3122
SFR_8BIT(USBOEPSIZXY_6);                      /* Output Endpoint_6: X/Y-buffer size */
3123
SFR_8BIT(USBOEPBCTY_6);                       /* Output Endpoint_6: Y-byte count */
3124
SFR_8BIT(USBOEPBBAY_6);                       /* Output Endpoint_6: Y-buffer base addr. */
3125
//sfrb    Spare    (0x23B4)   /* Not used */
3126
//sfrb    Spare    (0x23B3)   /* Not used */
3127
SFR_8BIT(USBOEPBCTX_6);                       /* Output Endpoint_6: X-byte count */
3128
SFR_8BIT(USBOEPBBAX_6);                       /* Output Endpoint_6: X-buffer base addr. */
3129
SFR_8BIT(USBOEPCNF_6);                        /* Output Endpoint_6: Configuration */
3130
SFR_8BIT(USBOEPSIZXY_5);                      /* Output Endpoint_5: X/Y-buffer size */
3131
SFR_8BIT(USBOEPBCTY_5);                       /* Output Endpoint_5: Y-byte count */
3132
SFR_8BIT(USBOEPBBAY_5);                       /* Output Endpoint_5: Y-buffer base addr. */
3133
//sfrb    Spare    (0x23AC)   /* Not used */
3134
//sfrb    Spare    (0x23AB)   /* Not used */
3135
SFR_8BIT(USBOEPBCTX_5);                       /* Output Endpoint_5: X-byte count */
3136
SFR_8BIT(USBOEPBBAX_5);                       /* Output Endpoint_5: X-buffer base addr. */
3137
SFR_8BIT(USBOEPCNF_5);                        /* Output Endpoint_5: Configuration */
3138
SFR_8BIT(USBOEPSIZXY_4);                      /* Output Endpoint_4: X/Y-buffer size */
3139
SFR_8BIT(USBOEPBCTY_4);                       /* Output Endpoint_4: Y-byte count */
3140
SFR_8BIT(USBOEPBBAY_4);                       /* Output Endpoint_4: Y-buffer base addr. */
3141
//sfrb    Spare    (0x23A4)   /* Not used */
3142
//sfrb    Spare    (0x23A3)   /* Not used */
3143
SFR_8BIT(USBOEPBCTX_4);                       /* Output Endpoint_4: X-byte count */
3144
SFR_8BIT(USBOEPBBAX_4);                       /* Output Endpoint_4: X-buffer base addr. */
3145
SFR_8BIT(USBOEPCNF_4);                        /* Output Endpoint_4: Configuration */
3146
SFR_8BIT(USBOEPSIZXY_3);                      /* Output Endpoint_3: X/Y-buffer size */
3147
SFR_8BIT(USBOEPBCTY_3);                       /* Output Endpoint_3: Y-byte count */
3148
SFR_8BIT(USBOEPBBAY_3);                       /* Output Endpoint_3: Y-buffer base addr. */
3149
//sfrb    Spare    (0x239C)   /* Not used */
3150
//sfrb    Spare    (0x239B)   /* Not used */
3151
SFR_8BIT(USBOEPBCTX_3);                       /* Output Endpoint_3: X-byte count */
3152
SFR_8BIT(USBOEPBBAX_3);                       /* Output Endpoint_3: X-buffer base addr. */
3153
SFR_8BIT(USBOEPCNF_3);                        /* Output Endpoint_3: Configuration */
3154
SFR_8BIT(USBOEPSIZXY_2);                      /* Output Endpoint_2: X/Y-buffer size */
3155
SFR_8BIT(USBOEPBCTY_2);                       /* Output Endpoint_2: Y-byte count */
3156
SFR_8BIT(USBOEPBBAY_2);                       /* Output Endpoint_2: Y-buffer base addr. */
3157
//sfrb    Spare    (0x2394)   /* Not used */
3158
//sfrb    Spare    (0x2393)   /* Not used */
3159
SFR_8BIT(USBOEPBCTX_2);                       /* Output Endpoint_2: X-byte count */
3160
SFR_8BIT(USBOEPBBAX_2);                       /* Output Endpoint_2: X-buffer base addr. */
3161
SFR_8BIT(USBOEPCNF_2);                        /* Output Endpoint_2: Configuration */
3162
SFR_8BIT(USBOEPSIZXY_1);                      /* Output Endpoint_1: X/Y-buffer size */
3163
SFR_8BIT(USBOEPBCTY_1);                       /* Output Endpoint_1: Y-byte count */
3164
SFR_8BIT(USBOEPBBAY_1);                       /* Output Endpoint_1: Y-buffer base addr. */
3165
//sfrb    Spare    (0x238C)   /* Not used */
3166
//sfrb    Spare    (0x238B)   /* Not used */
3167
SFR_8BIT(USBOEPBCTX_1);                       /* Output Endpoint_1: X-byte count */
3168
SFR_8BIT(USBOEPBBAX_1);                       /* Output Endpoint_1: X-buffer base addr. */
3169
SFR_8BIT(USBOEPCNF_1);                        /* Output Endpoint_1: Configuration */
3170
SFR_8BIT(USBSUBLK);                           /* Setup Packet Block */
3171
SFR_8BIT(USBIEP0BUF);                         /* Input endpoint_0 buffer */
3172
SFR_8BIT(USBOEP0BUF);                         /* Output endpoint_0 buffer */
3173
SFR_8BIT(USBTOPBUFF);                         /* Top of buffer space */
3174
//         (1904 Bytes)               /* Buffer space */
3175
SFR_8BIT(USBSTABUFF);                         /* Start of buffer space */
3176
 
3177
/* USBIEPCNF_n Control Bits */
3178
/* USBOEPCNF_n Control Bits */
3179
//#define RESERVED       (0x0001)  /* USB -  */
3180
//#define RESERVED       (0x0001)  /* USB -  */
3181
#define DBUF                   (0x0010)       /* USB - Double Buffer Enable */
3182
//#define RESERVED       (0x0040)  /* USB -  */
3183
 
3184
/* USBIEPBCNT_n Control Bits */
3185
/* USBOEPBCNT_n Control Bits */
3186
#define CNT4                   (0x0010)       /* USB - Byte Count Bit 3 */
3187
#define CNT5                   (0x0020)       /* USB - Byte Count Bit 3 */
3188
#define CNT6                   (0x0040)       /* USB - Byte Count Bit 3 */
3189
/************************************************************
3190
* UNIFIED CLOCK SYSTEM
3191
************************************************************/
3192
#define __MSP430_HAS_UCS__                    /* Definition to show that Module is available */
3193
#define __MSP430_BASEADDRESS_UCS__ 0x0160
3194
 
3195
SFR_16BIT(UCSCTL0);                           /* UCS Control Register 0 */
3196
SFR_8BIT(UCSCTL0_L);                          /* UCS Control Register 0 */
3197
SFR_8BIT(UCSCTL0_H);                          /* UCS Control Register 0 */
3198
SFR_16BIT(UCSCTL1);                           /* UCS Control Register 1 */
3199
SFR_8BIT(UCSCTL1_L);                          /* UCS Control Register 1 */
3200
SFR_8BIT(UCSCTL1_H);                          /* UCS Control Register 1 */
3201
SFR_16BIT(UCSCTL2);                           /* UCS Control Register 2 */
3202
SFR_8BIT(UCSCTL2_L);                          /* UCS Control Register 2 */
3203
SFR_8BIT(UCSCTL2_H);                          /* UCS Control Register 2 */
3204
SFR_16BIT(UCSCTL3);                           /* UCS Control Register 3 */
3205
SFR_8BIT(UCSCTL3_L);                          /* UCS Control Register 3 */
3206
SFR_8BIT(UCSCTL3_H);                          /* UCS Control Register 3 */
3207
SFR_16BIT(UCSCTL4);                           /* UCS Control Register 4 */
3208
SFR_8BIT(UCSCTL4_L);                          /* UCS Control Register 4 */
3209
SFR_8BIT(UCSCTL4_H);                          /* UCS Control Register 4 */
3210
SFR_16BIT(UCSCTL5);                           /* UCS Control Register 5 */
3211
SFR_8BIT(UCSCTL5_L);                          /* UCS Control Register 5 */
3212
SFR_8BIT(UCSCTL5_H);                          /* UCS Control Register 5 */
3213
SFR_16BIT(UCSCTL6);                           /* UCS Control Register 6 */
3214
SFR_8BIT(UCSCTL6_L);                          /* UCS Control Register 6 */
3215
SFR_8BIT(UCSCTL6_H);                          /* UCS Control Register 6 */
3216
SFR_16BIT(UCSCTL7);                           /* UCS Control Register 7 */
3217
SFR_8BIT(UCSCTL7_L);                          /* UCS Control Register 7 */
3218
SFR_8BIT(UCSCTL7_H);                          /* UCS Control Register 7 */
3219
SFR_16BIT(UCSCTL8);                           /* UCS Control Register 8 */
3220
SFR_8BIT(UCSCTL8_L);                          /* UCS Control Register 8 */
3221
SFR_8BIT(UCSCTL8_H);                          /* UCS Control Register 8 */
3222
 
3223
/* UCSCTL0 Control Bits */
3224
//#define RESERVED            (0x0001)    /* RESERVED */
3225
//#define RESERVED            (0x0002)    /* RESERVED */
3226
//#define RESERVED            (0x0004)    /* RESERVED */
3227
#define MOD0                   (0x0008)       /* Modulation Bit Counter Bit : 0 */
3228
#define MOD1                   (0x0010)       /* Modulation Bit Counter Bit : 1 */
3229
#define MOD2                   (0x0020)       /* Modulation Bit Counter Bit : 2 */
3230
#define MOD3                   (0x0040)       /* Modulation Bit Counter Bit : 3 */
3231
#define MOD4                   (0x0080)       /* Modulation Bit Counter Bit : 4 */
3232
#define DCO0                   (0x0100)       /* DCO TAP Bit : 0 */
3233
#define DCO1                   (0x0200)       /* DCO TAP Bit : 1 */
3234
#define DCO2                   (0x0400)       /* DCO TAP Bit : 2 */
3235
#define DCO3                   (0x0800)       /* DCO TAP Bit : 3 */
3236
#define DCO4                   (0x1000)       /* DCO TAP Bit : 4 */
3237
//#define RESERVED            (0x2000)    /* RESERVED */
3238
//#define RESERVED            (0x4000)    /* RESERVED */
3239
//#define RESERVED            (0x8000)    /* RESERVED */
3240
 
3241
/* UCSCTL0 Control Bits */
3242
//#define RESERVED            (0x0001)    /* RESERVED */
3243
//#define RESERVED            (0x0002)    /* RESERVED */
3244
//#define RESERVED            (0x0004)    /* RESERVED */
3245
#define MOD0_L                 (0x0008)       /* Modulation Bit Counter Bit : 0 */
3246
#define MOD1_L                 (0x0010)       /* Modulation Bit Counter Bit : 1 */
3247
#define MOD2_L                 (0x0020)       /* Modulation Bit Counter Bit : 2 */
3248
#define MOD3_L                 (0x0040)       /* Modulation Bit Counter Bit : 3 */
3249
#define MOD4_L                 (0x0080)       /* Modulation Bit Counter Bit : 4 */
3250
//#define RESERVED            (0x2000)    /* RESERVED */
3251
//#define RESERVED            (0x4000)    /* RESERVED */
3252
//#define RESERVED            (0x8000)    /* RESERVED */
3253
 
3254
/* UCSCTL0 Control Bits */
3255
//#define RESERVED            (0x0001)    /* RESERVED */
3256
//#define RESERVED            (0x0002)    /* RESERVED */
3257
//#define RESERVED            (0x0004)    /* RESERVED */
3258
#define DCO0_H                 (0x0001)       /* DCO TAP Bit : 0 */
3259
#define DCO1_H                 (0x0002)       /* DCO TAP Bit : 1 */
3260
#define DCO2_H                 (0x0004)       /* DCO TAP Bit : 2 */
3261
#define DCO3_H                 (0x0008)       /* DCO TAP Bit : 3 */
3262
#define DCO4_H                 (0x0010)       /* DCO TAP Bit : 4 */
3263
//#define RESERVED            (0x2000)    /* RESERVED */
3264
//#define RESERVED            (0x4000)    /* RESERVED */
3265
//#define RESERVED            (0x8000)    /* RESERVED */
3266
 
3267
/* UCSCTL1 Control Bits */
3268
#define DISMOD                 (0x0001)       /* Disable Modulation */
3269
//#define RESERVED            (0x0002)    /* RESERVED */
3270
//#define RESERVED            (0x0004)    /* RESERVED */
3271
//#define RESERVED            (0x0008)    /* RESERVED */
3272
#define DCORSEL0               (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3273
#define DCORSEL1               (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3274
#define DCORSEL2               (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3275
//#define RESERVED            (0x0080)    /* RESERVED */
3276
//#define RESERVED            (0x0100)    /* RESERVED */
3277
//#define RESERVED            (0x0200)    /* RESERVED */
3278
//#define RESERVED            (0x0400)    /* RESERVED */
3279
//#define RESERVED            (0x0800)    /* RESERVED */
3280
//#define RESERVED            (0x1000)    /* RESERVED */
3281
//#define RESERVED            (0x2000)    /* RESERVED */
3282
//#define RESERVED            (0x4000)    /* RESERVED */
3283
//#define RESERVED            (0x8000)    /* RESERVED */
3284
 
3285
/* UCSCTL1 Control Bits */
3286
#define DISMOD_L               (0x0001)       /* Disable Modulation */
3287
//#define RESERVED            (0x0002)    /* RESERVED */
3288
//#define RESERVED            (0x0004)    /* RESERVED */
3289
//#define RESERVED            (0x0008)    /* RESERVED */
3290
#define DCORSEL0_L             (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3291
#define DCORSEL1_L             (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3292
#define DCORSEL2_L             (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3293
//#define RESERVED            (0x0080)    /* RESERVED */
3294
//#define RESERVED            (0x0100)    /* RESERVED */
3295
//#define RESERVED            (0x0200)    /* RESERVED */
3296
//#define RESERVED            (0x0400)    /* RESERVED */
3297
//#define RESERVED            (0x0800)    /* RESERVED */
3298
//#define RESERVED            (0x1000)    /* RESERVED */
3299
//#define RESERVED            (0x2000)    /* RESERVED */
3300
//#define RESERVED            (0x4000)    /* RESERVED */
3301
//#define RESERVED            (0x8000)    /* RESERVED */
3302
 
3303
/* UCSCTL1 Control Bits */
3304
//#define RESERVED            (0x0002)    /* RESERVED */
3305
//#define RESERVED            (0x0004)    /* RESERVED */
3306
//#define RESERVED            (0x0008)    /* RESERVED */
3307
//#define RESERVED            (0x0080)    /* RESERVED */
3308
//#define RESERVED            (0x0100)    /* RESERVED */
3309
//#define RESERVED            (0x0200)    /* RESERVED */
3310
//#define RESERVED            (0x0400)    /* RESERVED */
3311
//#define RESERVED            (0x0800)    /* RESERVED */
3312
//#define RESERVED            (0x1000)    /* RESERVED */
3313
//#define RESERVED            (0x2000)    /* RESERVED */
3314
//#define RESERVED            (0x4000)    /* RESERVED */
3315
//#define RESERVED            (0x8000)    /* RESERVED */
3316
 
3317
#define DCORSEL_0              (0x0000)       /* DCO RSEL 0 */
3318
#define DCORSEL_1              (0x0010)       /* DCO RSEL 1 */
3319
#define DCORSEL_2              (0x0020)       /* DCO RSEL 2 */
3320
#define DCORSEL_3              (0x0030)       /* DCO RSEL 3 */
3321
#define DCORSEL_4              (0x0040)       /* DCO RSEL 4 */
3322
#define DCORSEL_5              (0x0050)       /* DCO RSEL 5 */
3323
#define DCORSEL_6              (0x0060)       /* DCO RSEL 6 */
3324
#define DCORSEL_7              (0x0070)       /* DCO RSEL 7 */
3325
 
3326
/* UCSCTL2 Control Bits */
3327
#define FLLN0                  (0x0001)       /* FLL Multipier Bit : 0 */
3328
#define FLLN1                  (0x0002)       /* FLL Multipier Bit : 1 */
3329
#define FLLN2                  (0x0004)       /* FLL Multipier Bit : 2 */
3330
#define FLLN3                  (0x0008)       /* FLL Multipier Bit : 3 */
3331
#define FLLN4                  (0x0010)       /* FLL Multipier Bit : 4 */
3332
#define FLLN5                  (0x0020)       /* FLL Multipier Bit : 5 */
3333
#define FLLN6                  (0x0040)       /* FLL Multipier Bit : 6 */
3334
#define FLLN7                  (0x0080)       /* FLL Multipier Bit : 7 */
3335
#define FLLN8                  (0x0100)       /* FLL Multipier Bit : 8 */
3336
#define FLLN9                  (0x0200)       /* FLL Multipier Bit : 9 */
3337
//#define RESERVED            (0x0400)    /* RESERVED */
3338
//#define RESERVED            (0x0800)    /* RESERVED */
3339
#define FLLD0                  (0x1000)       /* Loop Divider Bit : 0 */
3340
#define FLLD1                  (0x2000)       /* Loop Divider Bit : 1 */
3341
#define FLLD2                  (0x4000)       /* Loop Divider Bit : 1 */
3342
//#define RESERVED            (0x8000)    /* RESERVED */
3343
 
3344
/* UCSCTL2 Control Bits */
3345
#define FLLN0_L                (0x0001)       /* FLL Multipier Bit : 0 */
3346
#define FLLN1_L                (0x0002)       /* FLL Multipier Bit : 1 */
3347
#define FLLN2_L                (0x0004)       /* FLL Multipier Bit : 2 */
3348
#define FLLN3_L                (0x0008)       /* FLL Multipier Bit : 3 */
3349
#define FLLN4_L                (0x0010)       /* FLL Multipier Bit : 4 */
3350
#define FLLN5_L                (0x0020)       /* FLL Multipier Bit : 5 */
3351
#define FLLN6_L                (0x0040)       /* FLL Multipier Bit : 6 */
3352
#define FLLN7_L                (0x0080)       /* FLL Multipier Bit : 7 */
3353
//#define RESERVED            (0x0400)    /* RESERVED */
3354
//#define RESERVED            (0x0800)    /* RESERVED */
3355
//#define RESERVED            (0x8000)    /* RESERVED */
3356
 
3357
/* UCSCTL2 Control Bits */
3358
#define FLLN8_H                (0x0001)       /* FLL Multipier Bit : 8 */
3359
#define FLLN9_H                (0x0002)       /* FLL Multipier Bit : 9 */
3360
//#define RESERVED            (0x0400)    /* RESERVED */
3361
//#define RESERVED            (0x0800)    /* RESERVED */
3362
#define FLLD0_H                (0x0010)       /* Loop Divider Bit : 0 */
3363
#define FLLD1_H                (0x0020)       /* Loop Divider Bit : 1 */
3364
#define FLLD2_H                (0x0040)       /* Loop Divider Bit : 1 */
3365
//#define RESERVED            (0x8000)    /* RESERVED */
3366
 
3367
#define FLLD_0                 (0x0000)       /* Multiply Selected Loop Freq. 1 */
3368
#define FLLD_1                 (0x1000)       /* Multiply Selected Loop Freq. 2 */
3369
#define FLLD_2                 (0x2000)       /* Multiply Selected Loop Freq. 4 */
3370
#define FLLD_3                 (0x3000)       /* Multiply Selected Loop Freq. 8 */
3371
#define FLLD_4                 (0x4000)       /* Multiply Selected Loop Freq. 16 */
3372
#define FLLD_5                 (0x5000)       /* Multiply Selected Loop Freq. 32 */
3373
#define FLLD_6                 (0x6000)       /* Multiply Selected Loop Freq. 32 */
3374
#define FLLD_7                 (0x7000)       /* Multiply Selected Loop Freq. 32 */
3375
#define FLLD__1                (0x0000)       /* Multiply Selected Loop Freq. By 1 */
3376
#define FLLD__2                (0x1000)       /* Multiply Selected Loop Freq. By 2 */
3377
#define FLLD__4                (0x2000)       /* Multiply Selected Loop Freq. By 4 */
3378
#define FLLD__8                (0x3000)       /* Multiply Selected Loop Freq. By 8 */
3379
#define FLLD__16               (0x4000)       /* Multiply Selected Loop Freq. By 16 */
3380
#define FLLD__32               (0x5000)       /* Multiply Selected Loop Freq. By 32 */
3381
 
3382
/* UCSCTL3 Control Bits */
3383
#define FLLREFDIV0             (0x0001)       /* Reference Divider Bit : 0 */
3384
#define FLLREFDIV1             (0x0002)       /* Reference Divider Bit : 1 */
3385
#define FLLREFDIV2             (0x0004)       /* Reference Divider Bit : 2 */
3386
//#define RESERVED            (0x0008)    /* RESERVED */
3387
#define SELREF0                (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3388
#define SELREF1                (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3389
#define SELREF2                (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3390
//#define RESERVED            (0x0080)    /* RESERVED */
3391
//#define RESERVED            (0x0100)    /* RESERVED */
3392
//#define RESERVED            (0x0200)    /* RESERVED */
3393
//#define RESERVED            (0x0400)    /* RESERVED */
3394
//#define RESERVED            (0x0800)    /* RESERVED */
3395
//#define RESERVED            (0x1000)    /* RESERVED */
3396
//#define RESERVED            (0x2000)    /* RESERVED */
3397
//#define RESERVED            (0x4000)    /* RESERVED */
3398
//#define RESERVED            (0x8000)    /* RESERVED */
3399
 
3400
/* UCSCTL3 Control Bits */
3401
#define FLLREFDIV0_L           (0x0001)       /* Reference Divider Bit : 0 */
3402
#define FLLREFDIV1_L           (0x0002)       /* Reference Divider Bit : 1 */
3403
#define FLLREFDIV2_L           (0x0004)       /* Reference Divider Bit : 2 */
3404
//#define RESERVED            (0x0008)    /* RESERVED */
3405
#define SELREF0_L              (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3406
#define SELREF1_L              (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3407
#define SELREF2_L              (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3408
//#define RESERVED            (0x0080)    /* RESERVED */
3409
//#define RESERVED            (0x0100)    /* RESERVED */
3410
//#define RESERVED            (0x0200)    /* RESERVED */
3411
//#define RESERVED            (0x0400)    /* RESERVED */
3412
//#define RESERVED            (0x0800)    /* RESERVED */
3413
//#define RESERVED            (0x1000)    /* RESERVED */
3414
//#define RESERVED            (0x2000)    /* RESERVED */
3415
//#define RESERVED            (0x4000)    /* RESERVED */
3416
//#define RESERVED            (0x8000)    /* RESERVED */
3417
 
3418
/* UCSCTL3 Control Bits */
3419
//#define RESERVED            (0x0008)    /* RESERVED */
3420
//#define RESERVED            (0x0080)    /* RESERVED */
3421
//#define RESERVED            (0x0100)    /* RESERVED */
3422
//#define RESERVED            (0x0200)    /* RESERVED */
3423
//#define RESERVED            (0x0400)    /* RESERVED */
3424
//#define RESERVED            (0x0800)    /* RESERVED */
3425
//#define RESERVED            (0x1000)    /* RESERVED */
3426
//#define RESERVED            (0x2000)    /* RESERVED */
3427
//#define RESERVED            (0x4000)    /* RESERVED */
3428
//#define RESERVED            (0x8000)    /* RESERVED */
3429
 
3430
#define FLLREFDIV_0            (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3431
#define FLLREFDIV_1            (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3432
#define FLLREFDIV_2            (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3433
#define FLLREFDIV_3            (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3434
#define FLLREFDIV_4            (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3435
#define FLLREFDIV_5            (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3436
#define FLLREFDIV_6            (0x0006)       /* Reference Divider: f(LFCLK)/16 */
3437
#define FLLREFDIV_7            (0x0007)       /* Reference Divider: f(LFCLK)/16 */
3438
#define FLLREFDIV__1           (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3439
#define FLLREFDIV__2           (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3440
#define FLLREFDIV__4           (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3441
#define FLLREFDIV__8           (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3442
#define FLLREFDIV__12          (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3443
#define FLLREFDIV__16          (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3444
#define SELREF_0               (0x0000)       /* FLL Reference Clock Select 0 */
3445
#define SELREF_1               (0x0010)       /* FLL Reference Clock Select 1 */
3446
#define SELREF_2               (0x0020)       /* FLL Reference Clock Select 2 */
3447
#define SELREF_3               (0x0030)       /* FLL Reference Clock Select 3 */
3448
#define SELREF_4               (0x0040)       /* FLL Reference Clock Select 4 */
3449
#define SELREF_5               (0x0050)       /* FLL Reference Clock Select 5 */
3450
#define SELREF_6               (0x0060)       /* FLL Reference Clock Select 6 */
3451
#define SELREF_7               (0x0070)       /* FLL Reference Clock Select 7 */
3452
#define SELREF__XT1CLK         (0x0000)       /* Multiply Selected Loop Freq. By XT1CLK */
3453
#define SELREF__REFOCLK        (0x0020)       /* Multiply Selected Loop Freq. By REFOCLK */
3454
#define SELREF__XT2CLK         (0x0050)       /* Multiply Selected Loop Freq. By XT2CLK */
3455
 
3456
/* UCSCTL4 Control Bits */
3457
#define SELM0                  (0x0001)       /* MCLK Source Select Bit: 0 */
3458
#define SELM1                  (0x0002)       /* MCLK Source Select Bit: 1 */
3459
#define SELM2                  (0x0004)       /* MCLK Source Select Bit: 2 */
3460
//#define RESERVED            (0x0008)    /* RESERVED */
3461
#define SELS0                  (0x0010)       /* SMCLK Source Select Bit: 0 */
3462
#define SELS1                  (0x0020)       /* SMCLK Source Select Bit: 1 */
3463
#define SELS2                  (0x0040)       /* SMCLK Source Select Bit: 2 */
3464
//#define RESERVED            (0x0080)    /* RESERVED */
3465
#define SELA0                  (0x0100)       /* ACLK Source Select Bit: 0 */
3466
#define SELA1                  (0x0200)       /* ACLK Source Select Bit: 1 */
3467
#define SELA2                  (0x0400)       /* ACLK Source Select Bit: 2 */
3468
//#define RESERVED            (0x0800)    /* RESERVED */
3469
//#define RESERVED            (0x1000)    /* RESERVED */
3470
//#define RESERVED            (0x2000)    /* RESERVED */
3471
//#define RESERVED            (0x4000)    /* RESERVED */
3472
//#define RESERVED            (0x8000)    /* RESERVED */
3473
 
3474
/* UCSCTL4 Control Bits */
3475
#define SELM0_L                (0x0001)       /* MCLK Source Select Bit: 0 */
3476
#define SELM1_L                (0x0002)       /* MCLK Source Select Bit: 1 */
3477
#define SELM2_L                (0x0004)       /* MCLK Source Select Bit: 2 */
3478
//#define RESERVED            (0x0008)    /* RESERVED */
3479
#define SELS0_L                (0x0010)       /* SMCLK Source Select Bit: 0 */
3480
#define SELS1_L                (0x0020)       /* SMCLK Source Select Bit: 1 */
3481
#define SELS2_L                (0x0040)       /* SMCLK Source Select Bit: 2 */
3482
//#define RESERVED            (0x0080)    /* RESERVED */
3483
//#define RESERVED            (0x0800)    /* RESERVED */
3484
//#define RESERVED            (0x1000)    /* RESERVED */
3485
//#define RESERVED            (0x2000)    /* RESERVED */
3486
//#define RESERVED            (0x4000)    /* RESERVED */
3487
//#define RESERVED            (0x8000)    /* RESERVED */
3488
 
3489
/* UCSCTL4 Control Bits */
3490
//#define RESERVED            (0x0008)    /* RESERVED */
3491
//#define RESERVED            (0x0080)    /* RESERVED */
3492
#define SELA0_H                (0x0001)       /* ACLK Source Select Bit: 0 */
3493
#define SELA1_H                (0x0002)       /* ACLK Source Select Bit: 1 */
3494
#define SELA2_H                (0x0004)       /* ACLK Source Select Bit: 2 */
3495
//#define RESERVED            (0x0800)    /* RESERVED */
3496
//#define RESERVED            (0x1000)    /* RESERVED */
3497
//#define RESERVED            (0x2000)    /* RESERVED */
3498
//#define RESERVED            (0x4000)    /* RESERVED */
3499
//#define RESERVED            (0x8000)    /* RESERVED */
3500
 
3501
#define SELM_0                 (0x0000)       /* MCLK Source Select 0 */
3502
#define SELM_1                 (0x0001)       /* MCLK Source Select 1 */
3503
#define SELM_2                 (0x0002)       /* MCLK Source Select 2 */
3504
#define SELM_3                 (0x0003)       /* MCLK Source Select 3 */
3505
#define SELM_4                 (0x0004)       /* MCLK Source Select 4 */
3506
#define SELM_5                 (0x0005)       /* MCLK Source Select 5 */
3507
#define SELM_6                 (0x0006)       /* MCLK Source Select 6 */
3508
#define SELM_7                 (0x0007)       /* MCLK Source Select 7 */
3509
#define SELM__XT1CLK           (0x0000)       /* MCLK Source Select XT1CLK */
3510
#define SELM__VLOCLK           (0x0001)       /* MCLK Source Select VLOCLK */
3511
#define SELM__REFOCLK          (0x0002)       /* MCLK Source Select REFOCLK */
3512
#define SELM__DCOCLK           (0x0003)       /* MCLK Source Select DCOCLK */
3513
#define SELM__DCOCLKDIV        (0x0004)       /* MCLK Source Select DCOCLKDIV */
3514
#define SELM__XT2CLK           (0x0005)       /* MCLK Source Select XT2CLK */
3515
 
3516
#define SELS_0                 (0x0000)       /* SMCLK Source Select 0 */
3517
#define SELS_1                 (0x0010)       /* SMCLK Source Select 1 */
3518
#define SELS_2                 (0x0020)       /* SMCLK Source Select 2 */
3519
#define SELS_3                 (0x0030)       /* SMCLK Source Select 3 */
3520
#define SELS_4                 (0x0040)       /* SMCLK Source Select 4 */
3521
#define SELS_5                 (0x0050)       /* SMCLK Source Select 5 */
3522
#define SELS_6                 (0x0060)       /* SMCLK Source Select 6 */
3523
#define SELS_7                 (0x0070)       /* SMCLK Source Select 7 */
3524
#define SELS__XT1CLK           (0x0000)       /* SMCLK Source Select XT1CLK */
3525
#define SELS__VLOCLK           (0x0010)       /* SMCLK Source Select VLOCLK */
3526
#define SELS__REFOCLK          (0x0020)       /* SMCLK Source Select REFOCLK */
3527
#define SELS__DCOCLK           (0x0030)       /* SMCLK Source Select DCOCLK */
3528
#define SELS__DCOCLKDIV        (0x0040)       /* SMCLK Source Select DCOCLKDIV */
3529
#define SELS__XT2CLK           (0x0050)       /* SMCLK Source Select XT2CLK */
3530
 
3531
#define SELA_0                 (0x0000)       /* ACLK Source Select 0 */
3532
#define SELA_1                 (0x0100)       /* ACLK Source Select 1 */
3533
#define SELA_2                 (0x0200)       /* ACLK Source Select 2 */
3534
#define SELA_3                 (0x0300)       /* ACLK Source Select 3 */
3535
#define SELA_4                 (0x0400)       /* ACLK Source Select 4 */
3536
#define SELA_5                 (0x0500)       /* ACLK Source Select 5 */
3537
#define SELA_6                 (0x0600)       /* ACLK Source Select 6 */
3538
#define SELA_7                 (0x0700)       /* ACLK Source Select 7 */
3539
#define SELA__XT1CLK           (0x0000)       /* ACLK Source Select XT1CLK */
3540
#define SELA__VLOCLK           (0x0100)       /* ACLK Source Select VLOCLK */
3541
#define SELA__REFOCLK          (0x0200)       /* ACLK Source Select REFOCLK */
3542
#define SELA__DCOCLK           (0x0300)       /* ACLK Source Select DCOCLK */
3543
#define SELA__DCOCLKDIV        (0x0400)       /* ACLK Source Select DCOCLKDIV */
3544
#define SELA__XT2CLK           (0x0500)       /* ACLK Source Select XT2CLK */
3545
 
3546
/* UCSCTL5 Control Bits */
3547
#define DIVM0                  (0x0001)       /* MCLK Divider Bit: 0 */
3548
#define DIVM1                  (0x0002)       /* MCLK Divider Bit: 1 */
3549
#define DIVM2                  (0x0004)       /* MCLK Divider Bit: 2 */
3550
//#define RESERVED            (0x0008)    /* RESERVED */
3551
#define DIVS0                  (0x0010)       /* SMCLK Divider Bit: 0 */
3552
#define DIVS1                  (0x0020)       /* SMCLK Divider Bit: 1 */
3553
#define DIVS2                  (0x0040)       /* SMCLK Divider Bit: 2 */
3554
//#define RESERVED            (0x0080)    /* RESERVED */
3555
#define DIVA0                  (0x0100)       /* ACLK Divider Bit: 0 */
3556
#define DIVA1                  (0x0200)       /* ACLK Divider Bit: 1 */
3557
#define DIVA2                  (0x0400)       /* ACLK Divider Bit: 2 */
3558
//#define RESERVED            (0x0800)    /* RESERVED */
3559
#define DIVPA0                 (0x1000)       /* ACLK from Pin Divider Bit: 0 */
3560
#define DIVPA1                 (0x2000)       /* ACLK from Pin Divider Bit: 1 */
3561
#define DIVPA2                 (0x4000)       /* ACLK from Pin Divider Bit: 2 */
3562
//#define RESERVED            (0x8000)    /* RESERVED */
3563
 
3564
/* UCSCTL5 Control Bits */
3565
#define DIVM0_L                (0x0001)       /* MCLK Divider Bit: 0 */
3566
#define DIVM1_L                (0x0002)       /* MCLK Divider Bit: 1 */
3567
#define DIVM2_L                (0x0004)       /* MCLK Divider Bit: 2 */
3568
//#define RESERVED            (0x0008)    /* RESERVED */
3569
#define DIVS0_L                (0x0010)       /* SMCLK Divider Bit: 0 */
3570
#define DIVS1_L                (0x0020)       /* SMCLK Divider Bit: 1 */
3571
#define DIVS2_L                (0x0040)       /* SMCLK Divider Bit: 2 */
3572
//#define RESERVED            (0x0080)    /* RESERVED */
3573
//#define RESERVED            (0x0800)    /* RESERVED */
3574
//#define RESERVED            (0x8000)    /* RESERVED */
3575
 
3576
/* UCSCTL5 Control Bits */
3577
//#define RESERVED            (0x0008)    /* RESERVED */
3578
//#define RESERVED            (0x0080)    /* RESERVED */
3579
#define DIVA0_H                (0x0001)       /* ACLK Divider Bit: 0 */
3580
#define DIVA1_H                (0x0002)       /* ACLK Divider Bit: 1 */
3581
#define DIVA2_H                (0x0004)       /* ACLK Divider Bit: 2 */
3582
//#define RESERVED            (0x0800)    /* RESERVED */
3583
#define DIVPA0_H               (0x0010)       /* ACLK from Pin Divider Bit: 0 */
3584
#define DIVPA1_H               (0x0020)       /* ACLK from Pin Divider Bit: 1 */
3585
#define DIVPA2_H               (0x0040)       /* ACLK from Pin Divider Bit: 2 */
3586
//#define RESERVED            (0x8000)    /* RESERVED */
3587
 
3588
#define DIVM_0                 (0x0000)       /* MCLK Source Divider 0 */
3589
#define DIVM_1                 (0x0001)       /* MCLK Source Divider 1 */
3590
#define DIVM_2                 (0x0002)       /* MCLK Source Divider 2 */
3591
#define DIVM_3                 (0x0003)       /* MCLK Source Divider 3 */
3592
#define DIVM_4                 (0x0004)       /* MCLK Source Divider 4 */
3593
#define DIVM_5                 (0x0005)       /* MCLK Source Divider 5 */
3594
#define DIVM_6                 (0x0006)       /* MCLK Source Divider 6 */
3595
#define DIVM_7                 (0x0007)       /* MCLK Source Divider 7 */
3596
#define DIVM__1                (0x0000)       /* MCLK Source Divider f(MCLK)/1 */
3597
#define DIVM__2                (0x0001)       /* MCLK Source Divider f(MCLK)/2 */
3598
#define DIVM__4                (0x0002)       /* MCLK Source Divider f(MCLK)/4 */
3599
#define DIVM__8                (0x0003)       /* MCLK Source Divider f(MCLK)/8 */
3600
#define DIVM__16               (0x0004)       /* MCLK Source Divider f(MCLK)/16 */
3601
#define DIVM__32               (0x0005)       /* MCLK Source Divider f(MCLK)/32 */
3602
 
3603
#define DIVS_0                 (0x0000)       /* SMCLK Source Divider 0 */
3604
#define DIVS_1                 (0x0010)       /* SMCLK Source Divider 1 */
3605
#define DIVS_2                 (0x0020)       /* SMCLK Source Divider 2 */
3606
#define DIVS_3                 (0x0030)       /* SMCLK Source Divider 3 */
3607
#define DIVS_4                 (0x0040)       /* SMCLK Source Divider 4 */
3608
#define DIVS_5                 (0x0050)       /* SMCLK Source Divider 5 */
3609
#define DIVS_6                 (0x0060)       /* SMCLK Source Divider 6 */
3610
#define DIVS_7                 (0x0070)       /* SMCLK Source Divider 7 */
3611
#define DIVS__1                (0x0000)       /* SMCLK Source Divider f(SMCLK)/1 */
3612
#define DIVS__2                (0x0010)       /* SMCLK Source Divider f(SMCLK)/2 */
3613
#define DIVS__4                (0x0020)       /* SMCLK Source Divider f(SMCLK)/4 */
3614
#define DIVS__8                (0x0030)       /* SMCLK Source Divider f(SMCLK)/8 */
3615
#define DIVS__16               (0x0040)       /* SMCLK Source Divider f(SMCLK)/16 */
3616
#define DIVS__32               (0x0050)       /* SMCLK Source Divider f(SMCLK)/32 */
3617
 
3618
#define DIVA_0                 (0x0000)       /* ACLK Source Divider 0 */
3619
#define DIVA_1                 (0x0100)       /* ACLK Source Divider 1 */
3620
#define DIVA_2                 (0x0200)       /* ACLK Source Divider 2 */
3621
#define DIVA_3                 (0x0300)       /* ACLK Source Divider 3 */
3622
#define DIVA_4                 (0x0400)       /* ACLK Source Divider 4 */
3623
#define DIVA_5                 (0x0500)       /* ACLK Source Divider 5 */
3624
#define DIVA_6                 (0x0600)       /* ACLK Source Divider 6 */
3625
#define DIVA_7                 (0x0700)       /* ACLK Source Divider 7 */
3626
#define DIVA__1                (0x0000)       /* ACLK Source Divider f(ACLK)/1 */
3627
#define DIVA__2                (0x0100)       /* ACLK Source Divider f(ACLK)/2 */
3628
#define DIVA__4                (0x0200)       /* ACLK Source Divider f(ACLK)/4 */
3629
#define DIVA__8                (0x0300)       /* ACLK Source Divider f(ACLK)/8 */
3630
#define DIVA__16               (0x0400)       /* ACLK Source Divider f(ACLK)/16 */
3631
#define DIVA__32               (0x0500)       /* ACLK Source Divider f(ACLK)/32 */
3632
 
3633
#define DIVPA_0                (0x0000)       /* ACLK from Pin Source Divider 0 */
3634
#define DIVPA_1                (0x1000)       /* ACLK from Pin Source Divider 1 */
3635
#define DIVPA_2                (0x2000)       /* ACLK from Pin Source Divider 2 */
3636
#define DIVPA_3                (0x3000)       /* ACLK from Pin Source Divider 3 */
3637
#define DIVPA_4                (0x4000)       /* ACLK from Pin Source Divider 4 */
3638
#define DIVPA_5                (0x5000)       /* ACLK from Pin Source Divider 5 */
3639
#define DIVPA_6                (0x6000)       /* ACLK from Pin Source Divider 6 */
3640
#define DIVPA_7                (0x7000)       /* ACLK from Pin Source Divider 7 */
3641
#define DIVPA__1               (0x0000)       /* ACLK from Pin Source Divider f(ACLK)/1 */
3642
#define DIVPA__2               (0x1000)       /* ACLK from Pin Source Divider f(ACLK)/2 */
3643
#define DIVPA__4               (0x2000)       /* ACLK from Pin Source Divider f(ACLK)/4 */
3644
#define DIVPA__8               (0x3000)       /* ACLK from Pin Source Divider f(ACLK)/8 */
3645
#define DIVPA__16              (0x4000)       /* ACLK from Pin Source Divider f(ACLK)/16 */
3646
#define DIVPA__32              (0x5000)       /* ACLK from Pin Source Divider f(ACLK)/32 */
3647
 
3648
/* UCSCTL6 Control Bits */
3649
#define XT1OFF                 (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3650
#define SMCLKOFF               (0x0002)       /* SMCLK Off */
3651
#define XCAP0                  (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3652
#define XCAP1                  (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3653
#define XT1BYPASS              (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3654
#define XTS                    (0x0020)       /* 1: Selects high-freq. oscillator */
3655
#define XT1DRIVE0              (0x0040)       /* XT1 Drive Level mode Bit 0 */
3656
#define XT1DRIVE1              (0x0080)       /* XT1 Drive Level mode Bit 1 */
3657
#define XT2OFF                 (0x0100)       /* High Frequency Oscillator 2 (XT2) disable */
3658
//#define RESERVED            (0x0200)    /* RESERVED */
3659
//#define RESERVED            (0x0400)    /* RESERVED */
3660
//#define RESERVED            (0x0800)    /* RESERVED */
3661
#define XT2BYPASS              (0x1000)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3662
//#define RESERVED            (0x2000)    /* RESERVED */
3663
#define XT2DRIVE0              (0x4000)       /* XT2 Drive Level mode Bit 0 */
3664
#define XT2DRIVE1              (0x8000)       /* XT2 Drive Level mode Bit 1 */
3665
 
3666
/* UCSCTL6 Control Bits */
3667
#define XT1OFF_L               (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3668
#define SMCLKOFF_L             (0x0002)       /* SMCLK Off */
3669
#define XCAP0_L                (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3670
#define XCAP1_L                (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3671
#define XT1BYPASS_L            (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3672
#define XTS_L                  (0x0020)       /* 1: Selects high-freq. oscillator */
3673
#define XT1DRIVE0_L            (0x0040)       /* XT1 Drive Level mode Bit 0 */
3674
#define XT1DRIVE1_L            (0x0080)       /* XT1 Drive Level mode Bit 1 */
3675
//#define RESERVED            (0x0200)    /* RESERVED */
3676
//#define RESERVED            (0x0400)    /* RESERVED */
3677
//#define RESERVED            (0x0800)    /* RESERVED */
3678
//#define RESERVED            (0x2000)    /* RESERVED */
3679
 
3680
/* UCSCTL6 Control Bits */
3681
#define XT2OFF_H               (0x0001)       /* High Frequency Oscillator 2 (XT2) disable */
3682
//#define RESERVED            (0x0200)    /* RESERVED */
3683
//#define RESERVED            (0x0400)    /* RESERVED */
3684
//#define RESERVED            (0x0800)    /* RESERVED */
3685
#define XT2BYPASS_H            (0x0010)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3686
//#define RESERVED            (0x2000)    /* RESERVED */
3687
#define XT2DRIVE0_H            (0x0040)       /* XT2 Drive Level mode Bit 0 */
3688
#define XT2DRIVE1_H            (0x0080)       /* XT2 Drive Level mode Bit 1 */
3689
 
3690
#define XCAP_0                 (0x0000)       /* XIN/XOUT Cap 0 */
3691
#define XCAP_1                 (0x0004)       /* XIN/XOUT Cap 1 */
3692
#define XCAP_2                 (0x0008)       /* XIN/XOUT Cap 2 */
3693
#define XCAP_3                 (0x000C)       /* XIN/XOUT Cap 3 */
3694
#define XT1DRIVE_0             (0x0000)       /* XT1 Drive Level mode: 0 */
3695
#define XT1DRIVE_1             (0x0040)       /* XT1 Drive Level mode: 1 */
3696
#define XT1DRIVE_2             (0x0080)       /* XT1 Drive Level mode: 2 */
3697
#define XT1DRIVE_3             (0x00C0)       /* XT1 Drive Level mode: 3 */
3698
#define XT2DRIVE_0             (0x0000)       /* XT2 Drive Level mode: 0 */
3699
#define XT2DRIVE_1             (0x4000)       /* XT2 Drive Level mode: 1 */
3700
#define XT2DRIVE_2             (0x8000)       /* XT2 Drive Level mode: 2 */
3701
#define XT2DRIVE_3             (0xC000)       /* XT2 Drive Level mode: 3 */
3702
 
3703
/* UCSCTL7 Control Bits */
3704
#define DCOFFG                 (0x0001)       /* DCO Fault Flag */
3705
#define XT1LFOFFG              (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3706
//#define RESERVED            (0x0004)    /* RESERVED */
3707
#define XT2OFFG                (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3708
//#define RESERVED            (0x0010)    /* RESERVED */
3709
//#define RESERVED            (0x0020)    /* RESERVED */
3710
//#define RESERVED            (0x0040)    /* RESERVED */
3711
//#define RESERVED            (0x0080)    /* RESERVED */
3712
//#define RESERVED            (0x0100)    /* RESERVED */
3713
//#define RESERVED            (0x0200)    /* RESERVED */
3714
//#define RESERVED            (0x0400)    /* RESERVED */
3715
//#define RESERVED            (0x0800)    /* RESERVED */
3716
//#define RESERVED            (0x1000)    /* RESERVED */
3717
//#define RESERVED            (0x2000)    /* RESERVED */
3718
//#define RESERVED            (0x4000)    /* RESERVED */
3719
//#define RESERVED            (0x8000)    /* RESERVED */
3720
 
3721
/* UCSCTL7 Control Bits */
3722
#define DCOFFG_L               (0x0001)       /* DCO Fault Flag */
3723
#define XT1LFOFFG_L            (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3724
//#define RESERVED            (0x0004)    /* RESERVED */
3725
#define XT2OFFG_L              (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3726
//#define RESERVED            (0x0010)    /* RESERVED */
3727
//#define RESERVED            (0x0020)    /* RESERVED */
3728
//#define RESERVED            (0x0040)    /* RESERVED */
3729
//#define RESERVED            (0x0080)    /* RESERVED */
3730
//#define RESERVED            (0x0100)    /* RESERVED */
3731
//#define RESERVED            (0x0200)    /* RESERVED */
3732
//#define RESERVED            (0x0400)    /* RESERVED */
3733
//#define RESERVED            (0x0800)    /* RESERVED */
3734
//#define RESERVED            (0x1000)    /* RESERVED */
3735
//#define RESERVED            (0x2000)    /* RESERVED */
3736
//#define RESERVED            (0x4000)    /* RESERVED */
3737
//#define RESERVED            (0x8000)    /* RESERVED */
3738
 
3739
/* UCSCTL7 Control Bits */
3740
//#define RESERVED            (0x0004)    /* RESERVED */
3741
//#define RESERVED            (0x0010)    /* RESERVED */
3742
//#define RESERVED            (0x0020)    /* RESERVED */
3743
//#define RESERVED            (0x0040)    /* RESERVED */
3744
//#define RESERVED            (0x0080)    /* RESERVED */
3745
//#define RESERVED            (0x0100)    /* RESERVED */
3746
//#define RESERVED            (0x0200)    /* RESERVED */
3747
//#define RESERVED            (0x0400)    /* RESERVED */
3748
//#define RESERVED            (0x0800)    /* RESERVED */
3749
//#define RESERVED            (0x1000)    /* RESERVED */
3750
//#define RESERVED            (0x2000)    /* RESERVED */
3751
//#define RESERVED            (0x4000)    /* RESERVED */
3752
//#define RESERVED            (0x8000)    /* RESERVED */
3753
 
3754
/* UCSCTL8 Control Bits */
3755
#define ACLKREQEN              (0x0001)       /* ACLK Clock Request Enable */
3756
#define MCLKREQEN              (0x0002)       /* MCLK Clock Request Enable */
3757
#define SMCLKREQEN             (0x0004)       /* SMCLK Clock Request Enable */
3758
#define MODOSCREQEN            (0x0008)       /* MODOSC Clock Request Enable */
3759
//#define RESERVED            (0x0010)    /* RESERVED */
3760
//#define RESERVED            (0x0020)    /* RESERVED */
3761
//#define RESERVED            (0x0040)    /* RESERVED */
3762
//#define RESERVED            (0x0080)    /* RESERVED */
3763
//#define RESERVED            (0x0100)    /* RESERVED */
3764
//#define RESERVED            (0x0200)    /* RESERVED */
3765
//#define RESERVED            (0x0400)    /* RESERVED */
3766
//#define RESERVED            (0x0800)    /* RESERVED */
3767
//#define RESERVED            (0x1000)    /* RESERVED */
3768
//#define RESERVED            (0x2000)    /* RESERVED */
3769
//#define RESERVED            (0x4000)    /* RESERVED */
3770
//#define RESERVED            (0x8000)    /* RESERVED */
3771
 
3772
/* UCSCTL8 Control Bits */
3773
#define ACLKREQEN_L            (0x0001)       /* ACLK Clock Request Enable */
3774
#define MCLKREQEN_L            (0x0002)       /* MCLK Clock Request Enable */
3775
#define SMCLKREQEN_L           (0x0004)       /* SMCLK Clock Request Enable */
3776
#define MODOSCREQEN_L          (0x0008)       /* MODOSC Clock Request Enable */
3777
//#define RESERVED            (0x0010)    /* RESERVED */
3778
//#define RESERVED            (0x0020)    /* RESERVED */
3779
//#define RESERVED            (0x0040)    /* RESERVED */
3780
//#define RESERVED            (0x0080)    /* RESERVED */
3781
//#define RESERVED            (0x0100)    /* RESERVED */
3782
//#define RESERVED            (0x0200)    /* RESERVED */
3783
//#define RESERVED            (0x0400)    /* RESERVED */
3784
//#define RESERVED            (0x0800)    /* RESERVED */
3785
//#define RESERVED            (0x1000)    /* RESERVED */
3786
//#define RESERVED            (0x2000)    /* RESERVED */
3787
//#define RESERVED            (0x4000)    /* RESERVED */
3788
//#define RESERVED            (0x8000)    /* RESERVED */
3789
 
3790
/* UCSCTL8 Control Bits */
3791
//#define RESERVED            (0x0010)    /* RESERVED */
3792
//#define RESERVED            (0x0020)    /* RESERVED */
3793
//#define RESERVED            (0x0040)    /* RESERVED */
3794
//#define RESERVED            (0x0080)    /* RESERVED */
3795
//#define RESERVED            (0x0100)    /* RESERVED */
3796
//#define RESERVED            (0x0200)    /* RESERVED */
3797
//#define RESERVED            (0x0400)    /* RESERVED */
3798
//#define RESERVED            (0x0800)    /* RESERVED */
3799
//#define RESERVED            (0x1000)    /* RESERVED */
3800
//#define RESERVED            (0x2000)    /* RESERVED */
3801
//#define RESERVED            (0x4000)    /* RESERVED */
3802
//#define RESERVED            (0x8000)    /* RESERVED */
3803
 
3804
/************************************************************
3805
* USCI A0
3806
************************************************************/
3807
#define __MSP430_HAS_USCI_A0__                /* Definition to show that Module is available */
3808
#define __MSP430_BASEADDRESS_USCI_A0__ 0x05C0
3809
 
3810
SFR_16BIT(UCA0CTLW0);                         /* USCI A0 Control Word Register 0 */
3811
SFR_8BIT(UCA0CTLW0_L);                        /* USCI A0 Control Word Register 0 */
3812
SFR_8BIT(UCA0CTLW0_H);                        /* USCI A0 Control Word Register 0 */
3813
#define UCA0CTL1               UCA0CTLW0_L    /* USCI A0 Control Register 1 */
3814
#define UCA0CTL0               UCA0CTLW0_H    /* USCI A0 Control Register 0 */
3815
SFR_16BIT(UCA0BRW);                           /* USCI A0 Baud Word Rate 0 */
3816
SFR_8BIT(UCA0BRW_L);                          /* USCI A0 Baud Word Rate 0 */
3817
SFR_8BIT(UCA0BRW_H);                          /* USCI A0 Baud Word Rate 0 */
3818
#define UCA0BR0                UCA0BRW_L      /* USCI A0 Baud Rate 0 */
3819
#define UCA0BR1                UCA0BRW_H      /* USCI A0 Baud Rate 1 */
3820
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
3821
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
3822
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
3823
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
3824
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
3825
SFR_16BIT(UCA0IRCTL);                         /* USCI A0 IrDA Transmit Control */
3826
SFR_8BIT(UCA0IRCTL_L);                        /* USCI A0 IrDA Transmit Control */
3827
SFR_8BIT(UCA0IRCTL_H);                        /* USCI A0 IrDA Transmit Control */
3828
#define UCA0IRTCTL             UCA0IRCTL_L    /* USCI A0 IrDA Transmit Control */
3829
#define UCA0IRRCTL             UCA0IRCTL_H    /* USCI A0 IrDA Receive Control */
3830
SFR_16BIT(UCA0ICTL);                          /* USCI A0 Interrupt Enable Register */
3831
SFR_8BIT(UCA0ICTL_L);                         /* USCI A0 Interrupt Enable Register */
3832
SFR_8BIT(UCA0ICTL_H);                         /* USCI A0 Interrupt Enable Register */
3833
#define UCA0IE                 UCA0ICTL_L     /* USCI A0 Interrupt Enable Register */
3834
#define UCA0IFG                UCA0ICTL_H     /* USCI A0 Interrupt Flags Register */
3835
SFR_16BIT(UCA0IV);                            /* USCI A0 Interrupt Vector Register */
3836
 
3837
 
3838
/************************************************************
3839
* USCI B0
3840
************************************************************/
3841
#define __MSP430_HAS_USCI_B0__                /* Definition to show that Module is available */
3842
#define __MSP430_BASEADDRESS_USCI_B0__ 0x05E0
3843
 
3844
 
3845
SFR_16BIT(UCB0CTLW0);                         /* USCI B0 Control Word Register 0 */
3846
SFR_8BIT(UCB0CTLW0_L);                        /* USCI B0 Control Word Register 0 */
3847
SFR_8BIT(UCB0CTLW0_H);                        /* USCI B0 Control Word Register 0 */
3848
#define UCB0CTL1               UCB0CTLW0_L    /* USCI B0 Control Register 1 */
3849
#define UCB0CTL0               UCB0CTLW0_H    /* USCI B0 Control Register 0 */
3850
SFR_16BIT(UCB0BRW);                           /* USCI B0 Baud Word Rate 0 */
3851
SFR_8BIT(UCB0BRW_L);                          /* USCI B0 Baud Word Rate 0 */
3852
SFR_8BIT(UCB0BRW_H);                          /* USCI B0 Baud Word Rate 0 */
3853
#define UCB0BR0                UCB0BRW_L      /* USCI B0 Baud Rate 0 */
3854
#define UCB0BR1                UCB0BRW_H      /* USCI B0 Baud Rate 1 */
3855
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
3856
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
3857
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
3858
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
3859
SFR_8BIT(UCB0I2COA_L);                        /* USCI B0 I2C Own Address */
3860
SFR_8BIT(UCB0I2COA_H);                        /* USCI B0 I2C Own Address */
3861
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
3862
SFR_8BIT(UCB0I2CSA_L);                        /* USCI B0 I2C Slave Address */
3863
SFR_8BIT(UCB0I2CSA_H);                        /* USCI B0 I2C Slave Address */
3864
SFR_16BIT(UCB0ICTL);                          /* USCI B0 Interrupt Enable Register */
3865
SFR_8BIT(UCB0ICTL_L);                         /* USCI B0 Interrupt Enable Register */
3866
SFR_8BIT(UCB0ICTL_H);                         /* USCI B0 Interrupt Enable Register */
3867
#define UCB0IE                 UCB0ICTL_L     /* USCI B0 Interrupt Enable Register */
3868
#define UCB0IFG                UCB0ICTL_H     /* USCI B0 Interrupt Flags Register */
3869
SFR_16BIT(UCB0IV);                            /* USCI B0 Interrupt Vector Register */
3870
 
3871
// UCAxCTL0 UART-Mode Control Bits
3872
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
3873
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
3874
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
3875
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
3876
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
3877
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
3878
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
3879
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
3880
 
3881
// UCxxCTL0 SPI-Mode Control Bits
3882
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
3883
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
3884
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
3885
 
3886
// UCBxCTL0 I2C-Mode Control Bits
3887
#define UCA10                  (0x80)         /* 10-bit Address Mode */
3888
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
3889
#define UCMM                   (0x20)         /* Multi-Master Environment */
3890
//#define res               (0x10)    /* reserved */
3891
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
3892
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
3893
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
3894
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
3895
 
3896
// UCAxCTL1 UART-Mode Control Bits
3897
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
3898
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
3899
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
3900
#define UCBRKIE                (0x10)         /* Break interrupt enable */
3901
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
3902
#define UCTXADDR               (0x04)         /* Send next Data as Address */
3903
#define UCTXBRK                (0x02)         /* Send next Data as Break */
3904
#define UCSWRST                (0x01)         /* USCI Software Reset */
3905
 
3906
// UCxxCTL1 SPI-Mode Control Bits
3907
//#define res               (0x20)    /* reserved */
3908
//#define res               (0x10)    /* reserved */
3909
//#define res               (0x08)    /* reserved */
3910
//#define res               (0x04)    /* reserved */
3911
//#define res               (0x02)    /* reserved */
3912
 
3913
// UCBxCTL1 I2C-Mode Control Bits
3914
//#define res               (0x20)    /* reserved */
3915
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
3916
#define UCTXNACK               (0x08)         /* Transmit NACK */
3917
#define UCTXSTP                (0x04)         /* Transmit STOP */
3918
#define UCTXSTT                (0x02)         /* Transmit START */
3919
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
3920
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
3921
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
3922
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
3923
#define UCSSEL__UCLK           (0x00)         /* USCI 0 Clock Source: UCLK */
3924
#define UCSSEL__ACLK           (0x40)         /* USCI 0 Clock Source: ACLK */
3925
#define UCSSEL__SMCLK          (0x80)         /* USCI 0 Clock Source: SMCLK */
3926
 
3927
/* UCAxMCTL Control Bits */
3928
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
3929
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
3930
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
3931
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
3932
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
3933
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
3934
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
3935
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
3936
 
3937
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
3938
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
3939
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
3940
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
3941
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
3942
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
3943
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
3944
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
3945
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
3946
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
3947
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
3948
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
3949
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
3950
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
3951
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
3952
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
3953
 
3954
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
3955
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
3956
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
3957
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
3958
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
3959
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
3960
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
3961
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
3962
 
3963
/* UCAxSTAT Control Bits */
3964
#define UCLISTEN               (0x80)         /* USCI Listen mode */
3965
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
3966
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
3967
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
3968
#define UCBRK                  (0x08)         /* USCI Break received */
3969
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
3970
#define UCADDR                 (0x02)         /* USCI Address received Flag */
3971
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
3972
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
3973
 
3974
/* UCBxSTAT Control Bits */
3975
#define UCSCLLOW               (0x40)         /* SCL low */
3976
#define UCGC                   (0x20)         /* General Call address received Flag */
3977
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
3978
 
3979
/* UCAxIRTCTL Control Bits */
3980
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
3981
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
3982
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
3983
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
3984
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
3985
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
3986
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
3987
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
3988
 
3989
/* UCAxIRRCTL Control Bits */
3990
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
3991
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
3992
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
3993
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
3994
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
3995
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
3996
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
3997
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
3998
 
3999
/* UCAxABCTL Control Bits */
4000
//#define res               (0x80)    /* reserved */
4001
//#define res               (0x40)    /* reserved */
4002
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
4003
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
4004
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
4005
#define UCBTOE                 (0x04)         /* Break Timeout error */
4006
//#define res               (0x02)    /* reserved */
4007
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
4008
 
4009
/* UCBxI2COA Control Bits */
4010
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
4011
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
4012
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
4013
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
4014
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
4015
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
4016
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
4017
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
4018
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
4019
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
4020
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
4021
 
4022
/* UCBxI2COA Control Bits */
4023
#define UCOA7_L                (0x0080)       /* I2C Own Address 7 */
4024
#define UCOA6_L                (0x0040)       /* I2C Own Address 6 */
4025
#define UCOA5_L                (0x0020)       /* I2C Own Address 5 */
4026
#define UCOA4_L                (0x0010)       /* I2C Own Address 4 */
4027
#define UCOA3_L                (0x0008)       /* I2C Own Address 3 */
4028
#define UCOA2_L                (0x0004)       /* I2C Own Address 2 */
4029
#define UCOA1_L                (0x0002)       /* I2C Own Address 1 */
4030
#define UCOA0_L                (0x0001)       /* I2C Own Address 0 */
4031
 
4032
/* UCBxI2COA Control Bits */
4033
#define UCGCEN_H               (0x0080)       /* I2C General Call enable */
4034
#define UCOA9_H                (0x0002)       /* I2C Own Address 9 */
4035
#define UCOA8_H                (0x0001)       /* I2C Own Address 8 */
4036
 
4037
/* UCBxI2CSA Control Bits */
4038
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
4039
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
4040
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
4041
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
4042
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
4043
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
4044
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
4045
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
4046
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
4047
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
4048
 
4049
/* UCBxI2CSA Control Bits */
4050
#define UCSA7_L                (0x0080)       /* I2C Slave Address 7 */
4051
#define UCSA6_L                (0x0040)       /* I2C Slave Address 6 */
4052
#define UCSA5_L                (0x0020)       /* I2C Slave Address 5 */
4053
#define UCSA4_L                (0x0010)       /* I2C Slave Address 4 */
4054
#define UCSA3_L                (0x0008)       /* I2C Slave Address 3 */
4055
#define UCSA2_L                (0x0004)       /* I2C Slave Address 2 */
4056
#define UCSA1_L                (0x0002)       /* I2C Slave Address 1 */
4057
#define UCSA0_L                (0x0001)       /* I2C Slave Address 0 */
4058
 
4059
/* UCBxI2CSA Control Bits */
4060
#define UCSA9_H                (0x0002)       /* I2C Slave Address 9 */
4061
#define UCSA8_H                (0x0001)       /* I2C Slave Address 8 */
4062
 
4063
/* UCAxIE Control Bits */
4064
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4065
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4066
 
4067
/* UCBxIE Control Bits */
4068
#define UCNACKIE               (0x0020)       /* NACK Condition interrupt enable */
4069
#define UCALIE                 (0x0010)       /* Arbitration Lost interrupt enable */
4070
#define UCSTPIE                (0x0008)       /* STOP Condition interrupt enable */
4071
#define UCSTTIE                (0x0004)       /* START Condition interrupt enable */
4072
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4073
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4074
 
4075
/* UCAxIFG Control Bits */
4076
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4077
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4078
 
4079
/* UCBxIFG Control Bits */
4080
#define UCNACKIFG              (0x0020)       /* NAK Condition interrupt Flag */
4081
#define UCALIFG                (0x0010)       /* Arbitration Lost interrupt Flag */
4082
#define UCSTPIFG               (0x0008)       /* STOP Condition interrupt Flag */
4083
#define UCSTTIFG               (0x0004)       /* START Condition interrupt Flag */
4084
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4085
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4086
 
4087
/* USCI Definitions */
4088
#define USCI_NONE              (0x0000)       /* No Interrupt pending */
4089
#define USCI_UCRXIFG           (0x0002)       /* USCI UCRXIFG */
4090
#define USCI_UCTXIFG           (0x0004)       /* USCI UCTXIFG */
4091
#define USCI_I2C_UCALIFG       (0x0002)       /* USCI I2C Mode: UCALIFG */
4092
#define USCI_I2C_UCNACKIFG     (0x0004)       /* USCI I2C Mode: UCNACKIFG */
4093
#define USCI_I2C_UCSTTIFG      (0x0006)       /* USCI I2C Mode: UCSTTIFG*/
4094
#define USCI_I2C_UCSTPIFG      (0x0008)       /* USCI I2C Mode: UCSTPIFG*/
4095
#define USCI_I2C_UCRXIFG       (0x000A)       /* USCI I2C Mode: UCRXIFG */
4096
#define USCI_I2C_UCTXIFG       (0x000C)       /* USCI I2C Mode: UCTXIFG */
4097
 
4098
/************************************************************
4099
* USCI A1
4100
************************************************************/
4101
#define __MSP430_HAS_USCI_A1__                /* Definition to show that Module is available */
4102
#define __MSP430_BASEADDRESS_USCI_A1__ 0x0600
4103
 
4104
SFR_16BIT(UCA1CTLW0);                         /* USCI A1 Control Word Register 0 */
4105
SFR_8BIT(UCA1CTLW0_L);                        /* USCI A1 Control Word Register 0 */
4106
SFR_8BIT(UCA1CTLW0_H);                        /* USCI A1 Control Word Register 0 */
4107
#define UCA1CTL1               UCA1CTLW0_L    /* USCI A1 Control Register 1 */
4108
#define UCA1CTL0               UCA1CTLW0_H    /* USCI A1 Control Register 0 */
4109
SFR_16BIT(UCA1BRW);                           /* USCI A1 Baud Word Rate 0 */
4110
SFR_8BIT(UCA1BRW_L);                          /* USCI A1 Baud Word Rate 0 */
4111
SFR_8BIT(UCA1BRW_H);                          /* USCI A1 Baud Word Rate 0 */
4112
#define UCA1BR0                UCA1BRW_L      /* USCI A1 Baud Rate 0 */
4113
#define UCA1BR1                UCA1BRW_H      /* USCI A1 Baud Rate 1 */
4114
SFR_8BIT(UCA1MCTL);                           /* USCI A1 Modulation Control */
4115
SFR_8BIT(UCA1STAT);                           /* USCI A1 Status Register */
4116
SFR_8BIT(UCA1RXBUF);                          /* USCI A1 Receive Buffer */
4117
SFR_8BIT(UCA1TXBUF);                          /* USCI A1 Transmit Buffer */
4118
SFR_8BIT(UCA1ABCTL);                          /* USCI A1 LIN Control */
4119
SFR_16BIT(UCA1IRCTL);                         /* USCI A1 IrDA Transmit Control */
4120
SFR_8BIT(UCA1IRCTL_L);                        /* USCI A1 IrDA Transmit Control */
4121
SFR_8BIT(UCA1IRCTL_H);                        /* USCI A1 IrDA Transmit Control */
4122
#define UCA1IRTCTL             UCA1IRCTL_L    /* USCI A1 IrDA Transmit Control */
4123
#define UCA1IRRCTL             UCA1IRCTL_H    /* USCI A1 IrDA Receive Control */
4124
SFR_16BIT(UCA1ICTL);                          /* USCI A1 Interrupt Enable Register */
4125
SFR_8BIT(UCA1ICTL_L);                         /* USCI A1 Interrupt Enable Register */
4126
SFR_8BIT(UCA1ICTL_H);                         /* USCI A1 Interrupt Enable Register */
4127
#define UCA1IE                 UCA1ICTL_L     /* USCI A1 Interrupt Enable Register */
4128
#define UCA1IFG                UCA1ICTL_H     /* USCI A1 Interrupt Flags Register */
4129
SFR_16BIT(UCA1IV);                            /* USCI A1 Interrupt Vector Register */
4130
 
4131
 
4132
/************************************************************
4133
* USCI B1
4134
************************************************************/
4135
#define __MSP430_HAS_USCI_B1__                /* Definition to show that Module is available */
4136
#define __MSP430_BASEADDRESS_USCI_B1__ 0x0620
4137
 
4138
 
4139
SFR_16BIT(UCB1CTLW0);                         /* USCI B1 Control Word Register 0 */
4140
SFR_8BIT(UCB1CTLW0_L);                        /* USCI B1 Control Word Register 0 */
4141
SFR_8BIT(UCB1CTLW0_H);                        /* USCI B1 Control Word Register 0 */
4142
#define UCB1CTL1               UCB1CTLW0_L    /* USCI B1 Control Register 1 */
4143
#define UCB1CTL0               UCB1CTLW0_H    /* USCI B1 Control Register 0 */
4144
SFR_16BIT(UCB1BRW);                           /* USCI B1 Baud Word Rate 0 */
4145
SFR_8BIT(UCB1BRW_L);                          /* USCI B1 Baud Word Rate 0 */
4146
SFR_8BIT(UCB1BRW_H);                          /* USCI B1 Baud Word Rate 0 */
4147
#define UCB1BR0                UCB1BRW_L      /* USCI B1 Baud Rate 0 */
4148
#define UCB1BR1                UCB1BRW_H      /* USCI B1 Baud Rate 1 */
4149
SFR_8BIT(UCB1STAT);                           /* USCI B1 Status Register */
4150
SFR_8BIT(UCB1RXBUF);                          /* USCI B1 Receive Buffer */
4151
SFR_8BIT(UCB1TXBUF);                          /* USCI B1 Transmit Buffer */
4152
SFR_16BIT(UCB1I2COA);                         /* USCI B1 I2C Own Address */
4153
SFR_8BIT(UCB1I2COA_L);                        /* USCI B1 I2C Own Address */
4154
SFR_8BIT(UCB1I2COA_H);                        /* USCI B1 I2C Own Address */
4155
SFR_16BIT(UCB1I2CSA);                         /* USCI B1 I2C Slave Address */
4156
SFR_8BIT(UCB1I2CSA_L);                        /* USCI B1 I2C Slave Address */
4157
SFR_8BIT(UCB1I2CSA_H);                        /* USCI B1 I2C Slave Address */
4158
SFR_16BIT(UCB1ICTL);                          /* USCI B1 Interrupt Enable Register */
4159
SFR_8BIT(UCB1ICTL_L);                         /* USCI B1 Interrupt Enable Register */
4160
SFR_8BIT(UCB1ICTL_H);                         /* USCI B1 Interrupt Enable Register */
4161
#define UCB1IE                 UCB1ICTL_L     /* USCI B1 Interrupt Enable Register */
4162
#define UCB1IFG                UCB1ICTL_H     /* USCI B1 Interrupt Flags Register */
4163
SFR_16BIT(UCB1IV);                            /* USCI B1 Interrupt Vector Register */
4164
 
4165
/************************************************************
4166
* WATCHDOG TIMER A
4167
************************************************************/
4168
#define __MSP430_HAS_WDT_A__                  /* Definition to show that Module is available */
4169
#define __MSP430_BASEADDRESS_WDT_A__ 0x0150
4170
 
4171
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
4172
SFR_8BIT(WDTCTL_L);                           /* Watchdog Timer Control */
4173
SFR_8BIT(WDTCTL_H);                           /* Watchdog Timer Control */
4174
/* The bit names have been prefixed with "WDT" */
4175
/* WDTCTL Control Bits */
4176
#define WDTIS0                 (0x0001)       /* WDT - Timer Interval Select 0 */
4177
#define WDTIS1                 (0x0002)       /* WDT - Timer Interval Select 1 */
4178
#define WDTIS2                 (0x0004)       /* WDT - Timer Interval Select 2 */
4179
#define WDTCNTCL               (0x0008)       /* WDT - Timer Clear */
4180
#define WDTTMSEL               (0x0010)       /* WDT - Timer Mode Select */
4181
#define WDTSSEL0               (0x0020)       /* WDT - Timer Clock Source Select 0 */
4182
#define WDTSSEL1               (0x0040)       /* WDT - Timer Clock Source Select 1 */
4183
#define WDTHOLD                (0x0080)       /* WDT - Timer hold */
4184
 
4185
/* WDTCTL Control Bits */
4186
#define WDTIS0_L               (0x0001)       /* WDT - Timer Interval Select 0 */
4187
#define WDTIS1_L               (0x0002)       /* WDT - Timer Interval Select 1 */
4188
#define WDTIS2_L               (0x0004)       /* WDT - Timer Interval Select 2 */
4189
#define WDTCNTCL_L             (0x0008)       /* WDT - Timer Clear */
4190
#define WDTTMSEL_L             (0x0010)       /* WDT - Timer Mode Select */
4191
#define WDTSSEL0_L             (0x0020)       /* WDT - Timer Clock Source Select 0 */
4192
#define WDTSSEL1_L             (0x0040)       /* WDT - Timer Clock Source Select 1 */
4193
#define WDTHOLD_L              (0x0080)       /* WDT - Timer hold */
4194
 
4195
/* WDTCTL Control Bits */
4196
 
4197
#define WDTPW                  (0x5A00)
4198
 
4199
#define WDTIS_0                (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4200
#define WDTIS_1                (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4201
#define WDTIS_2                (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4202
#define WDTIS_3                (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4203
#define WDTIS_4                (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4204
#define WDTIS_5                (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4205
#define WDTIS_6                (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4206
#define WDTIS_7                (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4207
#define WDTIS__2G              (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4208
#define WDTIS__128M            (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4209
#define WDTIS__8192K           (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4210
#define WDTIS__512K            (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4211
#define WDTIS__32K             (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4212
#define WDTIS__8192            (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4213
#define WDTIS__512             (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4214
#define WDTIS__64              (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4215
 
4216
#define WDTSSEL_0              (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4217
#define WDTSSEL_1              (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4218
#define WDTSSEL_2              (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4219
#define WDTSSEL_3              (3*0x0020u)    /* WDT - Timer Clock Source Select: reserved */
4220
#define WDTSSEL__SMCLK         (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4221
#define WDTSSEL__ACLK          (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4222
#define WDTSSEL__VLO           (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4223
 
4224
/* WDT-interval times [1ms] coded with Bits 0-2 */
4225
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4226
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2)                         /* 32ms interval (default) */
4227
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0)                  /* 8ms     " */
4228
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1)                  /* 0.5ms   " */
4229
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)           /* 0.064ms " */
4230
/* WDT is clocked by fACLK (assumed 32KHz) */
4231
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0)                /* 1000ms  " */
4232
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0)         /* 250ms   " */
4233
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1)         /* 16ms    " */
4234
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0)  /* 1.9ms   " */
4235
/* Watchdog mode -> reset after expired time */
4236
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4237
#define WDT_MRST_32         (WDTPW+WDTCNTCL+WDTIS2)                                  /* 32ms interval (default) */
4238
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS2+WDTIS0)                           /* 8ms     " */
4239
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS2+WDTIS1)                           /* 0.5ms   " */
4240
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)                    /* 0.064ms " */
4241
/* WDT is clocked by fACLK (assumed 32KHz) */
4242
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2)                         /* 1000ms  " */
4243
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0)                  /* 250ms   " */
4244
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1)                  /* 16ms    " */
4245
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0)           /* 1.9ms   " */
4246
 
4247
 
4248
/************************************************************
4249
* TLV Descriptors
4250
************************************************************/
4251
#define __MSP430_HAS_TLV__                    /* Definition to show that Module is available */
4252
 
4253
#define TLV_START              (0x1A08)       /* Start Address of the TLV structure */
4254
#define TLV_END                (0x1AFF)       /* End Address of the TLV structure */
4255
 
4256
#define TLV_LDTAG              (0x01)         /*  Legacy descriptor (1xx, 2xx, 4xx families) */
4257
#define TLV_PDTAG              (0x02)         /*  Peripheral discovery descriptor */
4258
#define TLV_Reserved3          (0x03)         /*  Future usage */
4259
#define TLV_Reserved4          (0x04)         /*  Future usage */
4260
#define TLV_BLANK              (0x05)         /*  Blank descriptor */
4261
#define TLV_Reserved6          (0x06)         /*  Future usage */
4262
#define TLV_Reserved7          (0x07)         /*  Serial Number */
4263
#define TLV_DIERECORD          (0x08)         /*  Die Record  */
4264
#define TLV_ADCCAL             (0x11)         /*  ADC12 calibration */
4265
#define TLV_ADC12CAL           (0x11)         /*  ADC12 calibration */
4266
#define TLV_ADC10CAL           (0x13)         /*  ADC10 calibration */
4267
#define TLV_REFCAL             (0x12)         /*  REF calibration */
4268
#define TLV_TAGEXT             (0xFE)         /*  Tag extender */
4269
#define TLV_TAGEND             (0xFF)         //  Tag End of Table
4270
 
4271
/************************************************************
4272
* Interrupt Vectors (offset from 0xFF80)
4273
************************************************************/
4274
 
4275
#pragma diag_suppress 1107
4276
#define VECTOR_NAME(name)             name##_ptr
4277
#define EMIT_PRAGMA(x)                _Pragma(#x)
4278
#define CREATE_VECTOR(name)           void * const VECTOR_NAME(name) = (void *)(long)&name
4279
#define PLACE_VECTOR(vector,section)  EMIT_PRAGMA(DATA_SECTION(vector,section))
4280
#define PLACE_INTERRUPT(func)         EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))
4281
#define ISR_VECTOR(func,offset)       CREATE_VECTOR(func); \
4282
                                      PLACE_VECTOR(VECTOR_NAME(func), offset) \
4283
                                      PLACE_INTERRUPT(func)
4284
 
4285
 
4286
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4287
#define RTC_VECTOR              ".int41"                    /* 0xFFD2 RTC */
4288
#else
4289
#define RTC_VECTOR              (41 * 1u)                    /* 0xFFD2 RTC */
4290
/*#define RTC_ISR(func)           ISR_VECTOR(func, ".int41")  */ /* 0xFFD2 RTC */ /* CCE V2 Style */
4291
#endif
4292
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4293
#define PORT2_VECTOR            ".int42"                    /* 0xFFD4 Port 2 */
4294
#else
4295
#define PORT2_VECTOR            (42 * 1u)                    /* 0xFFD4 Port 2 */
4296
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int42")  */ /* 0xFFD4 Port 2 */ /* CCE V2 Style */
4297
#endif
4298
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4299
#define TIMER2_A1_VECTOR        ".int43"                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
4300
#else
4301
#define TIMER2_A1_VECTOR        (43 * 1u)                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
4302
/*#define TIMER2_A1_ISR(func)     ISR_VECTOR(func, ".int43")  */ /* 0xFFD6 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4303
#endif
4304
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4305
#define TIMER2_A0_VECTOR        ".int44"                    /* 0xFFD8 Timer0_A5 CC0 */
4306
#else
4307
#define TIMER2_A0_VECTOR        (44 * 1u)                    /* 0xFFD8 Timer0_A5 CC0 */
4308
/*#define TIMER2_A0_ISR(func)     ISR_VECTOR(func, ".int44")  */ /* 0xFFD8 Timer0_A5 CC0 */ /* CCE V2 Style */
4309
#endif
4310
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4311
#define USCI_B1_VECTOR          ".int45"                    /* 0xFFDA USCI B1 Receive/Transmit */
4312
#else
4313
#define USCI_B1_VECTOR          (45 * 1u)                    /* 0xFFDA USCI B1 Receive/Transmit */
4314
/*#define USCI_B1_ISR(func)       ISR_VECTOR(func, ".int45")  */ /* 0xFFDA USCI B1 Receive/Transmit */ /* CCE V2 Style */
4315
#endif
4316
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4317
#define USCI_A1_VECTOR          ".int46"                    /* 0xFFDC USCI A1 Receive/Transmit */
4318
#else
4319
#define USCI_A1_VECTOR          (46 * 1u)                    /* 0xFFDC USCI A1 Receive/Transmit */
4320
/*#define USCI_A1_ISR(func)       ISR_VECTOR(func, ".int46")  */ /* 0xFFDC USCI A1 Receive/Transmit */ /* CCE V2 Style */
4321
#endif
4322
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4323
#define PORT1_VECTOR            ".int47"                    /* 0xFFDE Port 1 */
4324
#else
4325
#define PORT1_VECTOR            (47 * 1u)                    /* 0xFFDE Port 1 */
4326
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int47")  */ /* 0xFFDE Port 1 */ /* CCE V2 Style */
4327
#endif
4328
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4329
#define TIMER1_A1_VECTOR        ".int48"                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
4330
#else
4331
#define TIMER1_A1_VECTOR        (48 * 1u)                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
4332
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int48")  */ /* 0xFFE0 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */
4333
#endif
4334
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4335
#define TIMER1_A0_VECTOR        ".int49"                    /* 0xFFE2 Timer1_A3 CC0 */
4336
#else
4337
#define TIMER1_A0_VECTOR        (49 * 1u)                    /* 0xFFE2 Timer1_A3 CC0 */
4338
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int49")  */ /* 0xFFE2 Timer1_A3 CC0 */ /* CCE V2 Style */
4339
#endif
4340
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4341
#define DMA_VECTOR              ".int50"                    /* 0xFFE4 DMA */
4342
#else
4343
#define DMA_VECTOR              (50 * 1u)                    /* 0xFFE4 DMA */
4344
/*#define DMA_ISR(func)           ISR_VECTOR(func, ".int50")  */ /* 0xFFE4 DMA */ /* CCE V2 Style */
4345
#endif
4346
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4347
#define USB_UBM_VECTOR          ".int51"                    /* 0xFFE6 USB Timer / cable event / USB reset */
4348
#else
4349
#define USB_UBM_VECTOR          (51 * 1u)                    /* 0xFFE6 USB Timer / cable event / USB reset */
4350
/*#define USB_UBM_ISR(func)       ISR_VECTOR(func, ".int51")  */ /* 0xFFE6 USB Timer / cable event / USB reset */ /* CCE V2 Style */
4351
#endif
4352
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4353
#define TIMER0_A1_VECTOR        ".int52"                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
4354
#else
4355
#define TIMER0_A1_VECTOR        (52 * 1u)                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
4356
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int52")  */ /* 0xFFE8 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4357
#endif
4358
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4359
#define TIMER0_A0_VECTOR        ".int53"                    /* 0xFFEA Timer0_A5 CC0 */
4360
#else
4361
#define TIMER0_A0_VECTOR        (53 * 1u)                    /* 0xFFEA Timer0_A5 CC0 */
4362
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int53")  */ /* 0xFFEA Timer0_A5 CC0 */ /* CCE V2 Style */
4363
#endif
4364
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4365
#define ADC10_VECTOR            ".int54"                    /* 0xFFEC ADC */
4366
#else
4367
#define ADC10_VECTOR            (54 * 1u)                    /* 0xFFEC ADC */
4368
/*#define ADC10_ISR(func)         ISR_VECTOR(func, ".int54")  */ /* 0xFFEC ADC */ /* CCE V2 Style */
4369
#endif
4370
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4371
#define USCI_B0_VECTOR          ".int55"                    /* 0xFFEE USCI B0 Receive/Transmit */
4372
#else
4373
#define USCI_B0_VECTOR          (55 * 1u)                    /* 0xFFEE USCI B0 Receive/Transmit */
4374
/*#define USCI_B0_ISR(func)       ISR_VECTOR(func, ".int55")  */ /* 0xFFEE USCI B0 Receive/Transmit */ /* CCE V2 Style */
4375
#endif
4376
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4377
#define USCI_A0_VECTOR          ".int56"                    /* 0xFFF0 USCI A0 Receive/Transmit */
4378
#else
4379
#define USCI_A0_VECTOR          (56 * 1u)                    /* 0xFFF0 USCI A0 Receive/Transmit */
4380
/*#define USCI_A0_ISR(func)       ISR_VECTOR(func, ".int56")  */ /* 0xFFF0 USCI A0 Receive/Transmit */ /* CCE V2 Style */
4381
#endif
4382
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4383
#define WDT_VECTOR              ".int57"                    /* 0xFFF2 Watchdog Timer */
4384
#else
4385
#define WDT_VECTOR              (57 * 1u)                    /* 0xFFF2 Watchdog Timer */
4386
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int57")  */ /* 0xFFF2 Watchdog Timer */ /* CCE V2 Style */
4387
#endif
4388
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4389
#define TIMER0_B1_VECTOR        ".int58"                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
4390
#else
4391
#define TIMER0_B1_VECTOR        (58 * 1u)                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
4392
/*#define TIMER0_B1_ISR(func)     ISR_VECTOR(func, ".int58")  */ /* 0xFFF4 Timer0_B7 CC1-6, TB */ /* CCE V2 Style */
4393
#endif
4394
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4395
#define TIMER0_B0_VECTOR        ".int59"                    /* 0xFFF6 Timer0_B7 CC0 */
4396
#else
4397
#define TIMER0_B0_VECTOR        (59 * 1u)                    /* 0xFFF6 Timer0_B7 CC0 */
4398
/*#define TIMER0_B0_ISR(func)     ISR_VECTOR(func, ".int59")  */ /* 0xFFF6 Timer0_B7 CC0 */ /* CCE V2 Style */
4399
#endif
4400
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4401
#define UNMI_VECTOR             ".int61"                    /* 0xFFFA User Non-maskable */
4402
#else
4403
#define UNMI_VECTOR             (61 * 1u)                    /* 0xFFFA User Non-maskable */
4404
/*#define UNMI_ISR(func)          ISR_VECTOR(func, ".int61")  */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */
4405
#endif
4406
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4407
#define SYSNMI_VECTOR           ".int62"                    /* 0xFFFC System Non-maskable */
4408
#else
4409
#define SYSNMI_VECTOR           (62 * 1u)                    /* 0xFFFC System Non-maskable */
4410
/*#define SYSNMI_ISR(func)        ISR_VECTOR(func, ".int62")  */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */
4411
#endif
4412
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4413
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
4414
#else
4415
#define RESET_VECTOR            (63 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
4416
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int63")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
4417
#endif
4418
 
4419
/************************************************************
4420
* End of Modules
4421
************************************************************/
4422
 
4423
#ifdef __cplusplus
4424
}
4425
#endif /* extern "C" */
4426
 
4427
#endif /* #ifndef __MSP430F5504 */
4428