Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430F5501 devices.
8
*
9
* Texas Instruments, Version 1.4
10
*
11
* Rev. 1.0, Setup
12
* Rev. 1.1, Fixed Error in DMA Trigger Definitons
13
* Rev. 1.2, fixed SYSUNIV_BUSIFG definition
14
*           fixed wrong bit definition in PM5CTL0 (LOCKLPM5)
15
* Rev. 1.3, Changed access type of DMAxSZ registers to word only
16
* Rev. 1.4  Changed access type of TimerA/B registers to word only
17
*
18
********************************************************************/
19
 
20
#ifndef __MSP430F5501
21
#define __MSP430F5501
22
 
23
#ifdef __cplusplus
24
extern "C" {
25
#endif
26
 
27
 
28
/*----------------------------------------------------------------------------*/
29
/* PERIPHERAL FILE MAP                                                        */
30
/*----------------------------------------------------------------------------*/
31
 
32
/* External references resolved by a device-specific linker command file */
33
#define SFR_8BIT(address)   extern volatile unsigned char address
34
#define SFR_16BIT(address)  extern volatile unsigned int address
35
//#define SFR_20BIT(address)  extern volatile unsigned int address
36
typedef void (* __SFR_FARPTR)();
37
#define SFR_20BIT(address) extern __SFR_FARPTR address
38
#define SFR_32BIT(address)  extern volatile unsigned long address
39
 
40
 
41
 
42
/************************************************************
43
* STANDARD BITS
44
************************************************************/
45
 
46
#define BIT0                   (0x0001)
47
#define BIT1                   (0x0002)
48
#define BIT2                   (0x0004)
49
#define BIT3                   (0x0008)
50
#define BIT4                   (0x0010)
51
#define BIT5                   (0x0020)
52
#define BIT6                   (0x0040)
53
#define BIT7                   (0x0080)
54
#define BIT8                   (0x0100)
55
#define BIT9                   (0x0200)
56
#define BITA                   (0x0400)
57
#define BITB                   (0x0800)
58
#define BITC                   (0x1000)
59
#define BITD                   (0x2000)
60
#define BITE                   (0x4000)
61
#define BITF                   (0x8000)
62
 
63
/************************************************************
64
* STATUS REGISTER BITS
65
************************************************************/
66
 
67
#define C                      (0x0001)
68
#define Z                      (0x0002)
69
#define N                      (0x0004)
70
#define V                      (0x0100)
71
#define GIE                    (0x0008)
72
#define CPUOFF                 (0x0010)
73
#define OSCOFF                 (0x0020)
74
#define SCG0                   (0x0040)
75
#define SCG1                   (0x0080)
76
 
77
/* Low Power Modes coded with Bits 4-7 in SR */
78
 
79
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
80
#define LPM0                   (CPUOFF)
81
#define LPM1                   (SCG0+CPUOFF)
82
#define LPM2                   (SCG1+CPUOFF)
83
#define LPM3                   (SCG1+SCG0+CPUOFF)
84
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
85
/* End #defines for assembler */
86
 
87
#else /* Begin #defines for C */
88
#define LPM0_bits              (CPUOFF)
89
#define LPM1_bits              (SCG0+CPUOFF)
90
#define LPM2_bits              (SCG1+CPUOFF)
91
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
92
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
93
 
94
#include "in430.h"
95
 
96
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
97
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
98
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
99
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
100
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
101
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
102
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
103
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
104
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
105
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
106
#endif /* End #defines for C */
107
 
108
/************************************************************
109
* CPU
110
************************************************************/
111
#define __MSP430_HAS_MSP430XV2_CPU__                /* Definition to show that it has MSP430XV2 CPU */
112
 
113
/************************************************************
114
* PERIPHERAL FILE MAP
115
************************************************************/
116
 
117
/************************************************************
118
* Comparator B
119
************************************************************/
120
#define __MSP430_HAS_COMPB__                  /* Definition to show that Module is available */
121
#define __MSP430_BASEADDRESS_COMPB__ 0x08C0
122
 
123
SFR_16BIT(CBCTL0);                            /* Comparator B Control Register 0 */
124
SFR_8BIT(CBCTL0_L);                           /* Comparator B Control Register 0 */
125
SFR_8BIT(CBCTL0_H);                           /* Comparator B Control Register 0 */
126
SFR_16BIT(CBCTL1);                            /* Comparator B Control Register 1 */
127
SFR_8BIT(CBCTL1_L);                           /* Comparator B Control Register 1 */
128
SFR_8BIT(CBCTL1_H);                           /* Comparator B Control Register 1 */
129
SFR_16BIT(CBCTL2);                            /* Comparator B Control Register 2 */
130
SFR_8BIT(CBCTL2_L);                           /* Comparator B Control Register 2 */
131
SFR_8BIT(CBCTL2_H);                           /* Comparator B Control Register 2 */
132
SFR_16BIT(CBCTL3);                            /* Comparator B Control Register 3 */
133
SFR_8BIT(CBCTL3_L);                           /* Comparator B Control Register 3 */
134
SFR_8BIT(CBCTL3_H);                           /* Comparator B Control Register 3 */
135
SFR_16BIT(CBINT);                             /* Comparator B Interrupt Register */
136
SFR_8BIT(CBINT_L);                            /* Comparator B Interrupt Register */
137
SFR_8BIT(CBINT_H);                            /* Comparator B Interrupt Register */
138
SFR_16BIT(CBIV);                              /* Comparator B Interrupt Vector Word */
139
 
140
/* CBCTL0 Control Bits */
141
#define CBIPSEL0               (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
142
#define CBIPSEL1               (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
143
#define CBIPSEL2               (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
144
#define CBIPSEL3               (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
145
//#define RESERVED            (0x0010)  /* Comp. B */
146
//#define RESERVED            (0x0020)  /* Comp. B */
147
//#define RESERVED            (0x0040)  /* Comp. B */
148
#define CBIPEN                 (0x0080)       /* Comp. B Pos. Channel Input Enable */
149
#define CBIMSEL0               (0x0100)       /* Comp. B Neg. Channel Input Select 0 */
150
#define CBIMSEL1               (0x0200)       /* Comp. B Neg. Channel Input Select 1 */
151
#define CBIMSEL2               (0x0400)       /* Comp. B Neg. Channel Input Select 2 */
152
#define CBIMSEL3               (0x0800)       /* Comp. B Neg. Channel Input Select 3 */
153
//#define RESERVED            (0x1000)  /* Comp. B */
154
//#define RESERVED            (0x2000)  /* Comp. B */
155
//#define RESERVED            (0x4000)  /* Comp. B */
156
#define CBIMEN                 (0x8000)       /* Comp. B Neg. Channel Input Enable */
157
 
158
/* CBCTL0 Control Bits */
159
#define CBIPSEL0_L             (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
160
#define CBIPSEL1_L             (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
161
#define CBIPSEL2_L             (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
162
#define CBIPSEL3_L             (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
163
//#define RESERVED            (0x0010)  /* Comp. B */
164
//#define RESERVED            (0x0020)  /* Comp. B */
165
//#define RESERVED            (0x0040)  /* Comp. B */
166
#define CBIPEN_L               (0x0080)       /* Comp. B Pos. Channel Input Enable */
167
//#define RESERVED            (0x1000)  /* Comp. B */
168
//#define RESERVED            (0x2000)  /* Comp. B */
169
//#define RESERVED            (0x4000)  /* Comp. B */
170
 
171
/* CBCTL0 Control Bits */
172
//#define RESERVED            (0x0010)  /* Comp. B */
173
//#define RESERVED            (0x0020)  /* Comp. B */
174
//#define RESERVED            (0x0040)  /* Comp. B */
175
#define CBIMSEL0_H             (0x0001)       /* Comp. B Neg. Channel Input Select 0 */
176
#define CBIMSEL1_H             (0x0002)       /* Comp. B Neg. Channel Input Select 1 */
177
#define CBIMSEL2_H             (0x0004)       /* Comp. B Neg. Channel Input Select 2 */
178
#define CBIMSEL3_H             (0x0008)       /* Comp. B Neg. Channel Input Select 3 */
179
//#define RESERVED            (0x1000)  /* Comp. B */
180
//#define RESERVED            (0x2000)  /* Comp. B */
181
//#define RESERVED            (0x4000)  /* Comp. B */
182
#define CBIMEN_H               (0x0080)       /* Comp. B Neg. Channel Input Enable */
183
 
184
#define CBIPSEL_0              (0x0000)       /* Comp. B V+ terminal Input Select: Channel 0 */
185
#define CBIPSEL_1              (0x0001)       /* Comp. B V+ terminal Input Select: Channel 1 */
186
#define CBIPSEL_2              (0x0002)       /* Comp. B V+ terminal Input Select: Channel 2 */
187
#define CBIPSEL_3              (0x0003)       /* Comp. B V+ terminal Input Select: Channel 3 */
188
#define CBIPSEL_4              (0x0004)       /* Comp. B V+ terminal Input Select: Channel 4 */
189
#define CBIPSEL_5              (0x0005)       /* Comp. B V+ terminal Input Select: Channel 5 */
190
#define CBIPSEL_6              (0x0006)       /* Comp. B V+ terminal Input Select: Channel 6 */
191
#define CBIPSEL_7              (0x0007)       /* Comp. B V+ terminal Input Select: Channel 7 */
192
#define CBIPSEL_8              (0x0008)       /* Comp. B V+ terminal Input Select: Channel 8 */
193
#define CBIPSEL_9              (0x0009)       /* Comp. B V+ terminal Input Select: Channel 9 */
194
#define CBIPSEL_10             (0x000A)       /* Comp. B V+ terminal Input Select: Channel 10 */
195
#define CBIPSEL_11             (0x000B)       /* Comp. B V+ terminal Input Select: Channel 11 */
196
#define CBIPSEL_12             (0x000C)       /* Comp. B V+ terminal Input Select: Channel 12 */
197
#define CBIPSEL_13             (0x000D)       /* Comp. B V+ terminal Input Select: Channel 13 */
198
#define CBIPSEL_14             (0x000E)       /* Comp. B V+ terminal Input Select: Channel 14 */
199
#define CBIPSEL_15             (0x000F)       /* Comp. B V+ terminal Input Select: Channel 15 */
200
 
201
#define CBIMSEL_0              (0x0000)       /* Comp. B V- Terminal Input Select: Channel 0 */
202
#define CBIMSEL_1              (0x0100)       /* Comp. B V- Terminal Input Select: Channel 1 */
203
#define CBIMSEL_2              (0x0200)       /* Comp. B V- Terminal Input Select: Channel 2 */
204
#define CBIMSEL_3              (0x0300)       /* Comp. B V- Terminal Input Select: Channel 3 */
205
#define CBIMSEL_4              (0x0400)       /* Comp. B V- Terminal Input Select: Channel 4 */
206
#define CBIMSEL_5              (0x0500)       /* Comp. B V- Terminal Input Select: Channel 5 */
207
#define CBIMSEL_6              (0x0600)       /* Comp. B V- Terminal Input Select: Channel 6 */
208
#define CBIMSEL_7              (0x0700)       /* Comp. B V- Terminal Input Select: Channel 7 */
209
#define CBIMSEL_8              (0x0800)       /* Comp. B V- terminal Input Select: Channel 8 */
210
#define CBIMSEL_9              (0x0900)       /* Comp. B V- terminal Input Select: Channel 9 */
211
#define CBIMSEL_10             (0x0A00)       /* Comp. B V- terminal Input Select: Channel 10 */
212
#define CBIMSEL_11             (0x0B00)       /* Comp. B V- terminal Input Select: Channel 11 */
213
#define CBIMSEL_12             (0x0C00)       /* Comp. B V- terminal Input Select: Channel 12 */
214
#define CBIMSEL_13             (0x0D00)       /* Comp. B V- terminal Input Select: Channel 13 */
215
#define CBIMSEL_14             (0x0E00)       /* Comp. B V- terminal Input Select: Channel 14 */
216
#define CBIMSEL_15             (0x0F00)       /* Comp. B V- terminal Input Select: Channel 15 */
217
 
218
/* CBCTL1 Control Bits */
219
#define CBOUT                  (0x0001)       /* Comp. B Output */
220
#define CBOUTPOL               (0x0002)       /* Comp. B Output Polarity */
221
#define CBF                    (0x0004)       /* Comp. B Enable Output Filter */
222
#define CBIES                  (0x0008)       /* Comp. B Interrupt Edge Select */
223
#define CBSHORT                (0x0010)       /* Comp. B Input Short */
224
#define CBEX                   (0x0020)       /* Comp. B Exchange Inputs */
225
#define CBFDLY0                (0x0040)       /* Comp. B Filter delay Bit 0 */
226
#define CBFDLY1                (0x0080)       /* Comp. B Filter delay Bit 1 */
227
#define CBPWRMD0               (0x0100)       /* Comp. B Power Mode Bit 0 */
228
#define CBPWRMD1               (0x0200)       /* Comp. B Power Mode Bit 1 */
229
#define CBON                   (0x0400)       /* Comp. B enable */
230
#define CBMRVL                 (0x0800)       /* Comp. B CBMRV Level */
231
#define CBMRVS                 (0x1000)       /* Comp. B Output selects between VREF0 or VREF1*/
232
//#define RESERVED            (0x2000)  /* Comp. B */
233
//#define RESERVED            (0x4000)  /* Comp. B */
234
//#define RESERVED            (0x8000)  /* Comp. B */
235
 
236
/* CBCTL1 Control Bits */
237
#define CBOUT_L                (0x0001)       /* Comp. B Output */
238
#define CBOUTPOL_L             (0x0002)       /* Comp. B Output Polarity */
239
#define CBF_L                  (0x0004)       /* Comp. B Enable Output Filter */
240
#define CBIES_L                (0x0008)       /* Comp. B Interrupt Edge Select */
241
#define CBSHORT_L              (0x0010)       /* Comp. B Input Short */
242
#define CBEX_L                 (0x0020)       /* Comp. B Exchange Inputs */
243
#define CBFDLY0_L              (0x0040)       /* Comp. B Filter delay Bit 0 */
244
#define CBFDLY1_L              (0x0080)       /* Comp. B Filter delay Bit 1 */
245
//#define RESERVED            (0x2000)  /* Comp. B */
246
//#define RESERVED            (0x4000)  /* Comp. B */
247
//#define RESERVED            (0x8000)  /* Comp. B */
248
 
249
/* CBCTL1 Control Bits */
250
#define CBPWRMD0_H             (0x0001)       /* Comp. B Power Mode Bit 0 */
251
#define CBPWRMD1_H             (0x0002)       /* Comp. B Power Mode Bit 1 */
252
#define CBON_H                 (0x0004)       /* Comp. B enable */
253
#define CBMRVL_H               (0x0008)       /* Comp. B CBMRV Level */
254
#define CBMRVS_H               (0x0010)       /* Comp. B Output selects between VREF0 or VREF1*/
255
//#define RESERVED            (0x2000)  /* Comp. B */
256
//#define RESERVED            (0x4000)  /* Comp. B */
257
//#define RESERVED            (0x8000)  /* Comp. B */
258
 
259
#define CBFDLY_0               (0x0000)       /* Comp. B Filter delay 0 : 450ns */
260
#define CBFDLY_1               (0x0040)       /* Comp. B Filter delay 1 : 900ns */
261
#define CBFDLY_2               (0x0080)       /* Comp. B Filter delay 2 : 1800ns */
262
#define CBFDLY_3               (0x00C0)       /* Comp. B Filter delay 3 : 3600ns */
263
 
264
#define CBPWRMD_0              (0x0000)       /* Comp. B Power Mode 0 : High speed */
265
#define CBPWRMD_1              (0x0100)       /* Comp. B Power Mode 1 : Normal */
266
#define CBPWRMD_2              (0x0200)       /* Comp. B Power Mode 2 : Ultra-Low*/
267
#define CBPWRMD_3              (0x0300)       /* Comp. B Power Mode 3 : Reserved */
268
 
269
/* CBCTL2 Control Bits */
270
#define CBREF00                (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
271
#define CBREF01                (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
272
#define CBREF02                (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
273
#define CBREF03                (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
274
#define CBREF04                (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
275
#define CBRSEL                 (0x0020)       /* Comp. B Reference select */
276
#define CBRS0                  (0x0040)       /* Comp. B Reference Source Bit : 0 */
277
#define CBRS1                  (0x0080)       /* Comp. B Reference Source Bit : 1 */
278
#define CBREF10                (0x0100)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
279
#define CBREF11                (0x0200)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
280
#define CBREF12                (0x0400)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
281
#define CBREF13                (0x0800)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
282
#define CBREF14                (0x1000)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
283
#define CBREFL0                (0x2000)       /* Comp. B Reference voltage level Bit : 0 */
284
#define CBREFL1                (0x4000)       /* Comp. B Reference voltage level Bit : 1 */
285
#define CBREFACC               (0x8000)       /* Comp. B Reference Accuracy */
286
 
287
/* CBCTL2 Control Bits */
288
#define CBREF00_L              (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
289
#define CBREF01_L              (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
290
#define CBREF02_L              (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
291
#define CBREF03_L              (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
292
#define CBREF04_L              (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
293
#define CBRSEL_L               (0x0020)       /* Comp. B Reference select */
294
#define CBRS0_L                (0x0040)       /* Comp. B Reference Source Bit : 0 */
295
#define CBRS1_L                (0x0080)       /* Comp. B Reference Source Bit : 1 */
296
 
297
/* CBCTL2 Control Bits */
298
#define CBREF10_H              (0x0001)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
299
#define CBREF11_H              (0x0002)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
300
#define CBREF12_H              (0x0004)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
301
#define CBREF13_H              (0x0008)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
302
#define CBREF14_H              (0x0010)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
303
#define CBREFL0_H              (0x0020)       /* Comp. B Reference voltage level Bit : 0 */
304
#define CBREFL1_H              (0x0040)       /* Comp. B Reference voltage level Bit : 1 */
305
#define CBREFACC_H             (0x0080)       /* Comp. B Reference Accuracy */
306
 
307
#define CBREF0_0               (0x0000)       /* Comp. B Int. Ref.0 Select 0 : 1/32 */
308
#define CBREF0_1               (0x0001)       /* Comp. B Int. Ref.0 Select 1 : 2/32 */
309
#define CBREF0_2               (0x0002)       /* Comp. B Int. Ref.0 Select 2 : 3/32 */
310
#define CBREF0_3               (0x0003)       /* Comp. B Int. Ref.0 Select 3 : 4/32 */
311
#define CBREF0_4               (0x0004)       /* Comp. B Int. Ref.0 Select 4 : 5/32 */
312
#define CBREF0_5               (0x0005)       /* Comp. B Int. Ref.0 Select 5 : 6/32 */
313
#define CBREF0_6               (0x0006)       /* Comp. B Int. Ref.0 Select 6 : 7/32 */
314
#define CBREF0_7               (0x0007)       /* Comp. B Int. Ref.0 Select 7 : 8/32 */
315
#define CBREF0_8               (0x0008)       /* Comp. B Int. Ref.0 Select 0 : 9/32 */
316
#define CBREF0_9               (0x0009)       /* Comp. B Int. Ref.0 Select 1 : 10/32 */
317
#define CBREF0_10              (0x000A)       /* Comp. B Int. Ref.0 Select 2 : 11/32 */
318
#define CBREF0_11              (0x000B)       /* Comp. B Int. Ref.0 Select 3 : 12/32 */
319
#define CBREF0_12              (0x000C)       /* Comp. B Int. Ref.0 Select 4 : 13/32 */
320
#define CBREF0_13              (0x000D)       /* Comp. B Int. Ref.0 Select 5 : 14/32 */
321
#define CBREF0_14              (0x000E)       /* Comp. B Int. Ref.0 Select 6 : 15/32 */
322
#define CBREF0_15              (0x000F)       /* Comp. B Int. Ref.0 Select 7 : 16/32 */
323
#define CBREF0_16              (0x0010)       /* Comp. B Int. Ref.0 Select 0 : 17/32 */
324
#define CBREF0_17              (0x0011)       /* Comp. B Int. Ref.0 Select 1 : 18/32 */
325
#define CBREF0_18              (0x0012)       /* Comp. B Int. Ref.0 Select 2 : 19/32 */
326
#define CBREF0_19              (0x0013)       /* Comp. B Int. Ref.0 Select 3 : 20/32 */
327
#define CBREF0_20              (0x0014)       /* Comp. B Int. Ref.0 Select 4 : 21/32 */
328
#define CBREF0_21              (0x0015)       /* Comp. B Int. Ref.0 Select 5 : 22/32 */
329
#define CBREF0_22              (0x0016)       /* Comp. B Int. Ref.0 Select 6 : 23/32 */
330
#define CBREF0_23              (0x0017)       /* Comp. B Int. Ref.0 Select 7 : 24/32 */
331
#define CBREF0_24              (0x0018)       /* Comp. B Int. Ref.0 Select 0 : 25/32 */
332
#define CBREF0_25              (0x0019)       /* Comp. B Int. Ref.0 Select 1 : 26/32 */
333
#define CBREF0_26              (0x001A)       /* Comp. B Int. Ref.0 Select 2 : 27/32 */
334
#define CBREF0_27              (0x001B)       /* Comp. B Int. Ref.0 Select 3 : 28/32 */
335
#define CBREF0_28              (0x001C)       /* Comp. B Int. Ref.0 Select 4 : 29/32 */
336
#define CBREF0_29              (0x001D)       /* Comp. B Int. Ref.0 Select 5 : 30/32 */
337
#define CBREF0_30              (0x001E)       /* Comp. B Int. Ref.0 Select 6 : 31/32 */
338
#define CBREF0_31              (0x001F)       /* Comp. B Int. Ref.0 Select 7 : 32/32 */
339
 
340
#define CBRS_0                 (0x0000)       /* Comp. B Reference Source 0 : Off */
341
#define CBRS_1                 (0x0040)       /* Comp. B Reference Source 1 : Vcc */
342
#define CBRS_2                 (0x0080)       /* Comp. B Reference Source 2 : Shared Ref. */
343
#define CBRS_3                 (0x00C0)       /* Comp. B Reference Source 3 : Shared Ref. / Off */
344
 
345
#define CBREF1_0               (0x0000)       /* Comp. B Int. Ref.1 Select 0 : 1/32 */
346
#define CBREF1_1               (0x0100)       /* Comp. B Int. Ref.1 Select 1 : 2/32 */
347
#define CBREF1_2               (0x0200)       /* Comp. B Int. Ref.1 Select 2 : 3/32 */
348
#define CBREF1_3               (0x0300)       /* Comp. B Int. Ref.1 Select 3 : 4/32 */
349
#define CBREF1_4               (0x0400)       /* Comp. B Int. Ref.1 Select 4 : 5/32 */
350
#define CBREF1_5               (0x0500)       /* Comp. B Int. Ref.1 Select 5 : 6/32 */
351
#define CBREF1_6               (0x0600)       /* Comp. B Int. Ref.1 Select 6 : 7/32 */
352
#define CBREF1_7               (0x0700)       /* Comp. B Int. Ref.1 Select 7 : 8/32 */
353
#define CBREF1_8               (0x0800)       /* Comp. B Int. Ref.1 Select 0 : 9/32 */
354
#define CBREF1_9               (0x0900)       /* Comp. B Int. Ref.1 Select 1 : 10/32 */
355
#define CBREF1_10              (0x0A00)       /* Comp. B Int. Ref.1 Select 2 : 11/32 */
356
#define CBREF1_11              (0x0B00)       /* Comp. B Int. Ref.1 Select 3 : 12/32 */
357
#define CBREF1_12              (0x0C00)       /* Comp. B Int. Ref.1 Select 4 : 13/32 */
358
#define CBREF1_13              (0x0D00)       /* Comp. B Int. Ref.1 Select 5 : 14/32 */
359
#define CBREF1_14              (0x0E00)       /* Comp. B Int. Ref.1 Select 6 : 15/32 */
360
#define CBREF1_15              (0x0F00)       /* Comp. B Int. Ref.1 Select 7 : 16/32 */
361
#define CBREF1_16              (0x1000)       /* Comp. B Int. Ref.1 Select 0 : 17/32 */
362
#define CBREF1_17              (0x1100)       /* Comp. B Int. Ref.1 Select 1 : 18/32 */
363
#define CBREF1_18              (0x1200)       /* Comp. B Int. Ref.1 Select 2 : 19/32 */
364
#define CBREF1_19              (0x1300)       /* Comp. B Int. Ref.1 Select 3 : 20/32 */
365
#define CBREF1_20              (0x1400)       /* Comp. B Int. Ref.1 Select 4 : 21/32 */
366
#define CBREF1_21              (0x1500)       /* Comp. B Int. Ref.1 Select 5 : 22/32 */
367
#define CBREF1_22              (0x1600)       /* Comp. B Int. Ref.1 Select 6 : 23/32 */
368
#define CBREF1_23              (0x1700)       /* Comp. B Int. Ref.1 Select 7 : 24/32 */
369
#define CBREF1_24              (0x1800)       /* Comp. B Int. Ref.1 Select 0 : 25/32 */
370
#define CBREF1_25              (0x1900)       /* Comp. B Int. Ref.1 Select 1 : 26/32 */
371
#define CBREF1_26              (0x1A00)       /* Comp. B Int. Ref.1 Select 2 : 27/32 */
372
#define CBREF1_27              (0x1B00)       /* Comp. B Int. Ref.1 Select 3 : 28/32 */
373
#define CBREF1_28              (0x1C00)       /* Comp. B Int. Ref.1 Select 4 : 29/32 */
374
#define CBREF1_29              (0x1D00)       /* Comp. B Int. Ref.1 Select 5 : 30/32 */
375
#define CBREF1_30              (0x1E00)       /* Comp. B Int. Ref.1 Select 6 : 31/32 */
376
#define CBREF1_31              (0x1F00)       /* Comp. B Int. Ref.1 Select 7 : 32/32 */
377
 
378
#define CBREFL_0               (0x0000)       /* Comp. B Reference voltage level 0 : None */
379
#define CBREFL_1               (0x2000)       /* Comp. B Reference voltage level 1 : 1.5V */
380
#define CBREFL_2               (0x4000)       /* Comp. B Reference voltage level 2 : 2.0V  */
381
#define CBREFL_3               (0x6000)       /* Comp. B Reference voltage level 3 : 2.5V  */
382
 
383
#define CBPD0                  (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
384
#define CBPD1                  (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
385
#define CBPD2                  (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
386
#define CBPD3                  (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
387
#define CBPD4                  (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
388
#define CBPD5                  (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
389
#define CBPD6                  (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
390
#define CBPD7                  (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
391
#define CBPD8                  (0x0100)       /* Comp. B Disable Input Buffer of Port Register .8 */
392
#define CBPD9                  (0x0200)       /* Comp. B Disable Input Buffer of Port Register .9 */
393
#define CBPD10                 (0x0400)       /* Comp. B Disable Input Buffer of Port Register .10 */
394
#define CBPD11                 (0x0800)       /* Comp. B Disable Input Buffer of Port Register .11 */
395
#define CBPD12                 (0x1000)       /* Comp. B Disable Input Buffer of Port Register .12 */
396
#define CBPD13                 (0x2000)       /* Comp. B Disable Input Buffer of Port Register .13 */
397
#define CBPD14                 (0x4000)       /* Comp. B Disable Input Buffer of Port Register .14 */
398
#define CBPD15                 (0x8000)       /* Comp. B Disable Input Buffer of Port Register .15 */
399
 
400
#define CBPD0_L                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
401
#define CBPD1_L                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
402
#define CBPD2_L                (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
403
#define CBPD3_L                (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
404
#define CBPD4_L                (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
405
#define CBPD5_L                (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
406
#define CBPD6_L                (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
407
#define CBPD7_L                (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
408
 
409
#define CBPD8_H                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .8 */
410
#define CBPD9_H                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .9 */
411
#define CBPD10_H               (0x0004)       /* Comp. B Disable Input Buffer of Port Register .10 */
412
#define CBPD11_H               (0x0008)       /* Comp. B Disable Input Buffer of Port Register .11 */
413
#define CBPD12_H               (0x0010)       /* Comp. B Disable Input Buffer of Port Register .12 */
414
#define CBPD13_H               (0x0020)       /* Comp. B Disable Input Buffer of Port Register .13 */
415
#define CBPD14_H               (0x0040)       /* Comp. B Disable Input Buffer of Port Register .14 */
416
#define CBPD15_H               (0x0080)       /* Comp. B Disable Input Buffer of Port Register .15 */
417
 
418
/* CBINT Control Bits */
419
#define CBIFG                  (0x0001)       /* Comp. B Interrupt Flag */
420
#define CBIIFG                 (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
421
//#define RESERVED             (0x0004)  /* Comp. B */
422
//#define RESERVED             (0x0008)  /* Comp. B */
423
//#define RESERVED             (0x0010)  /* Comp. B */
424
//#define RESERVED             (0x0020)  /* Comp. B */
425
//#define RESERVED             (0x0040)  /* Comp. B */
426
//#define RESERVED             (0x0080)  /* Comp. B */
427
#define CBIE                   (0x0100)       /* Comp. B Interrupt Enable */
428
#define CBIIE                  (0x0200)       /* Comp. B Interrupt Enable Inverted Polarity */
429
//#define RESERVED             (0x0400)  /* Comp. B */
430
//#define RESERVED             (0x0800)  /* Comp. B */
431
//#define RESERVED             (0x1000)  /* Comp. B */
432
//#define RESERVED             (0x2000)  /* Comp. B */
433
//#define RESERVED             (0x4000)  /* Comp. B */
434
//#define RESERVED             (0x8000)  /* Comp. B */
435
 
436
/* CBINT Control Bits */
437
#define CBIFG_L                (0x0001)       /* Comp. B Interrupt Flag */
438
#define CBIIFG_L               (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
439
//#define RESERVED             (0x0004)  /* Comp. B */
440
//#define RESERVED             (0x0008)  /* Comp. B */
441
//#define RESERVED             (0x0010)  /* Comp. B */
442
//#define RESERVED             (0x0020)  /* Comp. B */
443
//#define RESERVED             (0x0040)  /* Comp. B */
444
//#define RESERVED             (0x0080)  /* Comp. B */
445
//#define RESERVED             (0x0400)  /* Comp. B */
446
//#define RESERVED             (0x0800)  /* Comp. B */
447
//#define RESERVED             (0x1000)  /* Comp. B */
448
//#define RESERVED             (0x2000)  /* Comp. B */
449
//#define RESERVED             (0x4000)  /* Comp. B */
450
//#define RESERVED             (0x8000)  /* Comp. B */
451
 
452
/* CBINT Control Bits */
453
//#define RESERVED             (0x0004)  /* Comp. B */
454
//#define RESERVED             (0x0008)  /* Comp. B */
455
//#define RESERVED             (0x0010)  /* Comp. B */
456
//#define RESERVED             (0x0020)  /* Comp. B */
457
//#define RESERVED             (0x0040)  /* Comp. B */
458
//#define RESERVED             (0x0080)  /* Comp. B */
459
#define CBIE_H                 (0x0001)       /* Comp. B Interrupt Enable */
460
#define CBIIE_H                (0x0002)       /* Comp. B Interrupt Enable Inverted Polarity */
461
//#define RESERVED             (0x0400)  /* Comp. B */
462
//#define RESERVED             (0x0800)  /* Comp. B */
463
//#define RESERVED             (0x1000)  /* Comp. B */
464
//#define RESERVED             (0x2000)  /* Comp. B */
465
//#define RESERVED             (0x4000)  /* Comp. B */
466
//#define RESERVED             (0x8000)  /* Comp. B */
467
 
468
/* CBIV Definitions */
469
#define CBIV_NONE              (0x0000)       /* No Interrupt pending */
470
#define CBIV_CBIFG             (0x0002)       /* CBIFG */
471
#define CBIV_CBIIFG            (0x0004)       /* CBIIFG */
472
 
473
/*************************************************************
474
* CRC Module
475
*************************************************************/
476
#define __MSP430_HAS_CRC__                    /* Definition to show that Module is available */
477
#define __MSP430_BASEADDRESS_CRC__ 0x0150
478
 
479
SFR_16BIT(CRCDI);                             /* CRC Data In Register */
480
SFR_8BIT(CRCDI_L);                            /* CRC Data In Register */
481
SFR_8BIT(CRCDI_H);                            /* CRC Data In Register */
482
SFR_16BIT(CRCDIRB);                           /* CRC data in reverse byte Register */
483
SFR_8BIT(CRCDIRB_L);                          /* CRC data in reverse byte Register */
484
SFR_8BIT(CRCDIRB_H);                          /* CRC data in reverse byte Register */
485
SFR_16BIT(CRCINIRES);                         /* CRC Initialisation Register and Result Register */
486
SFR_8BIT(CRCINIRES_L);                        /* CRC Initialisation Register and Result Register */
487
SFR_8BIT(CRCINIRES_H);                        /* CRC Initialisation Register and Result Register */
488
SFR_16BIT(CRCRESR);                           /* CRC reverse result Register */
489
SFR_8BIT(CRCRESR_L);                          /* CRC reverse result Register */
490
SFR_8BIT(CRCRESR_H);                          /* CRC reverse result Register */
491
 
492
/************************************************************
493
* DMA_X
494
************************************************************/
495
#define __MSP430_HAS_DMAX_3__                 /* Definition to show that Module is available */
496
#define __MSP430_BASEADDRESS_DMAX_3__ 0x0500
497
 
498
SFR_16BIT(DMACTL0);                           /* DMA Module Control 0 */
499
SFR_8BIT(DMACTL0_L);                          /* DMA Module Control 0 */
500
SFR_8BIT(DMACTL0_H);                          /* DMA Module Control 0 */
501
SFR_16BIT(DMACTL1);                           /* DMA Module Control 1 */
502
SFR_8BIT(DMACTL1_L);                          /* DMA Module Control 1 */
503
SFR_8BIT(DMACTL1_H);                          /* DMA Module Control 1 */
504
SFR_16BIT(DMACTL2);                           /* DMA Module Control 2 */
505
SFR_8BIT(DMACTL2_L);                          /* DMA Module Control 2 */
506
SFR_8BIT(DMACTL2_H);                          /* DMA Module Control 2 */
507
SFR_16BIT(DMACTL3);                           /* DMA Module Control 3 */
508
SFR_8BIT(DMACTL3_L);                          /* DMA Module Control 3 */
509
SFR_8BIT(DMACTL3_H);                          /* DMA Module Control 3 */
510
SFR_16BIT(DMACTL4);                           /* DMA Module Control 4 */
511
SFR_8BIT(DMACTL4_L);                          /* DMA Module Control 4 */
512
SFR_8BIT(DMACTL4_H);                          /* DMA Module Control 4 */
513
SFR_16BIT(DMAIV);                             /* DMA Interrupt Vector Word */
514
SFR_8BIT(DMAIV_L);                            /* DMA Interrupt Vector Word */
515
SFR_8BIT(DMAIV_H);                            /* DMA Interrupt Vector Word */
516
 
517
SFR_16BIT(DMA0CTL);                           /* DMA Channel 0 Control */
518
SFR_8BIT(DMA0CTL_L);                          /* DMA Channel 0 Control */
519
SFR_8BIT(DMA0CTL_H);                          /* DMA Channel 0 Control */
520
SFR_20BIT(DMA0SA);                            /* DMA Channel 0 Source Address */
521
SFR_16BIT(DMA0SAL);                           /* DMA Channel 0 Source Address */
522
SFR_20BIT(DMA0DA);                            /* DMA Channel 0 Destination Address */
523
SFR_16BIT(DMA0DAL);                           /* DMA Channel 0 Destination Address */
524
SFR_16BIT(DMA0SZ);                            /* DMA Channel 0 Transfer Size */
525
 
526
SFR_16BIT(DMA1CTL);                           /* DMA Channel 1 Control */
527
SFR_8BIT(DMA1CTL_L);                          /* DMA Channel 1 Control */
528
SFR_8BIT(DMA1CTL_H);                          /* DMA Channel 1 Control */
529
SFR_20BIT(DMA1SA);                            /* DMA Channel 1 Source Address */
530
SFR_16BIT(DMA1SAL);                           /* DMA Channel 1 Source Address */
531
SFR_20BIT(DMA1DA);                            /* DMA Channel 1 Destination Address */
532
SFR_16BIT(DMA1DAL);                           /* DMA Channel 1 Destination Address */
533
SFR_16BIT(DMA1SZ);                            /* DMA Channel 1 Transfer Size */
534
 
535
SFR_16BIT(DMA2CTL);                           /* DMA Channel 2 Control */
536
SFR_8BIT(DMA2CTL_L);                          /* DMA Channel 2 Control */
537
SFR_8BIT(DMA2CTL_H);                          /* DMA Channel 2 Control */
538
SFR_20BIT(DMA2SA);                            /* DMA Channel 2 Source Address */
539
SFR_16BIT(DMA2SAL);                           /* DMA Channel 2 Source Address */
540
SFR_20BIT(DMA2DA);                            /* DMA Channel 2 Destination Address */
541
SFR_16BIT(DMA2DAL);                           /* DMA Channel 2 Destination Address */
542
SFR_16BIT(DMA2SZ);                            /* DMA Channel 2 Transfer Size */
543
 
544
/* DMACTL0 Control Bits */
545
#define DMA0TSEL0              (0x0001)       /* DMA channel 0 transfer select bit 0 */
546
#define DMA0TSEL1              (0x0002)       /* DMA channel 0 transfer select bit 1 */
547
#define DMA0TSEL2              (0x0004)       /* DMA channel 0 transfer select bit 2 */
548
#define DMA0TSEL3              (0x0008)       /* DMA channel 0 transfer select bit 3 */
549
#define DMA0TSEL4              (0x0010)       /* DMA channel 0 transfer select bit 4 */
550
#define DMA1TSEL0              (0x0100)       /* DMA channel 1 transfer select bit 0 */
551
#define DMA1TSEL1              (0x0200)       /* DMA channel 1 transfer select bit 1 */
552
#define DMA1TSEL2              (0x0400)       /* DMA channel 1 transfer select bit 2 */
553
#define DMA1TSEL3              (0x0800)       /* DMA channel 1 transfer select bit 3 */
554
#define DMA1TSEL4              (0x1000)       /* DMA channel 1 transfer select bit 4 */
555
 
556
/* DMACTL0 Control Bits */
557
#define DMA0TSEL0_L            (0x0001)       /* DMA channel 0 transfer select bit 0 */
558
#define DMA0TSEL1_L            (0x0002)       /* DMA channel 0 transfer select bit 1 */
559
#define DMA0TSEL2_L            (0x0004)       /* DMA channel 0 transfer select bit 2 */
560
#define DMA0TSEL3_L            (0x0008)       /* DMA channel 0 transfer select bit 3 */
561
#define DMA0TSEL4_L            (0x0010)       /* DMA channel 0 transfer select bit 4 */
562
 
563
/* DMACTL0 Control Bits */
564
#define DMA1TSEL0_H            (0x0001)       /* DMA channel 1 transfer select bit 0 */
565
#define DMA1TSEL1_H            (0x0002)       /* DMA channel 1 transfer select bit 1 */
566
#define DMA1TSEL2_H            (0x0004)       /* DMA channel 1 transfer select bit 2 */
567
#define DMA1TSEL3_H            (0x0008)       /* DMA channel 1 transfer select bit 3 */
568
#define DMA1TSEL4_H            (0x0010)       /* DMA channel 1 transfer select bit 4 */
569
 
570
/* DMACTL01 Control Bits */
571
#define DMA2TSEL0              (0x0001)       /* DMA channel 2 transfer select bit 0 */
572
#define DMA2TSEL1              (0x0002)       /* DMA channel 2 transfer select bit 1 */
573
#define DMA2TSEL2              (0x0004)       /* DMA channel 2 transfer select bit 2 */
574
#define DMA2TSEL3              (0x0008)       /* DMA channel 2 transfer select bit 3 */
575
#define DMA2TSEL4              (0x0010)       /* DMA channel 2 transfer select bit 4 */
576
 
577
/* DMACTL01 Control Bits */
578
#define DMA2TSEL0_L            (0x0001)       /* DMA channel 2 transfer select bit 0 */
579
#define DMA2TSEL1_L            (0x0002)       /* DMA channel 2 transfer select bit 1 */
580
#define DMA2TSEL2_L            (0x0004)       /* DMA channel 2 transfer select bit 2 */
581
#define DMA2TSEL3_L            (0x0008)       /* DMA channel 2 transfer select bit 3 */
582
#define DMA2TSEL4_L            (0x0010)       /* DMA channel 2 transfer select bit 4 */
583
 
584
/* DMACTL01 Control Bits */
585
 
586
/* DMACTL4 Control Bits */
587
#define ENNMI                  (0x0001)       /* Enable NMI interruption of DMA */
588
#define ROUNDROBIN             (0x0002)       /* Round-Robin DMA channel priorities */
589
#define DMARMWDIS              (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
590
 
591
/* DMACTL4 Control Bits */
592
#define ENNMI_L                (0x0001)       /* Enable NMI interruption of DMA */
593
#define ROUNDROBIN_L           (0x0002)       /* Round-Robin DMA channel priorities */
594
#define DMARMWDIS_L            (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
595
 
596
/* DMACTL4 Control Bits */
597
 
598
/* DMAxCTL Control Bits */
599
#define DMAREQ                 (0x0001)       /* Initiate DMA transfer with DMATSEL */
600
#define DMAABORT               (0x0002)       /* DMA transfer aborted by NMI */
601
#define DMAIE                  (0x0004)       /* DMA interrupt enable */
602
#define DMAIFG                 (0x0008)       /* DMA interrupt flag */
603
#define DMAEN                  (0x0010)       /* DMA enable */
604
#define DMALEVEL               (0x0020)       /* DMA level sensitive trigger select */
605
#define DMASRCBYTE             (0x0040)       /* DMA source byte */
606
#define DMADSTBYTE             (0x0080)       /* DMA destination byte */
607
#define DMASRCINCR0            (0x0100)       /* DMA source increment bit 0 */
608
#define DMASRCINCR1            (0x0200)       /* DMA source increment bit 1 */
609
#define DMADSTINCR0            (0x0400)       /* DMA destination increment bit 0 */
610
#define DMADSTINCR1            (0x0800)       /* DMA destination increment bit 1 */
611
#define DMADT0                 (0x1000)       /* DMA transfer mode bit 0 */
612
#define DMADT1                 (0x2000)       /* DMA transfer mode bit 1 */
613
#define DMADT2                 (0x4000)       /* DMA transfer mode bit 2 */
614
 
615
/* DMAxCTL Control Bits */
616
#define DMAREQ_L               (0x0001)       /* Initiate DMA transfer with DMATSEL */
617
#define DMAABORT_L             (0x0002)       /* DMA transfer aborted by NMI */
618
#define DMAIE_L                (0x0004)       /* DMA interrupt enable */
619
#define DMAIFG_L               (0x0008)       /* DMA interrupt flag */
620
#define DMAEN_L                (0x0010)       /* DMA enable */
621
#define DMALEVEL_L             (0x0020)       /* DMA level sensitive trigger select */
622
#define DMASRCBYTE_L           (0x0040)       /* DMA source byte */
623
#define DMADSTBYTE_L           (0x0080)       /* DMA destination byte */
624
 
625
/* DMAxCTL Control Bits */
626
#define DMASRCINCR0_H          (0x0001)       /* DMA source increment bit 0 */
627
#define DMASRCINCR1_H          (0x0002)       /* DMA source increment bit 1 */
628
#define DMADSTINCR0_H          (0x0004)       /* DMA destination increment bit 0 */
629
#define DMADSTINCR1_H          (0x0008)       /* DMA destination increment bit 1 */
630
#define DMADT0_H               (0x0010)       /* DMA transfer mode bit 0 */
631
#define DMADT1_H               (0x0020)       /* DMA transfer mode bit 1 */
632
#define DMADT2_H               (0x0040)       /* DMA transfer mode bit 2 */
633
 
634
#define DMASWDW                (0*0x0040u)    /* DMA transfer: source word to destination word */
635
#define DMASBDW                (1*0x0040u)    /* DMA transfer: source byte to destination word */
636
#define DMASWDB                (2*0x0040u)    /* DMA transfer: source word to destination byte */
637
#define DMASBDB                (3*0x0040u)    /* DMA transfer: source byte to destination byte */
638
 
639
#define DMASRCINCR_0           (0*0x0100u)    /* DMA source increment 0: source address unchanged */
640
#define DMASRCINCR_1           (1*0x0100u)    /* DMA source increment 1: source address unchanged */
641
#define DMASRCINCR_2           (2*0x0100u)    /* DMA source increment 2: source address decremented */
642
#define DMASRCINCR_3           (3*0x0100u)    /* DMA source increment 3: source address incremented */
643
 
644
#define DMADSTINCR_0           (0*0x0400u)    /* DMA destination increment 0: destination address unchanged */
645
#define DMADSTINCR_1           (1*0x0400u)    /* DMA destination increment 1: destination address unchanged */
646
#define DMADSTINCR_2           (2*0x0400u)    /* DMA destination increment 2: destination address decremented */
647
#define DMADSTINCR_3           (3*0x0400u)    /* DMA destination increment 3: destination address incremented */
648
 
649
#define DMADT_0                (0*0x1000u)    /* DMA transfer mode 0: Single transfer */
650
#define DMADT_1                (1*0x1000u)    /* DMA transfer mode 1: Block transfer */
651
#define DMADT_2                (2*0x1000u)    /* DMA transfer mode 2: Burst-Block transfer */
652
#define DMADT_3                (3*0x1000u)    /* DMA transfer mode 3: Burst-Block transfer */
653
#define DMADT_4                (4*0x1000u)    /* DMA transfer mode 4: Repeated Single transfer */
654
#define DMADT_5                (5*0x1000u)    /* DMA transfer mode 5: Repeated Block transfer */
655
#define DMADT_6                (6*0x1000u)    /* DMA transfer mode 6: Repeated Burst-Block transfer */
656
#define DMADT_7                (7*0x1000u)    /* DMA transfer mode 7: Repeated Burst-Block transfer */
657
 
658
/* DMAIV Definitions */
659
#define DMAIV_NONE             (0x0000)       /* No Interrupt pending */
660
#define DMAIV_DMA0IFG          (0x0002)       /* DMA0IFG*/
661
#define DMAIV_DMA1IFG          (0x0004)       /* DMA1IFG*/
662
#define DMAIV_DMA2IFG          (0x0006)       /* DMA2IFG*/
663
 
664
#define DMA0TSEL_0             (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
665
#define DMA0TSEL_1             (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
666
#define DMA0TSEL_2             (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
667
#define DMA0TSEL_3             (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
668
#define DMA0TSEL_4             (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
669
#define DMA0TSEL_5             (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
670
#define DMA0TSEL_6             (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
671
#define DMA0TSEL_7             (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
672
#define DMA0TSEL_8             (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
673
#define DMA0TSEL_9             (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
674
#define DMA0TSEL_10            (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
675
#define DMA0TSEL_11            (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
676
#define DMA0TSEL_12            (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
677
#define DMA0TSEL_13            (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
678
#define DMA0TSEL_14            (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
679
#define DMA0TSEL_15            (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
680
#define DMA0TSEL_16            (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
681
#define DMA0TSEL_17            (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
682
#define DMA0TSEL_18            (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
683
#define DMA0TSEL_19            (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
684
#define DMA0TSEL_20            (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
685
#define DMA0TSEL_21            (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
686
#define DMA0TSEL_22            (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
687
#define DMA0TSEL_23            (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
688
#define DMA0TSEL_24            (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
689
#define DMA0TSEL_25            (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
690
#define DMA0TSEL_26            (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
691
#define DMA0TSEL_27            (27*0x0001u)   /* DMA channel 0 transfer select 27: USB FNRXD */
692
#define DMA0TSEL_28            (28*0x0001u)   /* DMA channel 0 transfer select 28: USB ready */
693
#define DMA0TSEL_29            (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
694
#define DMA0TSEL_30            (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
695
#define DMA0TSEL_31            (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
696
 
697
#define DMA1TSEL_0             (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
698
#define DMA1TSEL_1             (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
699
#define DMA1TSEL_2             (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
700
#define DMA1TSEL_3             (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
701
#define DMA1TSEL_4             (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
702
#define DMA1TSEL_5             (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
703
#define DMA1TSEL_6             (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
704
#define DMA1TSEL_7             (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
705
#define DMA1TSEL_8             (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
706
#define DMA1TSEL_9             (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
707
#define DMA1TSEL_10            (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
708
#define DMA1TSEL_11            (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
709
#define DMA1TSEL_12            (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
710
#define DMA1TSEL_13            (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
711
#define DMA1TSEL_14            (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
712
#define DMA1TSEL_15            (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
713
#define DMA1TSEL_16            (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
714
#define DMA1TSEL_17            (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
715
#define DMA1TSEL_18            (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
716
#define DMA1TSEL_19            (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
717
#define DMA1TSEL_20            (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
718
#define DMA1TSEL_21            (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
719
#define DMA1TSEL_22            (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
720
#define DMA1TSEL_23            (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
721
#define DMA1TSEL_24            (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
722
#define DMA1TSEL_25            (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
723
#define DMA1TSEL_26            (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
724
#define DMA1TSEL_27            (27*0x0100u)   /* DMA channel 1 transfer select 27: USB FNRXD */
725
#define DMA1TSEL_28            (28*0x0100u)   /* DMA channel 1 transfer select 28: USB ready */
726
#define DMA1TSEL_29            (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
727
#define DMA1TSEL_30            (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
728
#define DMA1TSEL_31            (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
729
 
730
#define DMA2TSEL_0             (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
731
#define DMA2TSEL_1             (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
732
#define DMA2TSEL_2             (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
733
#define DMA2TSEL_3             (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
734
#define DMA2TSEL_4             (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
735
#define DMA2TSEL_5             (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
736
#define DMA2TSEL_6             (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
737
#define DMA2TSEL_7             (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
738
#define DMA2TSEL_8             (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
739
#define DMA2TSEL_9             (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
740
#define DMA2TSEL_10            (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
741
#define DMA2TSEL_11            (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
742
#define DMA2TSEL_12            (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
743
#define DMA2TSEL_13            (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
744
#define DMA2TSEL_14            (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
745
#define DMA2TSEL_15            (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
746
#define DMA2TSEL_16            (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
747
#define DMA2TSEL_17            (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
748
#define DMA2TSEL_18            (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
749
#define DMA2TSEL_19            (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
750
#define DMA2TSEL_20            (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
751
#define DMA2TSEL_21            (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
752
#define DMA2TSEL_22            (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
753
#define DMA2TSEL_23            (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
754
#define DMA2TSEL_24            (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
755
#define DMA2TSEL_25            (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
756
#define DMA2TSEL_26            (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
757
#define DMA2TSEL_27            (27*0x0001u)   /* DMA channel 2 transfer select 27: USB FNRXD */
758
#define DMA2TSEL_28            (28*0x0001u)   /* DMA channel 2 transfer select 28: USB ready */
759
#define DMA2TSEL_29            (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
760
#define DMA2TSEL_30            (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
761
#define DMA2TSEL_31            (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
762
 
763
#define DMA0TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
764
#define DMA0TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
765
#define DMA0TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
766
#define DMA0TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
767
#define DMA0TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
768
#define DMA0TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
769
#define DMA0TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
770
#define DMA0TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
771
#define DMA0TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
772
#define DMA0TSEL__RES9         (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
773
#define DMA0TSEL__RES10        (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
774
#define DMA0TSEL__RES11        (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
775
#define DMA0TSEL__RES12        (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
776
#define DMA0TSEL__RES13        (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
777
#define DMA0TSEL__RES14        (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
778
#define DMA0TSEL__RES15        (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
779
#define DMA0TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
780
#define DMA0TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
781
#define DMA0TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
782
#define DMA0TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
783
#define DMA0TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
784
#define DMA0TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
785
#define DMA0TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
786
#define DMA0TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
787
#define DMA0TSEL__RES24        (24*0x0001u)   /* DMA channel 0 transfer select 24: Reserved */
788
#define DMA0TSEL__RES25        (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
789
#define DMA0TSEL__RES26        (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
790
#define DMA0TSEL__USB_FNRXD    (27*0x0001u)   /* DMA channel 0 transfer select 27: USB FNRXD */
791
#define DMA0TSEL__USB_READY    (28*0x0001u)   /* DMA channel 0 transfer select 28: USB ready */
792
#define DMA0TSEL__MPY          (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
793
#define DMA0TSEL__DMA2IFG      (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
794
#define DMA0TSEL__DMAE0        (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
795
 
796
#define DMA1TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
797
#define DMA1TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
798
#define DMA1TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
799
#define DMA1TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
800
#define DMA1TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
801
#define DMA1TSEL__TA2CCR0      (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
802
#define DMA1TSEL__TA2CCR2      (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
803
#define DMA1TSEL__TB0CCR0      (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
804
#define DMA1TSEL__TB0CCR2      (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
805
#define DMA1TSEL__RES9         (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
806
#define DMA1TSEL__RES10        (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
807
#define DMA1TSEL__RES11        (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
808
#define DMA1TSEL__RES12        (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
809
#define DMA1TSEL__RES13        (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
810
#define DMA1TSEL__RES14        (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
811
#define DMA1TSEL__RES15        (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
812
#define DMA1TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
813
#define DMA1TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
814
#define DMA1TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
815
#define DMA1TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
816
#define DMA1TSEL__USCIA1RX     (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
817
#define DMA1TSEL__USCIA1TX     (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
818
#define DMA1TSEL__USCIB1RX     (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
819
#define DMA1TSEL__USCIB1TX     (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
820
#define DMA1TSEL__RES24        (24*0x0100u)   /* DMA channel 1 transfer select 24: Reserved */
821
#define DMA1TSEL__RES25        (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
822
#define DMA1TSEL__RES26        (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
823
#define DMA1TSEL__USB_FNRXD    (27*0x0100u)   /* DMA channel 1 transfer select 27: USB FNRXD */
824
#define DMA1TSEL__USB_READY    (28*0x0100u)   /* DMA channel 1 transfer select 28: USB ready */
825
#define DMA1TSEL__MPY          (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
826
#define DMA1TSEL__DMA0IFG      (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
827
#define DMA1TSEL__DMAE0        (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
828
 
829
#define DMA2TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
830
#define DMA2TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
831
#define DMA2TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
832
#define DMA2TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
833
#define DMA2TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
834
#define DMA2TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
835
#define DMA2TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
836
#define DMA2TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
837
#define DMA2TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
838
#define DMA2TSEL__RES9         (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
839
#define DMA2TSEL__RES10        (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
840
#define DMA2TSEL__RES11        (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
841
#define DMA2TSEL__RES12        (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
842
#define DMA2TSEL__RES13        (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
843
#define DMA2TSEL__RES14        (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
844
#define DMA2TSEL__RES15        (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
845
#define DMA2TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
846
#define DMA2TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
847
#define DMA2TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
848
#define DMA2TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
849
#define DMA2TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
850
#define DMA2TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
851
#define DMA2TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
852
#define DMA2TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
853
#define DMA2TSEL__RES24        (24*0x0001u)   /* DMA channel 2 transfer select 24: Reserved */
854
#define DMA2TSEL__RES25        (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
855
#define DMA2TSEL__RES26        (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
856
#define DMA2TSEL__USB_FNRXD    (27*0x0001u)   /* DMA channel 2 transfer select 27: USB FNRXD */
857
#define DMA2TSEL__USB_READY    (28*0x0001u)   /* DMA channel 2 transfer select 28: USB ready */
858
#define DMA2TSEL__MPY          (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
859
#define DMA2TSEL__DMA1IFG      (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
860
#define DMA2TSEL__DMAE0        (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
861
 
862
/*************************************************************
863
* Flash Memory
864
*************************************************************/
865
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
866
#define __MSP430_BASEADDRESS_FLASH__ 0x0140
867
 
868
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
869
SFR_8BIT(FCTL1_L);                            /* FLASH Control 1 */
870
SFR_8BIT(FCTL1_H);                            /* FLASH Control 1 */
871
//sfrbw    FCTL2               (0x0142)  /* FLASH Control 2 */
872
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
873
SFR_8BIT(FCTL3_L);                            /* FLASH Control 3 */
874
SFR_8BIT(FCTL3_H);                            /* FLASH Control 3 */
875
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
876
SFR_8BIT(FCTL4_L);                            /* FLASH Control 4 */
877
SFR_8BIT(FCTL4_H);                            /* FLASH Control 4 */
878
 
879
#define FRPW                   (0x9600)       /* Flash password returned by read */
880
#define FWPW                   (0xA500)       /* Flash password for write */
881
#define FXPW                   (0x3300)       /* for use with XOR instruction */
882
#define FRKEY                  (0x9600)       /* (legacy definition) Flash key returned by read */
883
#define FWKEY                  (0xA500)       /* (legacy definition) Flash key for write */
884
#define FXKEY                  (0x3300)       /* (legacy definition) for use with XOR instruction */
885
 
886
/* FCTL1 Control Bits */
887
//#define RESERVED            (0x0001)  /* Reserved */
888
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
889
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
890
//#define RESERVED            (0x0008)  /* Reserved */
891
//#define RESERVED            (0x0010)  /* Reserved */
892
#define SWRT                   (0x0020)       /* Smart Write enable */
893
#define WRT                    (0x0040)       /* Enable bit for Flash write */
894
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
895
 
896
/* FCTL1 Control Bits */
897
//#define RESERVED            (0x0001)  /* Reserved */
898
#define ERASE_L                (0x0002)       /* Enable bit for Flash segment erase */
899
#define MERAS_L                (0x0004)       /* Enable bit for Flash mass erase */
900
//#define RESERVED            (0x0008)  /* Reserved */
901
//#define RESERVED            (0x0010)  /* Reserved */
902
#define SWRT_L                 (0x0020)       /* Smart Write enable */
903
#define WRT_L                  (0x0040)       /* Enable bit for Flash write */
904
#define BLKWRT_L               (0x0080)       /* Enable bit for Flash segment write */
905
 
906
/* FCTL1 Control Bits */
907
//#define RESERVED            (0x0001)  /* Reserved */
908
//#define RESERVED            (0x0008)  /* Reserved */
909
//#define RESERVED            (0x0010)  /* Reserved */
910
 
911
/* FCTL3 Control Bits */
912
#define BUSY                   (0x0001)       /* Flash busy: 1 */
913
#define KEYV                   (0x0002)       /* Flash Key violation flag */
914
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
915
#define WAIT                   (0x0008)       /* Wait flag for segment write */
916
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
917
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
918
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
919
//#define RESERVED            (0x0080)  /* Reserved */
920
 
921
/* FCTL3 Control Bits */
922
#define BUSY_L                 (0x0001)       /* Flash busy: 1 */
923
#define KEYV_L                 (0x0002)       /* Flash Key violation flag */
924
#define ACCVIFG_L              (0x0004)       /* Flash Access violation flag */
925
#define WAIT_L                 (0x0008)       /* Wait flag for segment write */
926
#define LOCK_L                 (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
927
#define EMEX_L                 (0x0020)       /* Flash Emergency Exit */
928
#define LOCKA_L                (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
929
//#define RESERVED            (0x0080)  /* Reserved */
930
 
931
/* FCTL3 Control Bits */
932
//#define RESERVED            (0x0080)  /* Reserved */
933
 
934
/* FCTL4 Control Bits */
935
#define VPE                    (0x0001)       /* Voltage Changed during Program Error Flag */
936
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
937
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
938
#define LOCKINFO               (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
939
 
940
/* FCTL4 Control Bits */
941
#define VPE_L                  (0x0001)       /* Voltage Changed during Program Error Flag */
942
#define MGR0_L                 (0x0010)       /* Marginal read 0 mode. */
943
#define MGR1_L                 (0x0020)       /* Marginal read 1 mode. */
944
#define LOCKINFO_L             (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
945
 
946
/* FCTL4 Control Bits */
947
 
948
/************************************************************
949
* HARDWARE MULTIPLIER 32Bit
950
************************************************************/
951
#define __MSP430_HAS_MPY32__                  /* Definition to show that Module is available */
952
#define __MSP430_BASEADDRESS_MPY32__ 0x04C0
953
 
954
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
955
SFR_8BIT(MPY_L);                              /* Multiply Unsigned/Operand 1 */
956
SFR_8BIT(MPY_H);                              /* Multiply Unsigned/Operand 1 */
957
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
958
SFR_8BIT(MPYS_L);                             /* Multiply Signed/Operand 1 */
959
SFR_8BIT(MPYS_H);                             /* Multiply Signed/Operand 1 */
960
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
961
SFR_8BIT(MAC_L);                              /* Multiply Unsigned and Accumulate/Operand 1 */
962
SFR_8BIT(MAC_H);                              /* Multiply Unsigned and Accumulate/Operand 1 */
963
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
964
SFR_8BIT(MACS_L);                             /* Multiply Signed and Accumulate/Operand 1 */
965
SFR_8BIT(MACS_H);                             /* Multiply Signed and Accumulate/Operand 1 */
966
SFR_16BIT(OP2);                               /* Operand 2 */
967
SFR_8BIT(OP2_L);                              /* Operand 2 */
968
SFR_8BIT(OP2_H);                              /* Operand 2 */
969
SFR_16BIT(RESLO);                             /* Result Low Word */
970
SFR_8BIT(RESLO_L);                            /* Result Low Word */
971
SFR_8BIT(RESLO_H);                            /* Result Low Word */
972
SFR_16BIT(RESHI);                             /* Result High Word */
973
SFR_8BIT(RESHI_L);                            /* Result High Word */
974
SFR_8BIT(RESHI_H);                            /* Result High Word */
975
SFR_16BIT(SUMEXT);                            /* Sum Extend */
976
SFR_8BIT(SUMEXT_L);                           /* Sum Extend */
977
SFR_8BIT(SUMEXT_H);                           /* Sum Extend */
978
 
979
SFR_16BIT(MPY32L);                            /* 32-bit operand 1 - multiply - low word */
980
SFR_8BIT(MPY32L_L);                           /* 32-bit operand 1 - multiply - low word */
981
SFR_8BIT(MPY32L_H);                           /* 32-bit operand 1 - multiply - low word */
982
SFR_16BIT(MPY32H);                            /* 32-bit operand 1 - multiply - high word */
983
SFR_8BIT(MPY32H_L);                           /* 32-bit operand 1 - multiply - high word */
984
SFR_8BIT(MPY32H_H);                           /* 32-bit operand 1 - multiply - high word */
985
SFR_16BIT(MPYS32L);                           /* 32-bit operand 1 - signed multiply - low word */
986
SFR_8BIT(MPYS32L_L);                          /* 32-bit operand 1 - signed multiply - low word */
987
SFR_8BIT(MPYS32L_H);                          /* 32-bit operand 1 - signed multiply - low word */
988
SFR_16BIT(MPYS32H);                           /* 32-bit operand 1 - signed multiply - high word */
989
SFR_8BIT(MPYS32H_L);                          /* 32-bit operand 1 - signed multiply - high word */
990
SFR_8BIT(MPYS32H_H);                          /* 32-bit operand 1 - signed multiply - high word */
991
SFR_16BIT(MAC32L);                            /* 32-bit operand 1 - multiply accumulate - low word */
992
SFR_8BIT(MAC32L_L);                           /* 32-bit operand 1 - multiply accumulate - low word */
993
SFR_8BIT(MAC32L_H);                           /* 32-bit operand 1 - multiply accumulate - low word */
994
SFR_16BIT(MAC32H);                            /* 32-bit operand 1 - multiply accumulate - high word */
995
SFR_8BIT(MAC32H_L);                           /* 32-bit operand 1 - multiply accumulate - high word */
996
SFR_8BIT(MAC32H_H);                           /* 32-bit operand 1 - multiply accumulate - high word */
997
SFR_16BIT(MACS32L);                           /* 32-bit operand 1 - signed multiply accumulate - low word */
998
SFR_8BIT(MACS32L_L);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
999
SFR_8BIT(MACS32L_H);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1000
SFR_16BIT(MACS32H);                           /* 32-bit operand 1 - signed multiply accumulate - high word */
1001
SFR_8BIT(MACS32H_L);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1002
SFR_8BIT(MACS32H_H);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1003
SFR_16BIT(OP2L);                              /* 32-bit operand 2 - low word */
1004
SFR_8BIT(OP2L_L);                             /* 32-bit operand 2 - low word */
1005
SFR_8BIT(OP2L_H);                             /* 32-bit operand 2 - low word */
1006
SFR_16BIT(OP2H);                              /* 32-bit operand 2 - high word */
1007
SFR_8BIT(OP2H_L);                             /* 32-bit operand 2 - high word */
1008
SFR_8BIT(OP2H_H);                             /* 32-bit operand 2 - high word */
1009
SFR_16BIT(RES0);                              /* 32x32-bit result 0 - least significant word */
1010
SFR_8BIT(RES0_L);                             /* 32x32-bit result 0 - least significant word */
1011
SFR_8BIT(RES0_H);                             /* 32x32-bit result 0 - least significant word */
1012
SFR_16BIT(RES1);                              /* 32x32-bit result 1 */
1013
SFR_8BIT(RES1_L);                             /* 32x32-bit result 1 */
1014
SFR_8BIT(RES1_H);                             /* 32x32-bit result 1 */
1015
SFR_16BIT(RES2);                              /* 32x32-bit result 2 */
1016
SFR_8BIT(RES2_L);                             /* 32x32-bit result 2 */
1017
SFR_8BIT(RES2_H);                             /* 32x32-bit result 2 */
1018
SFR_16BIT(RES3);                              /* 32x32-bit result 3 - most significant word */
1019
SFR_8BIT(RES3_L);                             /* 32x32-bit result 3 - most significant word */
1020
SFR_8BIT(RES3_H);                             /* 32x32-bit result 3 - most significant word */
1021
SFR_16BIT(MPY32CTL0);                         /* MPY32 Control Register 0 */
1022
SFR_8BIT(MPY32CTL0_L);                        /* MPY32 Control Register 0 */
1023
SFR_8BIT(MPY32CTL0_H);                        /* MPY32 Control Register 0 */
1024
 
1025
#define MPY_B                  MPY_L          /* Multiply Unsigned/Operand 1 (Byte Access) */
1026
#define MPYS_B                 MPYS_L         /* Multiply Signed/Operand 1 (Byte Access) */
1027
#define MAC_B                  MAC_L          /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
1028
#define MACS_B                 MACS_L         /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
1029
#define OP2_B                  OP2_L          /* Operand 2 (Byte Access) */
1030
#define MPY32L_B               MPY32L_L       /* 32-bit operand 1 - multiply - low word (Byte Access) */
1031
#define MPY32H_B               MPY32H_L       /* 32-bit operand 1 - multiply - high word (Byte Access) */
1032
#define MPYS32L_B              MPYS32L_L      /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
1033
#define MPYS32H_B              MPYS32H_L      /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
1034
#define MAC32L_B               MAC32L_L       /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
1035
#define MAC32H_B               MAC32H_L       /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
1036
#define MACS32L_B              MACS32L_L      /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
1037
#define MACS32H_B              MACS32H_L      /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
1038
#define OP2L_B                 OP2L_L         /* 32-bit operand 2 - low word (Byte Access) */
1039
#define OP2H_B                 OP2H_L         /* 32-bit operand 2 - high word (Byte Access) */
1040
 
1041
/* MPY32CTL0 Control Bits */
1042
#define MPYC                   (0x0001)       /* Carry of the multiplier */
1043
//#define RESERVED            (0x0002)  /* Reserved */
1044
#define MPYFRAC                (0x0004)       /* Fractional mode */
1045
#define MPYSAT                 (0x0008)       /* Saturation mode */
1046
#define MPYM0                  (0x0010)       /* Multiplier mode Bit:0 */
1047
#define MPYM1                  (0x0020)       /* Multiplier mode Bit:1 */
1048
#define OP1_32                 (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1049
#define OP2_32                 (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1050
#define MPYDLYWRTEN            (0x0100)       /* Delayed write enable */
1051
#define MPYDLY32               (0x0200)       /* Delayed write mode */
1052
 
1053
/* MPY32CTL0 Control Bits */
1054
#define MPYC_L                 (0x0001)       /* Carry of the multiplier */
1055
//#define RESERVED            (0x0002)  /* Reserved */
1056
#define MPYFRAC_L              (0x0004)       /* Fractional mode */
1057
#define MPYSAT_L               (0x0008)       /* Saturation mode */
1058
#define MPYM0_L                (0x0010)       /* Multiplier mode Bit:0 */
1059
#define MPYM1_L                (0x0020)       /* Multiplier mode Bit:1 */
1060
#define OP1_32_L               (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1061
#define OP2_32_L               (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1062
 
1063
/* MPY32CTL0 Control Bits */
1064
//#define RESERVED            (0x0002)  /* Reserved */
1065
#define MPYDLYWRTEN_H          (0x0001)       /* Delayed write enable */
1066
#define MPYDLY32_H             (0x0002)       /* Delayed write mode */
1067
 
1068
#define MPYM_0                 (0x0000)       /* Multiplier mode: MPY */
1069
#define MPYM_1                 (0x0010)       /* Multiplier mode: MPYS */
1070
#define MPYM_2                 (0x0020)       /* Multiplier mode: MAC */
1071
#define MPYM_3                 (0x0030)       /* Multiplier mode: MACS */
1072
#define MPYM__MPY              (0x0000)       /* Multiplier mode: MPY */
1073
#define MPYM__MPYS             (0x0010)       /* Multiplier mode: MPYS */
1074
#define MPYM__MAC              (0x0020)       /* Multiplier mode: MAC */
1075
#define MPYM__MACS             (0x0030)       /* Multiplier mode: MACS */
1076
 
1077
/************************************************************
1078
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
1079
************************************************************/
1080
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
1081
#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200
1082
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
1083
#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200
1084
#define __MSP430_HAS_PORTA_R__                /* Definition to show that Module is available */
1085
#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200
1086
 
1087
SFR_16BIT(PAIN);                              /* Port A Input */
1088
SFR_8BIT(PAIN_L);                             /* Port A Input */
1089
SFR_8BIT(PAIN_H);                             /* Port A Input */
1090
SFR_16BIT(PAOUT);                             /* Port A Output */
1091
SFR_8BIT(PAOUT_L);                            /* Port A Output */
1092
SFR_8BIT(PAOUT_H);                            /* Port A Output */
1093
SFR_16BIT(PADIR);                             /* Port A Direction */
1094
SFR_8BIT(PADIR_L);                            /* Port A Direction */
1095
SFR_8BIT(PADIR_H);                            /* Port A Direction */
1096
SFR_16BIT(PAREN);                             /* Port A Resistor Enable */
1097
SFR_8BIT(PAREN_L);                            /* Port A Resistor Enable */
1098
SFR_8BIT(PAREN_H);                            /* Port A Resistor Enable */
1099
SFR_16BIT(PADS);                              /* Port A Resistor Drive Strenght */
1100
SFR_8BIT(PADS_L);                             /* Port A Resistor Drive Strenght */
1101
SFR_8BIT(PADS_H);                             /* Port A Resistor Drive Strenght */
1102
SFR_16BIT(PASEL);                             /* Port A Selection */
1103
SFR_8BIT(PASEL_L);                            /* Port A Selection */
1104
SFR_8BIT(PASEL_H);                            /* Port A Selection */
1105
SFR_16BIT(PAIES);                             /* Port A Interrupt Edge Select */
1106
SFR_8BIT(PAIES_L);                            /* Port A Interrupt Edge Select */
1107
SFR_8BIT(PAIES_H);                            /* Port A Interrupt Edge Select */
1108
SFR_16BIT(PAIE);                              /* Port A Interrupt Enable */
1109
SFR_8BIT(PAIE_L);                             /* Port A Interrupt Enable */
1110
SFR_8BIT(PAIE_H);                             /* Port A Interrupt Enable */
1111
SFR_16BIT(PAIFG);                             /* Port A Interrupt Flag */
1112
SFR_8BIT(PAIFG_L);                            /* Port A Interrupt Flag */
1113
SFR_8BIT(PAIFG_H);                            /* Port A Interrupt Flag */
1114
 
1115
 
1116
SFR_16BIT(P1IV);                              /* Port 1 Interrupt Vector Word */
1117
SFR_16BIT(P2IV);                              /* Port 2 Interrupt Vector Word */
1118
#define P1IN                   (PAIN_L)       /* Port 1 Input */
1119
#define P1OUT                  (PAOUT_L)      /* Port 1 Output */
1120
#define P1DIR                  (PADIR_L)      /* Port 1 Direction */
1121
#define P1REN                  (PAREN_L)      /* Port 1 Resistor Enable */
1122
#define P1DS                   (PADS_L)       /* Port 1 Resistor Drive Strenght */
1123
#define P1SEL                  (PASEL_L)      /* Port 1 Selection */
1124
#define P1IES                  (PAIES_L)      /* Port 1 Interrupt Edge Select */
1125
#define P1IE                   (PAIE_L)       /* Port 1 Interrupt Enable */
1126
#define P1IFG                  (PAIFG_L)      /* Port 1 Interrupt Flag */
1127
 
1128
//Definitions for P1IV
1129
#define P1IV_NONE              (0x0000)       /* No Interrupt pending */
1130
#define P1IV_P1IFG0            (0x0002)       /* P1IV P1IFG.0 */
1131
#define P1IV_P1IFG1            (0x0004)       /* P1IV P1IFG.1 */
1132
#define P1IV_P1IFG2            (0x0006)       /* P1IV P1IFG.2 */
1133
#define P1IV_P1IFG3            (0x0008)       /* P1IV P1IFG.3 */
1134
#define P1IV_P1IFG4            (0x000A)       /* P1IV P1IFG.4 */
1135
#define P1IV_P1IFG5            (0x000C)       /* P1IV P1IFG.5 */
1136
#define P1IV_P1IFG6            (0x000E)       /* P1IV P1IFG.6 */
1137
#define P1IV_P1IFG7            (0x0010)       /* P1IV P1IFG.7 */
1138
 
1139
#define P2IN                   (PAIN_H)       /* Port 2 Input */
1140
#define P2OUT                  (PAOUT_H)      /* Port 2 Output */
1141
#define P2DIR                  (PADIR_H)      /* Port 2 Direction */
1142
#define P2REN                  (PAREN_H)      /* Port 2 Resistor Enable */
1143
#define P2DS                   (PADS_H)       /* Port 2 Resistor Drive Strenght */
1144
#define P2SEL                  (PASEL_H)      /* Port 2 Selection */
1145
#define P2IES                  (PAIES_H)      /* Port 2 Interrupt Edge Select */
1146
#define P2IE                   (PAIE_H)       /* Port 2 Interrupt Enable */
1147
#define P2IFG                  (PAIFG_H)      /* Port 2 Interrupt Flag */
1148
 
1149
//Definitions for P2IV
1150
#define P2IV_NONE              (0x0000)       /* No Interrupt pending */
1151
#define P2IV_P2IFG0            (0x0002)       /* P2IV P2IFG.0 */
1152
#define P2IV_P2IFG1            (0x0004)       /* P2IV P2IFG.1 */
1153
#define P2IV_P2IFG2            (0x0006)       /* P2IV P2IFG.2 */
1154
#define P2IV_P2IFG3            (0x0008)       /* P2IV P2IFG.3 */
1155
#define P2IV_P2IFG4            (0x000A)       /* P2IV P2IFG.4 */
1156
#define P2IV_P2IFG5            (0x000C)       /* P2IV P2IFG.5 */
1157
#define P2IV_P2IFG6            (0x000E)       /* P2IV P2IFG.6 */
1158
#define P2IV_P2IFG7            (0x0010)       /* P2IV P2IFG.7 */
1159
 
1160
 
1161
/************************************************************
1162
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
1163
************************************************************/
1164
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
1165
#define __MSP430_BASEADDRESS_PORT3_R__ 0x0220
1166
#define __MSP430_HAS_PORT4_R__                /* Definition to show that Module is available */
1167
#define __MSP430_BASEADDRESS_PORT4_R__ 0x0220
1168
#define __MSP430_HAS_PORTB_R__                /* Definition to show that Module is available */
1169
#define __MSP430_BASEADDRESS_PORTB_R__ 0x0220
1170
 
1171
SFR_16BIT(PBIN);                              /* Port B Input */
1172
SFR_8BIT(PBIN_L);                             /* Port B Input */
1173
SFR_8BIT(PBIN_H);                             /* Port B Input */
1174
SFR_16BIT(PBOUT);                             /* Port B Output */
1175
SFR_8BIT(PBOUT_L);                            /* Port B Output */
1176
SFR_8BIT(PBOUT_H);                            /* Port B Output */
1177
SFR_16BIT(PBDIR);                             /* Port B Direction */
1178
SFR_8BIT(PBDIR_L);                            /* Port B Direction */
1179
SFR_8BIT(PBDIR_H);                            /* Port B Direction */
1180
SFR_16BIT(PBREN);                             /* Port B Resistor Enable */
1181
SFR_8BIT(PBREN_L);                            /* Port B Resistor Enable */
1182
SFR_8BIT(PBREN_H);                            /* Port B Resistor Enable */
1183
SFR_16BIT(PBDS);                              /* Port B Resistor Drive Strenght */
1184
SFR_8BIT(PBDS_L);                             /* Port B Resistor Drive Strenght */
1185
SFR_8BIT(PBDS_H);                             /* Port B Resistor Drive Strenght */
1186
SFR_16BIT(PBSEL);                             /* Port B Selection */
1187
SFR_8BIT(PBSEL_L);                            /* Port B Selection */
1188
SFR_8BIT(PBSEL_H);                            /* Port B Selection */
1189
 
1190
 
1191
#define P3IN                   (PBIN_L)       /* Port 3 Input */
1192
#define P3OUT                  (PBOUT_L)      /* Port 3 Output */
1193
#define P3DIR                  (PBDIR_L)      /* Port 3 Direction */
1194
#define P3REN                  (PBREN_L)      /* Port 3 Resistor Enable */
1195
#define P3DS                   (PBDS_L)       /* Port 3 Resistor Drive Strenght */
1196
#define P3SEL                  (PBSEL_L)      /* Port 3 Selection */
1197
 
1198
#define P4IN                   (PBIN_H)       /* Port 4 Input */
1199
#define P4OUT                  (PBOUT_H)      /* Port 4 Output */
1200
#define P4DIR                  (PBDIR_H)      /* Port 4 Direction */
1201
#define P4REN                  (PBREN_H)      /* Port 4 Resistor Enable */
1202
#define P4DS                   (PBDS_H)       /* Port 4 Resistor Drive Strenght */
1203
#define P4SEL                  (PBSEL_H)      /* Port 4 Selection */
1204
 
1205
 
1206
/************************************************************
1207
* DIGITAL I/O Port5/6 Pull up / Pull down Resistors
1208
************************************************************/
1209
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
1210
#define __MSP430_BASEADDRESS_PORT5_R__ 0x0240
1211
#define __MSP430_HAS_PORT6_R__                /* Definition to show that Module is available */
1212
#define __MSP430_BASEADDRESS_PORT6_R__ 0x0240
1213
#define __MSP430_HAS_PORTC_R__                /* Definition to show that Module is available */
1214
#define __MSP430_BASEADDRESS_PORTC_R__ 0x0240
1215
 
1216
SFR_16BIT(PCIN);                              /* Port C Input */
1217
SFR_8BIT(PCIN_L);                             /* Port C Input */
1218
SFR_8BIT(PCIN_H);                             /* Port C Input */
1219
SFR_16BIT(PCOUT);                             /* Port C Output */
1220
SFR_8BIT(PCOUT_L);                            /* Port C Output */
1221
SFR_8BIT(PCOUT_H);                            /* Port C Output */
1222
SFR_16BIT(PCDIR);                             /* Port C Direction */
1223
SFR_8BIT(PCDIR_L);                            /* Port C Direction */
1224
SFR_8BIT(PCDIR_H);                            /* Port C Direction */
1225
SFR_16BIT(PCREN);                             /* Port C Resistor Enable */
1226
SFR_8BIT(PCREN_L);                            /* Port C Resistor Enable */
1227
SFR_8BIT(PCREN_H);                            /* Port C Resistor Enable */
1228
SFR_16BIT(PCDS);                              /* Port C Resistor Drive Strenght */
1229
SFR_8BIT(PCDS_L);                             /* Port C Resistor Drive Strenght */
1230
SFR_8BIT(PCDS_H);                             /* Port C Resistor Drive Strenght */
1231
SFR_16BIT(PCSEL);                             /* Port C Selection */
1232
SFR_8BIT(PCSEL_L);                            /* Port C Selection */
1233
SFR_8BIT(PCSEL_H);                            /* Port C Selection */
1234
 
1235
 
1236
#define P5IN                   (PCIN_L)       /* Port 5 Input */
1237
#define P5OUT                  (PCOUT_L)      /* Port 5 Output */
1238
#define P5DIR                  (PCDIR_L)      /* Port 5 Direction */
1239
#define P5REN                  (PCREN_L)      /* Port 5 Resistor Enable */
1240
#define P5DS                   (PCDS_L)       /* Port 5 Resistor Drive Strenght */
1241
#define P5SEL                  (PCSEL_L)      /* Port 5 Selection */
1242
 
1243
#define P6IN                   (PCIN_H)       /* Port 6 Input */
1244
#define P6OUT                  (PCOUT_H)      /* Port 6 Output */
1245
#define P6DIR                  (PCDIR_H)      /* Port 6 Direction */
1246
#define P6REN                  (PCREN_H)      /* Port 6 Resistor Enable */
1247
#define P6DS                   (PCDS_H)       /* Port 6 Resistor Drive Strenght */
1248
#define P6SEL                  (PCSEL_H)      /* Port 6 Selection */
1249
 
1250
 
1251
/************************************************************
1252
* DIGITAL I/O PortJ Pull up / Pull down Resistors
1253
************************************************************/
1254
#define __MSP430_HAS_PORTJ_R__                /* Definition to show that Module is available */
1255
#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320
1256
 
1257
SFR_16BIT(PJIN);                              /* Port J Input */
1258
SFR_8BIT(PJIN_L);                             /* Port J Input */
1259
SFR_8BIT(PJIN_H);                             /* Port J Input */
1260
SFR_16BIT(PJOUT);                             /* Port J Output */
1261
SFR_8BIT(PJOUT_L);                            /* Port J Output */
1262
SFR_8BIT(PJOUT_H);                            /* Port J Output */
1263
SFR_16BIT(PJDIR);                             /* Port J Direction */
1264
SFR_8BIT(PJDIR_L);                            /* Port J Direction */
1265
SFR_8BIT(PJDIR_H);                            /* Port J Direction */
1266
SFR_16BIT(PJREN);                             /* Port J Resistor Enable */
1267
SFR_8BIT(PJREN_L);                            /* Port J Resistor Enable */
1268
SFR_8BIT(PJREN_H);                            /* Port J Resistor Enable */
1269
SFR_16BIT(PJDS);                              /* Port J Resistor Drive Strenght */
1270
SFR_8BIT(PJDS_L);                             /* Port J Resistor Drive Strenght */
1271
SFR_8BIT(PJDS_H);                             /* Port J Resistor Drive Strenght */
1272
 
1273
/************************************************************
1274
* PORT MAPPING CONTROLLER
1275
************************************************************/
1276
#define __MSP430_HAS_PORT_MAPPING__                /* Definition to show that Module is available */
1277
#define __MSP430_BASEADDRESS_PORT_MAPPING__ 0x01C0
1278
 
1279
SFR_16BIT(PMAPKEYID);                         /* Port Mapping Key register */
1280
SFR_8BIT(PMAPKEYID_L);                        /* Port Mapping Key register */
1281
SFR_8BIT(PMAPKEYID_H);                        /* Port Mapping Key register */
1282
SFR_16BIT(PMAPCTL);                           /* Port Mapping control register */
1283
SFR_8BIT(PMAPCTL_L);                          /* Port Mapping control register */
1284
SFR_8BIT(PMAPCTL_H);                          /* Port Mapping control register */
1285
 
1286
#define  PMAPKEY               (0x2D52)       /* Port Mapping Key */
1287
#define  PMAPPWD               PMAPKEYID      /* Legacy Definition: Mapping Key register */
1288
#define  PMAPPW                (0x2D52)       /* Legacy Definition: Port Mapping Password */
1289
 
1290
/* PMAPCTL Control Bits */
1291
#define PMAPLOCKED             (0x0001)       /* Port Mapping Lock bit. Read only */
1292
#define PMAPRECFG              (0x0002)       /* Port Mapping re-configuration control bit */
1293
 
1294
/* PMAPCTL Control Bits */
1295
#define PMAPLOCKED_L           (0x0001)       /* Port Mapping Lock bit. Read only */
1296
#define PMAPRECFG_L            (0x0002)       /* Port Mapping re-configuration control bit */
1297
 
1298
/* PMAPCTL Control Bits */
1299
 
1300
/************************************************************
1301
* PORT 4 MAPPING CONTROLLER
1302
************************************************************/
1303
#define __MSP430_HAS_PORT4_MAPPING__                /* Definition to show that Module is available */
1304
#define __MSP430_BASEADDRESS_PORT4_MAPPING__ 0x01E0
1305
 
1306
SFR_16BIT(P4MAP01);                           /* Port P4.0/1 mapping register */
1307
SFR_8BIT(P4MAP01_L);                          /* Port P4.0/1 mapping register */
1308
SFR_8BIT(P4MAP01_H);                          /* Port P4.0/1 mapping register */
1309
SFR_16BIT(P4MAP23);                           /* Port P4.2/3 mapping register */
1310
SFR_8BIT(P4MAP23_L);                          /* Port P4.2/3 mapping register */
1311
SFR_8BIT(P4MAP23_H);                          /* Port P4.2/3 mapping register */
1312
SFR_16BIT(P4MAP45);                           /* Port P4.4/5 mapping register */
1313
SFR_8BIT(P4MAP45_L);                          /* Port P4.4/5 mapping register */
1314
SFR_8BIT(P4MAP45_H);                          /* Port P4.4/5 mapping register */
1315
SFR_16BIT(P4MAP67);                           /* Port P4.6/7 mapping register */
1316
SFR_8BIT(P4MAP67_L);                          /* Port P4.6/7 mapping register */
1317
SFR_8BIT(P4MAP67_H);                          /* Port P4.6/7 mapping register */
1318
 
1319
#define  P4MAP0                P4MAP01_L      /* Port P4.0 mapping register */
1320
#define  P4MAP1                P4MAP01_H      /* Port P4.1 mapping register */
1321
#define  P4MAP2                P4MAP23_L      /* Port P4.2 mapping register */
1322
#define  P4MAP3                P4MAP23_H      /* Port P4.3 mapping register */
1323
#define  P4MAP4                P4MAP45_L      /* Port P4.4 mapping register */
1324
#define  P4MAP5                P4MAP45_H      /* Port P4.5 mapping register */
1325
#define  P4MAP6                P4MAP67_L      /* Port P4.6 mapping register */
1326
#define  P4MAP7                P4MAP67_H      /* Port P4.7 mapping register */
1327
 
1328
#define PM_NONE                0
1329
#define PM_CBOUT0              1
1330
#define PM_TB0CLK              1
1331
#define PM_DMAE0               2
1332
#define PM_SVMOUT              3
1333
#define PM_TB0OUTH             3
1334
#define PM_TB0CCR0A            4
1335
#define PM_TB0CCR1A            5
1336
#define PM_TB0CCR2A            6
1337
#define PM_TB0CCR3A            7
1338
#define PM_TB0CCR4A            8
1339
#define PM_TB0CCR5A            9
1340
#define PM_TB0CCR6A            10
1341
#define PM_UCA1RXD             11
1342
#define PM_UCA1SOMI            11
1343
#define PM_UCA1TXD             12
1344
#define PM_UCA1SIMO            12
1345
#define PM_UCA1CLK             13
1346
#define PM_UCB1STE             13
1347
#define PM_UCB1SOMI            14
1348
#define PM_UCB1SCL             14
1349
#define PM_UCB1SIMO            15
1350
#define PM_UCB1SDA             15
1351
#define PM_UCB1CLK             16
1352
#define PM_UCA1STE             16
1353
#define PM_CBOUT1              17
1354
#define PM_MCLK                18
1355
#define PM_RTCCLK              19
1356
#define PM_UCA0RXD             20
1357
#define PM_UCA0SOMI            20
1358
#define PM_UCA0TXD             21
1359
#define PM_UCA0SIMO            21
1360
#define PM_UCA0CLK             22
1361
#define PM_UCB0STE             22
1362
#define PM_UCB0SOMI            23
1363
#define PM_UCB0SCL             23
1364
#define PM_UCB0SIMO            24
1365
#define PM_UCB0SDA             24
1366
#define PM_UCB0CLK             25
1367
#define PM_UCA0STE             25
1368
#define PM_ANALOG              31
1369
 
1370
/************************************************************
1371
* PMM - Power Management System
1372
************************************************************/
1373
#define __MSP430_HAS_PMM__                    /* Definition to show that Module is available */
1374
#define __MSP430_BASEADDRESS_PMM__ 0x0120
1375
 
1376
SFR_16BIT(PMMCTL0);                           /* PMM Control 0 */
1377
SFR_8BIT(PMMCTL0_L);                          /* PMM Control 0 */
1378
SFR_8BIT(PMMCTL0_H);                          /* PMM Control 0 */
1379
SFR_16BIT(PMMCTL1);                           /* PMM Control 1 */
1380
SFR_8BIT(PMMCTL1_L);                          /* PMM Control 1 */
1381
SFR_8BIT(PMMCTL1_H);                          /* PMM Control 1 */
1382
SFR_16BIT(SVSMHCTL);                          /* SVS and SVM high side control register */
1383
SFR_8BIT(SVSMHCTL_L);                         /* SVS and SVM high side control register */
1384
SFR_8BIT(SVSMHCTL_H);                         /* SVS and SVM high side control register */
1385
SFR_16BIT(SVSMLCTL);                          /* SVS and SVM low side control register */
1386
SFR_8BIT(SVSMLCTL_L);                         /* SVS and SVM low side control register */
1387
SFR_8BIT(SVSMLCTL_H);                         /* SVS and SVM low side control register */
1388
SFR_16BIT(SVSMIO);                            /* SVSIN and SVSOUT control register */
1389
SFR_8BIT(SVSMIO_L);                           /* SVSIN and SVSOUT control register */
1390
SFR_8BIT(SVSMIO_H);                           /* SVSIN and SVSOUT control register */
1391
SFR_16BIT(PMMIFG);                            /* PMM Interrupt Flag */
1392
SFR_8BIT(PMMIFG_L);                           /* PMM Interrupt Flag */
1393
SFR_8BIT(PMMIFG_H);                           /* PMM Interrupt Flag */
1394
SFR_16BIT(PMMRIE);                            /* PMM and RESET Interrupt Enable */
1395
SFR_8BIT(PMMRIE_L);                           /* PMM and RESET Interrupt Enable */
1396
SFR_8BIT(PMMRIE_H);                           /* PMM and RESET Interrupt Enable */
1397
SFR_16BIT(PM5CTL0);                           /* PMM Power Mode 5 Control Register 0 */
1398
SFR_8BIT(PM5CTL0_L);                          /* PMM Power Mode 5 Control Register 0 */
1399
SFR_8BIT(PM5CTL0_H);                          /* PMM Power Mode 5 Control Register 0 */
1400
 
1401
#define PMMPW                  (0xA500)       /* PMM Register Write Password */
1402
#define PMMPW_H                (0xA5)         /* PMM Register Write Password for high word access */
1403
 
1404
/* PMMCTL0 Control Bits */
1405
#define PMMCOREV0              (0x0001)       /* PMM Core Voltage Bit: 0 */
1406
#define PMMCOREV1              (0x0002)       /* PMM Core Voltage Bit: 1 */
1407
#define PMMSWBOR               (0x0004)       /* PMM Software BOR */
1408
#define PMMSWPOR               (0x0008)       /* PMM Software POR */
1409
#define PMMREGOFF              (0x0010)       /* PMM Turn Regulator off */
1410
#define PMMHPMRE               (0x0080)       /* PMM Global High Power Module Request Enable */
1411
 
1412
/* PMMCTL0 Control Bits */
1413
#define PMMCOREV0_L            (0x0001)       /* PMM Core Voltage Bit: 0 */
1414
#define PMMCOREV1_L            (0x0002)       /* PMM Core Voltage Bit: 1 */
1415
#define PMMSWBOR_L             (0x0004)       /* PMM Software BOR */
1416
#define PMMSWPOR_L             (0x0008)       /* PMM Software POR */
1417
#define PMMREGOFF_L            (0x0010)       /* PMM Turn Regulator off */
1418
#define PMMHPMRE_L             (0x0080)       /* PMM Global High Power Module Request Enable */
1419
 
1420
/* PMMCTL0 Control Bits */
1421
 
1422
#define PMMCOREV_0             (0x0000)       /* PMM Core Voltage 0 (1.35V) */
1423
#define PMMCOREV_1             (0x0001)       /* PMM Core Voltage 1 (1.55V) */
1424
#define PMMCOREV_2             (0x0002)       /* PMM Core Voltage 2 (1.75V) */
1425
#define PMMCOREV_3             (0x0003)       /* PMM Core Voltage 3 (1.85V) */
1426
 
1427
/* PMMCTL1 Control Bits */
1428
#define PMMREFMD               (0x0001)       /* PMM Reference Mode */
1429
#define PMMCMD0                (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1430
#define PMMCMD1                (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1431
 
1432
/* PMMCTL1 Control Bits */
1433
#define PMMREFMD_L             (0x0001)       /* PMM Reference Mode */
1434
#define PMMCMD0_L              (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1435
#define PMMCMD1_L              (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1436
 
1437
/* PMMCTL1 Control Bits */
1438
 
1439
/* SVSMHCTL Control Bits */
1440
#define SVSMHRRL0              (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1441
#define SVSMHRRL1              (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1442
#define SVSMHRRL2              (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1443
#define SVSMHDLYST             (0x0008)       /* SVS and SVM high side delay status */
1444
#define SVSHMD                 (0x0010)       /* SVS high side mode */
1445
#define SVSMHEVM               (0x0040)       /* SVS and SVM high side event mask */
1446
#define SVSMHACE               (0x0080)       /* SVS and SVM high side auto control enable */
1447
#define SVSHRVL0               (0x0100)       /* SVS high side reset voltage level Bit: 0 */
1448
#define SVSHRVL1               (0x0200)       /* SVS high side reset voltage level Bit: 1 */
1449
#define SVSHE                  (0x0400)       /* SVS high side enable */
1450
#define SVSHFP                 (0x0800)       /* SVS high side full performace mode */
1451
#define SVMHOVPE               (0x1000)       /* SVM high side over-voltage enable */
1452
#define SVMHE                  (0x4000)       /* SVM high side enable */
1453
#define SVMHFP                 (0x8000)       /* SVM high side full performace mode */
1454
 
1455
/* SVSMHCTL Control Bits */
1456
#define SVSMHRRL0_L            (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1457
#define SVSMHRRL1_L            (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1458
#define SVSMHRRL2_L            (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1459
#define SVSMHDLYST_L           (0x0008)       /* SVS and SVM high side delay status */
1460
#define SVSHMD_L               (0x0010)       /* SVS high side mode */
1461
#define SVSMHEVM_L             (0x0040)       /* SVS and SVM high side event mask */
1462
#define SVSMHACE_L             (0x0080)       /* SVS and SVM high side auto control enable */
1463
 
1464
/* SVSMHCTL Control Bits */
1465
#define SVSHRVL0_H             (0x0001)       /* SVS high side reset voltage level Bit: 0 */
1466
#define SVSHRVL1_H             (0x0002)       /* SVS high side reset voltage level Bit: 1 */
1467
#define SVSHE_H                (0x0004)       /* SVS high side enable */
1468
#define SVSHFP_H               (0x0008)       /* SVS high side full performace mode */
1469
#define SVMHOVPE_H             (0x0010)       /* SVM high side over-voltage enable */
1470
#define SVMHE_H                (0x0040)       /* SVM high side enable */
1471
#define SVMHFP_H               (0x0080)       /* SVM high side full performace mode */
1472
 
1473
#define SVSMHRRL_0             (0x0000)       /* SVS and SVM high side Reset Release Voltage Level 0 */
1474
#define SVSMHRRL_1             (0x0001)       /* SVS and SVM high side Reset Release Voltage Level 1 */
1475
#define SVSMHRRL_2             (0x0002)       /* SVS and SVM high side Reset Release Voltage Level 2 */
1476
#define SVSMHRRL_3             (0x0003)       /* SVS and SVM high side Reset Release Voltage Level 3 */
1477
#define SVSMHRRL_4             (0x0004)       /* SVS and SVM high side Reset Release Voltage Level 4 */
1478
#define SVSMHRRL_5             (0x0005)       /* SVS and SVM high side Reset Release Voltage Level 5 */
1479
#define SVSMHRRL_6             (0x0006)       /* SVS and SVM high side Reset Release Voltage Level 6 */
1480
#define SVSMHRRL_7             (0x0007)       /* SVS and SVM high side Reset Release Voltage Level 7 */
1481
 
1482
#define SVSHRVL_0              (0x0000)       /* SVS high side Reset Release Voltage Level 0 */
1483
#define SVSHRVL_1              (0x0100)       /* SVS high side Reset Release Voltage Level 1 */
1484
#define SVSHRVL_2              (0x0200)       /* SVS high side Reset Release Voltage Level 2 */
1485
#define SVSHRVL_3              (0x0300)       /* SVS high side Reset Release Voltage Level 3 */
1486
 
1487
/* SVSMLCTL Control Bits */
1488
#define SVSMLRRL0              (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1489
#define SVSMLRRL1              (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1490
#define SVSMLRRL2              (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1491
#define SVSMLDLYST             (0x0008)       /* SVS and SVM low side delay status */
1492
#define SVSLMD                 (0x0010)       /* SVS low side mode */
1493
#define SVSMLEVM               (0x0040)       /* SVS and SVM low side event mask */
1494
#define SVSMLACE               (0x0080)       /* SVS and SVM low side auto control enable */
1495
#define SVSLRVL0               (0x0100)       /* SVS low side reset voltage level Bit: 0 */
1496
#define SVSLRVL1               (0x0200)       /* SVS low side reset voltage level Bit: 1 */
1497
#define SVSLE                  (0x0400)       /* SVS low side enable */
1498
#define SVSLFP                 (0x0800)       /* SVS low side full performace mode */
1499
#define SVMLOVPE               (0x1000)       /* SVM low side over-voltage enable */
1500
#define SVMLE                  (0x4000)       /* SVM low side enable */
1501
#define SVMLFP                 (0x8000)       /* SVM low side full performace mode */
1502
 
1503
/* SVSMLCTL Control Bits */
1504
#define SVSMLRRL0_L            (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1505
#define SVSMLRRL1_L            (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1506
#define SVSMLRRL2_L            (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1507
#define SVSMLDLYST_L           (0x0008)       /* SVS and SVM low side delay status */
1508
#define SVSLMD_L               (0x0010)       /* SVS low side mode */
1509
#define SVSMLEVM_L             (0x0040)       /* SVS and SVM low side event mask */
1510
#define SVSMLACE_L             (0x0080)       /* SVS and SVM low side auto control enable */
1511
 
1512
/* SVSMLCTL Control Bits */
1513
#define SVSLRVL0_H             (0x0001)       /* SVS low side reset voltage level Bit: 0 */
1514
#define SVSLRVL1_H             (0x0002)       /* SVS low side reset voltage level Bit: 1 */
1515
#define SVSLE_H                (0x0004)       /* SVS low side enable */
1516
#define SVSLFP_H               (0x0008)       /* SVS low side full performace mode */
1517
#define SVMLOVPE_H             (0x0010)       /* SVM low side over-voltage enable */
1518
#define SVMLE_H                (0x0040)       /* SVM low side enable */
1519
#define SVMLFP_H               (0x0080)       /* SVM low side full performace mode */
1520
 
1521
#define SVSMLRRL_0             (0x0000)       /* SVS and SVM low side Reset Release Voltage Level 0 */
1522
#define SVSMLRRL_1             (0x0001)       /* SVS and SVM low side Reset Release Voltage Level 1 */
1523
#define SVSMLRRL_2             (0x0002)       /* SVS and SVM low side Reset Release Voltage Level 2 */
1524
#define SVSMLRRL_3             (0x0003)       /* SVS and SVM low side Reset Release Voltage Level 3 */
1525
#define SVSMLRRL_4             (0x0004)       /* SVS and SVM low side Reset Release Voltage Level 4 */
1526
#define SVSMLRRL_5             (0x0005)       /* SVS and SVM low side Reset Release Voltage Level 5 */
1527
#define SVSMLRRL_6             (0x0006)       /* SVS and SVM low side Reset Release Voltage Level 6 */
1528
#define SVSMLRRL_7             (0x0007)       /* SVS and SVM low side Reset Release Voltage Level 7 */
1529
 
1530
#define SVSLRVL_0              (0x0000)       /* SVS low side Reset Release Voltage Level 0 */
1531
#define SVSLRVL_1              (0x0100)       /* SVS low side Reset Release Voltage Level 1 */
1532
#define SVSLRVL_2              (0x0200)       /* SVS low side Reset Release Voltage Level 2 */
1533
#define SVSLRVL_3              (0x0300)       /* SVS low side Reset Release Voltage Level 3 */
1534
 
1535
/* SVSMIO Control Bits */
1536
#define SVMLOE                 (0x0008)       /* SVM low side output enable */
1537
#define SVMLVLROE              (0x0010)       /* SVM low side voltage level reached output enable */
1538
#define SVMOUTPOL              (0x0020)       /* SVMOUT pin polarity */
1539
#define SVMHOE                 (0x0800)       /* SVM high side output enable */
1540
#define SVMHVLROE              (0x1000)       /* SVM high side voltage level reached output enable */
1541
 
1542
/* SVSMIO Control Bits */
1543
#define SVMLOE_L               (0x0008)       /* SVM low side output enable */
1544
#define SVMLVLROE_L            (0x0010)       /* SVM low side voltage level reached output enable */
1545
#define SVMOUTPOL_L            (0x0020)       /* SVMOUT pin polarity */
1546
 
1547
/* SVSMIO Control Bits */
1548
#define SVMHOE_H               (0x0008)       /* SVM high side output enable */
1549
#define SVMHVLROE_H            (0x0010)       /* SVM high side voltage level reached output enable */
1550
 
1551
/* PMMIFG Control Bits */
1552
#define SVSMLDLYIFG            (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1553
#define SVMLIFG                (0x0002)       /* SVM low side interrupt flag */
1554
#define SVMLVLRIFG             (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1555
#define SVSMHDLYIFG            (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1556
#define SVMHIFG                (0x0020)       /* SVM high side interrupt flag */
1557
#define SVMHVLRIFG             (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1558
#define PMMBORIFG              (0x0100)       /* PMM Software BOR interrupt flag */
1559
#define PMMRSTIFG              (0x0200)       /* PMM RESET pin interrupt flag */
1560
#define PMMPORIFG              (0x0400)       /* PMM Software POR interrupt flag */
1561
#define SVSHIFG                (0x1000)       /* SVS low side interrupt flag */
1562
#define SVSLIFG                (0x2000)       /* SVS high side interrupt flag */
1563
#define PMMLPM5IFG             (0x8000)       /* LPM5 indication Flag */
1564
 
1565
/* PMMIFG Control Bits */
1566
#define SVSMLDLYIFG_L          (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1567
#define SVMLIFG_L              (0x0002)       /* SVM low side interrupt flag */
1568
#define SVMLVLRIFG_L           (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1569
#define SVSMHDLYIFG_L          (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1570
#define SVMHIFG_L              (0x0020)       /* SVM high side interrupt flag */
1571
#define SVMHVLRIFG_L           (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1572
 
1573
/* PMMIFG Control Bits */
1574
#define PMMBORIFG_H            (0x0001)       /* PMM Software BOR interrupt flag */
1575
#define PMMRSTIFG_H            (0x0002)       /* PMM RESET pin interrupt flag */
1576
#define PMMPORIFG_H            (0x0004)       /* PMM Software POR interrupt flag */
1577
#define SVSHIFG_H              (0x0010)       /* SVS low side interrupt flag */
1578
#define SVSLIFG_H              (0x0020)       /* SVS high side interrupt flag */
1579
#define PMMLPM5IFG_H           (0x0080)       /* LPM5 indication Flag */
1580
 
1581
#define PMMRSTLPM5IFG          PMMLPM5IFG     /* LPM5 indication Flag */
1582
 
1583
/* PMMIE and RESET Control Bits */
1584
#define SVSMLDLYIE             (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1585
#define SVMLIE                 (0x0002)       /* SVM low side interrupt enable */
1586
#define SVMLVLRIE              (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1587
#define SVSMHDLYIE             (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1588
#define SVMHIE                 (0x0020)       /* SVM high side interrupt enable */
1589
#define SVMHVLRIE              (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1590
#define SVSLPE                 (0x0100)       /* SVS low side POR enable */
1591
#define SVMLVLRPE              (0x0200)       /* SVM low side Voltage Level reached POR enable */
1592
#define SVSHPE                 (0x1000)       /* SVS high side POR enable */
1593
#define SVMHVLRPE              (0x2000)       /* SVM high side Voltage Level reached POR enable */
1594
 
1595
/* PMMIE and RESET Control Bits */
1596
#define SVSMLDLYIE_L           (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1597
#define SVMLIE_L               (0x0002)       /* SVM low side interrupt enable */
1598
#define SVMLVLRIE_L            (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1599
#define SVSMHDLYIE_L           (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1600
#define SVMHIE_L               (0x0020)       /* SVM high side interrupt enable */
1601
#define SVMHVLRIE_L            (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1602
 
1603
/* PMMIE and RESET Control Bits */
1604
#define SVSLPE_H               (0x0001)       /* SVS low side POR enable */
1605
#define SVMLVLRPE_H            (0x0002)       /* SVM low side Voltage Level reached POR enable */
1606
#define SVSHPE_H               (0x0010)       /* SVS high side POR enable */
1607
#define SVMHVLRPE_H            (0x0020)       /* SVM high side Voltage Level reached POR enable */
1608
 
1609
/* PM5CTL0 Power Mode 5 Control Bits */
1610
#define LOCKLPM5               (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1611
 
1612
/* PM5CTL0 Power Mode 5 Control Bits */
1613
#define LOCKLPM5_L             (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1614
 
1615
/* PM5CTL0 Power Mode 5 Control Bits */
1616
#define LOCKIO                 LOCKLPM5       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1617
 
1618
/*************************************************************
1619
* RAM Control Module
1620
*************************************************************/
1621
#define __MSP430_HAS_RC__                     /* Definition to show that Module is available */
1622
#define __MSP430_BASEADDRESS_RC__ 0x0158
1623
 
1624
SFR_16BIT(RCCTL0);                            /* Ram Controller Control Register */
1625
SFR_8BIT(RCCTL0_L);                           /* Ram Controller Control Register */
1626
SFR_8BIT(RCCTL0_H);                           /* Ram Controller Control Register */
1627
 
1628
/* RCCTL0 Control Bits */
1629
#define RCRS0OFF               (0x0001)       /* RAM Controller RAM Sector 0 Off */
1630
#define RCRS1OFF               (0x0002)       /* RAM Controller RAM Sector 1 Off */
1631
#define RCRS2OFF               (0x0004)       /* RAM Controller RAM Sector 2 Off */
1632
#define RCRS3OFF               (0x0008)       /* RAM Controller RAM Sector 3 Off */
1633
#define RCRS7OFF               (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
1634
 
1635
/* RCCTL0 Control Bits */
1636
#define RCRS0OFF_L             (0x0001)       /* RAM Controller RAM Sector 0 Off */
1637
#define RCRS1OFF_L             (0x0002)       /* RAM Controller RAM Sector 1 Off */
1638
#define RCRS2OFF_L             (0x0004)       /* RAM Controller RAM Sector 2 Off */
1639
#define RCRS3OFF_L             (0x0008)       /* RAM Controller RAM Sector 3 Off */
1640
#define RCRS7OFF_L             (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
1641
 
1642
/* RCCTL0 Control Bits */
1643
 
1644
#define RCKEY                  (0x5A00)
1645
 
1646
/************************************************************
1647
* Shared Reference
1648
************************************************************/
1649
#define __MSP430_HAS_REF__                    /* Definition to show that Module is available */
1650
#define __MSP430_BASEADDRESS_REF__ 0x01B0
1651
 
1652
SFR_16BIT(REFCTL0);                           /* REF Shared Reference control register 0 */
1653
SFR_8BIT(REFCTL0_L);                          /* REF Shared Reference control register 0 */
1654
SFR_8BIT(REFCTL0_H);                          /* REF Shared Reference control register 0 */
1655
 
1656
/* REFCTL0 Control Bits */
1657
#define REFON                  (0x0001)       /* REF Reference On */
1658
#define REFOUT                 (0x0002)       /* REF Reference output Buffer On */
1659
//#define RESERVED            (0x0004)  /* Reserved */
1660
#define REFTCOFF               (0x0008)       /* REF Temp.Sensor off */
1661
#define REFVSEL0               (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
1662
#define REFVSEL1               (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
1663
//#define RESERVED            (0x0040)  /* Reserved */
1664
#define REFMSTR                (0x0080)       /* REF Master Control */
1665
#define REFGENACT              (0x0100)       /* REF Reference generator active */
1666
#define REFBGACT               (0x0200)       /* REF Reference bandgap active */
1667
#define REFGENBUSY             (0x0400)       /* REF Reference generator busy */
1668
#define BGMODE                 (0x0800)       /* REF Bandgap mode */
1669
//#define RESERVED            (0x1000)  /* Reserved */
1670
//#define RESERVED            (0x2000)  /* Reserved */
1671
//#define RESERVED            (0x4000)  /* Reserved */
1672
//#define RESERVED            (0x8000)  /* Reserved */
1673
 
1674
/* REFCTL0 Control Bits */
1675
#define REFON_L                (0x0001)       /* REF Reference On */
1676
#define REFOUT_L               (0x0002)       /* REF Reference output Buffer On */
1677
//#define RESERVED            (0x0004)  /* Reserved */
1678
#define REFTCOFF_L             (0x0008)       /* REF Temp.Sensor off */
1679
#define REFVSEL0_L             (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
1680
#define REFVSEL1_L             (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
1681
//#define RESERVED            (0x0040)  /* Reserved */
1682
#define REFMSTR_L              (0x0080)       /* REF Master Control */
1683
//#define RESERVED            (0x1000)  /* Reserved */
1684
//#define RESERVED            (0x2000)  /* Reserved */
1685
//#define RESERVED            (0x4000)  /* Reserved */
1686
//#define RESERVED            (0x8000)  /* Reserved */
1687
 
1688
/* REFCTL0 Control Bits */
1689
//#define RESERVED            (0x0004)  /* Reserved */
1690
//#define RESERVED            (0x0040)  /* Reserved */
1691
#define REFGENACT_H            (0x0001)       /* REF Reference generator active */
1692
#define REFBGACT_H             (0x0002)       /* REF Reference bandgap active */
1693
#define REFGENBUSY_H           (0x0004)       /* REF Reference generator busy */
1694
#define BGMODE_H               (0x0008)       /* REF Bandgap mode */
1695
//#define RESERVED            (0x1000)  /* Reserved */
1696
//#define RESERVED            (0x2000)  /* Reserved */
1697
//#define RESERVED            (0x4000)  /* Reserved */
1698
//#define RESERVED            (0x8000)  /* Reserved */
1699
 
1700
#define REFVSEL_0              (0x0000)       /* REF Reference Voltage Level Select 1.5V */
1701
#define REFVSEL_1              (0x0010)       /* REF Reference Voltage Level Select 2.0V */
1702
#define REFVSEL_2              (0x0020)       /* REF Reference Voltage Level Select 2.5V */
1703
#define REFVSEL_3              (0x0030)       /* REF Reference Voltage Level Select 2.5V */
1704
 
1705
/************************************************************
1706
* Real Time Clock
1707
************************************************************/
1708
#define __MSP430_HAS_RTC__                    /* Definition to show that Module is available */
1709
#define __MSP430_BASEADDRESS_RTC__ 0x04A0
1710
 
1711
SFR_16BIT(RTCCTL01);                          /* Real Timer Control 0/1 */
1712
SFR_8BIT(RTCCTL01_L);                         /* Real Timer Control 0/1 */
1713
SFR_8BIT(RTCCTL01_H);                         /* Real Timer Control 0/1 */
1714
SFR_16BIT(RTCCTL23);                          /* Real Timer Control 2/3 */
1715
SFR_8BIT(RTCCTL23_L);                         /* Real Timer Control 2/3 */
1716
SFR_8BIT(RTCCTL23_H);                         /* Real Timer Control 2/3 */
1717
SFR_16BIT(RTCPS0CTL);                         /* Real Timer Prescale Timer 0 Control */
1718
SFR_8BIT(RTCPS0CTL_L);                        /* Real Timer Prescale Timer 0 Control */
1719
SFR_8BIT(RTCPS0CTL_H);                        /* Real Timer Prescale Timer 0 Control */
1720
SFR_16BIT(RTCPS1CTL);                         /* Real Timer Prescale Timer 1 Control */
1721
SFR_8BIT(RTCPS1CTL_L);                        /* Real Timer Prescale Timer 1 Control */
1722
SFR_8BIT(RTCPS1CTL_H);                        /* Real Timer Prescale Timer 1 Control */
1723
SFR_16BIT(RTCPS);                             /* Real Timer Prescale Timer Control */
1724
SFR_8BIT(RTCPS_L);                            /* Real Timer Prescale Timer Control */
1725
SFR_8BIT(RTCPS_H);                            /* Real Timer Prescale Timer Control */
1726
SFR_16BIT(RTCIV);                             /* Real Time Clock Interrupt Vector */
1727
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
1728
SFR_8BIT(RTCTIM0_L);                          /* Real Time Clock Time 0 */
1729
SFR_8BIT(RTCTIM0_H);                          /* Real Time Clock Time 0 */
1730
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
1731
SFR_8BIT(RTCTIM1_L);                          /* Real Time Clock Time 1 */
1732
SFR_8BIT(RTCTIM1_H);                          /* Real Time Clock Time 1 */
1733
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
1734
SFR_8BIT(RTCDATE_L);                          /* Real Time Clock Date */
1735
SFR_8BIT(RTCDATE_H);                          /* Real Time Clock Date */
1736
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
1737
SFR_8BIT(RTCYEAR_L);                          /* Real Time Clock Year */
1738
SFR_8BIT(RTCYEAR_H);                          /* Real Time Clock Year */
1739
SFR_16BIT(RTCAMINHR);                         /* Real Time Clock Alarm Min/Hour */
1740
SFR_8BIT(RTCAMINHR_L);                        /* Real Time Clock Alarm Min/Hour */
1741
SFR_8BIT(RTCAMINHR_H);                        /* Real Time Clock Alarm Min/Hour */
1742
SFR_16BIT(RTCADOWDAY);                        /* Real Time Clock Alarm day of week/day */
1743
SFR_8BIT(RTCADOWDAY_L);                       /* Real Time Clock Alarm day of week/day */
1744
SFR_8BIT(RTCADOWDAY_H);                       /* Real Time Clock Alarm day of week/day */
1745
 
1746
#define RTCCTL0                RTCCTL01_L     /* Real Time Clock Control 0 */
1747
#define RTCCTL1                RTCCTL01_H     /* Real Time Clock Control 1 */
1748
#define RTCCTL2                RTCCTL23_L     /* Real Time Clock Control 2 */
1749
#define RTCCTL3                RTCCTL23_H     /* Real Time Clock Control 3 */
1750
#define RTCNT12                RTCTIM0
1751
#define RTCNT34                RTCTIM1
1752
#define RTCNT1                 RTCTIM0_L
1753
#define RTCNT2                 RTCTIM0_H
1754
#define RTCNT3                 RTCTIM1_L
1755
#define RTCNT4                 RTCTIM1_H
1756
#define RTCSEC                 RTCTIM0_L
1757
#define RTCMIN                 RTCTIM0_H
1758
#define RTCHOUR                RTCTIM1_L
1759
#define RTCDOW                 RTCTIM1_H
1760
#define RTCDAY                 RTCDATE_L
1761
#define RTCMON                 RTCDATE_H
1762
#define RTCYEARL               RTCYEAR_L
1763
#define RTCYEARH               RTCYEAR_H
1764
#define RT0PS                  RTCPS_L
1765
#define RT1PS                  RTCPS_H
1766
#define RTCAMIN                RTCAMINHR_L    /* Real Time Clock Alarm Min */
1767
#define RTCAHOUR               RTCAMINHR_H    /* Real Time Clock Alarm Hour */
1768
#define RTCADOW                RTCADOWDAY_L   /* Real Time Clock Alarm day of week */
1769
#define RTCADAY                RTCADOWDAY_H   /* Real Time Clock Alarm day */
1770
 
1771
/* RTCCTL01 Control Bits */
1772
#define RTCBCD                 (0x8000)       /* RTC BCD  0:Binary / 1:BCD */
1773
#define RTCHOLD                (0x4000)       /* RTC Hold */
1774
#define RTCMODE                (0x2000)       /* RTC Mode 0:Counter / 1: Calendar */
1775
#define RTCRDY                 (0x1000)       /* RTC Ready */
1776
#define RTCSSEL1               (0x0800)       /* RTC Source Select 1 */
1777
#define RTCSSEL0               (0x0400)       /* RTC Source Select 0 */
1778
#define RTCTEV1                (0x0200)       /* RTC Time Event 1 */
1779
#define RTCTEV0                (0x0100)       /* RTC Time Event 0 */
1780
//#define Reserved          (0x0080)
1781
#define RTCTEVIE               (0x0040)       /* RTC Time Event Interrupt Enable Flag */
1782
#define RTCAIE                 (0x0020)       /* RTC Alarm Interrupt Enable Flag */
1783
#define RTCRDYIE               (0x0010)       /* RTC Ready Interrupt Enable Flag */
1784
//#define Reserved          (0x0008)
1785
#define RTCTEVIFG              (0x0004)       /* RTC Time Event Interrupt Flag */
1786
#define RTCAIFG                (0x0002)       /* RTC Alarm Interrupt Flag */
1787
#define RTCRDYIFG              (0x0001)       /* RTC Ready Interrupt Flag */
1788
 
1789
/* RTCCTL01 Control Bits */
1790
//#define Reserved          (0x0080)
1791
#define RTCTEVIE_L             (0x0040)       /* RTC Time Event Interrupt Enable Flag */
1792
#define RTCAIE_L               (0x0020)       /* RTC Alarm Interrupt Enable Flag */
1793
#define RTCRDYIE_L             (0x0010)       /* RTC Ready Interrupt Enable Flag */
1794
//#define Reserved          (0x0008)
1795
#define RTCTEVIFG_L            (0x0004)       /* RTC Time Event Interrupt Flag */
1796
#define RTCAIFG_L              (0x0002)       /* RTC Alarm Interrupt Flag */
1797
#define RTCRDYIFG_L            (0x0001)       /* RTC Ready Interrupt Flag */
1798
 
1799
/* RTCCTL01 Control Bits */
1800
#define RTCBCD_H               (0x0080)       /* RTC BCD  0:Binary / 1:BCD */
1801
#define RTCHOLD_H              (0x0040)       /* RTC Hold */
1802
#define RTCMODE_H              (0x0020)       /* RTC Mode 0:Counter / 1: Calendar */
1803
#define RTCRDY_H               (0x0010)       /* RTC Ready */
1804
#define RTCSSEL1_H             (0x0008)       /* RTC Source Select 1 */
1805
#define RTCSSEL0_H             (0x0004)       /* RTC Source Select 0 */
1806
#define RTCTEV1_H              (0x0002)       /* RTC Time Event 1 */
1807
#define RTCTEV0_H              (0x0001)       /* RTC Time Event 0 */
1808
//#define Reserved          (0x0080)
1809
//#define Reserved          (0x0008)
1810
 
1811
#define RTCSSEL_0              (0x0000)       /* RTC Source Select ACLK */
1812
#define RTCSSEL_1              (0x0400)       /* RTC Source Select SMCLK */
1813
#define RTCSSEL_2              (0x0800)       /* RTC Source Select RT1PS */
1814
#define RTCSSEL_3              (0x0C00)       /* RTC Source Select RT1PS */
1815
#define RTCSSEL__ACLK          (0x0000)       /* RTC Source Select ACLK */
1816
#define RTCSSEL__SMCLK         (0x0400)       /* RTC Source Select SMCLK */
1817
#define RTCSSEL__RT1PS         (0x0800)       /* RTC Source Select RT1PS */
1818
#define RTCTEV_0               (0x0000)       /* RTC Time Event: 0 (Min. changed) */
1819
#define RTCTEV_1               (0x0100)       /* RTC Time Event: 1 (Hour changed) */
1820
#define RTCTEV_2               (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
1821
#define RTCTEV_3               (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
1822
#define RTCTEV__MIN            (0x0000)       /* RTC Time Event: 0 (Min. changed) */
1823
#define RTCTEV__HOUR           (0x0100)       /* RTC Time Event: 1 (Hour changed) */
1824
#define RTCTEV__1200           (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
1825
#define RTCTEV__0000           (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
1826
 
1827
/* RTCCTL23 Control Bits */
1828
#define RTCCALF1               (0x0200)       /* RTC Calibration Frequency Bit 1 */
1829
#define RTCCALF0               (0x0100)       /* RTC Calibration Frequency Bit 0 */
1830
#define RTCCALS                (0x0080)       /* RTC Calibration Sign */
1831
//#define Reserved          (0x0040)
1832
#define RTCCAL5                (0x0020)       /* RTC Calibration Bit 5 */
1833
#define RTCCAL4                (0x0010)       /* RTC Calibration Bit 4 */
1834
#define RTCCAL3                (0x0008)       /* RTC Calibration Bit 3 */
1835
#define RTCCAL2                (0x0004)       /* RTC Calibration Bit 2 */
1836
#define RTCCAL1                (0x0002)       /* RTC Calibration Bit 1 */
1837
#define RTCCAL0                (0x0001)       /* RTC Calibration Bit 0 */
1838
 
1839
/* RTCCTL23 Control Bits */
1840
#define RTCCALS_L              (0x0080)       /* RTC Calibration Sign */
1841
//#define Reserved          (0x0040)
1842
#define RTCCAL5_L              (0x0020)       /* RTC Calibration Bit 5 */
1843
#define RTCCAL4_L              (0x0010)       /* RTC Calibration Bit 4 */
1844
#define RTCCAL3_L              (0x0008)       /* RTC Calibration Bit 3 */
1845
#define RTCCAL2_L              (0x0004)       /* RTC Calibration Bit 2 */
1846
#define RTCCAL1_L              (0x0002)       /* RTC Calibration Bit 1 */
1847
#define RTCCAL0_L              (0x0001)       /* RTC Calibration Bit 0 */
1848
 
1849
/* RTCCTL23 Control Bits */
1850
#define RTCCALF1_H             (0x0002)       /* RTC Calibration Frequency Bit 1 */
1851
#define RTCCALF0_H             (0x0001)       /* RTC Calibration Frequency Bit 0 */
1852
//#define Reserved          (0x0040)
1853
 
1854
#define RTCCALF_0              (0x0000)       /* RTC Calibration Frequency: No Output */
1855
#define RTCCALF_1              (0x0100)       /* RTC Calibration Frequency: 512 Hz */
1856
#define RTCCALF_2              (0x0200)       /* RTC Calibration Frequency: 256 Hz */
1857
#define RTCCALF_3              (0x0300)       /* RTC Calibration Frequency: 1 Hz */
1858
 
1859
/* RTCPS0CTL Control Bits */
1860
//#define Reserved          (0x8000)
1861
#define RT0SSEL                (0x4000)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
1862
#define RT0PSDIV2              (0x2000)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
1863
#define RT0PSDIV1              (0x1000)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
1864
#define RT0PSDIV0              (0x0800)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
1865
//#define Reserved          (0x0400)
1866
//#define Reserved          (0x0200)
1867
#define RT0PSHOLD              (0x0100)       /* RTC Prescale Timer 0 Hold */
1868
//#define Reserved          (0x0080)
1869
//#define Reserved          (0x0040)
1870
//#define Reserved          (0x0020)
1871
#define RT0IP2                 (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
1872
#define RT0IP1                 (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
1873
#define RT0IP0                 (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
1874
#define RT0PSIE                (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
1875
#define RT0PSIFG               (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
1876
 
1877
/* RTCPS0CTL Control Bits */
1878
//#define Reserved          (0x8000)
1879
//#define Reserved          (0x0400)
1880
//#define Reserved          (0x0200)
1881
//#define Reserved          (0x0080)
1882
//#define Reserved          (0x0040)
1883
//#define Reserved          (0x0020)
1884
#define RT0IP2_L               (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
1885
#define RT0IP1_L               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
1886
#define RT0IP0_L               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
1887
#define RT0PSIE_L              (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
1888
#define RT0PSIFG_L             (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
1889
 
1890
/* RTCPS0CTL Control Bits */
1891
//#define Reserved          (0x8000)
1892
#define RT0SSEL_H              (0x0040)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
1893
#define RT0PSDIV2_H            (0x0020)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
1894
#define RT0PSDIV1_H            (0x0010)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
1895
#define RT0PSDIV0_H            (0x0008)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
1896
//#define Reserved          (0x0400)
1897
//#define Reserved          (0x0200)
1898
#define RT0PSHOLD_H            (0x0001)       /* RTC Prescale Timer 0 Hold */
1899
//#define Reserved          (0x0080)
1900
//#define Reserved          (0x0040)
1901
//#define Reserved          (0x0020)
1902
 
1903
#define RT0IP_0                (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
1904
#define RT0IP_1                (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
1905
#define RT0IP_2                (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
1906
#define RT0IP_3                (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
1907
#define RT0IP_4                (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
1908
#define RT0IP_5                (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
1909
#define RT0IP_6                (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
1910
#define RT0IP_7                (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
1911
 
1912
#define RT0PSDIV_0             (0x0000)       /* RTC Prescale Timer 0 Clock Divide /2 */
1913
#define RT0PSDIV_1             (0x0800)       /* RTC Prescale Timer 0 Clock Divide /4 */
1914
#define RT0PSDIV_2             (0x1000)       /* RTC Prescale Timer 0 Clock Divide /8 */
1915
#define RT0PSDIV_3             (0x1800)       /* RTC Prescale Timer 0 Clock Divide /16 */
1916
#define RT0PSDIV_4             (0x2000)       /* RTC Prescale Timer 0 Clock Divide /32 */
1917
#define RT0PSDIV_5             (0x2800)       /* RTC Prescale Timer 0 Clock Divide /64 */
1918
#define RT0PSDIV_6             (0x3000)       /* RTC Prescale Timer 0 Clock Divide /128 */
1919
#define RT0PSDIV_7             (0x3800)       /* RTC Prescale Timer 0 Clock Divide /256 */
1920
 
1921
/* RTCPS1CTL Control Bits */
1922
#define RT1SSEL1               (0x8000)       /* RTC Prescale Timer 1 Source Select Bit 1 */
1923
#define RT1SSEL0               (0x4000)       /* RTC Prescale Timer 1 Source Select Bit 0 */
1924
#define RT1PSDIV2              (0x2000)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
1925
#define RT1PSDIV1              (0x1000)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
1926
#define RT1PSDIV0              (0x0800)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
1927
//#define Reserved          (0x0400)
1928
//#define Reserved          (0x0200)
1929
#define RT1PSHOLD              (0x0100)       /* RTC Prescale Timer 1 Hold */
1930
//#define Reserved          (0x0080)
1931
//#define Reserved          (0x0040)
1932
//#define Reserved          (0x0020)
1933
#define RT1IP2                 (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
1934
#define RT1IP1                 (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
1935
#define RT1IP0                 (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
1936
#define RT1PSIE                (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
1937
#define RT1PSIFG               (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
1938
 
1939
/* RTCPS1CTL Control Bits */
1940
//#define Reserved          (0x0400)
1941
//#define Reserved          (0x0200)
1942
//#define Reserved          (0x0080)
1943
//#define Reserved          (0x0040)
1944
//#define Reserved          (0x0020)
1945
#define RT1IP2_L               (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
1946
#define RT1IP1_L               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
1947
#define RT1IP0_L               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
1948
#define RT1PSIE_L              (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
1949
#define RT1PSIFG_L             (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
1950
 
1951
/* RTCPS1CTL Control Bits */
1952
#define RT1SSEL1_H             (0x0080)       /* RTC Prescale Timer 1 Source Select Bit 1 */
1953
#define RT1SSEL0_H             (0x0040)       /* RTC Prescale Timer 1 Source Select Bit 0 */
1954
#define RT1PSDIV2_H            (0x0020)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
1955
#define RT1PSDIV1_H            (0x0010)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
1956
#define RT1PSDIV0_H            (0x0008)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
1957
//#define Reserved          (0x0400)
1958
//#define Reserved          (0x0200)
1959
#define RT1PSHOLD_H            (0x0001)       /* RTC Prescale Timer 1 Hold */
1960
//#define Reserved          (0x0080)
1961
//#define Reserved          (0x0040)
1962
//#define Reserved          (0x0020)
1963
 
1964
#define RT1IP_0                (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
1965
#define RT1IP_1                (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
1966
#define RT1IP_2                (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
1967
#define RT1IP_3                (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
1968
#define RT1IP_4                (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
1969
#define RT1IP_5                (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
1970
#define RT1IP_6                (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
1971
#define RT1IP_7                (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
1972
 
1973
#define RT1PSDIV_0             (0x0000)       /* RTC Prescale Timer 1 Clock Divide /2 */
1974
#define RT1PSDIV_1             (0x0800)       /* RTC Prescale Timer 1 Clock Divide /4 */
1975
#define RT1PSDIV_2             (0x1000)       /* RTC Prescale Timer 1 Clock Divide /8 */
1976
#define RT1PSDIV_3             (0x1800)       /* RTC Prescale Timer 1 Clock Divide /16 */
1977
#define RT1PSDIV_4             (0x2000)       /* RTC Prescale Timer 1 Clock Divide /32 */
1978
#define RT1PSDIV_5             (0x2800)       /* RTC Prescale Timer 1 Clock Divide /64 */
1979
#define RT1PSDIV_6             (0x3000)       /* RTC Prescale Timer 1 Clock Divide /128 */
1980
#define RT1PSDIV_7             (0x3800)       /* RTC Prescale Timer 1 Clock Divide /256 */
1981
 
1982
#define RT1SSEL_0              (0x0000)       /* RTC Prescale Timer Source Select ACLK */
1983
#define RT1SSEL_1              (0x4000)       /* RTC Prescale Timer Source Select SMCLK */
1984
#define RT1SSEL_2              (0x8000)       /* RTC Prescale Timer Source Select RT0PS */
1985
#define RT1SSEL_3              (0xC000)       /* RTC Prescale Timer Source Select RT0PS */
1986
 
1987
/* RTC Definitions */
1988
#define RTCIV_NONE             (0x0000)       /* No Interrupt pending */
1989
#define RTCIV_RTCRDYIFG        (0x0002)       /* RTC ready: RTCRDYIFG */
1990
#define RTCIV_RTCTEVIFG        (0x0004)       /* RTC interval timer: RTCTEVIFG */
1991
#define RTCIV_RTCAIFG          (0x0006)       /* RTC user alarm: RTCAIFG */
1992
#define RTCIV_RT0PSIFG         (0x0008)       /* RTC prescaler 0: RT0PSIFG */
1993
#define RTCIV_RT1PSIFG         (0x000A)       /* RTC prescaler 1: RT1PSIFG */
1994
 
1995
/* Legacy Definitions */
1996
#define RTC_NONE               (0x0000)       /* No Interrupt pending */
1997
#define RTC_RTCRDYIFG          (0x0002)       /* RTC ready: RTCRDYIFG */
1998
#define RTC_RTCTEVIFG          (0x0004)       /* RTC interval timer: RTCTEVIFG */
1999
#define RTC_RTCAIFG            (0x0006)       /* RTC user alarm: RTCAIFG */
2000
#define RTC_RT0PSIFG           (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2001
#define RTC_RT1PSIFG           (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2002
 
2003
/************************************************************
2004
* SFR - Special Function Register Module
2005
************************************************************/
2006
#define __MSP430_HAS_SFR__                    /* Definition to show that Module is available */
2007
#define __MSP430_BASEADDRESS_SFR__ 0x0100
2008
 
2009
SFR_16BIT(SFRIE1);                            /* Interrupt Enable 1 */
2010
SFR_8BIT(SFRIE1_L);                           /* Interrupt Enable 1 */
2011
SFR_8BIT(SFRIE1_H);                           /* Interrupt Enable 1 */
2012
 
2013
/* SFRIE1 Control Bits */
2014
#define WDTIE                  (0x0001)       /* WDT Interrupt Enable */
2015
#define OFIE                   (0x0002)       /* Osc Fault Enable */
2016
//#define Reserved          (0x0004)
2017
#define VMAIE                  (0x0008)       /* Vacant Memory Interrupt Enable */
2018
#define NMIIE                  (0x0010)       /* NMI Interrupt Enable */
2019
#define ACCVIE                 (0x0020)       /* Flash Access Violation Interrupt Enable */
2020
#define JMBINIE                (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2021
#define JMBOUTIE               (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2022
 
2023
#define WDTIE_L                (0x0001)       /* WDT Interrupt Enable */
2024
#define OFIE_L                 (0x0002)       /* Osc Fault Enable */
2025
//#define Reserved          (0x0004)
2026
#define VMAIE_L                (0x0008)       /* Vacant Memory Interrupt Enable */
2027
#define NMIIE_L                (0x0010)       /* NMI Interrupt Enable */
2028
#define ACCVIE_L               (0x0020)       /* Flash Access Violation Interrupt Enable */
2029
#define JMBINIE_L              (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2030
#define JMBOUTIE_L             (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2031
 
2032
//#define Reserved          (0x0004)
2033
 
2034
SFR_16BIT(SFRIFG1);                           /* Interrupt Flag 1 */
2035
SFR_8BIT(SFRIFG1_L);                          /* Interrupt Flag 1 */
2036
SFR_8BIT(SFRIFG1_H);                          /* Interrupt Flag 1 */
2037
/* SFRIFG1 Control Bits */
2038
#define WDTIFG                 (0x0001)       /* WDT Interrupt Flag */
2039
#define OFIFG                  (0x0002)       /* Osc Fault Flag */
2040
//#define Reserved          (0x0004)
2041
#define VMAIFG                 (0x0008)       /* Vacant Memory Interrupt Flag */
2042
#define NMIIFG                 (0x0010)       /* NMI Interrupt Flag */
2043
//#define Reserved          (0x0020)
2044
#define JMBINIFG               (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2045
#define JMBOUTIFG              (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2046
 
2047
#define WDTIFG_L               (0x0001)       /* WDT Interrupt Flag */
2048
#define OFIFG_L                (0x0002)       /* Osc Fault Flag */
2049
//#define Reserved          (0x0004)
2050
#define VMAIFG_L               (0x0008)       /* Vacant Memory Interrupt Flag */
2051
#define NMIIFG_L               (0x0010)       /* NMI Interrupt Flag */
2052
//#define Reserved          (0x0020)
2053
#define JMBINIFG_L             (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2054
#define JMBOUTIFG_L            (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2055
 
2056
//#define Reserved          (0x0004)
2057
//#define Reserved          (0x0020)
2058
 
2059
SFR_16BIT(SFRRPCR);                           /* RESET Pin Control Register */
2060
SFR_8BIT(SFRRPCR_L);                          /* RESET Pin Control Register */
2061
SFR_8BIT(SFRRPCR_H);                          /* RESET Pin Control Register */
2062
/* SFRRPCR Control Bits */
2063
#define SYSNMI                 (0x0001)       /* NMI select */
2064
#define SYSNMIIES              (0x0002)       /* NMI edge select */
2065
#define SYSRSTUP               (0x0004)       /* RESET Pin pull down/up select */
2066
#define SYSRSTRE               (0x0008)       /* RESET Pin Resistor enable */
2067
 
2068
#define SYSNMI_L               (0x0001)       /* NMI select */
2069
#define SYSNMIIES_L            (0x0002)       /* NMI edge select */
2070
#define SYSRSTUP_L             (0x0004)       /* RESET Pin pull down/up select */
2071
#define SYSRSTRE_L             (0x0008)       /* RESET Pin Resistor enable */
2072
 
2073
/************************************************************
2074
* SYS - System Module
2075
************************************************************/
2076
#define __MSP430_HAS_SYS__                    /* Definition to show that Module is available */
2077
#define __MSP430_BASEADDRESS_SYS__ 0x0180
2078
 
2079
SFR_16BIT(SYSCTL);                            /* System control */
2080
SFR_8BIT(SYSCTL_L);                           /* System control */
2081
SFR_8BIT(SYSCTL_H);                           /* System control */
2082
SFR_16BIT(SYSBSLC);                           /* Boot strap configuration area */
2083
SFR_8BIT(SYSBSLC_L);                          /* Boot strap configuration area */
2084
SFR_8BIT(SYSBSLC_H);                          /* Boot strap configuration area */
2085
SFR_16BIT(SYSJMBC);                           /* JTAG mailbox control */
2086
SFR_8BIT(SYSJMBC_L);                          /* JTAG mailbox control */
2087
SFR_8BIT(SYSJMBC_H);                          /* JTAG mailbox control */
2088
SFR_16BIT(SYSJMBI0);                          /* JTAG mailbox input 0 */
2089
SFR_8BIT(SYSJMBI0_L);                         /* JTAG mailbox input 0 */
2090
SFR_8BIT(SYSJMBI0_H);                         /* JTAG mailbox input 0 */
2091
SFR_16BIT(SYSJMBI1);                          /* JTAG mailbox input 1 */
2092
SFR_8BIT(SYSJMBI1_L);                         /* JTAG mailbox input 1 */
2093
SFR_8BIT(SYSJMBI1_H);                         /* JTAG mailbox input 1 */
2094
SFR_16BIT(SYSJMBO0);                          /* JTAG mailbox output 0 */
2095
SFR_8BIT(SYSJMBO0_L);                         /* JTAG mailbox output 0 */
2096
SFR_8BIT(SYSJMBO0_H);                         /* JTAG mailbox output 0 */
2097
SFR_16BIT(SYSJMBO1);                          /* JTAG mailbox output 1 */
2098
SFR_8BIT(SYSJMBO1_L);                         /* JTAG mailbox output 1 */
2099
SFR_8BIT(SYSJMBO1_H);                         /* JTAG mailbox output 1 */
2100
 
2101
SFR_16BIT(SYSBERRIV);                         /* Bus Error vector generator */
2102
SFR_8BIT(SYSBERRIV_L);                        /* Bus Error vector generator */
2103
SFR_8BIT(SYSBERRIV_H);                        /* Bus Error vector generator */
2104
SFR_16BIT(SYSUNIV);                           /* User NMI vector generator */
2105
SFR_8BIT(SYSUNIV_L);                          /* User NMI vector generator */
2106
SFR_8BIT(SYSUNIV_H);                          /* User NMI vector generator */
2107
SFR_16BIT(SYSSNIV);                           /* System NMI vector generator */
2108
SFR_8BIT(SYSSNIV_L);                          /* System NMI vector generator */
2109
SFR_8BIT(SYSSNIV_H);                          /* System NMI vector generator */
2110
SFR_16BIT(SYSRSTIV);                          /* Reset vector generator */
2111
SFR_8BIT(SYSRSTIV_L);                         /* Reset vector generator */
2112
SFR_8BIT(SYSRSTIV_H);                         /* Reset vector generator */
2113
 
2114
/* SYSCTL Control Bits */
2115
#define SYSRIVECT              (0x0001)       /* SYS - RAM based interrupt vectors */
2116
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2117
#define SYSPMMPE               (0x0004)       /* SYS - PMM access protect */
2118
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2119
#define SYSBSLIND              (0x0010)       /* SYS - TCK/RST indication detected */
2120
#define SYSJTAGPIN             (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2121
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2122
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2123
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2124
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2125
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2126
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2127
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2128
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2129
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2130
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2131
 
2132
/* SYSCTL Control Bits */
2133
#define SYSRIVECT_L            (0x0001)       /* SYS - RAM based interrupt vectors */
2134
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2135
#define SYSPMMPE_L             (0x0004)       /* SYS - PMM access protect */
2136
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2137
#define SYSBSLIND_L            (0x0010)       /* SYS - TCK/RST indication detected */
2138
#define SYSJTAGPIN_L           (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2139
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2140
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2141
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2142
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2143
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2144
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2145
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2146
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2147
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2148
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2149
 
2150
/* SYSCTL Control Bits */
2151
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2152
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2153
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2154
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2155
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2156
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2157
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2158
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2159
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2160
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2161
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2162
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2163
 
2164
/* SYSBSLC Control Bits */
2165
#define SYSBSLSIZE0            (0x0001)       /* SYS - BSL Protection Size 0 */
2166
#define SYSBSLSIZE1            (0x0002)       /* SYS - BSL Protection Size 1 */
2167
#define SYSBSLR                (0x0004)       /* SYS - RAM assigned to BSL */
2168
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2169
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2170
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2171
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2172
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2173
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2174
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2175
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2176
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2177
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2178
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2179
#define SYSBSLOFF              (0x4000)       /* SYS - BSL Memeory disabled */
2180
#define SYSBSLPE               (0x8000)       /* SYS - BSL Memory protection enabled */
2181
 
2182
/* SYSBSLC Control Bits */
2183
#define SYSBSLSIZE0_L          (0x0001)       /* SYS - BSL Protection Size 0 */
2184
#define SYSBSLSIZE1_L          (0x0002)       /* SYS - BSL Protection Size 1 */
2185
#define SYSBSLR_L              (0x0004)       /* SYS - RAM assigned to BSL */
2186
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2187
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2188
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2189
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2190
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2191
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2192
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2193
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2194
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2195
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2196
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2197
 
2198
/* SYSBSLC Control Bits */
2199
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2200
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2201
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2202
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2203
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2204
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2205
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2206
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2207
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2208
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2209
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2210
#define SYSBSLOFF_H            (0x0040)       /* SYS - BSL Memeory disabled */
2211
#define SYSBSLPE_H             (0x0080)       /* SYS - BSL Memory protection enabled */
2212
 
2213
/* SYSJMBC Control Bits */
2214
#define JMBIN0FG               (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2215
#define JMBIN1FG               (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2216
#define JMBOUT0FG              (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2217
#define JMBOUT1FG              (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2218
#define JMBMODE                (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2219
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2220
#define JMBCLR0OFF             (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2221
#define JMBCLR1OFF             (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2222
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2223
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2224
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2225
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2226
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2227
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2228
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2229
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2230
 
2231
/* SYSJMBC Control Bits */
2232
#define JMBIN0FG_L             (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2233
#define JMBIN1FG_L             (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2234
#define JMBOUT0FG_L            (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2235
#define JMBOUT1FG_L            (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2236
#define JMBMODE_L              (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2237
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2238
#define JMBCLR0OFF_L           (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2239
#define JMBCLR1OFF_L           (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2240
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2241
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2242
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2243
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2244
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2245
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2246
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2247
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2248
 
2249
/* SYSJMBC Control Bits */
2250
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2251
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2252
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2253
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2254
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2255
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2256
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2257
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2258
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2259
 
2260
/* SYSUNIV Definitions */
2261
#define SYSUNIV_NONE           (0x0000)       /* No Interrupt pending */
2262
#define SYSUNIV_NMIIFG         (0x0002)       /* SYSUNIV : NMIIFG */
2263
#define SYSUNIV_OFIFG          (0x0004)       /* SYSUNIV : Osc. Fail - OFIFG */
2264
#define SYSUNIV_ACCVIFG        (0x0006)       /* SYSUNIV : Access Violation - ACCVIFG */
2265
#define SYSUNIV_BUSIFG         (0x0008)       /* SYSUNIV : Bus Error */
2266
#define SYSUNIV_SYSBUSIV       (0x0008)       /* SYSUNIV : Bus Error - SYSBERRIFG (legacy) */
2267
 
2268
/* SYSSNIV Definitions */
2269
#define SYSSNIV_NONE           (0x0000)       /* No Interrupt pending */
2270
#define SYSSNIV_SVMLIFG        (0x0002)       /* SYSSNIV : SVMLIFG */
2271
#define SYSSNIV_SVMHIFG        (0x0004)       /* SYSSNIV : SVMHIFG */
2272
#define SYSSNIV_DLYLIFG        (0x0006)       /* SYSSNIV : DLYLIFG */
2273
#define SYSSNIV_DLYHIFG        (0x0008)       /* SYSSNIV : DLYHIFG */
2274
#define SYSSNIV_VMAIFG         (0x000A)       /* SYSSNIV : VMAIFG */
2275
#define SYSSNIV_JMBINIFG       (0x000C)       /* SYSSNIV : JMBINIFG */
2276
#define SYSSNIV_JMBOUTIFG      (0x000E)       /* SYSSNIV : JMBOUTIFG */
2277
#define SYSSNIV_VLRLIFG        (0x0010)       /* SYSSNIV : VLRLIFG */
2278
#define SYSSNIV_VLRHIFG        (0x0012)       /* SYSSNIV : VLRHIFG */
2279
 
2280
/* SYSRSTIV Definitions */
2281
#define SYSRSTIV_NONE          (0x0000)       /* No Interrupt pending */
2282
#define SYSRSTIV_BOR           (0x0002)       /* SYSRSTIV : BOR */
2283
#define SYSRSTIV_RSTNMI        (0x0004)       /* SYSRSTIV : RST/NMI */
2284
#define SYSRSTIV_DOBOR         (0x0006)       /* SYSRSTIV : Do BOR */
2285
#define SYSRSTIV_LPM5WU        (0x0008)       /* SYSRSTIV : Port LPM5 Wake Up */
2286
#define SYSRSTIV_SECYV         (0x000A)       /* SYSRSTIV : Security violation */
2287
#define SYSRSTIV_SVSL          (0x000C)       /* SYSRSTIV : SVSL */
2288
#define SYSRSTIV_SVSH          (0x000E)       /* SYSRSTIV : SVSH */
2289
#define SYSRSTIV_SVML_OVP      (0x0010)       /* SYSRSTIV : SVML_OVP */
2290
#define SYSRSTIV_SVMH_OVP      (0x0012)       /* SYSRSTIV : SVMH_OVP */
2291
#define SYSRSTIV_DOPOR         (0x0014)       /* SYSRSTIV : Do POR */
2292
#define SYSRSTIV_WDTTO         (0x0016)       /* SYSRSTIV : WDT Time out */
2293
#define SYSRSTIV_WDTKEY        (0x0018)       /* SYSRSTIV : WDTKEY violation */
2294
#define SYSRSTIV_KEYV          (0x001A)       /* SYSRSTIV : Flash Key violation */
2295
#define SYSRSTIV_FLLUL         (0x001C)       /* SYSRSTIV : FLL unlock */
2296
#define SYSRSTIV_PERF          (0x001E)       /* SYSRSTIV : peripheral/config area fetch */
2297
#define SYSRSTIV_PMMKEY        (0x0020)       /* SYSRSTIV : PMMKEY violation */
2298
 
2299
/************************************************************
2300
* Timer0_A5
2301
************************************************************/
2302
#define __MSP430_HAS_T0A5__                   /* Definition to show that Module is available */
2303
#define __MSP430_BASEADDRESS_T0A5__ 0x0340
2304
 
2305
SFR_16BIT(TA0CTL);                            /* Timer0_A5 Control */
2306
SFR_16BIT(TA0CCTL0);                          /* Timer0_A5 Capture/Compare Control 0 */
2307
SFR_16BIT(TA0CCTL1);                          /* Timer0_A5 Capture/Compare Control 1 */
2308
SFR_16BIT(TA0CCTL2);                          /* Timer0_A5 Capture/Compare Control 2 */
2309
SFR_16BIT(TA0CCTL3);                          /* Timer0_A5 Capture/Compare Control 3 */
2310
SFR_16BIT(TA0CCTL4);                          /* Timer0_A5 Capture/Compare Control 4 */
2311
SFR_16BIT(TA0R);                              /* Timer0_A5 */
2312
SFR_16BIT(TA0CCR0);                           /* Timer0_A5 Capture/Compare 0 */
2313
SFR_16BIT(TA0CCR1);                           /* Timer0_A5 Capture/Compare 1 */
2314
SFR_16BIT(TA0CCR2);                           /* Timer0_A5 Capture/Compare 2 */
2315
SFR_16BIT(TA0CCR3);                           /* Timer0_A5 Capture/Compare 3 */
2316
SFR_16BIT(TA0CCR4);                           /* Timer0_A5 Capture/Compare 4 */
2317
SFR_16BIT(TA0IV);                             /* Timer0_A5 Interrupt Vector Word */
2318
SFR_16BIT(TA0EX0);                            /* Timer0_A5 Expansion Register 0 */
2319
 
2320
/* TAxCTL Control Bits */
2321
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
2322
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
2323
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
2324
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
2325
#define MC1                    (0x0020)       /* Timer A mode control 1 */
2326
#define MC0                    (0x0010)       /* Timer A mode control 0 */
2327
#define TACLR                  (0x0004)       /* Timer A counter clear */
2328
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
2329
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
2330
 
2331
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
2332
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2333
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2334
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2335
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
2336
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
2337
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
2338
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
2339
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2340
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2341
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2342
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2343
#define MC__STOP               (0*0x10u)      /* Timer A mode control: 0 - Stop */
2344
#define MC__UP                 (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2345
#define MC__CONTINOUS          (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2346
#define MC__UPDOWN             (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2347
#define ID__1                  (0*0x40u)      /* Timer A input divider: 0 - /1 */
2348
#define ID__2                  (1*0x40u)      /* Timer A input divider: 1 - /2 */
2349
#define ID__4                  (2*0x40u)      /* Timer A input divider: 2 - /4 */
2350
#define ID__8                  (3*0x40u)      /* Timer A input divider: 3 - /8 */
2351
#define TASSEL__TACLK          (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2352
#define TASSEL__ACLK           (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2353
#define TASSEL__SMCLK          (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2354
#define TASSEL__INCLK          (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2355
 
2356
/* TAxCCTLx Control Bits */
2357
#define CM1                    (0x8000)       /* Capture mode 1 */
2358
#define CM0                    (0x4000)       /* Capture mode 0 */
2359
#define CCIS1                  (0x2000)       /* Capture input select 1 */
2360
#define CCIS0                  (0x1000)       /* Capture input select 0 */
2361
#define SCS                    (0x0800)       /* Capture sychronize */
2362
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
2363
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
2364
#define OUTMOD2                (0x0080)       /* Output mode 2 */
2365
#define OUTMOD1                (0x0040)       /* Output mode 1 */
2366
#define OUTMOD0                (0x0020)       /* Output mode 0 */
2367
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
2368
#define CCI                    (0x0008)       /* Capture input signal (read) */
2369
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
2370
#define COV                    (0x0002)       /* Capture/compare overflow flag */
2371
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
2372
 
2373
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
2374
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
2375
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
2376
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
2377
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
2378
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
2379
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
2380
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
2381
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
2382
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
2383
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
2384
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
2385
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
2386
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
2387
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
2388
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
2389
 
2390
/* TAxEX0 Control Bits */
2391
#define TAIDEX0                (0x0001)       /* Timer A Input divider expansion Bit: 0 */
2392
#define TAIDEX1                (0x0002)       /* Timer A Input divider expansion Bit: 1 */
2393
#define TAIDEX2                (0x0004)       /* Timer A Input divider expansion Bit: 2 */
2394
 
2395
#define TAIDEX_0               (0*0x0001u)    /* Timer A Input divider expansion : /1 */
2396
#define TAIDEX_1               (1*0x0001u)    /* Timer A Input divider expansion : /2 */
2397
#define TAIDEX_2               (2*0x0001u)    /* Timer A Input divider expansion : /3 */
2398
#define TAIDEX_3               (3*0x0001u)    /* Timer A Input divider expansion : /4 */
2399
#define TAIDEX_4               (4*0x0001u)    /* Timer A Input divider expansion : /5 */
2400
#define TAIDEX_5               (5*0x0001u)    /* Timer A Input divider expansion : /6 */
2401
#define TAIDEX_6               (6*0x0001u)    /* Timer A Input divider expansion : /7 */
2402
#define TAIDEX_7               (7*0x0001u)    /* Timer A Input divider expansion : /8 */
2403
 
2404
/* T0A5IV Definitions */
2405
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
2406
#define TA0IV_TA0CCR1          (0x0002)       /* TA0CCR1_CCIFG */
2407
#define TA0IV_TA0CCR2          (0x0004)       /* TA0CCR2_CCIFG */
2408
#define TA0IV_TA0CCR3          (0x0006)       /* TA0CCR3_CCIFG */
2409
#define TA0IV_TA0CCR4          (0x0008)       /* TA0CCR4_CCIFG */
2410
#define TA0IV_5                (0x000A)       /* Reserved */
2411
#define TA0IV_6                (0x000C)       /* Reserved */
2412
#define TA0IV_TA0IFG           (0x000E)       /* TA0IFG */
2413
 
2414
/************************************************************
2415
* Timer1_A3
2416
************************************************************/
2417
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
2418
#define __MSP430_BASEADDRESS_T1A3__ 0x0380
2419
 
2420
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
2421
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
2422
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
2423
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
2424
SFR_16BIT(TA1R);                              /* Timer1_A3 */
2425
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
2426
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
2427
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
2428
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
2429
SFR_16BIT(TA1EX0);                            /* Timer1_A3 Expansion Register 0 */
2430
 
2431
/* Bits are already defined within the Timer0_Ax */
2432
 
2433
/* TA1IV Definitions */
2434
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
2435
#define TA1IV_TA1CCR1          (0x0002)       /* TA1CCR1_CCIFG */
2436
#define TA1IV_TA1CCR2          (0x0004)       /* TA1CCR2_CCIFG */
2437
#define TA1IV_3                (0x0006)       /* Reserved */
2438
#define TA1IV_4                (0x0008)       /* Reserved */
2439
#define TA1IV_5                (0x000A)       /* Reserved */
2440
#define TA1IV_6                (0x000C)       /* Reserved */
2441
#define TA1IV_TA1IFG           (0x000E)       /* TA1IFG */
2442
 
2443
/************************************************************
2444
* Timer2_A3
2445
************************************************************/
2446
#define __MSP430_HAS_T2A3__                   /* Definition to show that Module is available */
2447
#define __MSP430_BASEADDRESS_T2A3__ 0x0400
2448
 
2449
SFR_16BIT(TA2CTL);                            /* Timer2_A3 Control */
2450
SFR_16BIT(TA2CCTL0);                          /* Timer2_A3 Capture/Compare Control 0 */
2451
SFR_16BIT(TA2CCTL1);                          /* Timer2_A3 Capture/Compare Control 1 */
2452
SFR_16BIT(TA2CCTL2);                          /* Timer2_A3 Capture/Compare Control 2 */
2453
SFR_16BIT(TA2R);                              /* Timer2_A3 */
2454
SFR_16BIT(TA2CCR0);                           /* Timer2_A3 Capture/Compare 0 */
2455
SFR_16BIT(TA2CCR1);                           /* Timer2_A3 Capture/Compare 1 */
2456
SFR_16BIT(TA2CCR2);                           /* Timer2_A3 Capture/Compare 2 */
2457
SFR_16BIT(TA2IV);                             /* Timer2_A3 Interrupt Vector Word */
2458
SFR_16BIT(TA2EX0);                            /* Timer2_A3 Expansion Register 0 */
2459
 
2460
/* Bits are already defined within the Timer0_Ax */
2461
 
2462
/* TA2IV Definitions */
2463
#define TA2IV_NONE             (0x0000)       /* No Interrupt pending */
2464
#define TA2IV_TA1CCR1          (0x0002)       /* TA2CCR1_CCIFG */
2465
#define TA2IV_TA1CCR2          (0x0004)       /* TA2CCR2_CCIFG */
2466
#define TA2IV_3                (0x0006)       /* Reserved */
2467
#define TA2IV_4                (0x0008)       /* Reserved */
2468
#define TA2IV_5                (0x000A)       /* Reserved */
2469
#define TA2IV_6                (0x000C)       /* Reserved */
2470
#define TA2IV_TA2IFG           (0x000E)       /* TA2IFG */
2471
 
2472
/************************************************************
2473
* Timer0_B7
2474
************************************************************/
2475
#define __MSP430_HAS_T0B7__                   /* Definition to show that Module is available */
2476
#define __MSP430_BASEADDRESS_T0B7__ 0x03C0
2477
 
2478
SFR_16BIT(TB0CTL);                            /* Timer0_B7 Control */
2479
SFR_16BIT(TB0CCTL0);                          /* Timer0_B7 Capture/Compare Control 0 */
2480
SFR_16BIT(TB0CCTL1);                          /* Timer0_B7 Capture/Compare Control 1 */
2481
SFR_16BIT(TB0CCTL2);                          /* Timer0_B7 Capture/Compare Control 2 */
2482
SFR_16BIT(TB0CCTL3);                          /* Timer0_B7 Capture/Compare Control 3 */
2483
SFR_16BIT(TB0CCTL4);                          /* Timer0_B7 Capture/Compare Control 4 */
2484
SFR_16BIT(TB0CCTL5);                          /* Timer0_B7 Capture/Compare Control 5 */
2485
SFR_16BIT(TB0CCTL6);                          /* Timer0_B7 Capture/Compare Control 6 */
2486
SFR_16BIT(TB0R);                              /* Timer0_B7 */
2487
SFR_16BIT(TB0CCR0);                           /* Timer0_B7 Capture/Compare 0 */
2488
SFR_16BIT(TB0CCR1);                           /* Timer0_B7 Capture/Compare 1 */
2489
SFR_16BIT(TB0CCR2);                           /* Timer0_B7 Capture/Compare 2 */
2490
SFR_16BIT(TB0CCR3);                           /* Timer0_B7 Capture/Compare 3 */
2491
SFR_16BIT(TB0CCR4);                           /* Timer0_B7 Capture/Compare 4 */
2492
SFR_16BIT(TB0CCR5);                           /* Timer0_B7 Capture/Compare 5 */
2493
SFR_16BIT(TB0CCR6);                           /* Timer0_B7 Capture/Compare 6 */
2494
SFR_16BIT(TB0EX0);                            /* Timer0_B7 Expansion Register 0 */
2495
SFR_16BIT(TB0IV);                             /* Timer0_B7 Interrupt Vector Word */
2496
 
2497
/* Legacy Type Definitions for TimerB */
2498
#define TBCTL                  TB0CTL         /* Timer0_B7 Control */
2499
#define TBCCTL0                TB0CCTL0       /* Timer0_B7 Capture/Compare Control 0 */
2500
#define TBCCTL1                TB0CCTL1       /* Timer0_B7 Capture/Compare Control 1 */
2501
#define TBCCTL2                TB0CCTL2       /* Timer0_B7 Capture/Compare Control 2 */
2502
#define TBCCTL3                TB0CCTL3       /* Timer0_B7 Capture/Compare Control 3 */
2503
#define TBCCTL4                TB0CCTL4       /* Timer0_B7 Capture/Compare Control 4 */
2504
#define TBCCTL5                TB0CCTL5       /* Timer0_B7 Capture/Compare Control 5 */
2505
#define TBCCTL6                TB0CCTL6       /* Timer0_B7 Capture/Compare Control 6 */
2506
#define TBR                    TB0R           /* Timer0_B7 */
2507
#define TBCCR0                 TB0CCR0        /* Timer0_B7 Capture/Compare 0 */
2508
#define TBCCR1                 TB0CCR1        /* Timer0_B7 Capture/Compare 1 */
2509
#define TBCCR2                 TB0CCR2        /* Timer0_B7 Capture/Compare 2 */
2510
#define TBCCR3                 TB0CCR3        /* Timer0_B7 Capture/Compare 3 */
2511
#define TBCCR4                 TB0CCR4        /* Timer0_B7 Capture/Compare 4 */
2512
#define TBCCR5                 TB0CCR5        /* Timer0_B7 Capture/Compare 5 */
2513
#define TBCCR6                 TB0CCR6        /* Timer0_B7 Capture/Compare 6 */
2514
#define TBEX0                  TB0EX0         /* Timer0_B7 Expansion Register 0 */
2515
#define TBIV                   TB0IV          /* Timer0_B7 Interrupt Vector Word */
2516
#define TIMERB1_VECTOR       TIMER0_B1_VECTOR /* Timer0_B7 CC1-6, TB */
2517
#define TIMERB0_VECTOR       TIMER0_B0_VECTOR /* Timer0_B7 CC0 */
2518
 
2519
/* TBxCTL Control Bits */
2520
#define TBCLGRP1               (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2521
#define TBCLGRP0               (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2522
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
2523
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
2524
#define TBSSEL1                (0x0200)       /* Clock source 1 */
2525
#define TBSSEL0                (0x0100)       /* Clock source 0 */
2526
#define TBCLR                  (0x0004)       /* Timer0_B7 counter clear */
2527
#define TBIE                   (0x0002)       /* Timer0_B7 interrupt enable */
2528
#define TBIFG                  (0x0001)       /* Timer0_B7 interrupt flag */
2529
 
2530
#define SHR1                   (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2531
#define SHR0                   (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2532
 
2533
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
2534
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
2535
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
2536
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
2537
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
2538
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
2539
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
2540
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
2541
#define SHR_0                  (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2542
#define SHR_1                  (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2543
#define SHR_2                  (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2544
#define SHR_3                  (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2545
#define TBCLGRP_0              (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2546
#define TBCLGRP_1              (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2547
#define TBCLGRP_2              (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2548
#define TBCLGRP_3              (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2549
#define TBSSEL__TACLK          (0*0x100u)     /* Timer0_B7 clock source select: 0 - TACLK */
2550
#define TBSSEL__ACLK           (1*0x100u)     /* Timer0_B7 clock source select: 1 - ACLK  */
2551
#define TBSSEL__SMCLK          (2*0x100u)     /* Timer0_B7 clock source select: 2 - SMCLK */
2552
#define TBSSEL__INCLK          (3*0x100u)     /* Timer0_B7 clock source select: 3 - INCLK */
2553
#define CNTL__16               (0*0x0800u)    /* Counter lenght: 16 bit */
2554
#define CNTL__12               (1*0x0800u)    /* Counter lenght: 12 bit */
2555
#define CNTL__10               (2*0x0800u)    /* Counter lenght: 10 bit */
2556
#define CNTL__8                (3*0x0800u)    /* Counter lenght:  8 bit */
2557
 
2558
/* Additional Timer B Control Register bits are defined in Timer A */
2559
/* TBxCCTLx Control Bits */
2560
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
2561
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
2562
 
2563
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
2564
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
2565
 
2566
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2567
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2568
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2569
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2570
 
2571
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2572
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2573
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2574
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2575
 
2576
/* TBxEX0 Control Bits */
2577
#define TBIDEX0                (0x0001)       /* Timer0_B7 Input divider expansion Bit: 0 */
2578
#define TBIDEX1                (0x0002)       /* Timer0_B7 Input divider expansion Bit: 1 */
2579
#define TBIDEX2                (0x0004)       /* Timer0_B7 Input divider expansion Bit: 2 */
2580
 
2581
#define TBIDEX_0               (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2582
#define TBIDEX_1               (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2583
#define TBIDEX_2               (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2584
#define TBIDEX_3               (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2585
#define TBIDEX_4               (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2586
#define TBIDEX_5               (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2587
#define TBIDEX_6               (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2588
#define TBIDEX_7               (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2589
#define TBIDEX__1              (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2590
#define TBIDEX__2              (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2591
#define TBIDEX__3              (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2592
#define TBIDEX__4              (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2593
#define TBIDEX__5              (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2594
#define TBIDEX__6              (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2595
#define TBIDEX__7              (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2596
#define TBIDEX__8              (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2597
 
2598
/* TB0IV Definitions */
2599
#define TB0IV_NONE             (0x0000)       /* No Interrupt pending */
2600
#define TB0IV_TB1CCR1          (0x0002)       /* TBCCR1_CCIFG */
2601
#define TB0IV_TB1CCR2          (0x0004)       /* TBCCR2_CCIFG */
2602
#define TB0IV_3                (0x0006)       /* Reserved */
2603
#define TB0IV_4                (0x0008)       /* Reserved */
2604
#define TB0IV_5                (0x000A)       /* Reserved */
2605
#define TB0IV_6                (0x000C)       /* Reserved */
2606
#define TB0IV_TB0IFG           (0x000E)       /* TBIFG */
2607
 
2608
 
2609
/************************************************************
2610
* USB
2611
************************************************************/
2612
#define __MSP430_HAS_USB__                    /* Definition to show that Module is available */
2613
#define __MSP430_BASEADDRESS_USB__ 0x0900
2614
 
2615
/* ========================================================================= */
2616
/* USB Configuration Registers */
2617
/* ========================================================================= */
2618
SFR_16BIT(USBKEYID);                          /* USB Controller key register */
2619
SFR_8BIT(USBKEYID_L);                         /* USB Controller key register */
2620
SFR_8BIT(USBKEYID_H);                         /* USB Controller key register */
2621
SFR_16BIT(USBCNF);                            /* USB Module  configuration register */
2622
SFR_8BIT(USBCNF_L);                           /* USB Module  configuration register */
2623
SFR_8BIT(USBCNF_H);                           /* USB Module  configuration register */
2624
SFR_16BIT(USBPHYCTL);                         /* USB PHY control register */
2625
SFR_8BIT(USBPHYCTL_L);                        /* USB PHY control register */
2626
SFR_8BIT(USBPHYCTL_H);                        /* USB PHY control register */
2627
SFR_16BIT(USBPWRCTL);                         /* USB Power control register */
2628
SFR_8BIT(USBPWRCTL_L);                        /* USB Power control register */
2629
SFR_8BIT(USBPWRCTL_H);                        /* USB Power control register */
2630
SFR_16BIT(USBPLLCTL);                         /* USB PLL control register */
2631
SFR_8BIT(USBPLLCTL_L);                        /* USB PLL control register */
2632
SFR_8BIT(USBPLLCTL_H);                        /* USB PLL control register */
2633
SFR_16BIT(USBPLLDIVB);                        /* USB PLL Clock Divider Buffer control register */
2634
SFR_8BIT(USBPLLDIVB_L);                       /* USB PLL Clock Divider Buffer control register */
2635
SFR_8BIT(USBPLLDIVB_H);                       /* USB PLL Clock Divider Buffer control register */
2636
SFR_16BIT(USBPLLIR);                          /* USB PLL Interrupt control register */
2637
SFR_8BIT(USBPLLIR_L);                         /* USB PLL Interrupt control register */
2638
SFR_8BIT(USBPLLIR_H);                         /* USB PLL Interrupt control register */
2639
 
2640
#define USBKEYPID              USBKEYID       /* Legacy Definition: USB Controller key register */
2641
#define USBKEY                 (0x9628)       /* USB Control Register key */
2642
 
2643
/* USBCNF Control Bits */
2644
#define USB_EN                 (0x0001)       /* USB - Module enable */
2645
#define PUR_EN                 (0x0002)       /* USB - PUR pin enable */
2646
#define PUR_IN                 (0x0004)       /* USB - PUR pin input value */
2647
#define BLKRDY                 (0x0008)       /* USB - Block ready signal for DMA */
2648
#define FNTEN                  (0x0010)       /* USB - Frame Number receive Trigger enable for DMA */
2649
//#define RESERVED            (0x0020)  /* USB -  */
2650
//#define RESERVED            (0x0040)  /* USB -  */
2651
//#define RESERVED            (0x0080)  /* USB -  */
2652
//#define RESERVED            (0x0100)  /* USB -  */
2653
//#define RESERVED            (0x0200)  /* USB -  */
2654
//#define RESERVED            (0x0400)  /* USB -  */
2655
//#define RESERVED            (0x0800)  /* USB -  */
2656
//#define RESERVED            (0x1000)  /* USB -  */
2657
//#define RESERVED            (0x2000)  /* USB -  */
2658
//#define RESERVED            (0x4000)  /* USB -  */
2659
//#define RESERVED            (0x8000)  /* USB -  */
2660
 
2661
/* USBCNF Control Bits */
2662
#define USB_EN_L               (0x0001)       /* USB - Module enable */
2663
#define PUR_EN_L               (0x0002)       /* USB - PUR pin enable */
2664
#define PUR_IN_L               (0x0004)       /* USB - PUR pin input value */
2665
#define BLKRDY_L               (0x0008)       /* USB - Block ready signal for DMA */
2666
#define FNTEN_L                (0x0010)       /* USB - Frame Number receive Trigger enable for DMA */
2667
//#define RESERVED            (0x0020)  /* USB -  */
2668
//#define RESERVED            (0x0040)  /* USB -  */
2669
//#define RESERVED            (0x0080)  /* USB -  */
2670
//#define RESERVED            (0x0100)  /* USB -  */
2671
//#define RESERVED            (0x0200)  /* USB -  */
2672
//#define RESERVED            (0x0400)  /* USB -  */
2673
//#define RESERVED            (0x0800)  /* USB -  */
2674
//#define RESERVED            (0x1000)  /* USB -  */
2675
//#define RESERVED            (0x2000)  /* USB -  */
2676
//#define RESERVED            (0x4000)  /* USB -  */
2677
//#define RESERVED            (0x8000)  /* USB -  */
2678
 
2679
/* USBCNF Control Bits */
2680
//#define RESERVED            (0x0020)  /* USB -  */
2681
//#define RESERVED            (0x0040)  /* USB -  */
2682
//#define RESERVED            (0x0080)  /* USB -  */
2683
//#define RESERVED            (0x0100)  /* USB -  */
2684
//#define RESERVED            (0x0200)  /* USB -  */
2685
//#define RESERVED            (0x0400)  /* USB -  */
2686
//#define RESERVED            (0x0800)  /* USB -  */
2687
//#define RESERVED            (0x1000)  /* USB -  */
2688
//#define RESERVED            (0x2000)  /* USB -  */
2689
//#define RESERVED            (0x4000)  /* USB -  */
2690
//#define RESERVED            (0x8000)  /* USB -  */
2691
 
2692
/* USBPHYCTL Control Bits */
2693
#define PUOUT0                 (0x0001)       /* USB - USB Port Output Signal Bit 0 */
2694
#define PUOUT1                 (0x0002)       /* USB - USB Port Output Signal Bit 1 */
2695
#define PUIN0                  (0x0004)       /* USB - PU0/DP Input Data */
2696
#define PUIN1                  (0x0008)       /* USB - PU1/DM Input Data */
2697
//#define RESERVED            (0x0010)  /* USB -  */
2698
#define PUOPE                  (0x0020)       /* USB - USB Port Output Enable */
2699
//#define RESERVED            (0x0040)  /* USB -  */
2700
#define PUSEL                  (0x0080)       /* USB - USB Port Function Select */
2701
#define PUIPE                  (0x0100)       /* USB - PHY Single Ended Input enable */
2702
//#define RESERVED            (0x0200)  /* USB -  */
2703
//#define RESERVED            (0x0100)  /* USB -  */
2704
//#define RESERVED            (0x0200)  /* USB -  */
2705
//#define RESERVED            (0x0400)  /* USB -  */
2706
//#define RESERVED            (0x0800)  /* USB -  */
2707
//#define RESERVED            (0x1000)  /* USB -  */
2708
//#define RESERVED            (0x2000)  /* USB -  */
2709
//#define RESERVED            (0x4000)  /* USB -  */
2710
//#define RESERVED            (0x8000)  /* USB -  */
2711
 
2712
/* USBPHYCTL Control Bits */
2713
#define PUOUT0_L               (0x0001)       /* USB - USB Port Output Signal Bit 0 */
2714
#define PUOUT1_L               (0x0002)       /* USB - USB Port Output Signal Bit 1 */
2715
#define PUIN0_L                (0x0004)       /* USB - PU0/DP Input Data */
2716
#define PUIN1_L                (0x0008)       /* USB - PU1/DM Input Data */
2717
//#define RESERVED            (0x0010)  /* USB -  */
2718
#define PUOPE_L                (0x0020)       /* USB - USB Port Output Enable */
2719
//#define RESERVED            (0x0040)  /* USB -  */
2720
#define PUSEL_L                (0x0080)       /* USB - USB Port Function Select */
2721
//#define RESERVED            (0x0200)  /* USB -  */
2722
//#define RESERVED            (0x0100)  /* USB -  */
2723
//#define RESERVED            (0x0200)  /* USB -  */
2724
//#define RESERVED            (0x0400)  /* USB -  */
2725
//#define RESERVED            (0x0800)  /* USB -  */
2726
//#define RESERVED            (0x1000)  /* USB -  */
2727
//#define RESERVED            (0x2000)  /* USB -  */
2728
//#define RESERVED            (0x4000)  /* USB -  */
2729
//#define RESERVED            (0x8000)  /* USB -  */
2730
 
2731
/* USBPHYCTL Control Bits */
2732
//#define RESERVED            (0x0010)  /* USB -  */
2733
//#define RESERVED            (0x0040)  /* USB -  */
2734
#define PUIPE_H                (0x0001)       /* USB - PHY Single Ended Input enable */
2735
//#define RESERVED            (0x0200)  /* USB -  */
2736
//#define RESERVED            (0x0100)  /* USB -  */
2737
//#define RESERVED            (0x0200)  /* USB -  */
2738
//#define RESERVED            (0x0400)  /* USB -  */
2739
//#define RESERVED            (0x0800)  /* USB -  */
2740
//#define RESERVED            (0x1000)  /* USB -  */
2741
//#define RESERVED            (0x2000)  /* USB -  */
2742
//#define RESERVED            (0x4000)  /* USB -  */
2743
//#define RESERVED            (0x8000)  /* USB -  */
2744
 
2745
#define PUDIR                  (0x0020)       /* USB - Legacy Definition: USB Port Output Enable */
2746
#define PSEIEN                 (0x0100)       /* USB - Legacy Definition: PHY Single Ended Input enable */
2747
 
2748
/* USBPWRCTL Control Bits */
2749
#define VUOVLIFG               (0x0001)       /* USB - VUSB Overload Interrupt Flag */
2750
#define VBONIFG                (0x0002)       /* USB - VBUS "Coming ON" Interrupt Flag */
2751
#define VBOFFIFG               (0x0004)       /* USB - VBUS "Going OFF" Interrupt Flag */
2752
#define USBBGVBV               (0x0008)       /* USB - USB Bandgap and VBUS valid */
2753
#define USBDETEN               (0x0010)       /* USB - VBUS on/off events enable */
2754
#define OVLAOFF                (0x0020)       /* USB - LDO overload auto off enable */
2755
#define SLDOAON                (0x0040)       /* USB - Secondary LDO auto on enable */
2756
//#define RESERVED            (0x0080)  /* USB -  */
2757
#define VUOVLIE                (0x0100)       /* USB - Overload indication Interrupt Enable */
2758
#define VBONIE                 (0x0200)       /* USB - VBUS "Coming ON" Interrupt Enable */
2759
#define VBOFFIE                (0x0400)       /* USB - VBUS "Going OFF" Interrupt Enable */
2760
#define VUSBEN                 (0x0800)       /* USB - LDO Enable (3.3V) */
2761
#define SLDOEN                 (0x1000)       /* USB - Secondary LDO Enable (1.8V) */
2762
//#define RESERVED            (0x2000)  /* USB -  */
2763
//#define RESERVED            (0x4000)  /* USB -  */
2764
//#define RESERVED            (0x8000)  /* USB -  */
2765
 
2766
/* USBPWRCTL Control Bits */
2767
#define VUOVLIFG_L             (0x0001)       /* USB - VUSB Overload Interrupt Flag */
2768
#define VBONIFG_L              (0x0002)       /* USB - VBUS "Coming ON" Interrupt Flag */
2769
#define VBOFFIFG_L             (0x0004)       /* USB - VBUS "Going OFF" Interrupt Flag */
2770
#define USBBGVBV_L             (0x0008)       /* USB - USB Bandgap and VBUS valid */
2771
#define USBDETEN_L             (0x0010)       /* USB - VBUS on/off events enable */
2772
#define OVLAOFF_L              (0x0020)       /* USB - LDO overload auto off enable */
2773
#define SLDOAON_L              (0x0040)       /* USB - Secondary LDO auto on enable */
2774
//#define RESERVED            (0x0080)  /* USB -  */
2775
//#define RESERVED            (0x2000)  /* USB -  */
2776
//#define RESERVED            (0x4000)  /* USB -  */
2777
//#define RESERVED            (0x8000)  /* USB -  */
2778
 
2779
/* USBPWRCTL Control Bits */
2780
//#define RESERVED            (0x0080)  /* USB -  */
2781
#define VUOVLIE_H              (0x0001)       /* USB - Overload indication Interrupt Enable */
2782
#define VBONIE_H               (0x0002)       /* USB - VBUS "Coming ON" Interrupt Enable */
2783
#define VBOFFIE_H              (0x0004)       /* USB - VBUS "Going OFF" Interrupt Enable */
2784
#define VUSBEN_H               (0x0008)       /* USB - LDO Enable (3.3V) */
2785
#define SLDOEN_H               (0x0010)       /* USB - Secondary LDO Enable (1.8V) */
2786
//#define RESERVED            (0x2000)  /* USB -  */
2787
//#define RESERVED            (0x4000)  /* USB -  */
2788
//#define RESERVED            (0x8000)  /* USB -  */
2789
 
2790
/* USBPLLCTL Control Bits */
2791
//#define RESERVED            (0x0001)  /* USB -  */
2792
//#define RESERVED            (0x0002)  /* USB -  */
2793
//#define RESERVED            (0x0004)  /* USB -  */
2794
//#define RESERVED            (0x0008)  /* USB -  */
2795
//#define RESERVED            (0x0010)  /* USB -  */
2796
//#define RESERVED            (0x0020)  /* USB -  */
2797
#define UCLKSEL0               (0x0040)       /* USB - Module Clock Select Bit 0 */
2798
#define UCLKSEL1               (0x0080)       /* USB - Module Clock Select Bit 1 */
2799
#define UPLLEN                 (0x0100)       /* USB - PLL enable */
2800
#define UPFDEN                 (0x0200)       /* USB - Phase Freq. Discriminator enable */
2801
//#define RESERVED            (0x0400)  /* USB -  */
2802
//#define RESERVED            (0x0800)  /* USB -  */
2803
#define UPCS0                  (0x1000)       /* USB - PLL Clock Select Bit 0 */
2804
//#define RESERVED            (0x2000)  /* USB -  */
2805
//#define RESERVED            (0x4000)  /* USB -  */
2806
//#define RESERVED            (0x8000)  /* USB -  */
2807
 
2808
/* USBPLLCTL Control Bits */
2809
//#define RESERVED            (0x0001)  /* USB -  */
2810
//#define RESERVED            (0x0002)  /* USB -  */
2811
//#define RESERVED            (0x0004)  /* USB -  */
2812
//#define RESERVED            (0x0008)  /* USB -  */
2813
//#define RESERVED            (0x0010)  /* USB -  */
2814
//#define RESERVED            (0x0020)  /* USB -  */
2815
#define UCLKSEL0_L             (0x0040)       /* USB - Module Clock Select Bit 0 */
2816
#define UCLKSEL1_L             (0x0080)       /* USB - Module Clock Select Bit 1 */
2817
//#define RESERVED            (0x0400)  /* USB -  */
2818
//#define RESERVED            (0x0800)  /* USB -  */
2819
//#define RESERVED            (0x2000)  /* USB -  */
2820
//#define RESERVED            (0x4000)  /* USB -  */
2821
//#define RESERVED            (0x8000)  /* USB -  */
2822
 
2823
/* USBPLLCTL Control Bits */
2824
//#define RESERVED            (0x0001)  /* USB -  */
2825
//#define RESERVED            (0x0002)  /* USB -  */
2826
//#define RESERVED            (0x0004)  /* USB -  */
2827
//#define RESERVED            (0x0008)  /* USB -  */
2828
//#define RESERVED            (0x0010)  /* USB -  */
2829
//#define RESERVED            (0x0020)  /* USB -  */
2830
#define UPLLEN_H               (0x0001)       /* USB - PLL enable */
2831
#define UPFDEN_H               (0x0002)       /* USB - Phase Freq. Discriminator enable */
2832
//#define RESERVED            (0x0400)  /* USB -  */
2833
//#define RESERVED            (0x0800)  /* USB -  */
2834
#define UPCS0_H                (0x0010)       /* USB - PLL Clock Select Bit 0 */
2835
//#define RESERVED            (0x2000)  /* USB -  */
2836
//#define RESERVED            (0x4000)  /* USB -  */
2837
//#define RESERVED            (0x8000)  /* USB -  */
2838
 
2839
#define UCLKSEL_0              (0x0000)       /* USB - Module Clock Select: 0 */
2840
#define UCLKSEL_1              (0x0040)       /* USB - Module Clock Select: 1 */
2841
#define UCLKSEL_2              (0x0080)       /* USB - Module Clock Select: 2 */
2842
#define UCLKSEL_3              (0x00C0)       /* USB - Module Clock Select: 3 (Reserved) */
2843
 
2844
#define UCLKSEL__PLLCLK        (0x0000)       /* USB - Module Clock Select: PLLCLK */
2845
#define UCLKSEL__XT1CLK        (0x0040)       /* USB - Module Clock Select: XT1CLK */
2846
#define UCLKSEL__XT2CLK        (0x0080)       /* USB - Module Clock Select: XT2CLK */
2847
 
2848
/* USBPLLDIVB Control Bits */
2849
#define UPMB0                  (0x0001)       /* USB - PLL feedback divider buffer Bit 0 */
2850
#define UPMB1                  (0x0002)       /* USB - PLL feedback divider buffer Bit 1 */
2851
#define UPMB2                  (0x0004)       /* USB - PLL feedback divider buffer Bit 2 */
2852
#define UPMB3                  (0x0008)       /* USB - PLL feedback divider buffer Bit 3 */
2853
#define UPMB4                  (0x0010)       /* USB - PLL feedback divider buffer Bit 4 */
2854
#define UPMB5                  (0x0020)       /* USB - PLL feedback divider buffer Bit 5 */
2855
//#define RESERVED            (0x0040)  /* USB -  */
2856
//#define RESERVED            (0x0080)  /* USB -  */
2857
#define UPQB0                  (0x0100)       /* USB - PLL prescale divider buffer Bit 0 */
2858
#define UPQB1                  (0x0200)       /* USB - PLL prescale divider buffer Bit 1 */
2859
#define UPQB2                  (0x0400)       /* USB - PLL prescale divider buffer Bit 2 */
2860
//#define RESERVED            (0x0800)  /* USB -  */
2861
//#define RESERVED            (0x1000)  /* USB -  */
2862
//#define RESERVED            (0x2000)  /* USB -  */
2863
//#define RESERVED            (0x4000)  /* USB -  */
2864
//#define RESERVED            (0x8000)  /* USB -  */
2865
 
2866
/* USBPLLDIVB Control Bits */
2867
#define UPMB0_L                (0x0001)       /* USB - PLL feedback divider buffer Bit 0 */
2868
#define UPMB1_L                (0x0002)       /* USB - PLL feedback divider buffer Bit 1 */
2869
#define UPMB2_L                (0x0004)       /* USB - PLL feedback divider buffer Bit 2 */
2870
#define UPMB3_L                (0x0008)       /* USB - PLL feedback divider buffer Bit 3 */
2871
#define UPMB4_L                (0x0010)       /* USB - PLL feedback divider buffer Bit 4 */
2872
#define UPMB5_L                (0x0020)       /* USB - PLL feedback divider buffer Bit 5 */
2873
//#define RESERVED            (0x0040)  /* USB -  */
2874
//#define RESERVED            (0x0080)  /* USB -  */
2875
//#define RESERVED            (0x0800)  /* USB -  */
2876
//#define RESERVED            (0x1000)  /* USB -  */
2877
//#define RESERVED            (0x2000)  /* USB -  */
2878
//#define RESERVED            (0x4000)  /* USB -  */
2879
//#define RESERVED            (0x8000)  /* USB -  */
2880
 
2881
/* USBPLLDIVB Control Bits */
2882
//#define RESERVED            (0x0040)  /* USB -  */
2883
//#define RESERVED            (0x0080)  /* USB -  */
2884
#define UPQB0_H                (0x0001)       /* USB - PLL prescale divider buffer Bit 0 */
2885
#define UPQB1_H                (0x0002)       /* USB - PLL prescale divider buffer Bit 1 */
2886
#define UPQB2_H                (0x0004)       /* USB - PLL prescale divider buffer Bit 2 */
2887
//#define RESERVED            (0x0800)  /* USB -  */
2888
//#define RESERVED            (0x1000)  /* USB -  */
2889
//#define RESERVED            (0x2000)  /* USB -  */
2890
//#define RESERVED            (0x4000)  /* USB -  */
2891
//#define RESERVED            (0x8000)  /* USB -  */
2892
 
2893
#define USBPLL_SETCLK_1_5      (UPMB0*31      | UPQB0*0)  /* USB - PLL Set for 1.5 MHz input clock */
2894
#define USBPLL_SETCLK_1_6      (UPMB0*29      | UPQB0*0)  /* USB - PLL Set for 1.6 MHz input clock */
2895
#define USBPLL_SETCLK_1_7778   (UPMB0*26      | UPQB0*0)  /* USB - PLL Set for 1.7778 MHz input clock */
2896
#define USBPLL_SETCLK_1_8432   (UPMB0*25      | UPQB0*0)  /* USB - PLL Set for 1.8432 MHz input clock */
2897
#define USBPLL_SETCLK_1_8461   (UPMB0*25      | UPQB0*0)  /* USB - PLL Set for 1.8461 MHz input clock */
2898
#define USBPLL_SETCLK_1_92     (UPMB0*24      | UPQB0*0)  /* USB - PLL Set for 1.92 MHz input clock */
2899
#define USBPLL_SETCLK_2_0      (UPMB0*23      | UPQB0*0)  /* USB - PLL Set for 2.0 MHz input clock */
2900
#define USBPLL_SETCLK_2_4      (UPMB0*19      | UPQB0*0)  /* USB - PLL Set for 2.4 MHz input clock */
2901
#define USBPLL_SETCLK_2_6667   (UPMB0*17      | UPQB0*0)  /* USB - PLL Set for 2.6667 MHz input clock */
2902
#define USBPLL_SETCLK_3_0      (UPMB0*15      | UPQB0*0)  /* USB - PLL Set for 3.0 MHz input clock */
2903
#define USBPLL_SETCLK_3_2      (UPMB0*29      | UPQB0*1)  /* USB - PLL Set for 3.2 MHz input clock */
2904
#define USBPLL_SETCLK_3_5556   (UPMB0*26      | UPQB0*1)  /* USB - PLL Set for 3.5556 MHz input clock */
2905
#define USBPLL_SETCLK_3_579545 (UPMB0*26      | UPQB0*1)  /* USB - PLL Set for 3.579546 MHz input clock */
2906
#define USBPLL_SETCLK_3_84     (UPMB0*24      | UPQB0*1)  /* USB - PLL Set for 3.84 MHz input clock */
2907
#define USBPLL_SETCLK_4_0      (UPMB0*23      | UPQB0*1)  /* USB - PLL Set for 4.0 MHz input clock */
2908
#define USBPLL_SETCLK_4_1739   (UPMB0*22      | UPQB0*1)  /* USB - PLL Set for 4.1739 MHz input clock */
2909
#define USBPLL_SETCLK_4_1943   (UPMB0*22      | UPQB0*1)  /* USB - PLL Set for 4.1943 MHz input clock */
2910
#define USBPLL_SETCLK_4_332    (UPMB0*21      | UPQB0*1)  /* USB - PLL Set for 4.332 MHz input clock */
2911
#define USBPLL_SETCLK_4_3636   (UPMB0*21      | UPQB0*1)  /* USB - PLL Set for 4.3636 MHz input clock */
2912
#define USBPLL_SETCLK_4_5      (UPMB0*31      | UPQB0*2)  /* USB - PLL Set for 4.5 MHz input clock */
2913
#define USBPLL_SETCLK_4_8      (UPMB0*19      | UPQB0*1)  /* USB - PLL Set for 4.8 MHz input clock */
2914
#define USBPLL_SETCLK_5_33     (UPMB0*17      | UPQB0*1)  /* USB - PLL Set for 5.33 MHz input clock */
2915
#define USBPLL_SETCLK_5_76     (UPMB0*24      | UPQB0*2)  /* USB - PLL Set for 5.76 MHz input clock */
2916
#define USBPLL_SETCLK_6_0      (UPMB0*23      | UPQB0*2)  /* USB - PLL Set for 6.0 MHz input clock */
2917
#define USBPLL_SETCLK_6_4      (UPMB0*29      | UPQB0*3)  /* USB - PLL Set for 6.4 MHz input clock */
2918
#define USBPLL_SETCLK_7_2      (UPMB0*19      | UPQB0*2)  /* USB - PLL Set for 7.2 MHz input clock */
2919
#define USBPLL_SETCLK_7_68     (UPMB0*24      | UPQB0*3)  /* USB - PLL Set for 7.68 MHz input clock */
2920
#define USBPLL_SETCLK_8_0      (UPMB0*17      | UPQB0*2)  /* USB - PLL Set for 8.0 MHz input clock */
2921
#define USBPLL_SETCLK_9_0      (UPMB0*15      | UPQB0*2)  /* USB - PLL Set for 9.0 MHz input clock */
2922
#define USBPLL_SETCLK_9_6      (UPMB0*19      | UPQB0*3)  /* USB - PLL Set for 9.6 MHz input clock */
2923
#define USBPLL_SETCLK_10_66    (UPMB0*17      | UPQB0*3)  /* USB - PLL Set for 10.66 MHz input clock */
2924
#define USBPLL_SETCLK_12_0     (UPMB0*15      | UPQB0*3)  /* USB - PLL Set for 12.0 MHz input clock */
2925
#define USBPLL_SETCLK_12_8     (UPMB0*29      | UPQB0*5)  /* USB - PLL Set for 12.8 MHz input clock */
2926
#define USBPLL_SETCLK_14_4     (UPMB0*19      | UPQB0*4)  /* USB - PLL Set for 14.4 MHz input clock */
2927
#define USBPLL_SETCLK_16_0     (UPMB0*17      | UPQB0*4)  /* USB - PLL Set for 16.0 MHz input clock */
2928
#define USBPLL_SETCLK_16_9344  (UPMB0*16      | UPQB0*4)  /* USB - PLL Set for 16.9344 MHz input clock */
2929
#define USBPLL_SETCLK_16_94118 (UPMB0*16      | UPQB0*4)  /* USB - PLL Set for 16.94118 MHz input clock */
2930
#define USBPLL_SETCLK_18_0     (UPMB0*15      | UPQB0*4)  /* USB - PLL Set for 18.0 MHz input clock */
2931
#define USBPLL_SETCLK_19_2     (UPMB0*19      | UPQB0*5)  /* USB - PLL Set for 19.2 MHz input clock */
2932
#define USBPLL_SETCLK_24_0     (UPMB0*15      | UPQB0*5)  /* USB - PLL Set for 24.0 MHz input clock */
2933
#define USBPLL_SETCLK_25_6     (UPMB0*29      | UPQB0*7)  /* USB - PLL Set for 25.6 MHz input clock */
2934
#define USBPLL_SETCLK_26_0     (UPMB0*23      | UPQB0*6)  /* USB - PLL Set for 26.0 MHz input clock */
2935
#define USBPLL_SETCLK_32_0     (UPMB0*23      | UPQB0*7)  /* USB - PLL Set for 32.0 MHz input clock */
2936
 
2937
/* USBPLLIR Control Bits */
2938
#define USBOOLIFG              (0x0001)       /* USB - PLL out of lock Interrupt Flag */
2939
#define USBLOSIFG              (0x0002)       /* USB - PLL loss of signal Interrupt Flag */
2940
#define USBOORIFG              (0x0004)       /* USB - PLL out of range Interrupt Flag */
2941
//#define RESERVED            (0x0008)  /* USB -  */
2942
//#define RESERVED            (0x0010)  /* USB -  */
2943
//#define RESERVED            (0x0020)  /* USB -  */
2944
//#define RESERVED            (0x0040)  /* USB -  */
2945
//#define RESERVED            (0x0080)  /* USB -  */
2946
#define USBOOLIE               (0x0100)       /* USB - PLL out of lock Interrupt enable */
2947
#define USBLOSIE               (0x0200)       /* USB - PLL loss of signal Interrupt enable */
2948
#define USBOORIE               (0x0400)       /* USB - PLL out of range Interrupt enable */
2949
//#define RESERVED            (0x0800)  /* USB -  */
2950
//#define RESERVED            (0x1000)  /* USB -  */
2951
//#define RESERVED            (0x2000)  /* USB -  */
2952
//#define RESERVED            (0x4000)  /* USB -  */
2953
//#define RESERVED            (0x8000)  /* USB -  */
2954
 
2955
/* USBPLLIR Control Bits */
2956
#define USBOOLIFG_L            (0x0001)       /* USB - PLL out of lock Interrupt Flag */
2957
#define USBLOSIFG_L            (0x0002)       /* USB - PLL loss of signal Interrupt Flag */
2958
#define USBOORIFG_L            (0x0004)       /* USB - PLL out of range Interrupt Flag */
2959
//#define RESERVED            (0x0008)  /* USB -  */
2960
//#define RESERVED            (0x0010)  /* USB -  */
2961
//#define RESERVED            (0x0020)  /* USB -  */
2962
//#define RESERVED            (0x0040)  /* USB -  */
2963
//#define RESERVED            (0x0080)  /* USB -  */
2964
//#define RESERVED            (0x0800)  /* USB -  */
2965
//#define RESERVED            (0x1000)  /* USB -  */
2966
//#define RESERVED            (0x2000)  /* USB -  */
2967
//#define RESERVED            (0x4000)  /* USB -  */
2968
//#define RESERVED            (0x8000)  /* USB -  */
2969
 
2970
/* USBPLLIR Control Bits */
2971
//#define RESERVED            (0x0008)  /* USB -  */
2972
//#define RESERVED            (0x0010)  /* USB -  */
2973
//#define RESERVED            (0x0020)  /* USB -  */
2974
//#define RESERVED            (0x0040)  /* USB -  */
2975
//#define RESERVED            (0x0080)  /* USB -  */
2976
#define USBOOLIE_H             (0x0001)       /* USB - PLL out of lock Interrupt enable */
2977
#define USBLOSIE_H             (0x0002)       /* USB - PLL loss of signal Interrupt enable */
2978
#define USBOORIE_H             (0x0004)       /* USB - PLL out of range Interrupt enable */
2979
//#define RESERVED            (0x0800)  /* USB -  */
2980
//#define RESERVED            (0x1000)  /* USB -  */
2981
//#define RESERVED            (0x2000)  /* USB -  */
2982
//#define RESERVED            (0x4000)  /* USB -  */
2983
//#define RESERVED            (0x8000)  /* USB -  */
2984
 
2985
/* ========================================================================= */
2986
/* USB Control Registers */
2987
/* ========================================================================= */
2988
SFR_8BIT(USBIEPCNF_0);                        /* USB Input endpoint_0: Configuration */
2989
SFR_8BIT(USBIEPCNT_0);                        /* USB Input endpoint_0: Byte Count */
2990
SFR_8BIT(USBOEPCNF_0);                        /* USB Output endpoint_0: Configuration */
2991
SFR_8BIT(USBOEPCNT_0);                        /* USB Output endpoint_0: byte count */
2992
SFR_8BIT(USBIEPIE);                           /* USB Input endpoint interrupt enable flags */
2993
SFR_8BIT(USBOEPIE);                           /* USB Output endpoint interrupt enable flags */
2994
SFR_8BIT(USBIEPIFG);                          /* USB Input endpoint interrupt flags */
2995
SFR_8BIT(USBOEPIFG);                          /* USB Output endpoint interrupt flags */
2996
SFR_16BIT(USBVECINT);                         /* USB Vector interrupt register */
2997
SFR_8BIT(USBVECINT_L);                        /* USB Vector interrupt register */
2998
SFR_8BIT(USBVECINT_H);                        /* USB Vector interrupt register */
2999
SFR_16BIT(USBMAINT);                          /* USB maintenance register */
3000
SFR_8BIT(USBMAINT_L);                         /* USB maintenance register */
3001
SFR_8BIT(USBMAINT_H);                         /* USB maintenance register */
3002
SFR_16BIT(USBTSREG);                          /* USB Time Stamp register */
3003
SFR_8BIT(USBTSREG_L);                         /* USB Time Stamp register */
3004
SFR_8BIT(USBTSREG_H);                         /* USB Time Stamp register */
3005
SFR_16BIT(USBFN);                             /* USB Frame number */
3006
SFR_8BIT(USBFN_L);                            /* USB Frame number */
3007
SFR_8BIT(USBFN_H);                            /* USB Frame number */
3008
SFR_8BIT(USBCTL);                             /* USB control register */
3009
SFR_8BIT(USBIE);                              /* USB interrupt enable register */
3010
SFR_8BIT(USBIFG);                             /* USB interrupt flag register */
3011
SFR_8BIT(USBFUNADR);                          /* USB Function address register */
3012
 
3013
#define USBIV                  USBVECINT      /* USB Vector interrupt register (alternate define) */
3014
 
3015
/* USBIEPCNF_0 Control Bits */
3016
/* USBOEPCNF_0 Control Bits */
3017
//#define RESERVED       (0x0001)  /* USB -  */
3018
//#define RESERVED       (0x0001)  /* USB -  */
3019
#define USBIIE                 (0x0004)       /* USB - Transaction Interrupt indication enable */
3020
#define STALL                  (0x0008)       /* USB - Stall Condition */
3021
//#define RESERVED       (0x0010)  /* USB -  */
3022
#define TOGGLE                 (0x0020)       /* USB - Toggle Bit */
3023
//#define RESERVED       (0x0040)  /* USB -  */
3024
#define UBME                   (0x0080)       /* USB - UBM In-Endpoint Enable */
3025
 
3026
/* USBIEPBCNT_0 Control Bits */
3027
/* USBOEPBCNT_0 Control Bits */
3028
#define CNT0                   (0x0001)       /* USB - Byte Count Bit 0 */
3029
#define CNT1                   (0x0001)       /* USB - Byte Count Bit 1 */
3030
#define CNT2                   (0x0004)       /* USB - Byte Count Bit 2 */
3031
#define CNT3                   (0x0008)       /* USB - Byte Count Bit 3 */
3032
//#define RESERVED       (0x0010)  /* USB -  */
3033
//#define RESERVED       (0x0020)  /* USB -  */
3034
//#define RESERVED       (0x0040)  /* USB -  */
3035
#define NAK                    (0x0080)       /* USB - No Acknowledge Status Bit */
3036
 
3037
/* USBMAINT Control Bits */
3038
#define UTIFG                  (0x0001)       /* USB - Timer Interrupt Flag */
3039
#define UTIE                   (0x0002)       /* USB - Timer Interrupt Enable */
3040
//#define RESERVED       (0x0004)  /* USB -  */
3041
//#define RESERVED       (0x0008)  /* USB -  */
3042
//#define RESERVED       (0x0010)  /* USB -  */
3043
//#define RESERVED       (0x0020)  /* USB -  */
3044
//#define RESERVED       (0x0040)  /* USB -  */
3045
//#define RESERVED       (0x0080)  /* USB -  */
3046
#define TSGEN                  (0x0100)       /* USB - Time Stamp Generator Enable */
3047
#define TSESEL0                (0x0200)       /* USB - Time Stamp Event Select Bit 0 */
3048
#define TSESEL1                (0x0400)       /* USB - Time Stamp Event Select Bit 1 */
3049
#define TSE3                   (0x0800)       /* USB - Time Stamp Event #3 Bit */
3050
//#define RESERVED       (0x1000)  /* USB -  */
3051
#define UTSEL0                 (0x2000)       /* USB - Timer Select Bit 0 */
3052
#define UTSEL1                 (0x4000)       /* USB - Timer Select Bit 1 */
3053
#define UTSEL2                 (0x8000)       /* USB - Timer Select Bit 2 */
3054
 
3055
/* USBMAINT Control Bits */
3056
#define UTIFG_L                (0x0001)       /* USB - Timer Interrupt Flag */
3057
#define UTIE_L                 (0x0002)       /* USB - Timer Interrupt Enable */
3058
//#define RESERVED       (0x0004)  /* USB -  */
3059
//#define RESERVED       (0x0008)  /* USB -  */
3060
//#define RESERVED       (0x0010)  /* USB -  */
3061
//#define RESERVED       (0x0020)  /* USB -  */
3062
//#define RESERVED       (0x0040)  /* USB -  */
3063
//#define RESERVED       (0x0080)  /* USB -  */
3064
//#define RESERVED       (0x1000)  /* USB -  */
3065
 
3066
/* USBMAINT Control Bits */
3067
//#define RESERVED       (0x0004)  /* USB -  */
3068
//#define RESERVED       (0x0008)  /* USB -  */
3069
//#define RESERVED       (0x0010)  /* USB -  */
3070
//#define RESERVED       (0x0020)  /* USB -  */
3071
//#define RESERVED       (0x0040)  /* USB -  */
3072
//#define RESERVED       (0x0080)  /* USB -  */
3073
#define TSGEN_H                (0x0001)       /* USB - Time Stamp Generator Enable */
3074
#define TSESEL0_H              (0x0002)       /* USB - Time Stamp Event Select Bit 0 */
3075
#define TSESEL1_H              (0x0004)       /* USB - Time Stamp Event Select Bit 1 */
3076
#define TSE3_H                 (0x0008)       /* USB - Time Stamp Event #3 Bit */
3077
//#define RESERVED       (0x1000)  /* USB -  */
3078
#define UTSEL0_H               (0x0020)       /* USB - Timer Select Bit 0 */
3079
#define UTSEL1_H               (0x0040)       /* USB - Timer Select Bit 1 */
3080
#define UTSEL2_H               (0x0080)       /* USB - Timer Select Bit 2 */
3081
 
3082
#define TSESEL_0               (0x0000)       /* USB - Time Stamp Event Select: 0 */
3083
#define TSESEL_1               (0x0200)       /* USB - Time Stamp Event Select: 1 */
3084
#define TSESEL_2               (0x0400)       /* USB - Time Stamp Event Select: 2 */
3085
#define TSESEL_3               (0x0600)       /* USB - Time Stamp Event Select: 3 */
3086
 
3087
#define UTSEL_0                (0x0000)       /* USB - Timer Select: 0 */
3088
#define UTSEL_1                (0x2000)       /* USB - Timer Select: 1 */
3089
#define UTSEL_2                (0x4000)       /* USB - Timer Select: 2 */
3090
#define UTSEL_3                (0x6000)       /* USB - Timer Select: 3 */
3091
#define UTSEL_4                (0x8000)       /* USB - Timer Select: 4 */
3092
#define UTSEL_5                (0xA000)       /* USB - Timer Select: 5 */
3093
#define UTSEL_6                (0xC000)       /* USB - Timer Select: 6 */
3094
#define UTSEL_7                (0xE000)       /* USB - Timer Select: 7 */
3095
 
3096
/* USBCTL Control Bits */
3097
#define DIR                    (0x0001)       /* USB - Data Response Bit */
3098
//#define RESERVED       (0x0002)  /* USB -  */
3099
//#define RESERVED       (0x0004)  /* USB -  */
3100
//#define RESERVED       (0x0008)  /* USB -  */
3101
#define FRSTE                  (0x0010)       /* USB - Function Reset Connection Enable */
3102
#define RWUP                   (0x0020)       /* USB - Device Remote Wakeup Request */
3103
#define FEN                    (0x0040)       /* USB - Function Enable Bit */
3104
//#define RESERVED       (0x0080)  /* USB -  */
3105
 
3106
/* USBIE Control Bits */
3107
#define STPOWIE                (0x0001)       /* USB - Setup Overwrite Interrupt Enable */
3108
//#define RESERVED       (0x0002)  /* USB -  */
3109
#define SETUPIE                (0x0004)       /* USB - Setup Interrupt Enable */
3110
//#define RESERVED       (0x0008)  /* USB -  */
3111
//#define RESERVED       (0x0010)  /* USB -  */
3112
#define RESRIE                 (0x0020)       /* USB - Function Resume Request Interrupt Enable */
3113
#define SUSRIE                 (0x0040)       /* USB - Function Suspend Request Interrupt Enable */
3114
#define RSTRIE                 (0x0080)       /* USB - Function Reset Request Interrupt Enable */
3115
 
3116
/* USBIFG Control Bits */
3117
#define STPOWIFG               (0x0001)       /* USB - Setup Overwrite Interrupt Flag */
3118
//#define RESERVED       (0x0002)  /* USB -  */
3119
#define SETUPIFG               (0x0004)       /* USB - Setup Interrupt Flag */
3120
//#define RESERVED       (0x0008)  /* USB -  */
3121
//#define RESERVED       (0x0010)  /* USB -  */
3122
#define RESRIFG                (0x0020)       /* USB - Function Resume Request Interrupt Flag */
3123
#define SUSRIFG                (0x0040)       /* USB - Function Suspend Request Interrupt Flag */
3124
#define RSTRIFG                (0x0080)       /* USB - Function Reset Request Interrupt Flag */
3125
 
3126
//values of USBVECINT when USB-interrupt occured
3127
#define     USBVECINT_NONE     0x00
3128
#define     USBVECINT_PWR_DROP 0x02
3129
#define     USBVECINT_PLL_LOCK 0x04
3130
#define     USBVECINT_PLL_SIGNAL 0x06
3131
#define     USBVECINT_PLL_RANGE 0x08
3132
#define     USBVECINT_PWR_VBUSOn 0x0A
3133
#define     USBVECINT_PWR_VBUSOff 0x0C
3134
#define     USBVECINT_USB_TIMESTAMP 0x10
3135
#define     USBVECINT_INPUT_ENDPOINT0 0x12
3136
#define     USBVECINT_OUTPUT_ENDPOINT0 0x14
3137
#define     USBVECINT_RSTR     0x16
3138
#define     USBVECINT_SUSR     0x18
3139
#define     USBVECINT_RESR     0x1A
3140
#define     USBVECINT_SETUP_PACKET_RECEIVED 0x20
3141
#define     USBVECINT_STPOW_PACKET_RECEIVED 0x22
3142
#define     USBVECINT_INPUT_ENDPOINT1 0x24
3143
#define     USBVECINT_INPUT_ENDPOINT2 0x26
3144
#define     USBVECINT_INPUT_ENDPOINT3 0x28
3145
#define     USBVECINT_INPUT_ENDPOINT4 0x2A
3146
#define     USBVECINT_INPUT_ENDPOINT5 0x2C
3147
#define     USBVECINT_INPUT_ENDPOINT6 0x2E
3148
#define     USBVECINT_INPUT_ENDPOINT7 0x30
3149
#define     USBVECINT_OUTPUT_ENDPOINT1 0x32
3150
#define     USBVECINT_OUTPUT_ENDPOINT2 0x34
3151
#define     USBVECINT_OUTPUT_ENDPOINT3 0x36
3152
#define     USBVECINT_OUTPUT_ENDPOINT4 0x38
3153
#define     USBVECINT_OUTPUT_ENDPOINT5 0x3A
3154
#define     USBVECINT_OUTPUT_ENDPOINT6 0x3C
3155
#define     USBVECINT_OUTPUT_ENDPOINT7 0x3E
3156
 
3157
 
3158
/* ========================================================================= */
3159
/* USB Operation Registers */
3160
/* ========================================================================= */
3161
 
3162
SFR_8BIT(USBIEPSIZXY_7);                      /* Input Endpoint_7: X/Y-buffer size  */
3163
SFR_8BIT(USBIEPBCTY_7);                       /* Input Endpoint_7: Y-byte count  */
3164
SFR_8BIT(USBIEPBBAY_7);                       /* Input Endpoint_7: Y-buffer base addr.  */
3165
//sfrb    Spare    (0x23FC)   /* Not used  */
3166
//sfrb    Spare    (0x23FB)   /* Not used  */
3167
SFR_8BIT(USBIEPBCTX_7);                       /* Input Endpoint_7: X-byte count  */
3168
SFR_8BIT(USBIEPBBAX_7);                       /* Input Endpoint_7: X-buffer base addr. */
3169
SFR_8BIT(USBIEPCNF_7);                        /* Input Endpoint_7: Configuration  */
3170
SFR_8BIT(USBIEPSIZXY_6);                      /* Input Endpoint_6: X/Y-buffer size  */
3171
SFR_8BIT(USBIEPBCTY_6);                       /* Input Endpoint_6: Y-byte count */
3172
SFR_8BIT(USBIEPBBAY_6);                       /* Input Endpoint_6: Y-buffer base addr. */
3173
//sfrb    Spare    (0x23F4)   /* Not used  */
3174
//sfrb    Spare    (0x23F3)   /* Not used  */
3175
SFR_8BIT(USBIEPBCTX_6);                       /* Input Endpoint_6: X-byte count */
3176
SFR_8BIT(USBIEPBBAX_6);                       /* Input Endpoint_6: X-buffer base addr. */
3177
SFR_8BIT(USBIEPCNF_6);                        /* Input Endpoint_6: Configuration */
3178
SFR_8BIT(USBIEPSIZXY_5);                      /* Input Endpoint_5: X/Y-buffer size */
3179
SFR_8BIT(USBIEPBCTY_5);                       /* Input Endpoint_5: Y-byte count */
3180
SFR_8BIT(USBIEPBBAY_5);                       /* Input Endpoint_5: Y-buffer base addr. */
3181
//sfrb    Spare    (0x23EC)   /* Not used */
3182
//sfrb    Spare    (0x23EB)   /* Not used */
3183
SFR_8BIT(USBIEPBCTX_5);                       /* Input Endpoint_5: X-byte count */
3184
SFR_8BIT(USBIEPBBAX_5);                       /* Input Endpoint_5: X-buffer base addr. */
3185
SFR_8BIT(USBIEPCNF_5);                        /* Input Endpoint_5: Configuration */
3186
SFR_8BIT(USBIEPSIZXY_4);                      /* Input Endpoint_4: X/Y-buffer size */
3187
SFR_8BIT(USBIEPBCTY_4);                       /* Input Endpoint_4: Y-byte count */
3188
SFR_8BIT(USBIEPBBAY_4);                       /* Input Endpoint_4: Y-buffer base addr. */
3189
//sfrb    Spare    (0x23E4)   /* Not used */
3190
//sfrb    Spare    (0x23E3)   /* Not used */
3191
SFR_8BIT(USBIEPBCTX_4);                       /* Input Endpoint_4: X-byte count */
3192
SFR_8BIT(USBIEPBBAX_4);                       /* Input Endpoint_4: X-buffer base addr. */
3193
SFR_8BIT(USBIEPCNF_4);                        /* Input Endpoint_4: Configuration */
3194
SFR_8BIT(USBIEPSIZXY_3);                      /* Input Endpoint_3: X/Y-buffer size */
3195
SFR_8BIT(USBIEPBCTY_3);                       /* Input Endpoint_3: Y-byte count */
3196
SFR_8BIT(USBIEPBBAY_3);                       /* Input Endpoint_3: Y-buffer base addr. */
3197
//sfrb    Spare    (0x23DC)   /* Not used */
3198
//sfrb    Spare    (0x23DB)   /* Not used */
3199
SFR_8BIT(USBIEPBCTX_3);                       /* Input Endpoint_3: X-byte count */
3200
SFR_8BIT(USBIEPBBAX_3);                       /* Input Endpoint_3: X-buffer base addr. */
3201
SFR_8BIT(USBIEPCNF_3);                        /* Input Endpoint_3: Configuration */
3202
SFR_8BIT(USBIEPSIZXY_2);                      /* Input Endpoint_2: X/Y-buffer size */
3203
SFR_8BIT(USBIEPBCTY_2);                       /* Input Endpoint_2: Y-byte count */
3204
SFR_8BIT(USBIEPBBAY_2);                       /* Input Endpoint_2: Y-buffer base addr. */
3205
//sfrb    Spare    (0x23D4)   /* Not used */
3206
//sfrb    Spare    (0x23D3)   /* Not used */
3207
SFR_8BIT(USBIEPBCTX_2);                       /* Input Endpoint_2: X-byte count */
3208
SFR_8BIT(USBIEPBBAX_2);                       /* Input Endpoint_2: X-buffer base addr. */
3209
SFR_8BIT(USBIEPCNF_2);                        /* Input Endpoint_2: Configuration */
3210
SFR_8BIT(USBIEPSIZXY_1);                      /* Input Endpoint_1: X/Y-buffer size */
3211
SFR_8BIT(USBIEPBCTY_1);                       /* Input Endpoint_1: Y-byte count */
3212
SFR_8BIT(USBIEPBBAY_1);                       /* Input Endpoint_1: Y-buffer base addr. */
3213
//sfrb    Spare    (0x23CC)   /* Not used */
3214
//sfrb    Spare    (0x23CB)   /* Not used */
3215
SFR_8BIT(USBIEPBCTX_1);                       /* Input Endpoint_1: X-byte count */
3216
SFR_8BIT(USBIEPBBAX_1);                       /* Input Endpoint_1: X-buffer base addr. */
3217
SFR_8BIT(USBIEPCNF_1);                        /* Input Endpoint_1: Configuration */
3218
//sfrb       (0x23C7)   0x0000 */
3219
//sfrb     RESERVED      (0x1C00)    /* */
3220
//sfrb       (0x23C0)   0x0000 */
3221
SFR_8BIT(USBOEPSIZXY_7);                      /* Output Endpoint_7: X/Y-buffer size */
3222
SFR_8BIT(USBOEPBCTY_7);                       /* Output Endpoint_7: Y-byte count */
3223
SFR_8BIT(USBOEPBBAY_7);                       /* Output Endpoint_7: Y-buffer base addr. */
3224
//sfrb    Spare    (0x23BC)   /* Not used */
3225
//sfrb    Spare    (0x23BB)   /* Not used */
3226
SFR_8BIT(USBOEPBCTX_7);                       /* Output Endpoint_7: X-byte count */
3227
SFR_8BIT(USBOEPBBAX_7);                       /* Output Endpoint_7: X-buffer base addr. */
3228
SFR_8BIT(USBOEPCNF_7);                        /* Output Endpoint_7: Configuration */
3229
SFR_8BIT(USBOEPSIZXY_6);                      /* Output Endpoint_6: X/Y-buffer size */
3230
SFR_8BIT(USBOEPBCTY_6);                       /* Output Endpoint_6: Y-byte count */
3231
SFR_8BIT(USBOEPBBAY_6);                       /* Output Endpoint_6: Y-buffer base addr. */
3232
//sfrb    Spare    (0x23B4)   /* Not used */
3233
//sfrb    Spare    (0x23B3)   /* Not used */
3234
SFR_8BIT(USBOEPBCTX_6);                       /* Output Endpoint_6: X-byte count */
3235
SFR_8BIT(USBOEPBBAX_6);                       /* Output Endpoint_6: X-buffer base addr. */
3236
SFR_8BIT(USBOEPCNF_6);                        /* Output Endpoint_6: Configuration */
3237
SFR_8BIT(USBOEPSIZXY_5);                      /* Output Endpoint_5: X/Y-buffer size */
3238
SFR_8BIT(USBOEPBCTY_5);                       /* Output Endpoint_5: Y-byte count */
3239
SFR_8BIT(USBOEPBBAY_5);                       /* Output Endpoint_5: Y-buffer base addr. */
3240
//sfrb    Spare    (0x23AC)   /* Not used */
3241
//sfrb    Spare    (0x23AB)   /* Not used */
3242
SFR_8BIT(USBOEPBCTX_5);                       /* Output Endpoint_5: X-byte count */
3243
SFR_8BIT(USBOEPBBAX_5);                       /* Output Endpoint_5: X-buffer base addr. */
3244
SFR_8BIT(USBOEPCNF_5);                        /* Output Endpoint_5: Configuration */
3245
SFR_8BIT(USBOEPSIZXY_4);                      /* Output Endpoint_4: X/Y-buffer size */
3246
SFR_8BIT(USBOEPBCTY_4);                       /* Output Endpoint_4: Y-byte count */
3247
SFR_8BIT(USBOEPBBAY_4);                       /* Output Endpoint_4: Y-buffer base addr. */
3248
//sfrb    Spare    (0x23A4)   /* Not used */
3249
//sfrb    Spare    (0x23A3)   /* Not used */
3250
SFR_8BIT(USBOEPBCTX_4);                       /* Output Endpoint_4: X-byte count */
3251
SFR_8BIT(USBOEPBBAX_4);                       /* Output Endpoint_4: X-buffer base addr. */
3252
SFR_8BIT(USBOEPCNF_4);                        /* Output Endpoint_4: Configuration */
3253
SFR_8BIT(USBOEPSIZXY_3);                      /* Output Endpoint_3: X/Y-buffer size */
3254
SFR_8BIT(USBOEPBCTY_3);                       /* Output Endpoint_3: Y-byte count */
3255
SFR_8BIT(USBOEPBBAY_3);                       /* Output Endpoint_3: Y-buffer base addr. */
3256
//sfrb    Spare    (0x239C)   /* Not used */
3257
//sfrb    Spare    (0x239B)   /* Not used */
3258
SFR_8BIT(USBOEPBCTX_3);                       /* Output Endpoint_3: X-byte count */
3259
SFR_8BIT(USBOEPBBAX_3);                       /* Output Endpoint_3: X-buffer base addr. */
3260
SFR_8BIT(USBOEPCNF_3);                        /* Output Endpoint_3: Configuration */
3261
SFR_8BIT(USBOEPSIZXY_2);                      /* Output Endpoint_2: X/Y-buffer size */
3262
SFR_8BIT(USBOEPBCTY_2);                       /* Output Endpoint_2: Y-byte count */
3263
SFR_8BIT(USBOEPBBAY_2);                       /* Output Endpoint_2: Y-buffer base addr. */
3264
//sfrb    Spare    (0x2394)   /* Not used */
3265
//sfrb    Spare    (0x2393)   /* Not used */
3266
SFR_8BIT(USBOEPBCTX_2);                       /* Output Endpoint_2: X-byte count */
3267
SFR_8BIT(USBOEPBBAX_2);                       /* Output Endpoint_2: X-buffer base addr. */
3268
SFR_8BIT(USBOEPCNF_2);                        /* Output Endpoint_2: Configuration */
3269
SFR_8BIT(USBOEPSIZXY_1);                      /* Output Endpoint_1: X/Y-buffer size */
3270
SFR_8BIT(USBOEPBCTY_1);                       /* Output Endpoint_1: Y-byte count */
3271
SFR_8BIT(USBOEPBBAY_1);                       /* Output Endpoint_1: Y-buffer base addr. */
3272
//sfrb    Spare    (0x238C)   /* Not used */
3273
//sfrb    Spare    (0x238B)   /* Not used */
3274
SFR_8BIT(USBOEPBCTX_1);                       /* Output Endpoint_1: X-byte count */
3275
SFR_8BIT(USBOEPBBAX_1);                       /* Output Endpoint_1: X-buffer base addr. */
3276
SFR_8BIT(USBOEPCNF_1);                        /* Output Endpoint_1: Configuration */
3277
SFR_8BIT(USBSUBLK);                           /* Setup Packet Block */
3278
SFR_8BIT(USBIEP0BUF);                         /* Input endpoint_0 buffer */
3279
SFR_8BIT(USBOEP0BUF);                         /* Output endpoint_0 buffer */
3280
SFR_8BIT(USBTOPBUFF);                         /* Top of buffer space */
3281
//         (1904 Bytes)               /* Buffer space */
3282
SFR_8BIT(USBSTABUFF);                         /* Start of buffer space */
3283
 
3284
/* USBIEPCNF_n Control Bits */
3285
/* USBOEPCNF_n Control Bits */
3286
//#define RESERVED       (0x0001)  /* USB -  */
3287
//#define RESERVED       (0x0001)  /* USB -  */
3288
#define DBUF                   (0x0010)       /* USB - Double Buffer Enable */
3289
//#define RESERVED       (0x0040)  /* USB -  */
3290
 
3291
/* USBIEPBCNT_n Control Bits */
3292
/* USBOEPBCNT_n Control Bits */
3293
#define CNT4                   (0x0010)       /* USB - Byte Count Bit 3 */
3294
#define CNT5                   (0x0020)       /* USB - Byte Count Bit 3 */
3295
#define CNT6                   (0x0040)       /* USB - Byte Count Bit 3 */
3296
/************************************************************
3297
* UNIFIED CLOCK SYSTEM
3298
************************************************************/
3299
#define __MSP430_HAS_UCS__                    /* Definition to show that Module is available */
3300
#define __MSP430_BASEADDRESS_UCS__ 0x0160
3301
 
3302
SFR_16BIT(UCSCTL0);                           /* UCS Control Register 0 */
3303
SFR_8BIT(UCSCTL0_L);                          /* UCS Control Register 0 */
3304
SFR_8BIT(UCSCTL0_H);                          /* UCS Control Register 0 */
3305
SFR_16BIT(UCSCTL1);                           /* UCS Control Register 1 */
3306
SFR_8BIT(UCSCTL1_L);                          /* UCS Control Register 1 */
3307
SFR_8BIT(UCSCTL1_H);                          /* UCS Control Register 1 */
3308
SFR_16BIT(UCSCTL2);                           /* UCS Control Register 2 */
3309
SFR_8BIT(UCSCTL2_L);                          /* UCS Control Register 2 */
3310
SFR_8BIT(UCSCTL2_H);                          /* UCS Control Register 2 */
3311
SFR_16BIT(UCSCTL3);                           /* UCS Control Register 3 */
3312
SFR_8BIT(UCSCTL3_L);                          /* UCS Control Register 3 */
3313
SFR_8BIT(UCSCTL3_H);                          /* UCS Control Register 3 */
3314
SFR_16BIT(UCSCTL4);                           /* UCS Control Register 4 */
3315
SFR_8BIT(UCSCTL4_L);                          /* UCS Control Register 4 */
3316
SFR_8BIT(UCSCTL4_H);                          /* UCS Control Register 4 */
3317
SFR_16BIT(UCSCTL5);                           /* UCS Control Register 5 */
3318
SFR_8BIT(UCSCTL5_L);                          /* UCS Control Register 5 */
3319
SFR_8BIT(UCSCTL5_H);                          /* UCS Control Register 5 */
3320
SFR_16BIT(UCSCTL6);                           /* UCS Control Register 6 */
3321
SFR_8BIT(UCSCTL6_L);                          /* UCS Control Register 6 */
3322
SFR_8BIT(UCSCTL6_H);                          /* UCS Control Register 6 */
3323
SFR_16BIT(UCSCTL7);                           /* UCS Control Register 7 */
3324
SFR_8BIT(UCSCTL7_L);                          /* UCS Control Register 7 */
3325
SFR_8BIT(UCSCTL7_H);                          /* UCS Control Register 7 */
3326
SFR_16BIT(UCSCTL8);                           /* UCS Control Register 8 */
3327
SFR_8BIT(UCSCTL8_L);                          /* UCS Control Register 8 */
3328
SFR_8BIT(UCSCTL8_H);                          /* UCS Control Register 8 */
3329
 
3330
/* UCSCTL0 Control Bits */
3331
//#define RESERVED            (0x0001)    /* RESERVED */
3332
//#define RESERVED            (0x0002)    /* RESERVED */
3333
//#define RESERVED            (0x0004)    /* RESERVED */
3334
#define MOD0                   (0x0008)       /* Modulation Bit Counter Bit : 0 */
3335
#define MOD1                   (0x0010)       /* Modulation Bit Counter Bit : 1 */
3336
#define MOD2                   (0x0020)       /* Modulation Bit Counter Bit : 2 */
3337
#define MOD3                   (0x0040)       /* Modulation Bit Counter Bit : 3 */
3338
#define MOD4                   (0x0080)       /* Modulation Bit Counter Bit : 4 */
3339
#define DCO0                   (0x0100)       /* DCO TAP Bit : 0 */
3340
#define DCO1                   (0x0200)       /* DCO TAP Bit : 1 */
3341
#define DCO2                   (0x0400)       /* DCO TAP Bit : 2 */
3342
#define DCO3                   (0x0800)       /* DCO TAP Bit : 3 */
3343
#define DCO4                   (0x1000)       /* DCO TAP Bit : 4 */
3344
//#define RESERVED            (0x2000)    /* RESERVED */
3345
//#define RESERVED            (0x4000)    /* RESERVED */
3346
//#define RESERVED            (0x8000)    /* RESERVED */
3347
 
3348
/* UCSCTL0 Control Bits */
3349
//#define RESERVED            (0x0001)    /* RESERVED */
3350
//#define RESERVED            (0x0002)    /* RESERVED */
3351
//#define RESERVED            (0x0004)    /* RESERVED */
3352
#define MOD0_L                 (0x0008)       /* Modulation Bit Counter Bit : 0 */
3353
#define MOD1_L                 (0x0010)       /* Modulation Bit Counter Bit : 1 */
3354
#define MOD2_L                 (0x0020)       /* Modulation Bit Counter Bit : 2 */
3355
#define MOD3_L                 (0x0040)       /* Modulation Bit Counter Bit : 3 */
3356
#define MOD4_L                 (0x0080)       /* Modulation Bit Counter Bit : 4 */
3357
//#define RESERVED            (0x2000)    /* RESERVED */
3358
//#define RESERVED            (0x4000)    /* RESERVED */
3359
//#define RESERVED            (0x8000)    /* RESERVED */
3360
 
3361
/* UCSCTL0 Control Bits */
3362
//#define RESERVED            (0x0001)    /* RESERVED */
3363
//#define RESERVED            (0x0002)    /* RESERVED */
3364
//#define RESERVED            (0x0004)    /* RESERVED */
3365
#define DCO0_H                 (0x0001)       /* DCO TAP Bit : 0 */
3366
#define DCO1_H                 (0x0002)       /* DCO TAP Bit : 1 */
3367
#define DCO2_H                 (0x0004)       /* DCO TAP Bit : 2 */
3368
#define DCO3_H                 (0x0008)       /* DCO TAP Bit : 3 */
3369
#define DCO4_H                 (0x0010)       /* DCO TAP Bit : 4 */
3370
//#define RESERVED            (0x2000)    /* RESERVED */
3371
//#define RESERVED            (0x4000)    /* RESERVED */
3372
//#define RESERVED            (0x8000)    /* RESERVED */
3373
 
3374
/* UCSCTL1 Control Bits */
3375
#define DISMOD                 (0x0001)       /* Disable Modulation */
3376
//#define RESERVED            (0x0002)    /* RESERVED */
3377
//#define RESERVED            (0x0004)    /* RESERVED */
3378
//#define RESERVED            (0x0008)    /* RESERVED */
3379
#define DCORSEL0               (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3380
#define DCORSEL1               (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3381
#define DCORSEL2               (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3382
//#define RESERVED            (0x0080)    /* RESERVED */
3383
//#define RESERVED            (0x0100)    /* RESERVED */
3384
//#define RESERVED            (0x0200)    /* RESERVED */
3385
//#define RESERVED            (0x0400)    /* RESERVED */
3386
//#define RESERVED            (0x0800)    /* RESERVED */
3387
//#define RESERVED            (0x1000)    /* RESERVED */
3388
//#define RESERVED            (0x2000)    /* RESERVED */
3389
//#define RESERVED            (0x4000)    /* RESERVED */
3390
//#define RESERVED            (0x8000)    /* RESERVED */
3391
 
3392
/* UCSCTL1 Control Bits */
3393
#define DISMOD_L               (0x0001)       /* Disable Modulation */
3394
//#define RESERVED            (0x0002)    /* RESERVED */
3395
//#define RESERVED            (0x0004)    /* RESERVED */
3396
//#define RESERVED            (0x0008)    /* RESERVED */
3397
#define DCORSEL0_L             (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3398
#define DCORSEL1_L             (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3399
#define DCORSEL2_L             (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3400
//#define RESERVED            (0x0080)    /* RESERVED */
3401
//#define RESERVED            (0x0100)    /* RESERVED */
3402
//#define RESERVED            (0x0200)    /* RESERVED */
3403
//#define RESERVED            (0x0400)    /* RESERVED */
3404
//#define RESERVED            (0x0800)    /* RESERVED */
3405
//#define RESERVED            (0x1000)    /* RESERVED */
3406
//#define RESERVED            (0x2000)    /* RESERVED */
3407
//#define RESERVED            (0x4000)    /* RESERVED */
3408
//#define RESERVED            (0x8000)    /* RESERVED */
3409
 
3410
/* UCSCTL1 Control Bits */
3411
//#define RESERVED            (0x0002)    /* RESERVED */
3412
//#define RESERVED            (0x0004)    /* RESERVED */
3413
//#define RESERVED            (0x0008)    /* RESERVED */
3414
//#define RESERVED            (0x0080)    /* RESERVED */
3415
//#define RESERVED            (0x0100)    /* RESERVED */
3416
//#define RESERVED            (0x0200)    /* RESERVED */
3417
//#define RESERVED            (0x0400)    /* RESERVED */
3418
//#define RESERVED            (0x0800)    /* RESERVED */
3419
//#define RESERVED            (0x1000)    /* RESERVED */
3420
//#define RESERVED            (0x2000)    /* RESERVED */
3421
//#define RESERVED            (0x4000)    /* RESERVED */
3422
//#define RESERVED            (0x8000)    /* RESERVED */
3423
 
3424
#define DCORSEL_0              (0x0000)       /* DCO RSEL 0 */
3425
#define DCORSEL_1              (0x0010)       /* DCO RSEL 1 */
3426
#define DCORSEL_2              (0x0020)       /* DCO RSEL 2 */
3427
#define DCORSEL_3              (0x0030)       /* DCO RSEL 3 */
3428
#define DCORSEL_4              (0x0040)       /* DCO RSEL 4 */
3429
#define DCORSEL_5              (0x0050)       /* DCO RSEL 5 */
3430
#define DCORSEL_6              (0x0060)       /* DCO RSEL 6 */
3431
#define DCORSEL_7              (0x0070)       /* DCO RSEL 7 */
3432
 
3433
/* UCSCTL2 Control Bits */
3434
#define FLLN0                  (0x0001)       /* FLL Multipier Bit : 0 */
3435
#define FLLN1                  (0x0002)       /* FLL Multipier Bit : 1 */
3436
#define FLLN2                  (0x0004)       /* FLL Multipier Bit : 2 */
3437
#define FLLN3                  (0x0008)       /* FLL Multipier Bit : 3 */
3438
#define FLLN4                  (0x0010)       /* FLL Multipier Bit : 4 */
3439
#define FLLN5                  (0x0020)       /* FLL Multipier Bit : 5 */
3440
#define FLLN6                  (0x0040)       /* FLL Multipier Bit : 6 */
3441
#define FLLN7                  (0x0080)       /* FLL Multipier Bit : 7 */
3442
#define FLLN8                  (0x0100)       /* FLL Multipier Bit : 8 */
3443
#define FLLN9                  (0x0200)       /* FLL Multipier Bit : 9 */
3444
//#define RESERVED            (0x0400)    /* RESERVED */
3445
//#define RESERVED            (0x0800)    /* RESERVED */
3446
#define FLLD0                  (0x1000)       /* Loop Divider Bit : 0 */
3447
#define FLLD1                  (0x2000)       /* Loop Divider Bit : 1 */
3448
#define FLLD2                  (0x4000)       /* Loop Divider Bit : 1 */
3449
//#define RESERVED            (0x8000)    /* RESERVED */
3450
 
3451
/* UCSCTL2 Control Bits */
3452
#define FLLN0_L                (0x0001)       /* FLL Multipier Bit : 0 */
3453
#define FLLN1_L                (0x0002)       /* FLL Multipier Bit : 1 */
3454
#define FLLN2_L                (0x0004)       /* FLL Multipier Bit : 2 */
3455
#define FLLN3_L                (0x0008)       /* FLL Multipier Bit : 3 */
3456
#define FLLN4_L                (0x0010)       /* FLL Multipier Bit : 4 */
3457
#define FLLN5_L                (0x0020)       /* FLL Multipier Bit : 5 */
3458
#define FLLN6_L                (0x0040)       /* FLL Multipier Bit : 6 */
3459
#define FLLN7_L                (0x0080)       /* FLL Multipier Bit : 7 */
3460
//#define RESERVED            (0x0400)    /* RESERVED */
3461
//#define RESERVED            (0x0800)    /* RESERVED */
3462
//#define RESERVED            (0x8000)    /* RESERVED */
3463
 
3464
/* UCSCTL2 Control Bits */
3465
#define FLLN8_H                (0x0001)       /* FLL Multipier Bit : 8 */
3466
#define FLLN9_H                (0x0002)       /* FLL Multipier Bit : 9 */
3467
//#define RESERVED            (0x0400)    /* RESERVED */
3468
//#define RESERVED            (0x0800)    /* RESERVED */
3469
#define FLLD0_H                (0x0010)       /* Loop Divider Bit : 0 */
3470
#define FLLD1_H                (0x0020)       /* Loop Divider Bit : 1 */
3471
#define FLLD2_H                (0x0040)       /* Loop Divider Bit : 1 */
3472
//#define RESERVED            (0x8000)    /* RESERVED */
3473
 
3474
#define FLLD_0                 (0x0000)       /* Multiply Selected Loop Freq. 1 */
3475
#define FLLD_1                 (0x1000)       /* Multiply Selected Loop Freq. 2 */
3476
#define FLLD_2                 (0x2000)       /* Multiply Selected Loop Freq. 4 */
3477
#define FLLD_3                 (0x3000)       /* Multiply Selected Loop Freq. 8 */
3478
#define FLLD_4                 (0x4000)       /* Multiply Selected Loop Freq. 16 */
3479
#define FLLD_5                 (0x5000)       /* Multiply Selected Loop Freq. 32 */
3480
#define FLLD_6                 (0x6000)       /* Multiply Selected Loop Freq. 32 */
3481
#define FLLD_7                 (0x7000)       /* Multiply Selected Loop Freq. 32 */
3482
#define FLLD__1                (0x0000)       /* Multiply Selected Loop Freq. By 1 */
3483
#define FLLD__2                (0x1000)       /* Multiply Selected Loop Freq. By 2 */
3484
#define FLLD__4                (0x2000)       /* Multiply Selected Loop Freq. By 4 */
3485
#define FLLD__8                (0x3000)       /* Multiply Selected Loop Freq. By 8 */
3486
#define FLLD__16               (0x4000)       /* Multiply Selected Loop Freq. By 16 */
3487
#define FLLD__32               (0x5000)       /* Multiply Selected Loop Freq. By 32 */
3488
 
3489
/* UCSCTL3 Control Bits */
3490
#define FLLREFDIV0             (0x0001)       /* Reference Divider Bit : 0 */
3491
#define FLLREFDIV1             (0x0002)       /* Reference Divider Bit : 1 */
3492
#define FLLREFDIV2             (0x0004)       /* Reference Divider Bit : 2 */
3493
//#define RESERVED            (0x0008)    /* RESERVED */
3494
#define SELREF0                (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3495
#define SELREF1                (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3496
#define SELREF2                (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3497
//#define RESERVED            (0x0080)    /* RESERVED */
3498
//#define RESERVED            (0x0100)    /* RESERVED */
3499
//#define RESERVED            (0x0200)    /* RESERVED */
3500
//#define RESERVED            (0x0400)    /* RESERVED */
3501
//#define RESERVED            (0x0800)    /* RESERVED */
3502
//#define RESERVED            (0x1000)    /* RESERVED */
3503
//#define RESERVED            (0x2000)    /* RESERVED */
3504
//#define RESERVED            (0x4000)    /* RESERVED */
3505
//#define RESERVED            (0x8000)    /* RESERVED */
3506
 
3507
/* UCSCTL3 Control Bits */
3508
#define FLLREFDIV0_L           (0x0001)       /* Reference Divider Bit : 0 */
3509
#define FLLREFDIV1_L           (0x0002)       /* Reference Divider Bit : 1 */
3510
#define FLLREFDIV2_L           (0x0004)       /* Reference Divider Bit : 2 */
3511
//#define RESERVED            (0x0008)    /* RESERVED */
3512
#define SELREF0_L              (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3513
#define SELREF1_L              (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3514
#define SELREF2_L              (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3515
//#define RESERVED            (0x0080)    /* RESERVED */
3516
//#define RESERVED            (0x0100)    /* RESERVED */
3517
//#define RESERVED            (0x0200)    /* RESERVED */
3518
//#define RESERVED            (0x0400)    /* RESERVED */
3519
//#define RESERVED            (0x0800)    /* RESERVED */
3520
//#define RESERVED            (0x1000)    /* RESERVED */
3521
//#define RESERVED            (0x2000)    /* RESERVED */
3522
//#define RESERVED            (0x4000)    /* RESERVED */
3523
//#define RESERVED            (0x8000)    /* RESERVED */
3524
 
3525
/* UCSCTL3 Control Bits */
3526
//#define RESERVED            (0x0008)    /* RESERVED */
3527
//#define RESERVED            (0x0080)    /* RESERVED */
3528
//#define RESERVED            (0x0100)    /* RESERVED */
3529
//#define RESERVED            (0x0200)    /* RESERVED */
3530
//#define RESERVED            (0x0400)    /* RESERVED */
3531
//#define RESERVED            (0x0800)    /* RESERVED */
3532
//#define RESERVED            (0x1000)    /* RESERVED */
3533
//#define RESERVED            (0x2000)    /* RESERVED */
3534
//#define RESERVED            (0x4000)    /* RESERVED */
3535
//#define RESERVED            (0x8000)    /* RESERVED */
3536
 
3537
#define FLLREFDIV_0            (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3538
#define FLLREFDIV_1            (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3539
#define FLLREFDIV_2            (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3540
#define FLLREFDIV_3            (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3541
#define FLLREFDIV_4            (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3542
#define FLLREFDIV_5            (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3543
#define FLLREFDIV_6            (0x0006)       /* Reference Divider: f(LFCLK)/16 */
3544
#define FLLREFDIV_7            (0x0007)       /* Reference Divider: f(LFCLK)/16 */
3545
#define FLLREFDIV__1           (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3546
#define FLLREFDIV__2           (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3547
#define FLLREFDIV__4           (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3548
#define FLLREFDIV__8           (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3549
#define FLLREFDIV__12          (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3550
#define FLLREFDIV__16          (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3551
#define SELREF_0               (0x0000)       /* FLL Reference Clock Select 0 */
3552
#define SELREF_1               (0x0010)       /* FLL Reference Clock Select 1 */
3553
#define SELREF_2               (0x0020)       /* FLL Reference Clock Select 2 */
3554
#define SELREF_3               (0x0030)       /* FLL Reference Clock Select 3 */
3555
#define SELREF_4               (0x0040)       /* FLL Reference Clock Select 4 */
3556
#define SELREF_5               (0x0050)       /* FLL Reference Clock Select 5 */
3557
#define SELREF_6               (0x0060)       /* FLL Reference Clock Select 6 */
3558
#define SELREF_7               (0x0070)       /* FLL Reference Clock Select 7 */
3559
#define SELREF__XT1CLK         (0x0000)       /* Multiply Selected Loop Freq. By XT1CLK */
3560
#define SELREF__REFOCLK        (0x0020)       /* Multiply Selected Loop Freq. By REFOCLK */
3561
#define SELREF__XT2CLK         (0x0050)       /* Multiply Selected Loop Freq. By XT2CLK */
3562
 
3563
/* UCSCTL4 Control Bits */
3564
#define SELM0                  (0x0001)       /* MCLK Source Select Bit: 0 */
3565
#define SELM1                  (0x0002)       /* MCLK Source Select Bit: 1 */
3566
#define SELM2                  (0x0004)       /* MCLK Source Select Bit: 2 */
3567
//#define RESERVED            (0x0008)    /* RESERVED */
3568
#define SELS0                  (0x0010)       /* SMCLK Source Select Bit: 0 */
3569
#define SELS1                  (0x0020)       /* SMCLK Source Select Bit: 1 */
3570
#define SELS2                  (0x0040)       /* SMCLK Source Select Bit: 2 */
3571
//#define RESERVED            (0x0080)    /* RESERVED */
3572
#define SELA0                  (0x0100)       /* ACLK Source Select Bit: 0 */
3573
#define SELA1                  (0x0200)       /* ACLK Source Select Bit: 1 */
3574
#define SELA2                  (0x0400)       /* ACLK Source Select Bit: 2 */
3575
//#define RESERVED            (0x0800)    /* RESERVED */
3576
//#define RESERVED            (0x1000)    /* RESERVED */
3577
//#define RESERVED            (0x2000)    /* RESERVED */
3578
//#define RESERVED            (0x4000)    /* RESERVED */
3579
//#define RESERVED            (0x8000)    /* RESERVED */
3580
 
3581
/* UCSCTL4 Control Bits */
3582
#define SELM0_L                (0x0001)       /* MCLK Source Select Bit: 0 */
3583
#define SELM1_L                (0x0002)       /* MCLK Source Select Bit: 1 */
3584
#define SELM2_L                (0x0004)       /* MCLK Source Select Bit: 2 */
3585
//#define RESERVED            (0x0008)    /* RESERVED */
3586
#define SELS0_L                (0x0010)       /* SMCLK Source Select Bit: 0 */
3587
#define SELS1_L                (0x0020)       /* SMCLK Source Select Bit: 1 */
3588
#define SELS2_L                (0x0040)       /* SMCLK Source Select Bit: 2 */
3589
//#define RESERVED            (0x0080)    /* RESERVED */
3590
//#define RESERVED            (0x0800)    /* RESERVED */
3591
//#define RESERVED            (0x1000)    /* RESERVED */
3592
//#define RESERVED            (0x2000)    /* RESERVED */
3593
//#define RESERVED            (0x4000)    /* RESERVED */
3594
//#define RESERVED            (0x8000)    /* RESERVED */
3595
 
3596
/* UCSCTL4 Control Bits */
3597
//#define RESERVED            (0x0008)    /* RESERVED */
3598
//#define RESERVED            (0x0080)    /* RESERVED */
3599
#define SELA0_H                (0x0001)       /* ACLK Source Select Bit: 0 */
3600
#define SELA1_H                (0x0002)       /* ACLK Source Select Bit: 1 */
3601
#define SELA2_H                (0x0004)       /* ACLK Source Select Bit: 2 */
3602
//#define RESERVED            (0x0800)    /* RESERVED */
3603
//#define RESERVED            (0x1000)    /* RESERVED */
3604
//#define RESERVED            (0x2000)    /* RESERVED */
3605
//#define RESERVED            (0x4000)    /* RESERVED */
3606
//#define RESERVED            (0x8000)    /* RESERVED */
3607
 
3608
#define SELM_0                 (0x0000)       /* MCLK Source Select 0 */
3609
#define SELM_1                 (0x0001)       /* MCLK Source Select 1 */
3610
#define SELM_2                 (0x0002)       /* MCLK Source Select 2 */
3611
#define SELM_3                 (0x0003)       /* MCLK Source Select 3 */
3612
#define SELM_4                 (0x0004)       /* MCLK Source Select 4 */
3613
#define SELM_5                 (0x0005)       /* MCLK Source Select 5 */
3614
#define SELM_6                 (0x0006)       /* MCLK Source Select 6 */
3615
#define SELM_7                 (0x0007)       /* MCLK Source Select 7 */
3616
#define SELM__XT1CLK           (0x0000)       /* MCLK Source Select XT1CLK */
3617
#define SELM__VLOCLK           (0x0001)       /* MCLK Source Select VLOCLK */
3618
#define SELM__REFOCLK          (0x0002)       /* MCLK Source Select REFOCLK */
3619
#define SELM__DCOCLK           (0x0003)       /* MCLK Source Select DCOCLK */
3620
#define SELM__DCOCLKDIV        (0x0004)       /* MCLK Source Select DCOCLKDIV */
3621
#define SELM__XT2CLK           (0x0005)       /* MCLK Source Select XT2CLK */
3622
 
3623
#define SELS_0                 (0x0000)       /* SMCLK Source Select 0 */
3624
#define SELS_1                 (0x0010)       /* SMCLK Source Select 1 */
3625
#define SELS_2                 (0x0020)       /* SMCLK Source Select 2 */
3626
#define SELS_3                 (0x0030)       /* SMCLK Source Select 3 */
3627
#define SELS_4                 (0x0040)       /* SMCLK Source Select 4 */
3628
#define SELS_5                 (0x0050)       /* SMCLK Source Select 5 */
3629
#define SELS_6                 (0x0060)       /* SMCLK Source Select 6 */
3630
#define SELS_7                 (0x0070)       /* SMCLK Source Select 7 */
3631
#define SELS__XT1CLK           (0x0000)       /* SMCLK Source Select XT1CLK */
3632
#define SELS__VLOCLK           (0x0010)       /* SMCLK Source Select VLOCLK */
3633
#define SELS__REFOCLK          (0x0020)       /* SMCLK Source Select REFOCLK */
3634
#define SELS__DCOCLK           (0x0030)       /* SMCLK Source Select DCOCLK */
3635
#define SELS__DCOCLKDIV        (0x0040)       /* SMCLK Source Select DCOCLKDIV */
3636
#define SELS__XT2CLK           (0x0050)       /* SMCLK Source Select XT2CLK */
3637
 
3638
#define SELA_0                 (0x0000)       /* ACLK Source Select 0 */
3639
#define SELA_1                 (0x0100)       /* ACLK Source Select 1 */
3640
#define SELA_2                 (0x0200)       /* ACLK Source Select 2 */
3641
#define SELA_3                 (0x0300)       /* ACLK Source Select 3 */
3642
#define SELA_4                 (0x0400)       /* ACLK Source Select 4 */
3643
#define SELA_5                 (0x0500)       /* ACLK Source Select 5 */
3644
#define SELA_6                 (0x0600)       /* ACLK Source Select 6 */
3645
#define SELA_7                 (0x0700)       /* ACLK Source Select 7 */
3646
#define SELA__XT1CLK           (0x0000)       /* ACLK Source Select XT1CLK */
3647
#define SELA__VLOCLK           (0x0100)       /* ACLK Source Select VLOCLK */
3648
#define SELA__REFOCLK          (0x0200)       /* ACLK Source Select REFOCLK */
3649
#define SELA__DCOCLK           (0x0300)       /* ACLK Source Select DCOCLK */
3650
#define SELA__DCOCLKDIV        (0x0400)       /* ACLK Source Select DCOCLKDIV */
3651
#define SELA__XT2CLK           (0x0500)       /* ACLK Source Select XT2CLK */
3652
 
3653
/* UCSCTL5 Control Bits */
3654
#define DIVM0                  (0x0001)       /* MCLK Divider Bit: 0 */
3655
#define DIVM1                  (0x0002)       /* MCLK Divider Bit: 1 */
3656
#define DIVM2                  (0x0004)       /* MCLK Divider Bit: 2 */
3657
//#define RESERVED            (0x0008)    /* RESERVED */
3658
#define DIVS0                  (0x0010)       /* SMCLK Divider Bit: 0 */
3659
#define DIVS1                  (0x0020)       /* SMCLK Divider Bit: 1 */
3660
#define DIVS2                  (0x0040)       /* SMCLK Divider Bit: 2 */
3661
//#define RESERVED            (0x0080)    /* RESERVED */
3662
#define DIVA0                  (0x0100)       /* ACLK Divider Bit: 0 */
3663
#define DIVA1                  (0x0200)       /* ACLK Divider Bit: 1 */
3664
#define DIVA2                  (0x0400)       /* ACLK Divider Bit: 2 */
3665
//#define RESERVED            (0x0800)    /* RESERVED */
3666
#define DIVPA0                 (0x1000)       /* ACLK from Pin Divider Bit: 0 */
3667
#define DIVPA1                 (0x2000)       /* ACLK from Pin Divider Bit: 1 */
3668
#define DIVPA2                 (0x4000)       /* ACLK from Pin Divider Bit: 2 */
3669
//#define RESERVED            (0x8000)    /* RESERVED */
3670
 
3671
/* UCSCTL5 Control Bits */
3672
#define DIVM0_L                (0x0001)       /* MCLK Divider Bit: 0 */
3673
#define DIVM1_L                (0x0002)       /* MCLK Divider Bit: 1 */
3674
#define DIVM2_L                (0x0004)       /* MCLK Divider Bit: 2 */
3675
//#define RESERVED            (0x0008)    /* RESERVED */
3676
#define DIVS0_L                (0x0010)       /* SMCLK Divider Bit: 0 */
3677
#define DIVS1_L                (0x0020)       /* SMCLK Divider Bit: 1 */
3678
#define DIVS2_L                (0x0040)       /* SMCLK Divider Bit: 2 */
3679
//#define RESERVED            (0x0080)    /* RESERVED */
3680
//#define RESERVED            (0x0800)    /* RESERVED */
3681
//#define RESERVED            (0x8000)    /* RESERVED */
3682
 
3683
/* UCSCTL5 Control Bits */
3684
//#define RESERVED            (0x0008)    /* RESERVED */
3685
//#define RESERVED            (0x0080)    /* RESERVED */
3686
#define DIVA0_H                (0x0001)       /* ACLK Divider Bit: 0 */
3687
#define DIVA1_H                (0x0002)       /* ACLK Divider Bit: 1 */
3688
#define DIVA2_H                (0x0004)       /* ACLK Divider Bit: 2 */
3689
//#define RESERVED            (0x0800)    /* RESERVED */
3690
#define DIVPA0_H               (0x0010)       /* ACLK from Pin Divider Bit: 0 */
3691
#define DIVPA1_H               (0x0020)       /* ACLK from Pin Divider Bit: 1 */
3692
#define DIVPA2_H               (0x0040)       /* ACLK from Pin Divider Bit: 2 */
3693
//#define RESERVED            (0x8000)    /* RESERVED */
3694
 
3695
#define DIVM_0                 (0x0000)       /* MCLK Source Divider 0 */
3696
#define DIVM_1                 (0x0001)       /* MCLK Source Divider 1 */
3697
#define DIVM_2                 (0x0002)       /* MCLK Source Divider 2 */
3698
#define DIVM_3                 (0x0003)       /* MCLK Source Divider 3 */
3699
#define DIVM_4                 (0x0004)       /* MCLK Source Divider 4 */
3700
#define DIVM_5                 (0x0005)       /* MCLK Source Divider 5 */
3701
#define DIVM_6                 (0x0006)       /* MCLK Source Divider 6 */
3702
#define DIVM_7                 (0x0007)       /* MCLK Source Divider 7 */
3703
#define DIVM__1                (0x0000)       /* MCLK Source Divider f(MCLK)/1 */
3704
#define DIVM__2                (0x0001)       /* MCLK Source Divider f(MCLK)/2 */
3705
#define DIVM__4                (0x0002)       /* MCLK Source Divider f(MCLK)/4 */
3706
#define DIVM__8                (0x0003)       /* MCLK Source Divider f(MCLK)/8 */
3707
#define DIVM__16               (0x0004)       /* MCLK Source Divider f(MCLK)/16 */
3708
#define DIVM__32               (0x0005)       /* MCLK Source Divider f(MCLK)/32 */
3709
 
3710
#define DIVS_0                 (0x0000)       /* SMCLK Source Divider 0 */
3711
#define DIVS_1                 (0x0010)       /* SMCLK Source Divider 1 */
3712
#define DIVS_2                 (0x0020)       /* SMCLK Source Divider 2 */
3713
#define DIVS_3                 (0x0030)       /* SMCLK Source Divider 3 */
3714
#define DIVS_4                 (0x0040)       /* SMCLK Source Divider 4 */
3715
#define DIVS_5                 (0x0050)       /* SMCLK Source Divider 5 */
3716
#define DIVS_6                 (0x0060)       /* SMCLK Source Divider 6 */
3717
#define DIVS_7                 (0x0070)       /* SMCLK Source Divider 7 */
3718
#define DIVS__1                (0x0000)       /* SMCLK Source Divider f(SMCLK)/1 */
3719
#define DIVS__2                (0x0010)       /* SMCLK Source Divider f(SMCLK)/2 */
3720
#define DIVS__4                (0x0020)       /* SMCLK Source Divider f(SMCLK)/4 */
3721
#define DIVS__8                (0x0030)       /* SMCLK Source Divider f(SMCLK)/8 */
3722
#define DIVS__16               (0x0040)       /* SMCLK Source Divider f(SMCLK)/16 */
3723
#define DIVS__32               (0x0050)       /* SMCLK Source Divider f(SMCLK)/32 */
3724
 
3725
#define DIVA_0                 (0x0000)       /* ACLK Source Divider 0 */
3726
#define DIVA_1                 (0x0100)       /* ACLK Source Divider 1 */
3727
#define DIVA_2                 (0x0200)       /* ACLK Source Divider 2 */
3728
#define DIVA_3                 (0x0300)       /* ACLK Source Divider 3 */
3729
#define DIVA_4                 (0x0400)       /* ACLK Source Divider 4 */
3730
#define DIVA_5                 (0x0500)       /* ACLK Source Divider 5 */
3731
#define DIVA_6                 (0x0600)       /* ACLK Source Divider 6 */
3732
#define DIVA_7                 (0x0700)       /* ACLK Source Divider 7 */
3733
#define DIVA__1                (0x0000)       /* ACLK Source Divider f(ACLK)/1 */
3734
#define DIVA__2                (0x0100)       /* ACLK Source Divider f(ACLK)/2 */
3735
#define DIVA__4                (0x0200)       /* ACLK Source Divider f(ACLK)/4 */
3736
#define DIVA__8                (0x0300)       /* ACLK Source Divider f(ACLK)/8 */
3737
#define DIVA__16               (0x0400)       /* ACLK Source Divider f(ACLK)/16 */
3738
#define DIVA__32               (0x0500)       /* ACLK Source Divider f(ACLK)/32 */
3739
 
3740
#define DIVPA_0                (0x0000)       /* ACLK from Pin Source Divider 0 */
3741
#define DIVPA_1                (0x1000)       /* ACLK from Pin Source Divider 1 */
3742
#define DIVPA_2                (0x2000)       /* ACLK from Pin Source Divider 2 */
3743
#define DIVPA_3                (0x3000)       /* ACLK from Pin Source Divider 3 */
3744
#define DIVPA_4                (0x4000)       /* ACLK from Pin Source Divider 4 */
3745
#define DIVPA_5                (0x5000)       /* ACLK from Pin Source Divider 5 */
3746
#define DIVPA_6                (0x6000)       /* ACLK from Pin Source Divider 6 */
3747
#define DIVPA_7                (0x7000)       /* ACLK from Pin Source Divider 7 */
3748
#define DIVPA__1               (0x0000)       /* ACLK from Pin Source Divider f(ACLK)/1 */
3749
#define DIVPA__2               (0x1000)       /* ACLK from Pin Source Divider f(ACLK)/2 */
3750
#define DIVPA__4               (0x2000)       /* ACLK from Pin Source Divider f(ACLK)/4 */
3751
#define DIVPA__8               (0x3000)       /* ACLK from Pin Source Divider f(ACLK)/8 */
3752
#define DIVPA__16              (0x4000)       /* ACLK from Pin Source Divider f(ACLK)/16 */
3753
#define DIVPA__32              (0x5000)       /* ACLK from Pin Source Divider f(ACLK)/32 */
3754
 
3755
/* UCSCTL6 Control Bits */
3756
#define XT1OFF                 (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3757
#define SMCLKOFF               (0x0002)       /* SMCLK Off */
3758
#define XCAP0                  (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3759
#define XCAP1                  (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3760
#define XT1BYPASS              (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3761
#define XTS                    (0x0020)       /* 1: Selects high-freq. oscillator */
3762
#define XT1DRIVE0              (0x0040)       /* XT1 Drive Level mode Bit 0 */
3763
#define XT1DRIVE1              (0x0080)       /* XT1 Drive Level mode Bit 1 */
3764
#define XT2OFF                 (0x0100)       /* High Frequency Oscillator 2 (XT2) disable */
3765
//#define RESERVED            (0x0200)    /* RESERVED */
3766
//#define RESERVED            (0x0400)    /* RESERVED */
3767
//#define RESERVED            (0x0800)    /* RESERVED */
3768
#define XT2BYPASS              (0x1000)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3769
//#define RESERVED            (0x2000)    /* RESERVED */
3770
#define XT2DRIVE0              (0x4000)       /* XT2 Drive Level mode Bit 0 */
3771
#define XT2DRIVE1              (0x8000)       /* XT2 Drive Level mode Bit 1 */
3772
 
3773
/* UCSCTL6 Control Bits */
3774
#define XT1OFF_L               (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3775
#define SMCLKOFF_L             (0x0002)       /* SMCLK Off */
3776
#define XCAP0_L                (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3777
#define XCAP1_L                (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3778
#define XT1BYPASS_L            (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3779
#define XTS_L                  (0x0020)       /* 1: Selects high-freq. oscillator */
3780
#define XT1DRIVE0_L            (0x0040)       /* XT1 Drive Level mode Bit 0 */
3781
#define XT1DRIVE1_L            (0x0080)       /* XT1 Drive Level mode Bit 1 */
3782
//#define RESERVED            (0x0200)    /* RESERVED */
3783
//#define RESERVED            (0x0400)    /* RESERVED */
3784
//#define RESERVED            (0x0800)    /* RESERVED */
3785
//#define RESERVED            (0x2000)    /* RESERVED */
3786
 
3787
/* UCSCTL6 Control Bits */
3788
#define XT2OFF_H               (0x0001)       /* High Frequency Oscillator 2 (XT2) disable */
3789
//#define RESERVED            (0x0200)    /* RESERVED */
3790
//#define RESERVED            (0x0400)    /* RESERVED */
3791
//#define RESERVED            (0x0800)    /* RESERVED */
3792
#define XT2BYPASS_H            (0x0010)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3793
//#define RESERVED            (0x2000)    /* RESERVED */
3794
#define XT2DRIVE0_H            (0x0040)       /* XT2 Drive Level mode Bit 0 */
3795
#define XT2DRIVE1_H            (0x0080)       /* XT2 Drive Level mode Bit 1 */
3796
 
3797
#define XCAP_0                 (0x0000)       /* XIN/XOUT Cap 0 */
3798
#define XCAP_1                 (0x0004)       /* XIN/XOUT Cap 1 */
3799
#define XCAP_2                 (0x0008)       /* XIN/XOUT Cap 2 */
3800
#define XCAP_3                 (0x000C)       /* XIN/XOUT Cap 3 */
3801
#define XT1DRIVE_0             (0x0000)       /* XT1 Drive Level mode: 0 */
3802
#define XT1DRIVE_1             (0x0040)       /* XT1 Drive Level mode: 1 */
3803
#define XT1DRIVE_2             (0x0080)       /* XT1 Drive Level mode: 2 */
3804
#define XT1DRIVE_3             (0x00C0)       /* XT1 Drive Level mode: 3 */
3805
#define XT2DRIVE_0             (0x0000)       /* XT2 Drive Level mode: 0 */
3806
#define XT2DRIVE_1             (0x4000)       /* XT2 Drive Level mode: 1 */
3807
#define XT2DRIVE_2             (0x8000)       /* XT2 Drive Level mode: 2 */
3808
#define XT2DRIVE_3             (0xC000)       /* XT2 Drive Level mode: 3 */
3809
 
3810
/* UCSCTL7 Control Bits */
3811
#define DCOFFG                 (0x0001)       /* DCO Fault Flag */
3812
#define XT1LFOFFG              (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3813
//#define RESERVED            (0x0004)    /* RESERVED */
3814
#define XT2OFFG                (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3815
//#define RESERVED            (0x0010)    /* RESERVED */
3816
//#define RESERVED            (0x0020)    /* RESERVED */
3817
//#define RESERVED            (0x0040)    /* RESERVED */
3818
//#define RESERVED            (0x0080)    /* RESERVED */
3819
//#define RESERVED            (0x0100)    /* RESERVED */
3820
//#define RESERVED            (0x0200)    /* RESERVED */
3821
//#define RESERVED            (0x0400)    /* RESERVED */
3822
//#define RESERVED            (0x0800)    /* RESERVED */
3823
//#define RESERVED            (0x1000)    /* RESERVED */
3824
//#define RESERVED            (0x2000)    /* RESERVED */
3825
//#define RESERVED            (0x4000)    /* RESERVED */
3826
//#define RESERVED            (0x8000)    /* RESERVED */
3827
 
3828
/* UCSCTL7 Control Bits */
3829
#define DCOFFG_L               (0x0001)       /* DCO Fault Flag */
3830
#define XT1LFOFFG_L            (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3831
//#define RESERVED            (0x0004)    /* RESERVED */
3832
#define XT2OFFG_L              (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3833
//#define RESERVED            (0x0010)    /* RESERVED */
3834
//#define RESERVED            (0x0020)    /* RESERVED */
3835
//#define RESERVED            (0x0040)    /* RESERVED */
3836
//#define RESERVED            (0x0080)    /* RESERVED */
3837
//#define RESERVED            (0x0100)    /* RESERVED */
3838
//#define RESERVED            (0x0200)    /* RESERVED */
3839
//#define RESERVED            (0x0400)    /* RESERVED */
3840
//#define RESERVED            (0x0800)    /* RESERVED */
3841
//#define RESERVED            (0x1000)    /* RESERVED */
3842
//#define RESERVED            (0x2000)    /* RESERVED */
3843
//#define RESERVED            (0x4000)    /* RESERVED */
3844
//#define RESERVED            (0x8000)    /* RESERVED */
3845
 
3846
/* UCSCTL7 Control Bits */
3847
//#define RESERVED            (0x0004)    /* RESERVED */
3848
//#define RESERVED            (0x0010)    /* RESERVED */
3849
//#define RESERVED            (0x0020)    /* RESERVED */
3850
//#define RESERVED            (0x0040)    /* RESERVED */
3851
//#define RESERVED            (0x0080)    /* RESERVED */
3852
//#define RESERVED            (0x0100)    /* RESERVED */
3853
//#define RESERVED            (0x0200)    /* RESERVED */
3854
//#define RESERVED            (0x0400)    /* RESERVED */
3855
//#define RESERVED            (0x0800)    /* RESERVED */
3856
//#define RESERVED            (0x1000)    /* RESERVED */
3857
//#define RESERVED            (0x2000)    /* RESERVED */
3858
//#define RESERVED            (0x4000)    /* RESERVED */
3859
//#define RESERVED            (0x8000)    /* RESERVED */
3860
 
3861
/* UCSCTL8 Control Bits */
3862
#define ACLKREQEN              (0x0001)       /* ACLK Clock Request Enable */
3863
#define MCLKREQEN              (0x0002)       /* MCLK Clock Request Enable */
3864
#define SMCLKREQEN             (0x0004)       /* SMCLK Clock Request Enable */
3865
#define MODOSCREQEN            (0x0008)       /* MODOSC Clock Request Enable */
3866
//#define RESERVED            (0x0010)    /* RESERVED */
3867
//#define RESERVED            (0x0020)    /* RESERVED */
3868
//#define RESERVED            (0x0040)    /* RESERVED */
3869
//#define RESERVED            (0x0080)    /* RESERVED */
3870
//#define RESERVED            (0x0100)    /* RESERVED */
3871
//#define RESERVED            (0x0200)    /* RESERVED */
3872
//#define RESERVED            (0x0400)    /* RESERVED */
3873
//#define RESERVED            (0x0800)    /* RESERVED */
3874
//#define RESERVED            (0x1000)    /* RESERVED */
3875
//#define RESERVED            (0x2000)    /* RESERVED */
3876
//#define RESERVED            (0x4000)    /* RESERVED */
3877
//#define RESERVED            (0x8000)    /* RESERVED */
3878
 
3879
/* UCSCTL8 Control Bits */
3880
#define ACLKREQEN_L            (0x0001)       /* ACLK Clock Request Enable */
3881
#define MCLKREQEN_L            (0x0002)       /* MCLK Clock Request Enable */
3882
#define SMCLKREQEN_L           (0x0004)       /* SMCLK Clock Request Enable */
3883
#define MODOSCREQEN_L          (0x0008)       /* MODOSC Clock Request Enable */
3884
//#define RESERVED            (0x0010)    /* RESERVED */
3885
//#define RESERVED            (0x0020)    /* RESERVED */
3886
//#define RESERVED            (0x0040)    /* RESERVED */
3887
//#define RESERVED            (0x0080)    /* RESERVED */
3888
//#define RESERVED            (0x0100)    /* RESERVED */
3889
//#define RESERVED            (0x0200)    /* RESERVED */
3890
//#define RESERVED            (0x0400)    /* RESERVED */
3891
//#define RESERVED            (0x0800)    /* RESERVED */
3892
//#define RESERVED            (0x1000)    /* RESERVED */
3893
//#define RESERVED            (0x2000)    /* RESERVED */
3894
//#define RESERVED            (0x4000)    /* RESERVED */
3895
//#define RESERVED            (0x8000)    /* RESERVED */
3896
 
3897
/* UCSCTL8 Control Bits */
3898
//#define RESERVED            (0x0010)    /* RESERVED */
3899
//#define RESERVED            (0x0020)    /* RESERVED */
3900
//#define RESERVED            (0x0040)    /* RESERVED */
3901
//#define RESERVED            (0x0080)    /* RESERVED */
3902
//#define RESERVED            (0x0100)    /* RESERVED */
3903
//#define RESERVED            (0x0200)    /* RESERVED */
3904
//#define RESERVED            (0x0400)    /* RESERVED */
3905
//#define RESERVED            (0x0800)    /* RESERVED */
3906
//#define RESERVED            (0x1000)    /* RESERVED */
3907
//#define RESERVED            (0x2000)    /* RESERVED */
3908
//#define RESERVED            (0x4000)    /* RESERVED */
3909
//#define RESERVED            (0x8000)    /* RESERVED */
3910
 
3911
/************************************************************
3912
* USCI A0
3913
************************************************************/
3914
#define __MSP430_HAS_USCI_A0__                /* Definition to show that Module is available */
3915
#define __MSP430_BASEADDRESS_USCI_A0__ 0x05C0
3916
 
3917
SFR_16BIT(UCA0CTLW0);                         /* USCI A0 Control Word Register 0 */
3918
SFR_8BIT(UCA0CTLW0_L);                        /* USCI A0 Control Word Register 0 */
3919
SFR_8BIT(UCA0CTLW0_H);                        /* USCI A0 Control Word Register 0 */
3920
#define UCA0CTL1               UCA0CTLW0_L    /* USCI A0 Control Register 1 */
3921
#define UCA0CTL0               UCA0CTLW0_H    /* USCI A0 Control Register 0 */
3922
SFR_16BIT(UCA0BRW);                           /* USCI A0 Baud Word Rate 0 */
3923
SFR_8BIT(UCA0BRW_L);                          /* USCI A0 Baud Word Rate 0 */
3924
SFR_8BIT(UCA0BRW_H);                          /* USCI A0 Baud Word Rate 0 */
3925
#define UCA0BR0                UCA0BRW_L      /* USCI A0 Baud Rate 0 */
3926
#define UCA0BR1                UCA0BRW_H      /* USCI A0 Baud Rate 1 */
3927
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
3928
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
3929
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
3930
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
3931
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
3932
SFR_16BIT(UCA0IRCTL);                         /* USCI A0 IrDA Transmit Control */
3933
SFR_8BIT(UCA0IRCTL_L);                        /* USCI A0 IrDA Transmit Control */
3934
SFR_8BIT(UCA0IRCTL_H);                        /* USCI A0 IrDA Transmit Control */
3935
#define UCA0IRTCTL             UCA0IRCTL_L    /* USCI A0 IrDA Transmit Control */
3936
#define UCA0IRRCTL             UCA0IRCTL_H    /* USCI A0 IrDA Receive Control */
3937
SFR_16BIT(UCA0ICTL);                          /* USCI A0 Interrupt Enable Register */
3938
SFR_8BIT(UCA0ICTL_L);                         /* USCI A0 Interrupt Enable Register */
3939
SFR_8BIT(UCA0ICTL_H);                         /* USCI A0 Interrupt Enable Register */
3940
#define UCA0IE                 UCA0ICTL_L     /* USCI A0 Interrupt Enable Register */
3941
#define UCA0IFG                UCA0ICTL_H     /* USCI A0 Interrupt Flags Register */
3942
SFR_16BIT(UCA0IV);                            /* USCI A0 Interrupt Vector Register */
3943
 
3944
 
3945
/************************************************************
3946
* USCI B0
3947
************************************************************/
3948
#define __MSP430_HAS_USCI_B0__                /* Definition to show that Module is available */
3949
#define __MSP430_BASEADDRESS_USCI_B0__ 0x05E0
3950
 
3951
 
3952
SFR_16BIT(UCB0CTLW0);                         /* USCI B0 Control Word Register 0 */
3953
SFR_8BIT(UCB0CTLW0_L);                        /* USCI B0 Control Word Register 0 */
3954
SFR_8BIT(UCB0CTLW0_H);                        /* USCI B0 Control Word Register 0 */
3955
#define UCB0CTL1               UCB0CTLW0_L    /* USCI B0 Control Register 1 */
3956
#define UCB0CTL0               UCB0CTLW0_H    /* USCI B0 Control Register 0 */
3957
SFR_16BIT(UCB0BRW);                           /* USCI B0 Baud Word Rate 0 */
3958
SFR_8BIT(UCB0BRW_L);                          /* USCI B0 Baud Word Rate 0 */
3959
SFR_8BIT(UCB0BRW_H);                          /* USCI B0 Baud Word Rate 0 */
3960
#define UCB0BR0                UCB0BRW_L      /* USCI B0 Baud Rate 0 */
3961
#define UCB0BR1                UCB0BRW_H      /* USCI B0 Baud Rate 1 */
3962
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
3963
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
3964
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
3965
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
3966
SFR_8BIT(UCB0I2COA_L);                        /* USCI B0 I2C Own Address */
3967
SFR_8BIT(UCB0I2COA_H);                        /* USCI B0 I2C Own Address */
3968
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
3969
SFR_8BIT(UCB0I2CSA_L);                        /* USCI B0 I2C Slave Address */
3970
SFR_8BIT(UCB0I2CSA_H);                        /* USCI B0 I2C Slave Address */
3971
SFR_16BIT(UCB0ICTL);                          /* USCI B0 Interrupt Enable Register */
3972
SFR_8BIT(UCB0ICTL_L);                         /* USCI B0 Interrupt Enable Register */
3973
SFR_8BIT(UCB0ICTL_H);                         /* USCI B0 Interrupt Enable Register */
3974
#define UCB0IE                 UCB0ICTL_L     /* USCI B0 Interrupt Enable Register */
3975
#define UCB0IFG                UCB0ICTL_H     /* USCI B0 Interrupt Flags Register */
3976
SFR_16BIT(UCB0IV);                            /* USCI B0 Interrupt Vector Register */
3977
 
3978
// UCAxCTL0 UART-Mode Control Bits
3979
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
3980
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
3981
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
3982
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
3983
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
3984
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
3985
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
3986
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
3987
 
3988
// UCxxCTL0 SPI-Mode Control Bits
3989
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
3990
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
3991
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
3992
 
3993
// UCBxCTL0 I2C-Mode Control Bits
3994
#define UCA10                  (0x80)         /* 10-bit Address Mode */
3995
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
3996
#define UCMM                   (0x20)         /* Multi-Master Environment */
3997
//#define res               (0x10)    /* reserved */
3998
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
3999
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
4000
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
4001
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
4002
 
4003
// UCAxCTL1 UART-Mode Control Bits
4004
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
4005
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
4006
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
4007
#define UCBRKIE                (0x10)         /* Break interrupt enable */
4008
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
4009
#define UCTXADDR               (0x04)         /* Send next Data as Address */
4010
#define UCTXBRK                (0x02)         /* Send next Data as Break */
4011
#define UCSWRST                (0x01)         /* USCI Software Reset */
4012
 
4013
// UCxxCTL1 SPI-Mode Control Bits
4014
//#define res               (0x20)    /* reserved */
4015
//#define res               (0x10)    /* reserved */
4016
//#define res               (0x08)    /* reserved */
4017
//#define res               (0x04)    /* reserved */
4018
//#define res               (0x02)    /* reserved */
4019
 
4020
// UCBxCTL1 I2C-Mode Control Bits
4021
//#define res               (0x20)    /* reserved */
4022
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
4023
#define UCTXNACK               (0x08)         /* Transmit NACK */
4024
#define UCTXSTP                (0x04)         /* Transmit STOP */
4025
#define UCTXSTT                (0x02)         /* Transmit START */
4026
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
4027
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
4028
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
4029
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
4030
#define UCSSEL__UCLK           (0x00)         /* USCI 0 Clock Source: UCLK */
4031
#define UCSSEL__ACLK           (0x40)         /* USCI 0 Clock Source: ACLK */
4032
#define UCSSEL__SMCLK          (0x80)         /* USCI 0 Clock Source: SMCLK */
4033
 
4034
/* UCAxMCTL Control Bits */
4035
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
4036
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
4037
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
4038
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
4039
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
4040
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
4041
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
4042
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
4043
 
4044
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
4045
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
4046
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
4047
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
4048
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
4049
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
4050
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
4051
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
4052
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
4053
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
4054
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
4055
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
4056
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
4057
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
4058
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
4059
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
4060
 
4061
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
4062
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
4063
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
4064
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
4065
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
4066
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
4067
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
4068
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
4069
 
4070
/* UCAxSTAT Control Bits */
4071
#define UCLISTEN               (0x80)         /* USCI Listen mode */
4072
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
4073
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
4074
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
4075
#define UCBRK                  (0x08)         /* USCI Break received */
4076
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
4077
#define UCADDR                 (0x02)         /* USCI Address received Flag */
4078
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
4079
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
4080
 
4081
/* UCBxSTAT Control Bits */
4082
#define UCSCLLOW               (0x40)         /* SCL low */
4083
#define UCGC                   (0x20)         /* General Call address received Flag */
4084
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
4085
 
4086
/* UCAxIRTCTL Control Bits */
4087
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
4088
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
4089
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
4090
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
4091
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
4092
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
4093
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
4094
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
4095
 
4096
/* UCAxIRRCTL Control Bits */
4097
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
4098
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
4099
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
4100
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
4101
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
4102
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
4103
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
4104
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
4105
 
4106
/* UCAxABCTL Control Bits */
4107
//#define res               (0x80)    /* reserved */
4108
//#define res               (0x40)    /* reserved */
4109
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
4110
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
4111
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
4112
#define UCBTOE                 (0x04)         /* Break Timeout error */
4113
//#define res               (0x02)    /* reserved */
4114
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
4115
 
4116
/* UCBxI2COA Control Bits */
4117
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
4118
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
4119
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
4120
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
4121
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
4122
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
4123
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
4124
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
4125
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
4126
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
4127
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
4128
 
4129
/* UCBxI2COA Control Bits */
4130
#define UCOA7_L                (0x0080)       /* I2C Own Address 7 */
4131
#define UCOA6_L                (0x0040)       /* I2C Own Address 6 */
4132
#define UCOA5_L                (0x0020)       /* I2C Own Address 5 */
4133
#define UCOA4_L                (0x0010)       /* I2C Own Address 4 */
4134
#define UCOA3_L                (0x0008)       /* I2C Own Address 3 */
4135
#define UCOA2_L                (0x0004)       /* I2C Own Address 2 */
4136
#define UCOA1_L                (0x0002)       /* I2C Own Address 1 */
4137
#define UCOA0_L                (0x0001)       /* I2C Own Address 0 */
4138
 
4139
/* UCBxI2COA Control Bits */
4140
#define UCGCEN_H               (0x0080)       /* I2C General Call enable */
4141
#define UCOA9_H                (0x0002)       /* I2C Own Address 9 */
4142
#define UCOA8_H                (0x0001)       /* I2C Own Address 8 */
4143
 
4144
/* UCBxI2CSA Control Bits */
4145
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
4146
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
4147
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
4148
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
4149
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
4150
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
4151
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
4152
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
4153
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
4154
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
4155
 
4156
/* UCBxI2CSA Control Bits */
4157
#define UCSA7_L                (0x0080)       /* I2C Slave Address 7 */
4158
#define UCSA6_L                (0x0040)       /* I2C Slave Address 6 */
4159
#define UCSA5_L                (0x0020)       /* I2C Slave Address 5 */
4160
#define UCSA4_L                (0x0010)       /* I2C Slave Address 4 */
4161
#define UCSA3_L                (0x0008)       /* I2C Slave Address 3 */
4162
#define UCSA2_L                (0x0004)       /* I2C Slave Address 2 */
4163
#define UCSA1_L                (0x0002)       /* I2C Slave Address 1 */
4164
#define UCSA0_L                (0x0001)       /* I2C Slave Address 0 */
4165
 
4166
/* UCBxI2CSA Control Bits */
4167
#define UCSA9_H                (0x0002)       /* I2C Slave Address 9 */
4168
#define UCSA8_H                (0x0001)       /* I2C Slave Address 8 */
4169
 
4170
/* UCAxIE Control Bits */
4171
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4172
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4173
 
4174
/* UCBxIE Control Bits */
4175
#define UCNACKIE               (0x0020)       /* NACK Condition interrupt enable */
4176
#define UCALIE                 (0x0010)       /* Arbitration Lost interrupt enable */
4177
#define UCSTPIE                (0x0008)       /* STOP Condition interrupt enable */
4178
#define UCSTTIE                (0x0004)       /* START Condition interrupt enable */
4179
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4180
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4181
 
4182
/* UCAxIFG Control Bits */
4183
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4184
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4185
 
4186
/* UCBxIFG Control Bits */
4187
#define UCNACKIFG              (0x0020)       /* NAK Condition interrupt Flag */
4188
#define UCALIFG                (0x0010)       /* Arbitration Lost interrupt Flag */
4189
#define UCSTPIFG               (0x0008)       /* STOP Condition interrupt Flag */
4190
#define UCSTTIFG               (0x0004)       /* START Condition interrupt Flag */
4191
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4192
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4193
 
4194
/* USCI Definitions */
4195
#define USCI_NONE              (0x0000)       /* No Interrupt pending */
4196
#define USCI_UCRXIFG           (0x0002)       /* USCI UCRXIFG */
4197
#define USCI_UCTXIFG           (0x0004)       /* USCI UCTXIFG */
4198
#define USCI_I2C_UCALIFG       (0x0002)       /* USCI I2C Mode: UCALIFG */
4199
#define USCI_I2C_UCNACKIFG     (0x0004)       /* USCI I2C Mode: UCNACKIFG */
4200
#define USCI_I2C_UCSTTIFG      (0x0006)       /* USCI I2C Mode: UCSTTIFG*/
4201
#define USCI_I2C_UCSTPIFG      (0x0008)       /* USCI I2C Mode: UCSTPIFG*/
4202
#define USCI_I2C_UCRXIFG       (0x000A)       /* USCI I2C Mode: UCRXIFG */
4203
#define USCI_I2C_UCTXIFG       (0x000C)       /* USCI I2C Mode: UCTXIFG */
4204
 
4205
/************************************************************
4206
* USCI A1
4207
************************************************************/
4208
#define __MSP430_HAS_USCI_A1__                /* Definition to show that Module is available */
4209
#define __MSP430_BASEADDRESS_USCI_A1__ 0x0600
4210
 
4211
SFR_16BIT(UCA1CTLW0);                         /* USCI A1 Control Word Register 0 */
4212
SFR_8BIT(UCA1CTLW0_L);                        /* USCI A1 Control Word Register 0 */
4213
SFR_8BIT(UCA1CTLW0_H);                        /* USCI A1 Control Word Register 0 */
4214
#define UCA1CTL1               UCA1CTLW0_L    /* USCI A1 Control Register 1 */
4215
#define UCA1CTL0               UCA1CTLW0_H    /* USCI A1 Control Register 0 */
4216
SFR_16BIT(UCA1BRW);                           /* USCI A1 Baud Word Rate 0 */
4217
SFR_8BIT(UCA1BRW_L);                          /* USCI A1 Baud Word Rate 0 */
4218
SFR_8BIT(UCA1BRW_H);                          /* USCI A1 Baud Word Rate 0 */
4219
#define UCA1BR0                UCA1BRW_L      /* USCI A1 Baud Rate 0 */
4220
#define UCA1BR1                UCA1BRW_H      /* USCI A1 Baud Rate 1 */
4221
SFR_8BIT(UCA1MCTL);                           /* USCI A1 Modulation Control */
4222
SFR_8BIT(UCA1STAT);                           /* USCI A1 Status Register */
4223
SFR_8BIT(UCA1RXBUF);                          /* USCI A1 Receive Buffer */
4224
SFR_8BIT(UCA1TXBUF);                          /* USCI A1 Transmit Buffer */
4225
SFR_8BIT(UCA1ABCTL);                          /* USCI A1 LIN Control */
4226
SFR_16BIT(UCA1IRCTL);                         /* USCI A1 IrDA Transmit Control */
4227
SFR_8BIT(UCA1IRCTL_L);                        /* USCI A1 IrDA Transmit Control */
4228
SFR_8BIT(UCA1IRCTL_H);                        /* USCI A1 IrDA Transmit Control */
4229
#define UCA1IRTCTL             UCA1IRCTL_L    /* USCI A1 IrDA Transmit Control */
4230
#define UCA1IRRCTL             UCA1IRCTL_H    /* USCI A1 IrDA Receive Control */
4231
SFR_16BIT(UCA1ICTL);                          /* USCI A1 Interrupt Enable Register */
4232
SFR_8BIT(UCA1ICTL_L);                         /* USCI A1 Interrupt Enable Register */
4233
SFR_8BIT(UCA1ICTL_H);                         /* USCI A1 Interrupt Enable Register */
4234
#define UCA1IE                 UCA1ICTL_L     /* USCI A1 Interrupt Enable Register */
4235
#define UCA1IFG                UCA1ICTL_H     /* USCI A1 Interrupt Flags Register */
4236
SFR_16BIT(UCA1IV);                            /* USCI A1 Interrupt Vector Register */
4237
 
4238
 
4239
/************************************************************
4240
* USCI B1
4241
************************************************************/
4242
#define __MSP430_HAS_USCI_B1__                /* Definition to show that Module is available */
4243
#define __MSP430_BASEADDRESS_USCI_B1__ 0x0620
4244
 
4245
 
4246
SFR_16BIT(UCB1CTLW0);                         /* USCI B1 Control Word Register 0 */
4247
SFR_8BIT(UCB1CTLW0_L);                        /* USCI B1 Control Word Register 0 */
4248
SFR_8BIT(UCB1CTLW0_H);                        /* USCI B1 Control Word Register 0 */
4249
#define UCB1CTL1               UCB1CTLW0_L    /* USCI B1 Control Register 1 */
4250
#define UCB1CTL0               UCB1CTLW0_H    /* USCI B1 Control Register 0 */
4251
SFR_16BIT(UCB1BRW);                           /* USCI B1 Baud Word Rate 0 */
4252
SFR_8BIT(UCB1BRW_L);                          /* USCI B1 Baud Word Rate 0 */
4253
SFR_8BIT(UCB1BRW_H);                          /* USCI B1 Baud Word Rate 0 */
4254
#define UCB1BR0                UCB1BRW_L      /* USCI B1 Baud Rate 0 */
4255
#define UCB1BR1                UCB1BRW_H      /* USCI B1 Baud Rate 1 */
4256
SFR_8BIT(UCB1STAT);                           /* USCI B1 Status Register */
4257
SFR_8BIT(UCB1RXBUF);                          /* USCI B1 Receive Buffer */
4258
SFR_8BIT(UCB1TXBUF);                          /* USCI B1 Transmit Buffer */
4259
SFR_16BIT(UCB1I2COA);                         /* USCI B1 I2C Own Address */
4260
SFR_8BIT(UCB1I2COA_L);                        /* USCI B1 I2C Own Address */
4261
SFR_8BIT(UCB1I2COA_H);                        /* USCI B1 I2C Own Address */
4262
SFR_16BIT(UCB1I2CSA);                         /* USCI B1 I2C Slave Address */
4263
SFR_8BIT(UCB1I2CSA_L);                        /* USCI B1 I2C Slave Address */
4264
SFR_8BIT(UCB1I2CSA_H);                        /* USCI B1 I2C Slave Address */
4265
SFR_16BIT(UCB1ICTL);                          /* USCI B1 Interrupt Enable Register */
4266
SFR_8BIT(UCB1ICTL_L);                         /* USCI B1 Interrupt Enable Register */
4267
SFR_8BIT(UCB1ICTL_H);                         /* USCI B1 Interrupt Enable Register */
4268
#define UCB1IE                 UCB1ICTL_L     /* USCI B1 Interrupt Enable Register */
4269
#define UCB1IFG                UCB1ICTL_H     /* USCI B1 Interrupt Flags Register */
4270
SFR_16BIT(UCB1IV);                            /* USCI B1 Interrupt Vector Register */
4271
 
4272
/************************************************************
4273
* WATCHDOG TIMER A
4274
************************************************************/
4275
#define __MSP430_HAS_WDT_A__                  /* Definition to show that Module is available */
4276
#define __MSP430_BASEADDRESS_WDT_A__ 0x0150
4277
 
4278
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
4279
SFR_8BIT(WDTCTL_L);                           /* Watchdog Timer Control */
4280
SFR_8BIT(WDTCTL_H);                           /* Watchdog Timer Control */
4281
/* The bit names have been prefixed with "WDT" */
4282
/* WDTCTL Control Bits */
4283
#define WDTIS0                 (0x0001)       /* WDT - Timer Interval Select 0 */
4284
#define WDTIS1                 (0x0002)       /* WDT - Timer Interval Select 1 */
4285
#define WDTIS2                 (0x0004)       /* WDT - Timer Interval Select 2 */
4286
#define WDTCNTCL               (0x0008)       /* WDT - Timer Clear */
4287
#define WDTTMSEL               (0x0010)       /* WDT - Timer Mode Select */
4288
#define WDTSSEL0               (0x0020)       /* WDT - Timer Clock Source Select 0 */
4289
#define WDTSSEL1               (0x0040)       /* WDT - Timer Clock Source Select 1 */
4290
#define WDTHOLD                (0x0080)       /* WDT - Timer hold */
4291
 
4292
/* WDTCTL Control Bits */
4293
#define WDTIS0_L               (0x0001)       /* WDT - Timer Interval Select 0 */
4294
#define WDTIS1_L               (0x0002)       /* WDT - Timer Interval Select 1 */
4295
#define WDTIS2_L               (0x0004)       /* WDT - Timer Interval Select 2 */
4296
#define WDTCNTCL_L             (0x0008)       /* WDT - Timer Clear */
4297
#define WDTTMSEL_L             (0x0010)       /* WDT - Timer Mode Select */
4298
#define WDTSSEL0_L             (0x0020)       /* WDT - Timer Clock Source Select 0 */
4299
#define WDTSSEL1_L             (0x0040)       /* WDT - Timer Clock Source Select 1 */
4300
#define WDTHOLD_L              (0x0080)       /* WDT - Timer hold */
4301
 
4302
/* WDTCTL Control Bits */
4303
 
4304
#define WDTPW                  (0x5A00)
4305
 
4306
#define WDTIS_0                (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4307
#define WDTIS_1                (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4308
#define WDTIS_2                (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4309
#define WDTIS_3                (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4310
#define WDTIS_4                (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4311
#define WDTIS_5                (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4312
#define WDTIS_6                (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4313
#define WDTIS_7                (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4314
#define WDTIS__2G              (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4315
#define WDTIS__128M            (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4316
#define WDTIS__8192K           (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4317
#define WDTIS__512K            (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4318
#define WDTIS__32K             (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4319
#define WDTIS__8192            (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4320
#define WDTIS__512             (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4321
#define WDTIS__64              (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4322
 
4323
#define WDTSSEL_0              (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4324
#define WDTSSEL_1              (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4325
#define WDTSSEL_2              (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4326
#define WDTSSEL_3              (3*0x0020u)    /* WDT - Timer Clock Source Select: reserved */
4327
#define WDTSSEL__SMCLK         (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4328
#define WDTSSEL__ACLK          (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4329
#define WDTSSEL__VLO           (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4330
 
4331
/* WDT-interval times [1ms] coded with Bits 0-2 */
4332
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4333
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2)                         /* 32ms interval (default) */
4334
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0)                  /* 8ms     " */
4335
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1)                  /* 0.5ms   " */
4336
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)           /* 0.064ms " */
4337
/* WDT is clocked by fACLK (assumed 32KHz) */
4338
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0)                /* 1000ms  " */
4339
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0)         /* 250ms   " */
4340
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1)         /* 16ms    " */
4341
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0)  /* 1.9ms   " */
4342
/* Watchdog mode -> reset after expired time */
4343
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4344
#define WDT_MRST_32         (WDTPW+WDTCNTCL+WDTIS2)                                  /* 32ms interval (default) */
4345
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS2+WDTIS0)                           /* 8ms     " */
4346
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS2+WDTIS1)                           /* 0.5ms   " */
4347
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)                    /* 0.064ms " */
4348
/* WDT is clocked by fACLK (assumed 32KHz) */
4349
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2)                         /* 1000ms  " */
4350
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0)                  /* 250ms   " */
4351
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1)                  /* 16ms    " */
4352
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0)           /* 1.9ms   " */
4353
 
4354
 
4355
/************************************************************
4356
* TLV Descriptors
4357
************************************************************/
4358
#define __MSP430_HAS_TLV__                    /* Definition to show that Module is available */
4359
 
4360
#define TLV_START              (0x1A08)       /* Start Address of the TLV structure */
4361
#define TLV_END                (0x1AFF)       /* End Address of the TLV structure */
4362
 
4363
#define TLV_LDTAG              (0x01)         /*  Legacy descriptor (1xx, 2xx, 4xx families) */
4364
#define TLV_PDTAG              (0x02)         /*  Peripheral discovery descriptor */
4365
#define TLV_Reserved3          (0x03)         /*  Future usage */
4366
#define TLV_Reserved4          (0x04)         /*  Future usage */
4367
#define TLV_BLANK              (0x05)         /*  Blank descriptor */
4368
#define TLV_Reserved6          (0x06)         /*  Future usage */
4369
#define TLV_Reserved7          (0x07)         /*  Serial Number */
4370
#define TLV_DIERECORD          (0x08)         /*  Die Record  */
4371
#define TLV_ADCCAL             (0x11)         /*  ADC12 calibration */
4372
#define TLV_ADC12CAL           (0x11)         /*  ADC12 calibration */
4373
#define TLV_ADC10CAL           (0x13)         /*  ADC10 calibration */
4374
#define TLV_REFCAL             (0x12)         /*  REF calibration */
4375
#define TLV_TAGEXT             (0xFE)         /*  Tag extender */
4376
#define TLV_TAGEND             (0xFF)         //  Tag End of Table
4377
 
4378
/************************************************************
4379
* Interrupt Vectors (offset from 0xFF80)
4380
************************************************************/
4381
 
4382
#pragma diag_suppress 1107
4383
#define VECTOR_NAME(name)             name##_ptr
4384
#define EMIT_PRAGMA(x)                _Pragma(#x)
4385
#define CREATE_VECTOR(name)           void * const VECTOR_NAME(name) = (void *)(long)&name
4386
#define PLACE_VECTOR(vector,section)  EMIT_PRAGMA(DATA_SECTION(vector,section))
4387
#define PLACE_INTERRUPT(func)         EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))
4388
#define ISR_VECTOR(func,offset)       CREATE_VECTOR(func); \
4389
                                      PLACE_VECTOR(VECTOR_NAME(func), offset) \
4390
                                      PLACE_INTERRUPT(func)
4391
 
4392
 
4393
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4394
#define RTC_VECTOR              ".int41"                    /* 0xFFD2 RTC */
4395
#else
4396
#define RTC_VECTOR              (41 * 1u)                    /* 0xFFD2 RTC */
4397
/*#define RTC_ISR(func)           ISR_VECTOR(func, ".int41")  */ /* 0xFFD2 RTC */ /* CCE V2 Style */
4398
#endif
4399
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4400
#define PORT2_VECTOR            ".int42"                    /* 0xFFD4 Port 2 */
4401
#else
4402
#define PORT2_VECTOR            (42 * 1u)                    /* 0xFFD4 Port 2 */
4403
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int42")  */ /* 0xFFD4 Port 2 */ /* CCE V2 Style */
4404
#endif
4405
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4406
#define TIMER2_A1_VECTOR        ".int43"                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
4407
#else
4408
#define TIMER2_A1_VECTOR        (43 * 1u)                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
4409
/*#define TIMER2_A1_ISR(func)     ISR_VECTOR(func, ".int43")  */ /* 0xFFD6 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4410
#endif
4411
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4412
#define TIMER2_A0_VECTOR        ".int44"                    /* 0xFFD8 Timer0_A5 CC0 */
4413
#else
4414
#define TIMER2_A0_VECTOR        (44 * 1u)                    /* 0xFFD8 Timer0_A5 CC0 */
4415
/*#define TIMER2_A0_ISR(func)     ISR_VECTOR(func, ".int44")  */ /* 0xFFD8 Timer0_A5 CC0 */ /* CCE V2 Style */
4416
#endif
4417
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4418
#define USCI_B1_VECTOR          ".int45"                    /* 0xFFDA USCI B1 Receive/Transmit */
4419
#else
4420
#define USCI_B1_VECTOR          (45 * 1u)                    /* 0xFFDA USCI B1 Receive/Transmit */
4421
/*#define USCI_B1_ISR(func)       ISR_VECTOR(func, ".int45")  */ /* 0xFFDA USCI B1 Receive/Transmit */ /* CCE V2 Style */
4422
#endif
4423
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4424
#define USCI_A1_VECTOR          ".int46"                    /* 0xFFDC USCI A1 Receive/Transmit */
4425
#else
4426
#define USCI_A1_VECTOR          (46 * 1u)                    /* 0xFFDC USCI A1 Receive/Transmit */
4427
/*#define USCI_A1_ISR(func)       ISR_VECTOR(func, ".int46")  */ /* 0xFFDC USCI A1 Receive/Transmit */ /* CCE V2 Style */
4428
#endif
4429
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4430
#define PORT1_VECTOR            ".int47"                    /* 0xFFDE Port 1 */
4431
#else
4432
#define PORT1_VECTOR            (47 * 1u)                    /* 0xFFDE Port 1 */
4433
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int47")  */ /* 0xFFDE Port 1 */ /* CCE V2 Style */
4434
#endif
4435
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4436
#define TIMER1_A1_VECTOR        ".int48"                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
4437
#else
4438
#define TIMER1_A1_VECTOR        (48 * 1u)                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
4439
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int48")  */ /* 0xFFE0 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */
4440
#endif
4441
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4442
#define TIMER1_A0_VECTOR        ".int49"                    /* 0xFFE2 Timer1_A3 CC0 */
4443
#else
4444
#define TIMER1_A0_VECTOR        (49 * 1u)                    /* 0xFFE2 Timer1_A3 CC0 */
4445
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int49")  */ /* 0xFFE2 Timer1_A3 CC0 */ /* CCE V2 Style */
4446
#endif
4447
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4448
#define DMA_VECTOR              ".int50"                    /* 0xFFE4 DMA */
4449
#else
4450
#define DMA_VECTOR              (50 * 1u)                    /* 0xFFE4 DMA */
4451
/*#define DMA_ISR(func)           ISR_VECTOR(func, ".int50")  */ /* 0xFFE4 DMA */ /* CCE V2 Style */
4452
#endif
4453
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4454
#define USB_UBM_VECTOR          ".int51"                    /* 0xFFE6 USB Timer / cable event / USB reset */
4455
#else
4456
#define USB_UBM_VECTOR          (51 * 1u)                    /* 0xFFE6 USB Timer / cable event / USB reset */
4457
/*#define USB_UBM_ISR(func)       ISR_VECTOR(func, ".int51")  */ /* 0xFFE6 USB Timer / cable event / USB reset */ /* CCE V2 Style */
4458
#endif
4459
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4460
#define TIMER0_A1_VECTOR        ".int52"                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
4461
#else
4462
#define TIMER0_A1_VECTOR        (52 * 1u)                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
4463
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int52")  */ /* 0xFFE8 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4464
#endif
4465
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4466
#define TIMER0_A0_VECTOR        ".int53"                    /* 0xFFEA Timer0_A5 CC0 */
4467
#else
4468
#define TIMER0_A0_VECTOR        (53 * 1u)                    /* 0xFFEA Timer0_A5 CC0 */
4469
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int53")  */ /* 0xFFEA Timer0_A5 CC0 */ /* CCE V2 Style */
4470
#endif
4471
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4472
#define USCI_B0_VECTOR          ".int55"                    /* 0xFFEE USCI B0 Receive/Transmit */
4473
#else
4474
#define USCI_B0_VECTOR          (55 * 1u)                    /* 0xFFEE USCI B0 Receive/Transmit */
4475
/*#define USCI_B0_ISR(func)       ISR_VECTOR(func, ".int55")  */ /* 0xFFEE USCI B0 Receive/Transmit */ /* CCE V2 Style */
4476
#endif
4477
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4478
#define USCI_A0_VECTOR          ".int56"                    /* 0xFFF0 USCI A0 Receive/Transmit */
4479
#else
4480
#define USCI_A0_VECTOR          (56 * 1u)                    /* 0xFFF0 USCI A0 Receive/Transmit */
4481
/*#define USCI_A0_ISR(func)       ISR_VECTOR(func, ".int56")  */ /* 0xFFF0 USCI A0 Receive/Transmit */ /* CCE V2 Style */
4482
#endif
4483
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4484
#define WDT_VECTOR              ".int57"                    /* 0xFFF2 Watchdog Timer */
4485
#else
4486
#define WDT_VECTOR              (57 * 1u)                    /* 0xFFF2 Watchdog Timer */
4487
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int57")  */ /* 0xFFF2 Watchdog Timer */ /* CCE V2 Style */
4488
#endif
4489
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4490
#define TIMER0_B1_VECTOR        ".int58"                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
4491
#else
4492
#define TIMER0_B1_VECTOR        (58 * 1u)                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
4493
/*#define TIMER0_B1_ISR(func)     ISR_VECTOR(func, ".int58")  */ /* 0xFFF4 Timer0_B7 CC1-6, TB */ /* CCE V2 Style */
4494
#endif
4495
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4496
#define TIMER0_B0_VECTOR        ".int59"                    /* 0xFFF6 Timer0_B7 CC0 */
4497
#else
4498
#define TIMER0_B0_VECTOR        (59 * 1u)                    /* 0xFFF6 Timer0_B7 CC0 */
4499
/*#define TIMER0_B0_ISR(func)     ISR_VECTOR(func, ".int59")  */ /* 0xFFF6 Timer0_B7 CC0 */ /* CCE V2 Style */
4500
#endif
4501
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4502
#define COMP_B_VECTOR           ".int60"                    /* 0xFFF8 Comparator B */
4503
#else
4504
#define COMP_B_VECTOR           (60 * 1u)                    /* 0xFFF8 Comparator B */
4505
/*#define COMP_B_ISR(func)        ISR_VECTOR(func, ".int60")  */ /* 0xFFF8 Comparator B */ /* CCE V2 Style */
4506
#endif
4507
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4508
#define UNMI_VECTOR             ".int61"                    /* 0xFFFA User Non-maskable */
4509
#else
4510
#define UNMI_VECTOR             (61 * 1u)                    /* 0xFFFA User Non-maskable */
4511
/*#define UNMI_ISR(func)          ISR_VECTOR(func, ".int61")  */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */
4512
#endif
4513
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4514
#define SYSNMI_VECTOR           ".int62"                    /* 0xFFFC System Non-maskable */
4515
#else
4516
#define SYSNMI_VECTOR           (62 * 1u)                    /* 0xFFFC System Non-maskable */
4517
/*#define SYSNMI_ISR(func)        ISR_VECTOR(func, ".int62")  */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */
4518
#endif
4519
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4520
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
4521
#else
4522
#define RESET_VECTOR            (63 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
4523
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int63")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
4524
#endif
4525
 
4526
/************************************************************
4527
* End of Modules
4528
************************************************************/
4529
 
4530
#ifdef __cplusplus
4531
}
4532
#endif /* extern "C" */
4533
 
4534
#endif /* #ifndef __MSP430F5501 */
4535