Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430F5328 devices.
8
*
9
* Texas Instruments, Version 1.1
10
*
11
* Rev. 1.0, Setup
12
* Rev. 1.1  Changed access type of TimerA/B registers to word only
13
*
14
********************************************************************/
15
 
16
#ifndef __MSP430F5328
17
#define __MSP430F5328
18
 
19
#ifdef __cplusplus
20
extern "C" {
21
#endif
22
 
23
 
24
/*----------------------------------------------------------------------------*/
25
/* PERIPHERAL FILE MAP                                                        */
26
/*----------------------------------------------------------------------------*/
27
 
28
/* External references resolved by a device-specific linker command file */
29
#define SFR_8BIT(address)   extern volatile unsigned char address
30
#define SFR_16BIT(address)  extern volatile unsigned int address
31
//#define SFR_20BIT(address)  extern volatile unsigned int address
32
typedef void (* __SFR_FARPTR)();
33
#define SFR_20BIT(address) extern __SFR_FARPTR address
34
#define SFR_32BIT(address)  extern volatile unsigned long address
35
 
36
 
37
 
38
/************************************************************
39
* STANDARD BITS
40
************************************************************/
41
 
42
#define BIT0                   (0x0001)
43
#define BIT1                   (0x0002)
44
#define BIT2                   (0x0004)
45
#define BIT3                   (0x0008)
46
#define BIT4                   (0x0010)
47
#define BIT5                   (0x0020)
48
#define BIT6                   (0x0040)
49
#define BIT7                   (0x0080)
50
#define BIT8                   (0x0100)
51
#define BIT9                   (0x0200)
52
#define BITA                   (0x0400)
53
#define BITB                   (0x0800)
54
#define BITC                   (0x1000)
55
#define BITD                   (0x2000)
56
#define BITE                   (0x4000)
57
#define BITF                   (0x8000)
58
 
59
/************************************************************
60
* STATUS REGISTER BITS
61
************************************************************/
62
 
63
#define C                      (0x0001)
64
#define Z                      (0x0002)
65
#define N                      (0x0004)
66
#define V                      (0x0100)
67
#define GIE                    (0x0008)
68
#define CPUOFF                 (0x0010)
69
#define OSCOFF                 (0x0020)
70
#define SCG0                   (0x0040)
71
#define SCG1                   (0x0080)
72
 
73
/* Low Power Modes coded with Bits 4-7 in SR */
74
 
75
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
76
#define LPM0                   (CPUOFF)
77
#define LPM1                   (SCG0+CPUOFF)
78
#define LPM2                   (SCG1+CPUOFF)
79
#define LPM3                   (SCG1+SCG0+CPUOFF)
80
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
81
/* End #defines for assembler */
82
 
83
#else /* Begin #defines for C */
84
#define LPM0_bits              (CPUOFF)
85
#define LPM1_bits              (SCG0+CPUOFF)
86
#define LPM2_bits              (SCG1+CPUOFF)
87
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
88
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
89
 
90
#include "in430.h"
91
 
92
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
93
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
94
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
95
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
96
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
97
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
98
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
99
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
100
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
101
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
102
#endif /* End #defines for C */
103
 
104
/************************************************************
105
* CPU
106
************************************************************/
107
#define __MSP430_HAS_MSP430XV2_CPU__                /* Definition to show that it has MSP430XV2 CPU */
108
 
109
/************************************************************
110
* PERIPHERAL FILE MAP
111
************************************************************/
112
 
113
/************************************************************
114
* ADC12 PLUS
115
************************************************************/
116
#define __MSP430_HAS_ADC12_PLUS__                /* Definition to show that Module is available */
117
#define __MSP430_BASEADDRESS_ADC12_PLUS__ 0x0700
118
 
119
SFR_16BIT(ADC12CTL0);                         /* ADC12+ Control 0 */
120
SFR_8BIT(ADC12CTL0_L);                        /* ADC12+ Control 0 */
121
SFR_8BIT(ADC12CTL0_H);                        /* ADC12+ Control 0 */
122
SFR_16BIT(ADC12CTL1);                         /* ADC12+ Control 1 */
123
SFR_8BIT(ADC12CTL1_L);                        /* ADC12+ Control 1 */
124
SFR_8BIT(ADC12CTL1_H);                        /* ADC12+ Control 1 */
125
SFR_16BIT(ADC12CTL2);                         /* ADC12+ Control 2 */
126
SFR_8BIT(ADC12CTL2_L);                        /* ADC12+ Control 2 */
127
SFR_8BIT(ADC12CTL2_H);                        /* ADC12+ Control 2 */
128
SFR_16BIT(ADC12IFG);                          /* ADC12+ Interrupt Flag */
129
SFR_8BIT(ADC12IFG_L);                         /* ADC12+ Interrupt Flag */
130
SFR_8BIT(ADC12IFG_H);                         /* ADC12+ Interrupt Flag */
131
SFR_16BIT(ADC12IE);                           /* ADC12+ Interrupt Enable */
132
SFR_8BIT(ADC12IE_L);                          /* ADC12+ Interrupt Enable */
133
SFR_8BIT(ADC12IE_H);                          /* ADC12+ Interrupt Enable */
134
SFR_16BIT(ADC12IV);                           /* ADC12+ Interrupt Vector Word */
135
SFR_8BIT(ADC12IV_L);                          /* ADC12+ Interrupt Vector Word */
136
SFR_8BIT(ADC12IV_H);                          /* ADC12+ Interrupt Vector Word */
137
 
138
SFR_16BIT(ADC12MEM0);                         /* ADC12 Conversion Memory 0 */
139
SFR_8BIT(ADC12MEM0_L);                        /* ADC12 Conversion Memory 0 */
140
SFR_8BIT(ADC12MEM0_H);                        /* ADC12 Conversion Memory 0 */
141
SFR_16BIT(ADC12MEM1);                         /* ADC12 Conversion Memory 1 */
142
SFR_8BIT(ADC12MEM1_L);                        /* ADC12 Conversion Memory 1 */
143
SFR_8BIT(ADC12MEM1_H);                        /* ADC12 Conversion Memory 1 */
144
SFR_16BIT(ADC12MEM2);                         /* ADC12 Conversion Memory 2 */
145
SFR_8BIT(ADC12MEM2_L);                        /* ADC12 Conversion Memory 2 */
146
SFR_8BIT(ADC12MEM2_H);                        /* ADC12 Conversion Memory 2 */
147
SFR_16BIT(ADC12MEM3);                         /* ADC12 Conversion Memory 3 */
148
SFR_8BIT(ADC12MEM3_L);                        /* ADC12 Conversion Memory 3 */
149
SFR_8BIT(ADC12MEM3_H);                        /* ADC12 Conversion Memory 3 */
150
SFR_16BIT(ADC12MEM4);                         /* ADC12 Conversion Memory 4 */
151
SFR_8BIT(ADC12MEM4_L);                        /* ADC12 Conversion Memory 4 */
152
SFR_8BIT(ADC12MEM4_H);                        /* ADC12 Conversion Memory 4 */
153
SFR_16BIT(ADC12MEM5);                         /* ADC12 Conversion Memory 5 */
154
SFR_8BIT(ADC12MEM5_L);                        /* ADC12 Conversion Memory 5 */
155
SFR_8BIT(ADC12MEM5_H);                        /* ADC12 Conversion Memory 5 */
156
SFR_16BIT(ADC12MEM6);                         /* ADC12 Conversion Memory 6 */
157
SFR_8BIT(ADC12MEM6_L);                        /* ADC12 Conversion Memory 6 */
158
SFR_8BIT(ADC12MEM6_H);                        /* ADC12 Conversion Memory 6 */
159
SFR_16BIT(ADC12MEM7);                         /* ADC12 Conversion Memory 7 */
160
SFR_8BIT(ADC12MEM7_L);                        /* ADC12 Conversion Memory 7 */
161
SFR_8BIT(ADC12MEM7_H);                        /* ADC12 Conversion Memory 7 */
162
SFR_16BIT(ADC12MEM8);                         /* ADC12 Conversion Memory 8 */
163
SFR_8BIT(ADC12MEM8_L);                        /* ADC12 Conversion Memory 8 */
164
SFR_8BIT(ADC12MEM8_H);                        /* ADC12 Conversion Memory 8 */
165
SFR_16BIT(ADC12MEM9);                         /* ADC12 Conversion Memory 9 */
166
SFR_8BIT(ADC12MEM9_L);                        /* ADC12 Conversion Memory 9 */
167
SFR_8BIT(ADC12MEM9_H);                        /* ADC12 Conversion Memory 9 */
168
SFR_16BIT(ADC12MEM10);                        /* ADC12 Conversion Memory 10 */
169
SFR_8BIT(ADC12MEM10_L);                       /* ADC12 Conversion Memory 10 */
170
SFR_8BIT(ADC12MEM10_H);                       /* ADC12 Conversion Memory 10 */
171
SFR_16BIT(ADC12MEM11);                        /* ADC12 Conversion Memory 11 */
172
SFR_8BIT(ADC12MEM11_L);                       /* ADC12 Conversion Memory 11 */
173
SFR_8BIT(ADC12MEM11_H);                       /* ADC12 Conversion Memory 11 */
174
SFR_16BIT(ADC12MEM12);                        /* ADC12 Conversion Memory 12 */
175
SFR_8BIT(ADC12MEM12_L);                       /* ADC12 Conversion Memory 12 */
176
SFR_8BIT(ADC12MEM12_H);                       /* ADC12 Conversion Memory 12 */
177
SFR_16BIT(ADC12MEM13);                        /* ADC12 Conversion Memory 13 */
178
SFR_8BIT(ADC12MEM13_L);                       /* ADC12 Conversion Memory 13 */
179
SFR_8BIT(ADC12MEM13_H);                       /* ADC12 Conversion Memory 13 */
180
SFR_16BIT(ADC12MEM14);                        /* ADC12 Conversion Memory 14 */
181
SFR_8BIT(ADC12MEM14_L);                       /* ADC12 Conversion Memory 14 */
182
SFR_8BIT(ADC12MEM14_H);                       /* ADC12 Conversion Memory 14 */
183
SFR_16BIT(ADC12MEM15);                        /* ADC12 Conversion Memory 15 */
184
SFR_8BIT(ADC12MEM15_L);                       /* ADC12 Conversion Memory 15 */
185
SFR_8BIT(ADC12MEM15_H);                       /* ADC12 Conversion Memory 15 */
186
#define ADC12MEM_              ADC12MEM       /* ADC12 Conversion Memory */
187
#ifdef __ASM_HEADER__
188
#define ADC12MEM               ADC12MEM0      /* ADC12 Conversion Memory (for assembler) */
189
#else
190
#define ADC12MEM               ((int*)        &ADC12MEM0) /* ADC12 Conversion Memory (for C) */
191
#endif
192
 
193
SFR_8BIT(ADC12MCTL0);                         /* ADC12 Memory Control 0 */
194
SFR_8BIT(ADC12MCTL1);                         /* ADC12 Memory Control 1 */
195
SFR_8BIT(ADC12MCTL2);                         /* ADC12 Memory Control 2 */
196
SFR_8BIT(ADC12MCTL3);                         /* ADC12 Memory Control 3 */
197
SFR_8BIT(ADC12MCTL4);                         /* ADC12 Memory Control 4 */
198
SFR_8BIT(ADC12MCTL5);                         /* ADC12 Memory Control 5 */
199
SFR_8BIT(ADC12MCTL6);                         /* ADC12 Memory Control 6 */
200
SFR_8BIT(ADC12MCTL7);                         /* ADC12 Memory Control 7 */
201
SFR_8BIT(ADC12MCTL8);                         /* ADC12 Memory Control 8 */
202
SFR_8BIT(ADC12MCTL9);                         /* ADC12 Memory Control 9 */
203
SFR_8BIT(ADC12MCTL10);                        /* ADC12 Memory Control 10 */
204
SFR_8BIT(ADC12MCTL11);                        /* ADC12 Memory Control 11 */
205
SFR_8BIT(ADC12MCTL12);                        /* ADC12 Memory Control 12 */
206
SFR_8BIT(ADC12MCTL13);                        /* ADC12 Memory Control 13 */
207
SFR_8BIT(ADC12MCTL14);                        /* ADC12 Memory Control 14 */
208
SFR_8BIT(ADC12MCTL15);                        /* ADC12 Memory Control 15 */
209
#define ADC12MCTL_             ADC12MCTL      /* ADC12 Memory Control */
210
#ifdef __ASM_HEADER__
211
#define ADC12MCTL              ADC12MCTL0     /* ADC12 Memory Control (for assembler) */
212
#else
213
#define ADC12MCTL              ((char*)       &ADC12MCTL0) /* ADC12 Memory Control (for C) */
214
#endif
215
 
216
/* ADC12CTL0 Control Bits */
217
#define ADC12SC                (0x0001)       /* ADC12 Start Conversion */
218
#define ADC12ENC               (0x0002)       /* ADC12 Enable Conversion */
219
#define ADC12TOVIE             (0x0004)       /* ADC12 Timer Overflow interrupt enable */
220
#define ADC12OVIE              (0x0008)       /* ADC12 Overflow interrupt enable */
221
#define ADC12ON                (0x0010)       /* ADC12 On/enable */
222
#define ADC12REFON             (0x0020)       /* ADC12 Reference on */
223
#define ADC12REF2_5V           (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
224
#define ADC12MSC               (0x0080)       /* ADC12 Multiple SampleConversion */
225
#define ADC12SHT00             (0x0100)       /* ADC12 Sample Hold 0 Select Bit: 0 */
226
#define ADC12SHT01             (0x0200)       /* ADC12 Sample Hold 0 Select Bit: 1 */
227
#define ADC12SHT02             (0x0400)       /* ADC12 Sample Hold 0 Select Bit: 2 */
228
#define ADC12SHT03             (0x0800)       /* ADC12 Sample Hold 0 Select Bit: 3 */
229
#define ADC12SHT10             (0x1000)       /* ADC12 Sample Hold 1 Select Bit: 0 */
230
#define ADC12SHT11             (0x2000)       /* ADC12 Sample Hold 1 Select Bit: 1 */
231
#define ADC12SHT12             (0x4000)       /* ADC12 Sample Hold 1 Select Bit: 2 */
232
#define ADC12SHT13             (0x8000)       /* ADC12 Sample Hold 1 Select Bit: 3 */
233
 
234
/* ADC12CTL0 Control Bits */
235
#define ADC12SC_L              (0x0001)       /* ADC12 Start Conversion */
236
#define ADC12ENC_L             (0x0002)       /* ADC12 Enable Conversion */
237
#define ADC12TOVIE_L           (0x0004)       /* ADC12 Timer Overflow interrupt enable */
238
#define ADC12OVIE_L            (0x0008)       /* ADC12 Overflow interrupt enable */
239
#define ADC12ON_L              (0x0010)       /* ADC12 On/enable */
240
#define ADC12REFON_L           (0x0020)       /* ADC12 Reference on */
241
#define ADC12REF2_5V_L         (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
242
#define ADC12MSC_L             (0x0080)       /* ADC12 Multiple SampleConversion */
243
 
244
/* ADC12CTL0 Control Bits */
245
#define ADC12SHT00_H           (0x0001)       /* ADC12 Sample Hold 0 Select Bit: 0 */
246
#define ADC12SHT01_H           (0x0002)       /* ADC12 Sample Hold 0 Select Bit: 1 */
247
#define ADC12SHT02_H           (0x0004)       /* ADC12 Sample Hold 0 Select Bit: 2 */
248
#define ADC12SHT03_H           (0x0008)       /* ADC12 Sample Hold 0 Select Bit: 3 */
249
#define ADC12SHT10_H           (0x0010)       /* ADC12 Sample Hold 1 Select Bit: 0 */
250
#define ADC12SHT11_H           (0x0020)       /* ADC12 Sample Hold 1 Select Bit: 1 */
251
#define ADC12SHT12_H           (0x0040)       /* ADC12 Sample Hold 1 Select Bit: 2 */
252
#define ADC12SHT13_H           (0x0080)       /* ADC12 Sample Hold 1 Select Bit: 3 */
253
 
254
#define ADC12SHT0_0            (0*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 0 */
255
#define ADC12SHT0_1            (1*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 1 */
256
#define ADC12SHT0_2            (2*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 2 */
257
#define ADC12SHT0_3            (3*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 3 */
258
#define ADC12SHT0_4            (4*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 4 */
259
#define ADC12SHT0_5            (5*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 5 */
260
#define ADC12SHT0_6            (6*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 6 */
261
#define ADC12SHT0_7            (7*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 7 */
262
#define ADC12SHT0_8            (8*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 8 */
263
#define ADC12SHT0_9            (9*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 9 */
264
#define ADC12SHT0_10           (10*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 10 */
265
#define ADC12SHT0_11           (11*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 11 */
266
#define ADC12SHT0_12           (12*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 12 */
267
#define ADC12SHT0_13           (13*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 13 */
268
#define ADC12SHT0_14           (14*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 14 */
269
#define ADC12SHT0_15           (15*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 15 */
270
 
271
#define ADC12SHT1_0            (0*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 0 */
272
#define ADC12SHT1_1            (1*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 1 */
273
#define ADC12SHT1_2            (2*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 2 */
274
#define ADC12SHT1_3            (3*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 3 */
275
#define ADC12SHT1_4            (4*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 4 */
276
#define ADC12SHT1_5            (5*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 5 */
277
#define ADC12SHT1_6            (6*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 6 */
278
#define ADC12SHT1_7            (7*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 7 */
279
#define ADC12SHT1_8            (8*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 8 */
280
#define ADC12SHT1_9            (9*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 9 */
281
#define ADC12SHT1_10           (10*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 10 */
282
#define ADC12SHT1_11           (11*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 11 */
283
#define ADC12SHT1_12           (12*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 12 */
284
#define ADC12SHT1_13           (13*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 13 */
285
#define ADC12SHT1_14           (14*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 14 */
286
#define ADC12SHT1_15           (15*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 15 */
287
 
288
/* ADC12CTL1 Control Bits */
289
#define ADC12BUSY              (0x0001)       /* ADC12 Busy */
290
#define ADC12CONSEQ0           (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
291
#define ADC12CONSEQ1           (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
292
#define ADC12SSEL0             (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
293
#define ADC12SSEL1             (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
294
#define ADC12DIV0              (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
295
#define ADC12DIV1              (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
296
#define ADC12DIV2              (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
297
#define ADC12ISSH              (0x0100)       /* ADC12 Invert Sample Hold Signal */
298
#define ADC12SHP               (0x0200)       /* ADC12 Sample/Hold Pulse Mode */
299
#define ADC12SHS0              (0x0400)       /* ADC12 Sample/Hold Source Bit: 0 */
300
#define ADC12SHS1              (0x0800)       /* ADC12 Sample/Hold Source Bit: 1 */
301
#define ADC12CSTARTADD0        (0x1000)       /* ADC12 Conversion Start Address Bit: 0 */
302
#define ADC12CSTARTADD1        (0x2000)       /* ADC12 Conversion Start Address Bit: 1 */
303
#define ADC12CSTARTADD2        (0x4000)       /* ADC12 Conversion Start Address Bit: 2 */
304
#define ADC12CSTARTADD3        (0x8000)       /* ADC12 Conversion Start Address Bit: 3 */
305
 
306
/* ADC12CTL1 Control Bits */
307
#define ADC12BUSY_L            (0x0001)       /* ADC12 Busy */
308
#define ADC12CONSEQ0_L         (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
309
#define ADC12CONSEQ1_L         (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
310
#define ADC12SSEL0_L           (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
311
#define ADC12SSEL1_L           (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
312
#define ADC12DIV0_L            (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
313
#define ADC12DIV1_L            (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
314
#define ADC12DIV2_L            (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
315
 
316
/* ADC12CTL1 Control Bits */
317
#define ADC12ISSH_H            (0x0001)       /* ADC12 Invert Sample Hold Signal */
318
#define ADC12SHP_H             (0x0002)       /* ADC12 Sample/Hold Pulse Mode */
319
#define ADC12SHS0_H            (0x0004)       /* ADC12 Sample/Hold Source Bit: 0 */
320
#define ADC12SHS1_H            (0x0008)       /* ADC12 Sample/Hold Source Bit: 1 */
321
#define ADC12CSTARTADD0_H      (0x0010)       /* ADC12 Conversion Start Address Bit: 0 */
322
#define ADC12CSTARTADD1_H      (0x0020)       /* ADC12 Conversion Start Address Bit: 1 */
323
#define ADC12CSTARTADD2_H      (0x0040)       /* ADC12 Conversion Start Address Bit: 2 */
324
#define ADC12CSTARTADD3_H      (0x0080)       /* ADC12 Conversion Start Address Bit: 3 */
325
 
326
#define ADC12CONSEQ_0          (0*2u)         /* ADC12 Conversion Sequence Select: 0 */
327
#define ADC12CONSEQ_1          (1*2u)         /* ADC12 Conversion Sequence Select: 1 */
328
#define ADC12CONSEQ_2          (2*2u)         /* ADC12 Conversion Sequence Select: 2 */
329
#define ADC12CONSEQ_3          (3*2u)         /* ADC12 Conversion Sequence Select: 3 */
330
 
331
#define ADC12SSEL_0            (0*8u)         /* ADC12 Clock Source Select: 0 */
332
#define ADC12SSEL_1            (1*8u)         /* ADC12 Clock Source Select: 1 */
333
#define ADC12SSEL_2            (2*8u)         /* ADC12 Clock Source Select: 2 */
334
#define ADC12SSEL_3            (3*8u)         /* ADC12 Clock Source Select: 3 */
335
 
336
#define ADC12DIV_0             (0*0x20u)      /* ADC12 Clock Divider Select: 0 */
337
#define ADC12DIV_1             (1*0x20u)      /* ADC12 Clock Divider Select: 1 */
338
#define ADC12DIV_2             (2*0x20u)      /* ADC12 Clock Divider Select: 2 */
339
#define ADC12DIV_3             (3*0x20u)      /* ADC12 Clock Divider Select: 3 */
340
#define ADC12DIV_4             (4*0x20u)      /* ADC12 Clock Divider Select: 4 */
341
#define ADC12DIV_5             (5*0x20u)      /* ADC12 Clock Divider Select: 5 */
342
#define ADC12DIV_6             (6*0x20u)      /* ADC12 Clock Divider Select: 6 */
343
#define ADC12DIV_7             (7*0x20u)      /* ADC12 Clock Divider Select: 7 */
344
 
345
#define ADC12SHS_0             (0*0x400u)     /* ADC12 Sample/Hold Source: 0 */
346
#define ADC12SHS_1             (1*0x400u)     /* ADC12 Sample/Hold Source: 1 */
347
#define ADC12SHS_2             (2*0x400u)     /* ADC12 Sample/Hold Source: 2 */
348
#define ADC12SHS_3             (3*0x400u)     /* ADC12 Sample/Hold Source: 3 */
349
 
350
#define ADC12CSTARTADD_0       (0*0x1000u)    /* ADC12 Conversion Start Address: 0 */
351
#define ADC12CSTARTADD_1       (1*0x1000u)    /* ADC12 Conversion Start Address: 1 */
352
#define ADC12CSTARTADD_2       (2*0x1000u)    /* ADC12 Conversion Start Address: 2 */
353
#define ADC12CSTARTADD_3       (3*0x1000u)    /* ADC12 Conversion Start Address: 3 */
354
#define ADC12CSTARTADD_4       (4*0x1000u)    /* ADC12 Conversion Start Address: 4 */
355
#define ADC12CSTARTADD_5       (5*0x1000u)    /* ADC12 Conversion Start Address: 5 */
356
#define ADC12CSTARTADD_6       (6*0x1000u)    /* ADC12 Conversion Start Address: 6 */
357
#define ADC12CSTARTADD_7       (7*0x1000u)    /* ADC12 Conversion Start Address: 7 */
358
#define ADC12CSTARTADD_8       (8*0x1000u)    /* ADC12 Conversion Start Address: 8 */
359
#define ADC12CSTARTADD_9       (9*0x1000u)    /* ADC12 Conversion Start Address: 9 */
360
#define ADC12CSTARTADD_10      (10*0x1000u)   /* ADC12 Conversion Start Address: 10 */
361
#define ADC12CSTARTADD_11      (11*0x1000u)   /* ADC12 Conversion Start Address: 11 */
362
#define ADC12CSTARTADD_12      (12*0x1000u)   /* ADC12 Conversion Start Address: 12 */
363
#define ADC12CSTARTADD_13      (13*0x1000u)   /* ADC12 Conversion Start Address: 13 */
364
#define ADC12CSTARTADD_14      (14*0x1000u)   /* ADC12 Conversion Start Address: 14 */
365
#define ADC12CSTARTADD_15      (15*0x1000u)   /* ADC12 Conversion Start Address: 15 */
366
 
367
/* ADC12CTL2 Control Bits */
368
#define ADC12REFBURST          (0x0001)       /* ADC12+ Reference Burst */
369
#define ADC12REFOUT            (0x0002)       /* ADC12+ Reference Out */
370
#define ADC12SR                (0x0004)       /* ADC12+ Sampling Rate */
371
#define ADC12DF                (0x0008)       /* ADC12+ Data Format */
372
#define ADC12RES0              (0x0010)       /* ADC12+ Resolution Bit: 0 */
373
#define ADC12RES1              (0x0020)       /* ADC12+ Resolution Bit: 1 */
374
#define ADC12TCOFF             (0x0080)       /* ADC12+ Temperature Sensor Off */
375
#define ADC12PDIV              (0x0100)       /* ADC12+ predivider 0:/1   1:/4 */
376
 
377
/* ADC12CTL2 Control Bits */
378
#define ADC12REFBURST_L        (0x0001)       /* ADC12+ Reference Burst */
379
#define ADC12REFOUT_L          (0x0002)       /* ADC12+ Reference Out */
380
#define ADC12SR_L              (0x0004)       /* ADC12+ Sampling Rate */
381
#define ADC12DF_L              (0x0008)       /* ADC12+ Data Format */
382
#define ADC12RES0_L            (0x0010)       /* ADC12+ Resolution Bit: 0 */
383
#define ADC12RES1_L            (0x0020)       /* ADC12+ Resolution Bit: 1 */
384
#define ADC12TCOFF_L           (0x0080)       /* ADC12+ Temperature Sensor Off */
385
 
386
/* ADC12CTL2 Control Bits */
387
#define ADC12PDIV_H            (0x0001)       /* ADC12+ predivider 0:/1   1:/4 */
388
 
389
#define ADC12RES_0             (0x0000)       /* ADC12+ Resolution : 8 Bit */
390
#define ADC12RES_1             (0x0010)       /* ADC12+ Resolution : 10 Bit */
391
#define ADC12RES_2             (0x0020)       /* ADC12+ Resolution : 12 Bit */
392
#define ADC12RES_3             (0x0030)       /* ADC12+ Resolution : reserved */
393
 
394
/* ADC12MCTLx Control Bits */
395
#define ADC12INCH0             (0x0001)       /* ADC12 Input Channel Select Bit 0 */
396
#define ADC12INCH1             (0x0002)       /* ADC12 Input Channel Select Bit 1 */
397
#define ADC12INCH2             (0x0004)       /* ADC12 Input Channel Select Bit 2 */
398
#define ADC12INCH3             (0x0008)       /* ADC12 Input Channel Select Bit 3 */
399
#define ADC12SREF0             (0x0010)       /* ADC12 Select Reference Bit 0 */
400
#define ADC12SREF1             (0x0020)       /* ADC12 Select Reference Bit 1 */
401
#define ADC12SREF2             (0x0040)       /* ADC12 Select Reference Bit 2 */
402
#define ADC12EOS               (0x0080)       /* ADC12 End of Sequence */
403
 
404
#define ADC12INCH_0            (0x0000)       /* ADC12 Input Channel 0 */
405
#define ADC12INCH_1            (0x0001)       /* ADC12 Input Channel 1 */
406
#define ADC12INCH_2            (0x0002)       /* ADC12 Input Channel 2 */
407
#define ADC12INCH_3            (0x0003)       /* ADC12 Input Channel 3 */
408
#define ADC12INCH_4            (0x0004)       /* ADC12 Input Channel 4 */
409
#define ADC12INCH_5            (0x0005)       /* ADC12 Input Channel 5 */
410
#define ADC12INCH_6            (0x0006)       /* ADC12 Input Channel 6 */
411
#define ADC12INCH_7            (0x0007)       /* ADC12 Input Channel 7 */
412
#define ADC12INCH_8            (0x0008)       /* ADC12 Input Channel 8 */
413
#define ADC12INCH_9            (0x0009)       /* ADC12 Input Channel 9 */
414
#define ADC12INCH_10           (0x000A)       /* ADC12 Input Channel 10 */
415
#define ADC12INCH_11           (0x000B)       /* ADC12 Input Channel 11 */
416
#define ADC12INCH_12           (0x000C)       /* ADC12 Input Channel 12 */
417
#define ADC12INCH_13           (0x000D)       /* ADC12 Input Channel 13 */
418
#define ADC12INCH_14           (0x000E)       /* ADC12 Input Channel 14 */
419
#define ADC12INCH_15           (0x000F)       /* ADC12 Input Channel 15 */
420
 
421
#define ADC12SREF_0            (0*0x10u)      /* ADC12 Select Reference 0 */
422
#define ADC12SREF_1            (1*0x10u)      /* ADC12 Select Reference 1 */
423
#define ADC12SREF_2            (2*0x10u)      /* ADC12 Select Reference 2 */
424
#define ADC12SREF_3            (3*0x10u)      /* ADC12 Select Reference 3 */
425
#define ADC12SREF_4            (4*0x10u)      /* ADC12 Select Reference 4 */
426
#define ADC12SREF_5            (5*0x10u)      /* ADC12 Select Reference 5 */
427
#define ADC12SREF_6            (6*0x10u)      /* ADC12 Select Reference 6 */
428
#define ADC12SREF_7            (7*0x10u)      /* ADC12 Select Reference 7 */
429
 
430
#define ADC12IE0               (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
431
#define ADC12IE1               (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
432
#define ADC12IE2               (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
433
#define ADC12IE3               (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
434
#define ADC12IE4               (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
435
#define ADC12IE5               (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
436
#define ADC12IE6               (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
437
#define ADC12IE7               (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
438
#define ADC12IE8               (0x0100)       /* ADC12 Memory 8      Interrupt Enable */
439
#define ADC12IE9               (0x0200)       /* ADC12 Memory 9      Interrupt Enable */
440
#define ADC12IE10              (0x0400)       /* ADC12 Memory 10      Interrupt Enable */
441
#define ADC12IE11              (0x0800)       /* ADC12 Memory 11      Interrupt Enable */
442
#define ADC12IE12              (0x1000)       /* ADC12 Memory 12      Interrupt Enable */
443
#define ADC12IE13              (0x2000)       /* ADC12 Memory 13      Interrupt Enable */
444
#define ADC12IE14              (0x4000)       /* ADC12 Memory 14      Interrupt Enable */
445
#define ADC12IE15              (0x8000)       /* ADC12 Memory 15      Interrupt Enable */
446
 
447
#define ADC12IE0_L             (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
448
#define ADC12IE1_L             (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
449
#define ADC12IE2_L             (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
450
#define ADC12IE3_L             (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
451
#define ADC12IE4_L             (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
452
#define ADC12IE5_L             (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
453
#define ADC12IE6_L             (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
454
#define ADC12IE7_L             (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
455
 
456
#define ADC12IE8_H             (0x0001)       /* ADC12 Memory 8      Interrupt Enable */
457
#define ADC12IE9_H             (0x0002)       /* ADC12 Memory 9      Interrupt Enable */
458
#define ADC12IE10_H            (0x0004)       /* ADC12 Memory 10      Interrupt Enable */
459
#define ADC12IE11_H            (0x0008)       /* ADC12 Memory 11      Interrupt Enable */
460
#define ADC12IE12_H            (0x0010)       /* ADC12 Memory 12      Interrupt Enable */
461
#define ADC12IE13_H            (0x0020)       /* ADC12 Memory 13      Interrupt Enable */
462
#define ADC12IE14_H            (0x0040)       /* ADC12 Memory 14      Interrupt Enable */
463
#define ADC12IE15_H            (0x0080)       /* ADC12 Memory 15      Interrupt Enable */
464
 
465
#define ADC12IFG0              (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
466
#define ADC12IFG1              (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
467
#define ADC12IFG2              (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
468
#define ADC12IFG3              (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
469
#define ADC12IFG4              (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
470
#define ADC12IFG5              (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
471
#define ADC12IFG6              (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
472
#define ADC12IFG7              (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
473
#define ADC12IFG8              (0x0100)       /* ADC12 Memory 8      Interrupt Flag */
474
#define ADC12IFG9              (0x0200)       /* ADC12 Memory 9      Interrupt Flag */
475
#define ADC12IFG10             (0x0400)       /* ADC12 Memory 10      Interrupt Flag */
476
#define ADC12IFG11             (0x0800)       /* ADC12 Memory 11      Interrupt Flag */
477
#define ADC12IFG12             (0x1000)       /* ADC12 Memory 12      Interrupt Flag */
478
#define ADC12IFG13             (0x2000)       /* ADC12 Memory 13      Interrupt Flag */
479
#define ADC12IFG14             (0x4000)       /* ADC12 Memory 14      Interrupt Flag */
480
#define ADC12IFG15             (0x8000)       /* ADC12 Memory 15      Interrupt Flag */
481
 
482
#define ADC12IFG0_L            (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
483
#define ADC12IFG1_L            (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
484
#define ADC12IFG2_L            (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
485
#define ADC12IFG3_L            (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
486
#define ADC12IFG4_L            (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
487
#define ADC12IFG5_L            (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
488
#define ADC12IFG6_L            (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
489
#define ADC12IFG7_L            (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
490
 
491
#define ADC12IFG8_H            (0x0001)       /* ADC12 Memory 8      Interrupt Flag */
492
#define ADC12IFG9_H            (0x0002)       /* ADC12 Memory 9      Interrupt Flag */
493
#define ADC12IFG10_H           (0x0004)       /* ADC12 Memory 10      Interrupt Flag */
494
#define ADC12IFG11_H           (0x0008)       /* ADC12 Memory 11      Interrupt Flag */
495
#define ADC12IFG12_H           (0x0010)       /* ADC12 Memory 12      Interrupt Flag */
496
#define ADC12IFG13_H           (0x0020)       /* ADC12 Memory 13      Interrupt Flag */
497
#define ADC12IFG14_H           (0x0040)       /* ADC12 Memory 14      Interrupt Flag */
498
#define ADC12IFG15_H           (0x0080)       /* ADC12 Memory 15      Interrupt Flag */
499
 
500
/* ADC12IV Definitions */
501
#define ADC12IV_NONE           (0x0000)       /* No Interrupt pending */
502
#define ADC12IV_ADC12OVIFG     (0x0002)       /* ADC12OVIFG */
503
#define ADC12IV_ADC12TOVIFG    (0x0004)       /* ADC12TOVIFG */
504
#define ADC12IV_ADC12IFG0      (0x0006)       /* ADC12IFG0 */
505
#define ADC12IV_ADC12IFG1      (0x0008)       /* ADC12IFG1 */
506
#define ADC12IV_ADC12IFG2      (0x000A)       /* ADC12IFG2 */
507
#define ADC12IV_ADC12IFG3      (0x000C)       /* ADC12IFG3 */
508
#define ADC12IV_ADC12IFG4      (0x000E)       /* ADC12IFG4 */
509
#define ADC12IV_ADC12IFG5      (0x0010)       /* ADC12IFG5 */
510
#define ADC12IV_ADC12IFG6      (0x0012)       /* ADC12IFG6 */
511
#define ADC12IV_ADC12IFG7      (0x0014)       /* ADC12IFG7 */
512
#define ADC12IV_ADC12IFG8      (0x0016)       /* ADC12IFG8 */
513
#define ADC12IV_ADC12IFG9      (0x0018)       /* ADC12IFG9 */
514
#define ADC12IV_ADC12IFG10     (0x001A)       /* ADC12IFG10 */
515
#define ADC12IV_ADC12IFG11     (0x001C)       /* ADC12IFG11 */
516
#define ADC12IV_ADC12IFG12     (0x001E)       /* ADC12IFG12 */
517
#define ADC12IV_ADC12IFG13     (0x0020)       /* ADC12IFG13 */
518
#define ADC12IV_ADC12IFG14     (0x0022)       /* ADC12IFG14 */
519
#define ADC12IV_ADC12IFG15     (0x0024)       /* ADC12IFG15 */
520
 
521
/************************************************************
522
* Comparator B
523
************************************************************/
524
#define __MSP430_HAS_COMPB__                  /* Definition to show that Module is available */
525
#define __MSP430_BASEADDRESS_COMPB__ 0x08C0
526
 
527
SFR_16BIT(CBCTL0);                            /* Comparator B Control Register 0 */
528
SFR_8BIT(CBCTL0_L);                           /* Comparator B Control Register 0 */
529
SFR_8BIT(CBCTL0_H);                           /* Comparator B Control Register 0 */
530
SFR_16BIT(CBCTL1);                            /* Comparator B Control Register 1 */
531
SFR_8BIT(CBCTL1_L);                           /* Comparator B Control Register 1 */
532
SFR_8BIT(CBCTL1_H);                           /* Comparator B Control Register 1 */
533
SFR_16BIT(CBCTL2);                            /* Comparator B Control Register 2 */
534
SFR_8BIT(CBCTL2_L);                           /* Comparator B Control Register 2 */
535
SFR_8BIT(CBCTL2_H);                           /* Comparator B Control Register 2 */
536
SFR_16BIT(CBCTL3);                            /* Comparator B Control Register 3 */
537
SFR_8BIT(CBCTL3_L);                           /* Comparator B Control Register 3 */
538
SFR_8BIT(CBCTL3_H);                           /* Comparator B Control Register 3 */
539
SFR_16BIT(CBINT);                             /* Comparator B Interrupt Register */
540
SFR_8BIT(CBINT_L);                            /* Comparator B Interrupt Register */
541
SFR_8BIT(CBINT_H);                            /* Comparator B Interrupt Register */
542
SFR_16BIT(CBIV);                              /* Comparator B Interrupt Vector Word */
543
 
544
/* CBCTL0 Control Bits */
545
#define CBIPSEL0               (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
546
#define CBIPSEL1               (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
547
#define CBIPSEL2               (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
548
#define CBIPSEL3               (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
549
//#define RESERVED            (0x0010)  /* Comp. B */
550
//#define RESERVED            (0x0020)  /* Comp. B */
551
//#define RESERVED            (0x0040)  /* Comp. B */
552
#define CBIPEN                 (0x0080)       /* Comp. B Pos. Channel Input Enable */
553
#define CBIMSEL0               (0x0100)       /* Comp. B Neg. Channel Input Select 0 */
554
#define CBIMSEL1               (0x0200)       /* Comp. B Neg. Channel Input Select 1 */
555
#define CBIMSEL2               (0x0400)       /* Comp. B Neg. Channel Input Select 2 */
556
#define CBIMSEL3               (0x0800)       /* Comp. B Neg. Channel Input Select 3 */
557
//#define RESERVED            (0x1000)  /* Comp. B */
558
//#define RESERVED            (0x2000)  /* Comp. B */
559
//#define RESERVED            (0x4000)  /* Comp. B */
560
#define CBIMEN                 (0x8000)       /* Comp. B Neg. Channel Input Enable */
561
 
562
/* CBCTL0 Control Bits */
563
#define CBIPSEL0_L             (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
564
#define CBIPSEL1_L             (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
565
#define CBIPSEL2_L             (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
566
#define CBIPSEL3_L             (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
567
//#define RESERVED            (0x0010)  /* Comp. B */
568
//#define RESERVED            (0x0020)  /* Comp. B */
569
//#define RESERVED            (0x0040)  /* Comp. B */
570
#define CBIPEN_L               (0x0080)       /* Comp. B Pos. Channel Input Enable */
571
//#define RESERVED            (0x1000)  /* Comp. B */
572
//#define RESERVED            (0x2000)  /* Comp. B */
573
//#define RESERVED            (0x4000)  /* Comp. B */
574
 
575
/* CBCTL0 Control Bits */
576
//#define RESERVED            (0x0010)  /* Comp. B */
577
//#define RESERVED            (0x0020)  /* Comp. B */
578
//#define RESERVED            (0x0040)  /* Comp. B */
579
#define CBIMSEL0_H             (0x0001)       /* Comp. B Neg. Channel Input Select 0 */
580
#define CBIMSEL1_H             (0x0002)       /* Comp. B Neg. Channel Input Select 1 */
581
#define CBIMSEL2_H             (0x0004)       /* Comp. B Neg. Channel Input Select 2 */
582
#define CBIMSEL3_H             (0x0008)       /* Comp. B Neg. Channel Input Select 3 */
583
//#define RESERVED            (0x1000)  /* Comp. B */
584
//#define RESERVED            (0x2000)  /* Comp. B */
585
//#define RESERVED            (0x4000)  /* Comp. B */
586
#define CBIMEN_H               (0x0080)       /* Comp. B Neg. Channel Input Enable */
587
 
588
#define CBIPSEL_0              (0x0000)       /* Comp. B V+ terminal Input Select: Channel 0 */
589
#define CBIPSEL_1              (0x0001)       /* Comp. B V+ terminal Input Select: Channel 1 */
590
#define CBIPSEL_2              (0x0002)       /* Comp. B V+ terminal Input Select: Channel 2 */
591
#define CBIPSEL_3              (0x0003)       /* Comp. B V+ terminal Input Select: Channel 3 */
592
#define CBIPSEL_4              (0x0004)       /* Comp. B V+ terminal Input Select: Channel 4 */
593
#define CBIPSEL_5              (0x0005)       /* Comp. B V+ terminal Input Select: Channel 5 */
594
#define CBIPSEL_6              (0x0006)       /* Comp. B V+ terminal Input Select: Channel 6 */
595
#define CBIPSEL_7              (0x0007)       /* Comp. B V+ terminal Input Select: Channel 7 */
596
#define CBIPSEL_8              (0x0008)       /* Comp. B V+ terminal Input Select: Channel 8 */
597
#define CBIPSEL_9              (0x0009)       /* Comp. B V+ terminal Input Select: Channel 9 */
598
#define CBIPSEL_10             (0x000A)       /* Comp. B V+ terminal Input Select: Channel 10 */
599
#define CBIPSEL_11             (0x000B)       /* Comp. B V+ terminal Input Select: Channel 11 */
600
#define CBIPSEL_12             (0x000C)       /* Comp. B V+ terminal Input Select: Channel 12 */
601
#define CBIPSEL_13             (0x000D)       /* Comp. B V+ terminal Input Select: Channel 13 */
602
#define CBIPSEL_14             (0x000E)       /* Comp. B V+ terminal Input Select: Channel 14 */
603
#define CBIPSEL_15             (0x000F)       /* Comp. B V+ terminal Input Select: Channel 15 */
604
 
605
#define CBIMSEL_0              (0x0000)       /* Comp. B V- Terminal Input Select: Channel 0 */
606
#define CBIMSEL_1              (0x0100)       /* Comp. B V- Terminal Input Select: Channel 1 */
607
#define CBIMSEL_2              (0x0200)       /* Comp. B V- Terminal Input Select: Channel 2 */
608
#define CBIMSEL_3              (0x0300)       /* Comp. B V- Terminal Input Select: Channel 3 */
609
#define CBIMSEL_4              (0x0400)       /* Comp. B V- Terminal Input Select: Channel 4 */
610
#define CBIMSEL_5              (0x0500)       /* Comp. B V- Terminal Input Select: Channel 5 */
611
#define CBIMSEL_6              (0x0600)       /* Comp. B V- Terminal Input Select: Channel 6 */
612
#define CBIMSEL_7              (0x0700)       /* Comp. B V- Terminal Input Select: Channel 7 */
613
#define CBIMSEL_8              (0x0800)       /* Comp. B V- terminal Input Select: Channel 8 */
614
#define CBIMSEL_9              (0x0900)       /* Comp. B V- terminal Input Select: Channel 9 */
615
#define CBIMSEL_10             (0x0A00)       /* Comp. B V- terminal Input Select: Channel 10 */
616
#define CBIMSEL_11             (0x0B00)       /* Comp. B V- terminal Input Select: Channel 11 */
617
#define CBIMSEL_12             (0x0C00)       /* Comp. B V- terminal Input Select: Channel 12 */
618
#define CBIMSEL_13             (0x0D00)       /* Comp. B V- terminal Input Select: Channel 13 */
619
#define CBIMSEL_14             (0x0E00)       /* Comp. B V- terminal Input Select: Channel 14 */
620
#define CBIMSEL_15             (0x0F00)       /* Comp. B V- terminal Input Select: Channel 15 */
621
 
622
/* CBCTL1 Control Bits */
623
#define CBOUT                  (0x0001)       /* Comp. B Output */
624
#define CBOUTPOL               (0x0002)       /* Comp. B Output Polarity */
625
#define CBF                    (0x0004)       /* Comp. B Enable Output Filter */
626
#define CBIES                  (0x0008)       /* Comp. B Interrupt Edge Select */
627
#define CBSHORT                (0x0010)       /* Comp. B Input Short */
628
#define CBEX                   (0x0020)       /* Comp. B Exchange Inputs */
629
#define CBFDLY0                (0x0040)       /* Comp. B Filter delay Bit 0 */
630
#define CBFDLY1                (0x0080)       /* Comp. B Filter delay Bit 1 */
631
#define CBPWRMD0               (0x0100)       /* Comp. B Power Mode Bit 0 */
632
#define CBPWRMD1               (0x0200)       /* Comp. B Power Mode Bit 1 */
633
#define CBON                   (0x0400)       /* Comp. B enable */
634
#define CBMRVL                 (0x0800)       /* Comp. B CBMRV Level */
635
#define CBMRVS                 (0x1000)       /* Comp. B Output selects between VREF0 or VREF1*/
636
//#define RESERVED            (0x2000)  /* Comp. B */
637
//#define RESERVED            (0x4000)  /* Comp. B */
638
//#define RESERVED            (0x8000)  /* Comp. B */
639
 
640
/* CBCTL1 Control Bits */
641
#define CBOUT_L                (0x0001)       /* Comp. B Output */
642
#define CBOUTPOL_L             (0x0002)       /* Comp. B Output Polarity */
643
#define CBF_L                  (0x0004)       /* Comp. B Enable Output Filter */
644
#define CBIES_L                (0x0008)       /* Comp. B Interrupt Edge Select */
645
#define CBSHORT_L              (0x0010)       /* Comp. B Input Short */
646
#define CBEX_L                 (0x0020)       /* Comp. B Exchange Inputs */
647
#define CBFDLY0_L              (0x0040)       /* Comp. B Filter delay Bit 0 */
648
#define CBFDLY1_L              (0x0080)       /* Comp. B Filter delay Bit 1 */
649
//#define RESERVED            (0x2000)  /* Comp. B */
650
//#define RESERVED            (0x4000)  /* Comp. B */
651
//#define RESERVED            (0x8000)  /* Comp. B */
652
 
653
/* CBCTL1 Control Bits */
654
#define CBPWRMD0_H             (0x0001)       /* Comp. B Power Mode Bit 0 */
655
#define CBPWRMD1_H             (0x0002)       /* Comp. B Power Mode Bit 1 */
656
#define CBON_H                 (0x0004)       /* Comp. B enable */
657
#define CBMRVL_H               (0x0008)       /* Comp. B CBMRV Level */
658
#define CBMRVS_H               (0x0010)       /* Comp. B Output selects between VREF0 or VREF1*/
659
//#define RESERVED            (0x2000)  /* Comp. B */
660
//#define RESERVED            (0x4000)  /* Comp. B */
661
//#define RESERVED            (0x8000)  /* Comp. B */
662
 
663
#define CBFDLY_0               (0x0000)       /* Comp. B Filter delay 0 : 450ns */
664
#define CBFDLY_1               (0x0040)       /* Comp. B Filter delay 1 : 900ns */
665
#define CBFDLY_2               (0x0080)       /* Comp. B Filter delay 2 : 1800ns */
666
#define CBFDLY_3               (0x00C0)       /* Comp. B Filter delay 3 : 3600ns */
667
 
668
#define CBPWRMD_0              (0x0000)       /* Comp. B Power Mode 0 : High speed */
669
#define CBPWRMD_1              (0x0100)       /* Comp. B Power Mode 1 : Normal */
670
#define CBPWRMD_2              (0x0200)       /* Comp. B Power Mode 2 : Ultra-Low*/
671
#define CBPWRMD_3              (0x0300)       /* Comp. B Power Mode 3 : Reserved */
672
 
673
/* CBCTL2 Control Bits */
674
#define CBREF00                (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
675
#define CBREF01                (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
676
#define CBREF02                (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
677
#define CBREF03                (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
678
#define CBREF04                (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
679
#define CBRSEL                 (0x0020)       /* Comp. B Reference select */
680
#define CBRS0                  (0x0040)       /* Comp. B Reference Source Bit : 0 */
681
#define CBRS1                  (0x0080)       /* Comp. B Reference Source Bit : 1 */
682
#define CBREF10                (0x0100)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
683
#define CBREF11                (0x0200)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
684
#define CBREF12                (0x0400)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
685
#define CBREF13                (0x0800)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
686
#define CBREF14                (0x1000)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
687
#define CBREFL0                (0x2000)       /* Comp. B Reference voltage level Bit : 0 */
688
#define CBREFL1                (0x4000)       /* Comp. B Reference voltage level Bit : 1 */
689
#define CBREFACC               (0x8000)       /* Comp. B Reference Accuracy */
690
 
691
/* CBCTL2 Control Bits */
692
#define CBREF00_L              (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
693
#define CBREF01_L              (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
694
#define CBREF02_L              (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
695
#define CBREF03_L              (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
696
#define CBREF04_L              (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
697
#define CBRSEL_L               (0x0020)       /* Comp. B Reference select */
698
#define CBRS0_L                (0x0040)       /* Comp. B Reference Source Bit : 0 */
699
#define CBRS1_L                (0x0080)       /* Comp. B Reference Source Bit : 1 */
700
 
701
/* CBCTL2 Control Bits */
702
#define CBREF10_H              (0x0001)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
703
#define CBREF11_H              (0x0002)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
704
#define CBREF12_H              (0x0004)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
705
#define CBREF13_H              (0x0008)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
706
#define CBREF14_H              (0x0010)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
707
#define CBREFL0_H              (0x0020)       /* Comp. B Reference voltage level Bit : 0 */
708
#define CBREFL1_H              (0x0040)       /* Comp. B Reference voltage level Bit : 1 */
709
#define CBREFACC_H             (0x0080)       /* Comp. B Reference Accuracy */
710
 
711
#define CBREF0_0               (0x0000)       /* Comp. B Int. Ref.0 Select 0 : 1/32 */
712
#define CBREF0_1               (0x0001)       /* Comp. B Int. Ref.0 Select 1 : 2/32 */
713
#define CBREF0_2               (0x0002)       /* Comp. B Int. Ref.0 Select 2 : 3/32 */
714
#define CBREF0_3               (0x0003)       /* Comp. B Int. Ref.0 Select 3 : 4/32 */
715
#define CBREF0_4               (0x0004)       /* Comp. B Int. Ref.0 Select 4 : 5/32 */
716
#define CBREF0_5               (0x0005)       /* Comp. B Int. Ref.0 Select 5 : 6/32 */
717
#define CBREF0_6               (0x0006)       /* Comp. B Int. Ref.0 Select 6 : 7/32 */
718
#define CBREF0_7               (0x0007)       /* Comp. B Int. Ref.0 Select 7 : 8/32 */
719
#define CBREF0_8               (0x0008)       /* Comp. B Int. Ref.0 Select 0 : 9/32 */
720
#define CBREF0_9               (0x0009)       /* Comp. B Int. Ref.0 Select 1 : 10/32 */
721
#define CBREF0_10              (0x000A)       /* Comp. B Int. Ref.0 Select 2 : 11/32 */
722
#define CBREF0_11              (0x000B)       /* Comp. B Int. Ref.0 Select 3 : 12/32 */
723
#define CBREF0_12              (0x000C)       /* Comp. B Int. Ref.0 Select 4 : 13/32 */
724
#define CBREF0_13              (0x000D)       /* Comp. B Int. Ref.0 Select 5 : 14/32 */
725
#define CBREF0_14              (0x000E)       /* Comp. B Int. Ref.0 Select 6 : 15/32 */
726
#define CBREF0_15              (0x000F)       /* Comp. B Int. Ref.0 Select 7 : 16/32 */
727
#define CBREF0_16              (0x0010)       /* Comp. B Int. Ref.0 Select 0 : 17/32 */
728
#define CBREF0_17              (0x0011)       /* Comp. B Int. Ref.0 Select 1 : 18/32 */
729
#define CBREF0_18              (0x0012)       /* Comp. B Int. Ref.0 Select 2 : 19/32 */
730
#define CBREF0_19              (0x0013)       /* Comp. B Int. Ref.0 Select 3 : 20/32 */
731
#define CBREF0_20              (0x0014)       /* Comp. B Int. Ref.0 Select 4 : 21/32 */
732
#define CBREF0_21              (0x0015)       /* Comp. B Int. Ref.0 Select 5 : 22/32 */
733
#define CBREF0_22              (0x0016)       /* Comp. B Int. Ref.0 Select 6 : 23/32 */
734
#define CBREF0_23              (0x0017)       /* Comp. B Int. Ref.0 Select 7 : 24/32 */
735
#define CBREF0_24              (0x0018)       /* Comp. B Int. Ref.0 Select 0 : 25/32 */
736
#define CBREF0_25              (0x0019)       /* Comp. B Int. Ref.0 Select 1 : 26/32 */
737
#define CBREF0_26              (0x001A)       /* Comp. B Int. Ref.0 Select 2 : 27/32 */
738
#define CBREF0_27              (0x001B)       /* Comp. B Int. Ref.0 Select 3 : 28/32 */
739
#define CBREF0_28              (0x001C)       /* Comp. B Int. Ref.0 Select 4 : 29/32 */
740
#define CBREF0_29              (0x001D)       /* Comp. B Int. Ref.0 Select 5 : 30/32 */
741
#define CBREF0_30              (0x001E)       /* Comp. B Int. Ref.0 Select 6 : 31/32 */
742
#define CBREF0_31              (0x001F)       /* Comp. B Int. Ref.0 Select 7 : 32/32 */
743
 
744
#define CBRS_0                 (0x0000)       /* Comp. B Reference Source 0 : Off */
745
#define CBRS_1                 (0x0040)       /* Comp. B Reference Source 1 : Vcc */
746
#define CBRS_2                 (0x0080)       /* Comp. B Reference Source 2 : Shared Ref. */
747
#define CBRS_3                 (0x00C0)       /* Comp. B Reference Source 3 : Shared Ref. / Off */
748
 
749
#define CBREF1_0               (0x0000)       /* Comp. B Int. Ref.1 Select 0 : 1/32 */
750
#define CBREF1_1               (0x0100)       /* Comp. B Int. Ref.1 Select 1 : 2/32 */
751
#define CBREF1_2               (0x0200)       /* Comp. B Int. Ref.1 Select 2 : 3/32 */
752
#define CBREF1_3               (0x0300)       /* Comp. B Int. Ref.1 Select 3 : 4/32 */
753
#define CBREF1_4               (0x0400)       /* Comp. B Int. Ref.1 Select 4 : 5/32 */
754
#define CBREF1_5               (0x0500)       /* Comp. B Int. Ref.1 Select 5 : 6/32 */
755
#define CBREF1_6               (0x0600)       /* Comp. B Int. Ref.1 Select 6 : 7/32 */
756
#define CBREF1_7               (0x0700)       /* Comp. B Int. Ref.1 Select 7 : 8/32 */
757
#define CBREF1_8               (0x0800)       /* Comp. B Int. Ref.1 Select 0 : 9/32 */
758
#define CBREF1_9               (0x0900)       /* Comp. B Int. Ref.1 Select 1 : 10/32 */
759
#define CBREF1_10              (0x0A00)       /* Comp. B Int. Ref.1 Select 2 : 11/32 */
760
#define CBREF1_11              (0x0B00)       /* Comp. B Int. Ref.1 Select 3 : 12/32 */
761
#define CBREF1_12              (0x0C00)       /* Comp. B Int. Ref.1 Select 4 : 13/32 */
762
#define CBREF1_13              (0x0D00)       /* Comp. B Int. Ref.1 Select 5 : 14/32 */
763
#define CBREF1_14              (0x0E00)       /* Comp. B Int. Ref.1 Select 6 : 15/32 */
764
#define CBREF1_15              (0x0F00)       /* Comp. B Int. Ref.1 Select 7 : 16/32 */
765
#define CBREF1_16              (0x1000)       /* Comp. B Int. Ref.1 Select 0 : 17/32 */
766
#define CBREF1_17              (0x1100)       /* Comp. B Int. Ref.1 Select 1 : 18/32 */
767
#define CBREF1_18              (0x1200)       /* Comp. B Int. Ref.1 Select 2 : 19/32 */
768
#define CBREF1_19              (0x1300)       /* Comp. B Int. Ref.1 Select 3 : 20/32 */
769
#define CBREF1_20              (0x1400)       /* Comp. B Int. Ref.1 Select 4 : 21/32 */
770
#define CBREF1_21              (0x1500)       /* Comp. B Int. Ref.1 Select 5 : 22/32 */
771
#define CBREF1_22              (0x1600)       /* Comp. B Int. Ref.1 Select 6 : 23/32 */
772
#define CBREF1_23              (0x1700)       /* Comp. B Int. Ref.1 Select 7 : 24/32 */
773
#define CBREF1_24              (0x1800)       /* Comp. B Int. Ref.1 Select 0 : 25/32 */
774
#define CBREF1_25              (0x1900)       /* Comp. B Int. Ref.1 Select 1 : 26/32 */
775
#define CBREF1_26              (0x1A00)       /* Comp. B Int. Ref.1 Select 2 : 27/32 */
776
#define CBREF1_27              (0x1B00)       /* Comp. B Int. Ref.1 Select 3 : 28/32 */
777
#define CBREF1_28              (0x1C00)       /* Comp. B Int. Ref.1 Select 4 : 29/32 */
778
#define CBREF1_29              (0x1D00)       /* Comp. B Int. Ref.1 Select 5 : 30/32 */
779
#define CBREF1_30              (0x1E00)       /* Comp. B Int. Ref.1 Select 6 : 31/32 */
780
#define CBREF1_31              (0x1F00)       /* Comp. B Int. Ref.1 Select 7 : 32/32 */
781
 
782
#define CBREFL_0               (0x0000)       /* Comp. B Reference voltage level 0 : None */
783
#define CBREFL_1               (0x2000)       /* Comp. B Reference voltage level 1 : 1.5V */
784
#define CBREFL_2               (0x4000)       /* Comp. B Reference voltage level 2 : 2.0V  */
785
#define CBREFL_3               (0x6000)       /* Comp. B Reference voltage level 3 : 2.5V  */
786
 
787
#define CBPD0                  (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
788
#define CBPD1                  (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
789
#define CBPD2                  (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
790
#define CBPD3                  (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
791
#define CBPD4                  (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
792
#define CBPD5                  (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
793
#define CBPD6                  (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
794
#define CBPD7                  (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
795
#define CBPD8                  (0x0100)       /* Comp. B Disable Input Buffer of Port Register .8 */
796
#define CBPD9                  (0x0200)       /* Comp. B Disable Input Buffer of Port Register .9 */
797
#define CBPD10                 (0x0400)       /* Comp. B Disable Input Buffer of Port Register .10 */
798
#define CBPD11                 (0x0800)       /* Comp. B Disable Input Buffer of Port Register .11 */
799
#define CBPD12                 (0x1000)       /* Comp. B Disable Input Buffer of Port Register .12 */
800
#define CBPD13                 (0x2000)       /* Comp. B Disable Input Buffer of Port Register .13 */
801
#define CBPD14                 (0x4000)       /* Comp. B Disable Input Buffer of Port Register .14 */
802
#define CBPD15                 (0x8000)       /* Comp. B Disable Input Buffer of Port Register .15 */
803
 
804
#define CBPD0_L                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
805
#define CBPD1_L                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
806
#define CBPD2_L                (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
807
#define CBPD3_L                (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
808
#define CBPD4_L                (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
809
#define CBPD5_L                (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
810
#define CBPD6_L                (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
811
#define CBPD7_L                (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
812
 
813
#define CBPD8_H                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .8 */
814
#define CBPD9_H                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .9 */
815
#define CBPD10_H               (0x0004)       /* Comp. B Disable Input Buffer of Port Register .10 */
816
#define CBPD11_H               (0x0008)       /* Comp. B Disable Input Buffer of Port Register .11 */
817
#define CBPD12_H               (0x0010)       /* Comp. B Disable Input Buffer of Port Register .12 */
818
#define CBPD13_H               (0x0020)       /* Comp. B Disable Input Buffer of Port Register .13 */
819
#define CBPD14_H               (0x0040)       /* Comp. B Disable Input Buffer of Port Register .14 */
820
#define CBPD15_H               (0x0080)       /* Comp. B Disable Input Buffer of Port Register .15 */
821
 
822
/* CBINT Control Bits */
823
#define CBIFG                  (0x0001)       /* Comp. B Interrupt Flag */
824
#define CBIIFG                 (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
825
//#define RESERVED             (0x0004)  /* Comp. B */
826
//#define RESERVED             (0x0008)  /* Comp. B */
827
//#define RESERVED             (0x0010)  /* Comp. B */
828
//#define RESERVED             (0x0020)  /* Comp. B */
829
//#define RESERVED             (0x0040)  /* Comp. B */
830
//#define RESERVED             (0x0080)  /* Comp. B */
831
#define CBIE                   (0x0100)       /* Comp. B Interrupt Enable */
832
#define CBIIE                  (0x0200)       /* Comp. B Interrupt Enable Inverted Polarity */
833
//#define RESERVED             (0x0400)  /* Comp. B */
834
//#define RESERVED             (0x0800)  /* Comp. B */
835
//#define RESERVED             (0x1000)  /* Comp. B */
836
//#define RESERVED             (0x2000)  /* Comp. B */
837
//#define RESERVED             (0x4000)  /* Comp. B */
838
//#define RESERVED             (0x8000)  /* Comp. B */
839
 
840
/* CBINT Control Bits */
841
#define CBIFG_L                (0x0001)       /* Comp. B Interrupt Flag */
842
#define CBIIFG_L               (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
843
//#define RESERVED             (0x0004)  /* Comp. B */
844
//#define RESERVED             (0x0008)  /* Comp. B */
845
//#define RESERVED             (0x0010)  /* Comp. B */
846
//#define RESERVED             (0x0020)  /* Comp. B */
847
//#define RESERVED             (0x0040)  /* Comp. B */
848
//#define RESERVED             (0x0080)  /* Comp. B */
849
//#define RESERVED             (0x0400)  /* Comp. B */
850
//#define RESERVED             (0x0800)  /* Comp. B */
851
//#define RESERVED             (0x1000)  /* Comp. B */
852
//#define RESERVED             (0x2000)  /* Comp. B */
853
//#define RESERVED             (0x4000)  /* Comp. B */
854
//#define RESERVED             (0x8000)  /* Comp. B */
855
 
856
/* CBINT Control Bits */
857
//#define RESERVED             (0x0004)  /* Comp. B */
858
//#define RESERVED             (0x0008)  /* Comp. B */
859
//#define RESERVED             (0x0010)  /* Comp. B */
860
//#define RESERVED             (0x0020)  /* Comp. B */
861
//#define RESERVED             (0x0040)  /* Comp. B */
862
//#define RESERVED             (0x0080)  /* Comp. B */
863
#define CBIE_H                 (0x0001)       /* Comp. B Interrupt Enable */
864
#define CBIIE_H                (0x0002)       /* Comp. B Interrupt Enable Inverted Polarity */
865
//#define RESERVED             (0x0400)  /* Comp. B */
866
//#define RESERVED             (0x0800)  /* Comp. B */
867
//#define RESERVED             (0x1000)  /* Comp. B */
868
//#define RESERVED             (0x2000)  /* Comp. B */
869
//#define RESERVED             (0x4000)  /* Comp. B */
870
//#define RESERVED             (0x8000)  /* Comp. B */
871
 
872
/* CBIV Definitions */
873
#define CBIV_NONE              (0x0000)       /* No Interrupt pending */
874
#define CBIV_CBIFG             (0x0002)       /* CBIFG */
875
#define CBIV_CBIIFG            (0x0004)       /* CBIIFG */
876
 
877
/*************************************************************
878
* CRC Module
879
*************************************************************/
880
#define __MSP430_HAS_CRC__                    /* Definition to show that Module is available */
881
#define __MSP430_BASEADDRESS_CRC__ 0x0150
882
 
883
SFR_16BIT(CRCDI);                             /* CRC Data In Register */
884
SFR_8BIT(CRCDI_L);                            /* CRC Data In Register */
885
SFR_8BIT(CRCDI_H);                            /* CRC Data In Register */
886
SFR_16BIT(CRCDIRB);                           /* CRC data in reverse byte Register */
887
SFR_8BIT(CRCDIRB_L);                          /* CRC data in reverse byte Register */
888
SFR_8BIT(CRCDIRB_H);                          /* CRC data in reverse byte Register */
889
SFR_16BIT(CRCINIRES);                         /* CRC Initialisation Register and Result Register */
890
SFR_8BIT(CRCINIRES_L);                        /* CRC Initialisation Register and Result Register */
891
SFR_8BIT(CRCINIRES_H);                        /* CRC Initialisation Register and Result Register */
892
SFR_16BIT(CRCRESR);                           /* CRC reverse result Register */
893
SFR_8BIT(CRCRESR_L);                          /* CRC reverse result Register */
894
SFR_8BIT(CRCRESR_H);                          /* CRC reverse result Register */
895
 
896
/************************************************************
897
* DMA_X
898
************************************************************/
899
#define __MSP430_HAS_DMAX_3__                 /* Definition to show that Module is available */
900
#define __MSP430_BASEADDRESS_DMAX_3__ 0x0500
901
 
902
SFR_16BIT(DMACTL0);                           /* DMA Module Control 0 */
903
SFR_8BIT(DMACTL0_L);                          /* DMA Module Control 0 */
904
SFR_8BIT(DMACTL0_H);                          /* DMA Module Control 0 */
905
SFR_16BIT(DMACTL1);                           /* DMA Module Control 1 */
906
SFR_8BIT(DMACTL1_L);                          /* DMA Module Control 1 */
907
SFR_8BIT(DMACTL1_H);                          /* DMA Module Control 1 */
908
SFR_16BIT(DMACTL2);                           /* DMA Module Control 2 */
909
SFR_8BIT(DMACTL2_L);                          /* DMA Module Control 2 */
910
SFR_8BIT(DMACTL2_H);                          /* DMA Module Control 2 */
911
SFR_16BIT(DMACTL3);                           /* DMA Module Control 3 */
912
SFR_8BIT(DMACTL3_L);                          /* DMA Module Control 3 */
913
SFR_8BIT(DMACTL3_H);                          /* DMA Module Control 3 */
914
SFR_16BIT(DMACTL4);                           /* DMA Module Control 4 */
915
SFR_8BIT(DMACTL4_L);                          /* DMA Module Control 4 */
916
SFR_8BIT(DMACTL4_H);                          /* DMA Module Control 4 */
917
SFR_16BIT(DMAIV);                             /* DMA Interrupt Vector Word */
918
SFR_8BIT(DMAIV_L);                            /* DMA Interrupt Vector Word */
919
SFR_8BIT(DMAIV_H);                            /* DMA Interrupt Vector Word */
920
 
921
SFR_16BIT(DMA0CTL);                           /* DMA Channel 0 Control */
922
SFR_8BIT(DMA0CTL_L);                          /* DMA Channel 0 Control */
923
SFR_8BIT(DMA0CTL_H);                          /* DMA Channel 0 Control */
924
SFR_20BIT(DMA0SA);                            /* DMA Channel 0 Source Address */
925
SFR_16BIT(DMA0SAL);                           /* DMA Channel 0 Source Address */
926
SFR_20BIT(DMA0DA);                            /* DMA Channel 0 Destination Address */
927
SFR_16BIT(DMA0DAL);                           /* DMA Channel 0 Destination Address */
928
SFR_16BIT(DMA0SZ);                            /* DMA Channel 0 Transfer Size */
929
 
930
SFR_16BIT(DMA1CTL);                           /* DMA Channel 1 Control */
931
SFR_8BIT(DMA1CTL_L);                          /* DMA Channel 1 Control */
932
SFR_8BIT(DMA1CTL_H);                          /* DMA Channel 1 Control */
933
SFR_20BIT(DMA1SA);                            /* DMA Channel 1 Source Address */
934
SFR_16BIT(DMA1SAL);                           /* DMA Channel 1 Source Address */
935
SFR_20BIT(DMA1DA);                            /* DMA Channel 1 Destination Address */
936
SFR_16BIT(DMA1DAL);                           /* DMA Channel 1 Destination Address */
937
SFR_16BIT(DMA1SZ);                            /* DMA Channel 1 Transfer Size */
938
 
939
SFR_16BIT(DMA2CTL);                           /* DMA Channel 2 Control */
940
SFR_8BIT(DMA2CTL_L);                          /* DMA Channel 2 Control */
941
SFR_8BIT(DMA2CTL_H);                          /* DMA Channel 2 Control */
942
SFR_20BIT(DMA2SA);                            /* DMA Channel 2 Source Address */
943
SFR_16BIT(DMA2SAL);                           /* DMA Channel 2 Source Address */
944
SFR_20BIT(DMA2DA);                            /* DMA Channel 2 Destination Address */
945
SFR_16BIT(DMA2DAL);                           /* DMA Channel 2 Destination Address */
946
SFR_16BIT(DMA2SZ);                            /* DMA Channel 2 Transfer Size */
947
 
948
/* DMACTL0 Control Bits */
949
#define DMA0TSEL0              (0x0001)       /* DMA channel 0 transfer select bit 0 */
950
#define DMA0TSEL1              (0x0002)       /* DMA channel 0 transfer select bit 1 */
951
#define DMA0TSEL2              (0x0004)       /* DMA channel 0 transfer select bit 2 */
952
#define DMA0TSEL3              (0x0008)       /* DMA channel 0 transfer select bit 3 */
953
#define DMA0TSEL4              (0x0010)       /* DMA channel 0 transfer select bit 4 */
954
#define DMA1TSEL0              (0x0100)       /* DMA channel 1 transfer select bit 0 */
955
#define DMA1TSEL1              (0x0200)       /* DMA channel 1 transfer select bit 1 */
956
#define DMA1TSEL2              (0x0400)       /* DMA channel 1 transfer select bit 2 */
957
#define DMA1TSEL3              (0x0800)       /* DMA channel 1 transfer select bit 3 */
958
#define DMA1TSEL4              (0x1000)       /* DMA channel 1 transfer select bit 4 */
959
 
960
/* DMACTL0 Control Bits */
961
#define DMA0TSEL0_L            (0x0001)       /* DMA channel 0 transfer select bit 0 */
962
#define DMA0TSEL1_L            (0x0002)       /* DMA channel 0 transfer select bit 1 */
963
#define DMA0TSEL2_L            (0x0004)       /* DMA channel 0 transfer select bit 2 */
964
#define DMA0TSEL3_L            (0x0008)       /* DMA channel 0 transfer select bit 3 */
965
#define DMA0TSEL4_L            (0x0010)       /* DMA channel 0 transfer select bit 4 */
966
 
967
/* DMACTL0 Control Bits */
968
#define DMA1TSEL0_H            (0x0001)       /* DMA channel 1 transfer select bit 0 */
969
#define DMA1TSEL1_H            (0x0002)       /* DMA channel 1 transfer select bit 1 */
970
#define DMA1TSEL2_H            (0x0004)       /* DMA channel 1 transfer select bit 2 */
971
#define DMA1TSEL3_H            (0x0008)       /* DMA channel 1 transfer select bit 3 */
972
#define DMA1TSEL4_H            (0x0010)       /* DMA channel 1 transfer select bit 4 */
973
 
974
/* DMACTL01 Control Bits */
975
#define DMA2TSEL0              (0x0001)       /* DMA channel 2 transfer select bit 0 */
976
#define DMA2TSEL1              (0x0002)       /* DMA channel 2 transfer select bit 1 */
977
#define DMA2TSEL2              (0x0004)       /* DMA channel 2 transfer select bit 2 */
978
#define DMA2TSEL3              (0x0008)       /* DMA channel 2 transfer select bit 3 */
979
#define DMA2TSEL4              (0x0010)       /* DMA channel 2 transfer select bit 4 */
980
 
981
/* DMACTL01 Control Bits */
982
#define DMA2TSEL0_L            (0x0001)       /* DMA channel 2 transfer select bit 0 */
983
#define DMA2TSEL1_L            (0x0002)       /* DMA channel 2 transfer select bit 1 */
984
#define DMA2TSEL2_L            (0x0004)       /* DMA channel 2 transfer select bit 2 */
985
#define DMA2TSEL3_L            (0x0008)       /* DMA channel 2 transfer select bit 3 */
986
#define DMA2TSEL4_L            (0x0010)       /* DMA channel 2 transfer select bit 4 */
987
 
988
/* DMACTL01 Control Bits */
989
 
990
/* DMACTL4 Control Bits */
991
#define ENNMI                  (0x0001)       /* Enable NMI interruption of DMA */
992
#define ROUNDROBIN             (0x0002)       /* Round-Robin DMA channel priorities */
993
#define DMARMWDIS              (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
994
 
995
/* DMACTL4 Control Bits */
996
#define ENNMI_L                (0x0001)       /* Enable NMI interruption of DMA */
997
#define ROUNDROBIN_L           (0x0002)       /* Round-Robin DMA channel priorities */
998
#define DMARMWDIS_L            (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
999
 
1000
/* DMACTL4 Control Bits */
1001
 
1002
/* DMAxCTL Control Bits */
1003
#define DMAREQ                 (0x0001)       /* Initiate DMA transfer with DMATSEL */
1004
#define DMAABORT               (0x0002)       /* DMA transfer aborted by NMI */
1005
#define DMAIE                  (0x0004)       /* DMA interrupt enable */
1006
#define DMAIFG                 (0x0008)       /* DMA interrupt flag */
1007
#define DMAEN                  (0x0010)       /* DMA enable */
1008
#define DMALEVEL               (0x0020)       /* DMA level sensitive trigger select */
1009
#define DMASRCBYTE             (0x0040)       /* DMA source byte */
1010
#define DMADSTBYTE             (0x0080)       /* DMA destination byte */
1011
#define DMASRCINCR0            (0x0100)       /* DMA source increment bit 0 */
1012
#define DMASRCINCR1            (0x0200)       /* DMA source increment bit 1 */
1013
#define DMADSTINCR0            (0x0400)       /* DMA destination increment bit 0 */
1014
#define DMADSTINCR1            (0x0800)       /* DMA destination increment bit 1 */
1015
#define DMADT0                 (0x1000)       /* DMA transfer mode bit 0 */
1016
#define DMADT1                 (0x2000)       /* DMA transfer mode bit 1 */
1017
#define DMADT2                 (0x4000)       /* DMA transfer mode bit 2 */
1018
 
1019
/* DMAxCTL Control Bits */
1020
#define DMAREQ_L               (0x0001)       /* Initiate DMA transfer with DMATSEL */
1021
#define DMAABORT_L             (0x0002)       /* DMA transfer aborted by NMI */
1022
#define DMAIE_L                (0x0004)       /* DMA interrupt enable */
1023
#define DMAIFG_L               (0x0008)       /* DMA interrupt flag */
1024
#define DMAEN_L                (0x0010)       /* DMA enable */
1025
#define DMALEVEL_L             (0x0020)       /* DMA level sensitive trigger select */
1026
#define DMASRCBYTE_L           (0x0040)       /* DMA source byte */
1027
#define DMADSTBYTE_L           (0x0080)       /* DMA destination byte */
1028
 
1029
/* DMAxCTL Control Bits */
1030
#define DMASRCINCR0_H          (0x0001)       /* DMA source increment bit 0 */
1031
#define DMASRCINCR1_H          (0x0002)       /* DMA source increment bit 1 */
1032
#define DMADSTINCR0_H          (0x0004)       /* DMA destination increment bit 0 */
1033
#define DMADSTINCR1_H          (0x0008)       /* DMA destination increment bit 1 */
1034
#define DMADT0_H               (0x0010)       /* DMA transfer mode bit 0 */
1035
#define DMADT1_H               (0x0020)       /* DMA transfer mode bit 1 */
1036
#define DMADT2_H               (0x0040)       /* DMA transfer mode bit 2 */
1037
 
1038
#define DMASWDW                (0*0x0040u)    /* DMA transfer: source word to destination word */
1039
#define DMASBDW                (1*0x0040u)    /* DMA transfer: source byte to destination word */
1040
#define DMASWDB                (2*0x0040u)    /* DMA transfer: source word to destination byte */
1041
#define DMASBDB                (3*0x0040u)    /* DMA transfer: source byte to destination byte */
1042
 
1043
#define DMASRCINCR_0           (0*0x0100u)    /* DMA source increment 0: source address unchanged */
1044
#define DMASRCINCR_1           (1*0x0100u)    /* DMA source increment 1: source address unchanged */
1045
#define DMASRCINCR_2           (2*0x0100u)    /* DMA source increment 2: source address decremented */
1046
#define DMASRCINCR_3           (3*0x0100u)    /* DMA source increment 3: source address incremented */
1047
 
1048
#define DMADSTINCR_0           (0*0x0400u)    /* DMA destination increment 0: destination address unchanged */
1049
#define DMADSTINCR_1           (1*0x0400u)    /* DMA destination increment 1: destination address unchanged */
1050
#define DMADSTINCR_2           (2*0x0400u)    /* DMA destination increment 2: destination address decremented */
1051
#define DMADSTINCR_3           (3*0x0400u)    /* DMA destination increment 3: destination address incremented */
1052
 
1053
#define DMADT_0                (0*0x1000u)    /* DMA transfer mode 0: Single transfer */
1054
#define DMADT_1                (1*0x1000u)    /* DMA transfer mode 1: Block transfer */
1055
#define DMADT_2                (2*0x1000u)    /* DMA transfer mode 2: Burst-Block transfer */
1056
#define DMADT_3                (3*0x1000u)    /* DMA transfer mode 3: Burst-Block transfer */
1057
#define DMADT_4                (4*0x1000u)    /* DMA transfer mode 4: Repeated Single transfer */
1058
#define DMADT_5                (5*0x1000u)    /* DMA transfer mode 5: Repeated Block transfer */
1059
#define DMADT_6                (6*0x1000u)    /* DMA transfer mode 6: Repeated Burst-Block transfer */
1060
#define DMADT_7                (7*0x1000u)    /* DMA transfer mode 7: Repeated Burst-Block transfer */
1061
 
1062
/* DMAIV Definitions */
1063
#define DMAIV_NONE             (0x0000)       /* No Interrupt pending */
1064
#define DMAIV_DMA0IFG          (0x0002)       /* DMA0IFG*/
1065
#define DMAIV_DMA1IFG          (0x0004)       /* DMA1IFG*/
1066
#define DMAIV_DMA2IFG          (0x0006)       /* DMA2IFG*/
1067
 
1068
#define DMA0TSEL_0             (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1069
#define DMA0TSEL_1             (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1070
#define DMA0TSEL_2             (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1071
#define DMA0TSEL_3             (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1072
#define DMA0TSEL_4             (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1073
#define DMA0TSEL_5             (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1074
#define DMA0TSEL_6             (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1075
#define DMA0TSEL_7             (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
1076
#define DMA0TSEL_8             (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
1077
#define DMA0TSEL_9             (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1078
#define DMA0TSEL_10            (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1079
#define DMA0TSEL_11            (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1080
#define DMA0TSEL_12            (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1081
#define DMA0TSEL_13            (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1082
#define DMA0TSEL_14            (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
1083
#define DMA0TSEL_15            (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
1084
#define DMA0TSEL_16            (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1085
#define DMA0TSEL_17            (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1086
#define DMA0TSEL_18            (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1087
#define DMA0TSEL_19            (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1088
#define DMA0TSEL_20            (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
1089
#define DMA0TSEL_21            (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
1090
#define DMA0TSEL_22            (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
1091
#define DMA0TSEL_23            (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
1092
#define DMA0TSEL_24            (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
1093
#define DMA0TSEL_25            (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
1094
#define DMA0TSEL_26            (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
1095
#define DMA0TSEL_27            (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
1096
#define DMA0TSEL_28            (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
1097
#define DMA0TSEL_29            (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1098
#define DMA0TSEL_30            (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
1099
#define DMA0TSEL_31            (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1100
 
1101
#define DMA1TSEL_0             (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1102
#define DMA1TSEL_1             (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1103
#define DMA1TSEL_2             (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1104
#define DMA1TSEL_3             (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1105
#define DMA1TSEL_4             (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1106
#define DMA1TSEL_5             (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1107
#define DMA1TSEL_6             (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1108
#define DMA1TSEL_7             (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
1109
#define DMA1TSEL_8             (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
1110
#define DMA1TSEL_9             (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1111
#define DMA1TSEL_10            (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1112
#define DMA1TSEL_11            (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1113
#define DMA1TSEL_12            (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1114
#define DMA1TSEL_13            (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1115
#define DMA1TSEL_14            (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
1116
#define DMA1TSEL_15            (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
1117
#define DMA1TSEL_16            (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1118
#define DMA1TSEL_17            (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1119
#define DMA1TSEL_18            (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1120
#define DMA1TSEL_19            (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1121
#define DMA1TSEL_20            (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
1122
#define DMA1TSEL_21            (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
1123
#define DMA1TSEL_22            (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
1124
#define DMA1TSEL_23            (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
1125
#define DMA1TSEL_24            (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
1126
#define DMA1TSEL_25            (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
1127
#define DMA1TSEL_26            (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
1128
#define DMA1TSEL_27            (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
1129
#define DMA1TSEL_28            (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
1130
#define DMA1TSEL_29            (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1131
#define DMA1TSEL_30            (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1132
#define DMA1TSEL_31            (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1133
 
1134
#define DMA2TSEL_0             (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1135
#define DMA2TSEL_1             (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1136
#define DMA2TSEL_2             (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1137
#define DMA2TSEL_3             (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1138
#define DMA2TSEL_4             (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1139
#define DMA2TSEL_5             (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1140
#define DMA2TSEL_6             (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1141
#define DMA2TSEL_7             (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
1142
#define DMA2TSEL_8             (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
1143
#define DMA2TSEL_9             (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1144
#define DMA2TSEL_10            (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1145
#define DMA2TSEL_11            (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1146
#define DMA2TSEL_12            (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1147
#define DMA2TSEL_13            (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1148
#define DMA2TSEL_14            (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
1149
#define DMA2TSEL_15            (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
1150
#define DMA2TSEL_16            (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1151
#define DMA2TSEL_17            (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1152
#define DMA2TSEL_18            (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1153
#define DMA2TSEL_19            (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1154
#define DMA2TSEL_20            (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
1155
#define DMA2TSEL_21            (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
1156
#define DMA2TSEL_22            (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
1157
#define DMA2TSEL_23            (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
1158
#define DMA2TSEL_24            (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
1159
#define DMA2TSEL_25            (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
1160
#define DMA2TSEL_26            (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
1161
#define DMA2TSEL_27            (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
1162
#define DMA2TSEL_28            (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
1163
#define DMA2TSEL_29            (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1164
#define DMA2TSEL_30            (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1165
#define DMA2TSEL_31            (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1166
 
1167
#define DMA0TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1168
#define DMA0TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1169
#define DMA0TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1170
#define DMA0TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1171
#define DMA0TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1172
#define DMA0TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1173
#define DMA0TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1174
#define DMA0TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
1175
#define DMA0TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
1176
#define DMA0TSEL__RES9         (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1177
#define DMA0TSEL__RES10        (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1178
#define DMA0TSEL__RES11        (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1179
#define DMA0TSEL__RES12        (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1180
#define DMA0TSEL__RES13        (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1181
#define DMA0TSEL__RES14        (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
1182
#define DMA0TSEL__RES15        (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
1183
#define DMA0TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1184
#define DMA0TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1185
#define DMA0TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1186
#define DMA0TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1187
#define DMA0TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
1188
#define DMA0TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
1189
#define DMA0TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
1190
#define DMA0TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
1191
#define DMA0TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
1192
#define DMA0TSEL__RES25        (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
1193
#define DMA0TSEL__RES26        (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
1194
#define DMA0TSEL__RES27        (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
1195
#define DMA0TSEL__RES28        (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
1196
#define DMA0TSEL__MPY          (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1197
#define DMA0TSEL__DMA2IFG      (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
1198
#define DMA0TSEL__DMAE0        (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1199
 
1200
#define DMA1TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1201
#define DMA1TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1202
#define DMA1TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1203
#define DMA1TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1204
#define DMA1TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1205
#define DMA1TSEL__TA2CCR0      (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1206
#define DMA1TSEL__TA2CCR2      (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1207
#define DMA1TSEL__TB0CCR0      (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
1208
#define DMA1TSEL__TB0CCR2      (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
1209
#define DMA1TSEL__RES9         (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1210
#define DMA1TSEL__RES10        (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1211
#define DMA1TSEL__RES11        (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1212
#define DMA1TSEL__RES12        (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1213
#define DMA1TSEL__RES13        (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1214
#define DMA1TSEL__RES14        (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
1215
#define DMA1TSEL__RES15        (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
1216
#define DMA1TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1217
#define DMA1TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1218
#define DMA1TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1219
#define DMA1TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1220
#define DMA1TSEL__USCIA1RX     (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
1221
#define DMA1TSEL__USCIA1TX     (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
1222
#define DMA1TSEL__USCIB1RX     (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
1223
#define DMA1TSEL__USCIB1TX     (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
1224
#define DMA1TSEL__ADC12IFG     (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
1225
#define DMA1TSEL__RES25        (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
1226
#define DMA1TSEL__RES26        (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
1227
#define DMA1TSEL__RES27        (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
1228
#define DMA1TSEL__RES28        (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
1229
#define DMA1TSEL__MPY          (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1230
#define DMA1TSEL__DMA0IFG      (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1231
#define DMA1TSEL__DMAE0        (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1232
 
1233
#define DMA2TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1234
#define DMA2TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1235
#define DMA2TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1236
#define DMA2TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1237
#define DMA2TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1238
#define DMA2TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
1239
#define DMA2TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
1240
#define DMA2TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
1241
#define DMA2TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
1242
#define DMA2TSEL__RES9         (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1243
#define DMA2TSEL__RES10        (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1244
#define DMA2TSEL__RES11        (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1245
#define DMA2TSEL__RES12        (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1246
#define DMA2TSEL__RES13        (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1247
#define DMA2TSEL__RES14        (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
1248
#define DMA2TSEL__RES15        (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
1249
#define DMA2TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1250
#define DMA2TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1251
#define DMA2TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1252
#define DMA2TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1253
#define DMA2TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
1254
#define DMA2TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
1255
#define DMA2TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
1256
#define DMA2TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
1257
#define DMA2TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
1258
#define DMA2TSEL__RES25        (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
1259
#define DMA2TSEL__RES26        (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
1260
#define DMA2TSEL__RES27        (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
1261
#define DMA2TSEL__RES28        (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
1262
#define DMA2TSEL__MPY          (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1263
#define DMA2TSEL__DMA1IFG      (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1264
#define DMA2TSEL__DMAE0        (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1265
 
1266
/*************************************************************
1267
* Flash Memory
1268
*************************************************************/
1269
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
1270
#define __MSP430_BASEADDRESS_FLASH__ 0x0140
1271
 
1272
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
1273
SFR_8BIT(FCTL1_L);                            /* FLASH Control 1 */
1274
SFR_8BIT(FCTL1_H);                            /* FLASH Control 1 */
1275
//sfrbw    FCTL2               (0x0142)  /* FLASH Control 2 */
1276
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
1277
SFR_8BIT(FCTL3_L);                            /* FLASH Control 3 */
1278
SFR_8BIT(FCTL3_H);                            /* FLASH Control 3 */
1279
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
1280
SFR_8BIT(FCTL4_L);                            /* FLASH Control 4 */
1281
SFR_8BIT(FCTL4_H);                            /* FLASH Control 4 */
1282
 
1283
#define FRPW                   (0x9600)       /* Flash password returned by read */
1284
#define FWPW                   (0xA500)       /* Flash password for write */
1285
#define FXPW                   (0x3300)       /* for use with XOR instruction */
1286
#define FRKEY                  (0x9600)       /* (legacy definition) Flash key returned by read */
1287
#define FWKEY                  (0xA500)       /* (legacy definition) Flash key for write */
1288
#define FXKEY                  (0x3300)       /* (legacy definition) for use with XOR instruction */
1289
 
1290
/* FCTL1 Control Bits */
1291
//#define RESERVED            (0x0001)  /* Reserved */
1292
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
1293
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
1294
//#define RESERVED            (0x0008)  /* Reserved */
1295
//#define RESERVED            (0x0010)  /* Reserved */
1296
#define SWRT                   (0x0020)       /* Smart Write enable */
1297
#define WRT                    (0x0040)       /* Enable bit for Flash write */
1298
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
1299
 
1300
/* FCTL1 Control Bits */
1301
//#define RESERVED            (0x0001)  /* Reserved */
1302
#define ERASE_L                (0x0002)       /* Enable bit for Flash segment erase */
1303
#define MERAS_L                (0x0004)       /* Enable bit for Flash mass erase */
1304
//#define RESERVED            (0x0008)  /* Reserved */
1305
//#define RESERVED            (0x0010)  /* Reserved */
1306
#define SWRT_L                 (0x0020)       /* Smart Write enable */
1307
#define WRT_L                  (0x0040)       /* Enable bit for Flash write */
1308
#define BLKWRT_L               (0x0080)       /* Enable bit for Flash segment write */
1309
 
1310
/* FCTL1 Control Bits */
1311
//#define RESERVED            (0x0001)  /* Reserved */
1312
//#define RESERVED            (0x0008)  /* Reserved */
1313
//#define RESERVED            (0x0010)  /* Reserved */
1314
 
1315
/* FCTL3 Control Bits */
1316
#define BUSY                   (0x0001)       /* Flash busy: 1 */
1317
#define KEYV                   (0x0002)       /* Flash Key violation flag */
1318
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
1319
#define WAIT                   (0x0008)       /* Wait flag for segment write */
1320
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1321
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
1322
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1323
//#define RESERVED            (0x0080)  /* Reserved */
1324
 
1325
/* FCTL3 Control Bits */
1326
#define BUSY_L                 (0x0001)       /* Flash busy: 1 */
1327
#define KEYV_L                 (0x0002)       /* Flash Key violation flag */
1328
#define ACCVIFG_L              (0x0004)       /* Flash Access violation flag */
1329
#define WAIT_L                 (0x0008)       /* Wait flag for segment write */
1330
#define LOCK_L                 (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1331
#define EMEX_L                 (0x0020)       /* Flash Emergency Exit */
1332
#define LOCKA_L                (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1333
//#define RESERVED            (0x0080)  /* Reserved */
1334
 
1335
/* FCTL3 Control Bits */
1336
//#define RESERVED            (0x0080)  /* Reserved */
1337
 
1338
/* FCTL4 Control Bits */
1339
#define VPE                    (0x0001)       /* Voltage Changed during Program Error Flag */
1340
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
1341
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
1342
#define LOCKINFO               (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1343
 
1344
/* FCTL4 Control Bits */
1345
#define VPE_L                  (0x0001)       /* Voltage Changed during Program Error Flag */
1346
#define MGR0_L                 (0x0010)       /* Marginal read 0 mode. */
1347
#define MGR1_L                 (0x0020)       /* Marginal read 1 mode. */
1348
#define LOCKINFO_L             (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1349
 
1350
/* FCTL4 Control Bits */
1351
 
1352
/************************************************************
1353
* HARDWARE MULTIPLIER 32Bit
1354
************************************************************/
1355
#define __MSP430_HAS_MPY32__                  /* Definition to show that Module is available */
1356
#define __MSP430_BASEADDRESS_MPY32__ 0x04C0
1357
 
1358
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
1359
SFR_8BIT(MPY_L);                              /* Multiply Unsigned/Operand 1 */
1360
SFR_8BIT(MPY_H);                              /* Multiply Unsigned/Operand 1 */
1361
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
1362
SFR_8BIT(MPYS_L);                             /* Multiply Signed/Operand 1 */
1363
SFR_8BIT(MPYS_H);                             /* Multiply Signed/Operand 1 */
1364
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
1365
SFR_8BIT(MAC_L);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1366
SFR_8BIT(MAC_H);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1367
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
1368
SFR_8BIT(MACS_L);                             /* Multiply Signed and Accumulate/Operand 1 */
1369
SFR_8BIT(MACS_H);                             /* Multiply Signed and Accumulate/Operand 1 */
1370
SFR_16BIT(OP2);                               /* Operand 2 */
1371
SFR_8BIT(OP2_L);                              /* Operand 2 */
1372
SFR_8BIT(OP2_H);                              /* Operand 2 */
1373
SFR_16BIT(RESLO);                             /* Result Low Word */
1374
SFR_8BIT(RESLO_L);                            /* Result Low Word */
1375
SFR_8BIT(RESLO_H);                            /* Result Low Word */
1376
SFR_16BIT(RESHI);                             /* Result High Word */
1377
SFR_8BIT(RESHI_L);                            /* Result High Word */
1378
SFR_8BIT(RESHI_H);                            /* Result High Word */
1379
SFR_16BIT(SUMEXT);                            /* Sum Extend */
1380
SFR_8BIT(SUMEXT_L);                           /* Sum Extend */
1381
SFR_8BIT(SUMEXT_H);                           /* Sum Extend */
1382
 
1383
SFR_16BIT(MPY32L);                            /* 32-bit operand 1 - multiply - low word */
1384
SFR_8BIT(MPY32L_L);                           /* 32-bit operand 1 - multiply - low word */
1385
SFR_8BIT(MPY32L_H);                           /* 32-bit operand 1 - multiply - low word */
1386
SFR_16BIT(MPY32H);                            /* 32-bit operand 1 - multiply - high word */
1387
SFR_8BIT(MPY32H_L);                           /* 32-bit operand 1 - multiply - high word */
1388
SFR_8BIT(MPY32H_H);                           /* 32-bit operand 1 - multiply - high word */
1389
SFR_16BIT(MPYS32L);                           /* 32-bit operand 1 - signed multiply - low word */
1390
SFR_8BIT(MPYS32L_L);                          /* 32-bit operand 1 - signed multiply - low word */
1391
SFR_8BIT(MPYS32L_H);                          /* 32-bit operand 1 - signed multiply - low word */
1392
SFR_16BIT(MPYS32H);                           /* 32-bit operand 1 - signed multiply - high word */
1393
SFR_8BIT(MPYS32H_L);                          /* 32-bit operand 1 - signed multiply - high word */
1394
SFR_8BIT(MPYS32H_H);                          /* 32-bit operand 1 - signed multiply - high word */
1395
SFR_16BIT(MAC32L);                            /* 32-bit operand 1 - multiply accumulate - low word */
1396
SFR_8BIT(MAC32L_L);                           /* 32-bit operand 1 - multiply accumulate - low word */
1397
SFR_8BIT(MAC32L_H);                           /* 32-bit operand 1 - multiply accumulate - low word */
1398
SFR_16BIT(MAC32H);                            /* 32-bit operand 1 - multiply accumulate - high word */
1399
SFR_8BIT(MAC32H_L);                           /* 32-bit operand 1 - multiply accumulate - high word */
1400
SFR_8BIT(MAC32H_H);                           /* 32-bit operand 1 - multiply accumulate - high word */
1401
SFR_16BIT(MACS32L);                           /* 32-bit operand 1 - signed multiply accumulate - low word */
1402
SFR_8BIT(MACS32L_L);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1403
SFR_8BIT(MACS32L_H);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1404
SFR_16BIT(MACS32H);                           /* 32-bit operand 1 - signed multiply accumulate - high word */
1405
SFR_8BIT(MACS32H_L);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1406
SFR_8BIT(MACS32H_H);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1407
SFR_16BIT(OP2L);                              /* 32-bit operand 2 - low word */
1408
SFR_8BIT(OP2L_L);                             /* 32-bit operand 2 - low word */
1409
SFR_8BIT(OP2L_H);                             /* 32-bit operand 2 - low word */
1410
SFR_16BIT(OP2H);                              /* 32-bit operand 2 - high word */
1411
SFR_8BIT(OP2H_L);                             /* 32-bit operand 2 - high word */
1412
SFR_8BIT(OP2H_H);                             /* 32-bit operand 2 - high word */
1413
SFR_16BIT(RES0);                              /* 32x32-bit result 0 - least significant word */
1414
SFR_8BIT(RES0_L);                             /* 32x32-bit result 0 - least significant word */
1415
SFR_8BIT(RES0_H);                             /* 32x32-bit result 0 - least significant word */
1416
SFR_16BIT(RES1);                              /* 32x32-bit result 1 */
1417
SFR_8BIT(RES1_L);                             /* 32x32-bit result 1 */
1418
SFR_8BIT(RES1_H);                             /* 32x32-bit result 1 */
1419
SFR_16BIT(RES2);                              /* 32x32-bit result 2 */
1420
SFR_8BIT(RES2_L);                             /* 32x32-bit result 2 */
1421
SFR_8BIT(RES2_H);                             /* 32x32-bit result 2 */
1422
SFR_16BIT(RES3);                              /* 32x32-bit result 3 - most significant word */
1423
SFR_8BIT(RES3_L);                             /* 32x32-bit result 3 - most significant word */
1424
SFR_8BIT(RES3_H);                             /* 32x32-bit result 3 - most significant word */
1425
SFR_16BIT(MPY32CTL0);                         /* MPY32 Control Register 0 */
1426
SFR_8BIT(MPY32CTL0_L);                        /* MPY32 Control Register 0 */
1427
SFR_8BIT(MPY32CTL0_H);                        /* MPY32 Control Register 0 */
1428
 
1429
#define MPY_B                  MPY_L          /* Multiply Unsigned/Operand 1 (Byte Access) */
1430
#define MPYS_B                 MPYS_L         /* Multiply Signed/Operand 1 (Byte Access) */
1431
#define MAC_B                  MAC_L          /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
1432
#define MACS_B                 MACS_L         /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
1433
#define OP2_B                  OP2_L          /* Operand 2 (Byte Access) */
1434
#define MPY32L_B               MPY32L_L       /* 32-bit operand 1 - multiply - low word (Byte Access) */
1435
#define MPY32H_B               MPY32H_L       /* 32-bit operand 1 - multiply - high word (Byte Access) */
1436
#define MPYS32L_B              MPYS32L_L      /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
1437
#define MPYS32H_B              MPYS32H_L      /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
1438
#define MAC32L_B               MAC32L_L       /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
1439
#define MAC32H_B               MAC32H_L       /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
1440
#define MACS32L_B              MACS32L_L      /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
1441
#define MACS32H_B              MACS32H_L      /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
1442
#define OP2L_B                 OP2L_L         /* 32-bit operand 2 - low word (Byte Access) */
1443
#define OP2H_B                 OP2H_L         /* 32-bit operand 2 - high word (Byte Access) */
1444
 
1445
/* MPY32CTL0 Control Bits */
1446
#define MPYC                   (0x0001)       /* Carry of the multiplier */
1447
//#define RESERVED            (0x0002)  /* Reserved */
1448
#define MPYFRAC                (0x0004)       /* Fractional mode */
1449
#define MPYSAT                 (0x0008)       /* Saturation mode */
1450
#define MPYM0                  (0x0010)       /* Multiplier mode Bit:0 */
1451
#define MPYM1                  (0x0020)       /* Multiplier mode Bit:1 */
1452
#define OP1_32                 (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1453
#define OP2_32                 (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1454
#define MPYDLYWRTEN            (0x0100)       /* Delayed write enable */
1455
#define MPYDLY32               (0x0200)       /* Delayed write mode */
1456
 
1457
/* MPY32CTL0 Control Bits */
1458
#define MPYC_L                 (0x0001)       /* Carry of the multiplier */
1459
//#define RESERVED            (0x0002)  /* Reserved */
1460
#define MPYFRAC_L              (0x0004)       /* Fractional mode */
1461
#define MPYSAT_L               (0x0008)       /* Saturation mode */
1462
#define MPYM0_L                (0x0010)       /* Multiplier mode Bit:0 */
1463
#define MPYM1_L                (0x0020)       /* Multiplier mode Bit:1 */
1464
#define OP1_32_L               (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1465
#define OP2_32_L               (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1466
 
1467
/* MPY32CTL0 Control Bits */
1468
//#define RESERVED            (0x0002)  /* Reserved */
1469
#define MPYDLYWRTEN_H          (0x0001)       /* Delayed write enable */
1470
#define MPYDLY32_H             (0x0002)       /* Delayed write mode */
1471
 
1472
#define MPYM_0                 (0x0000)       /* Multiplier mode: MPY */
1473
#define MPYM_1                 (0x0010)       /* Multiplier mode: MPYS */
1474
#define MPYM_2                 (0x0020)       /* Multiplier mode: MAC */
1475
#define MPYM_3                 (0x0030)       /* Multiplier mode: MACS */
1476
#define MPYM__MPY              (0x0000)       /* Multiplier mode: MPY */
1477
#define MPYM__MPYS             (0x0010)       /* Multiplier mode: MPYS */
1478
#define MPYM__MAC              (0x0020)       /* Multiplier mode: MAC */
1479
#define MPYM__MACS             (0x0030)       /* Multiplier mode: MACS */
1480
 
1481
/************************************************************
1482
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
1483
************************************************************/
1484
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
1485
#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200
1486
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
1487
#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200
1488
#define __MSP430_HAS_PORTA_R__                /* Definition to show that Module is available */
1489
#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200
1490
 
1491
SFR_16BIT(PAIN);                              /* Port A Input */
1492
SFR_8BIT(PAIN_L);                             /* Port A Input */
1493
SFR_8BIT(PAIN_H);                             /* Port A Input */
1494
SFR_16BIT(PAOUT);                             /* Port A Output */
1495
SFR_8BIT(PAOUT_L);                            /* Port A Output */
1496
SFR_8BIT(PAOUT_H);                            /* Port A Output */
1497
SFR_16BIT(PADIR);                             /* Port A Direction */
1498
SFR_8BIT(PADIR_L);                            /* Port A Direction */
1499
SFR_8BIT(PADIR_H);                            /* Port A Direction */
1500
SFR_16BIT(PAREN);                             /* Port A Resistor Enable */
1501
SFR_8BIT(PAREN_L);                            /* Port A Resistor Enable */
1502
SFR_8BIT(PAREN_H);                            /* Port A Resistor Enable */
1503
SFR_16BIT(PADS);                              /* Port A Resistor Drive Strenght */
1504
SFR_8BIT(PADS_L);                             /* Port A Resistor Drive Strenght */
1505
SFR_8BIT(PADS_H);                             /* Port A Resistor Drive Strenght */
1506
SFR_16BIT(PASEL);                             /* Port A Selection */
1507
SFR_8BIT(PASEL_L);                            /* Port A Selection */
1508
SFR_8BIT(PASEL_H);                            /* Port A Selection */
1509
SFR_16BIT(PAIES);                             /* Port A Interrupt Edge Select */
1510
SFR_8BIT(PAIES_L);                            /* Port A Interrupt Edge Select */
1511
SFR_8BIT(PAIES_H);                            /* Port A Interrupt Edge Select */
1512
SFR_16BIT(PAIE);                              /* Port A Interrupt Enable */
1513
SFR_8BIT(PAIE_L);                             /* Port A Interrupt Enable */
1514
SFR_8BIT(PAIE_H);                             /* Port A Interrupt Enable */
1515
SFR_16BIT(PAIFG);                             /* Port A Interrupt Flag */
1516
SFR_8BIT(PAIFG_L);                            /* Port A Interrupt Flag */
1517
SFR_8BIT(PAIFG_H);                            /* Port A Interrupt Flag */
1518
 
1519
 
1520
SFR_16BIT(P1IV);                              /* Port 1 Interrupt Vector Word */
1521
SFR_16BIT(P2IV);                              /* Port 2 Interrupt Vector Word */
1522
#define P1IN                   (PAIN_L)       /* Port 1 Input */
1523
#define P1OUT                  (PAOUT_L)      /* Port 1 Output */
1524
#define P1DIR                  (PADIR_L)      /* Port 1 Direction */
1525
#define P1REN                  (PAREN_L)      /* Port 1 Resistor Enable */
1526
#define P1DS                   (PADS_L)       /* Port 1 Resistor Drive Strenght */
1527
#define P1SEL                  (PASEL_L)      /* Port 1 Selection */
1528
#define P1IES                  (PAIES_L)      /* Port 1 Interrupt Edge Select */
1529
#define P1IE                   (PAIE_L)       /* Port 1 Interrupt Enable */
1530
#define P1IFG                  (PAIFG_L)      /* Port 1 Interrupt Flag */
1531
 
1532
//Definitions for P1IV
1533
#define P1IV_NONE              (0x0000)       /* No Interrupt pending */
1534
#define P1IV_P1IFG0            (0x0002)       /* P1IV P1IFG.0 */
1535
#define P1IV_P1IFG1            (0x0004)       /* P1IV P1IFG.1 */
1536
#define P1IV_P1IFG2            (0x0006)       /* P1IV P1IFG.2 */
1537
#define P1IV_P1IFG3            (0x0008)       /* P1IV P1IFG.3 */
1538
#define P1IV_P1IFG4            (0x000A)       /* P1IV P1IFG.4 */
1539
#define P1IV_P1IFG5            (0x000C)       /* P1IV P1IFG.5 */
1540
#define P1IV_P1IFG6            (0x000E)       /* P1IV P1IFG.6 */
1541
#define P1IV_P1IFG7            (0x0010)       /* P1IV P1IFG.7 */
1542
 
1543
#define P2IN                   (PAIN_H)       /* Port 2 Input */
1544
#define P2OUT                  (PAOUT_H)      /* Port 2 Output */
1545
#define P2DIR                  (PADIR_H)      /* Port 2 Direction */
1546
#define P2REN                  (PAREN_H)      /* Port 2 Resistor Enable */
1547
#define P2DS                   (PADS_H)       /* Port 2 Resistor Drive Strenght */
1548
#define P2SEL                  (PASEL_H)      /* Port 2 Selection */
1549
#define P2IES                  (PAIES_H)      /* Port 2 Interrupt Edge Select */
1550
#define P2IE                   (PAIE_H)       /* Port 2 Interrupt Enable */
1551
#define P2IFG                  (PAIFG_H)      /* Port 2 Interrupt Flag */
1552
 
1553
//Definitions for P2IV
1554
#define P2IV_NONE              (0x0000)       /* No Interrupt pending */
1555
#define P2IV_P2IFG0            (0x0002)       /* P2IV P2IFG.0 */
1556
#define P2IV_P2IFG1            (0x0004)       /* P2IV P2IFG.1 */
1557
#define P2IV_P2IFG2            (0x0006)       /* P2IV P2IFG.2 */
1558
#define P2IV_P2IFG3            (0x0008)       /* P2IV P2IFG.3 */
1559
#define P2IV_P2IFG4            (0x000A)       /* P2IV P2IFG.4 */
1560
#define P2IV_P2IFG5            (0x000C)       /* P2IV P2IFG.5 */
1561
#define P2IV_P2IFG6            (0x000E)       /* P2IV P2IFG.6 */
1562
#define P2IV_P2IFG7            (0x0010)       /* P2IV P2IFG.7 */
1563
 
1564
 
1565
/************************************************************
1566
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
1567
************************************************************/
1568
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
1569
#define __MSP430_BASEADDRESS_PORT3_R__ 0x0220
1570
#define __MSP430_HAS_PORT4_R__                /* Definition to show that Module is available */
1571
#define __MSP430_BASEADDRESS_PORT4_R__ 0x0220
1572
#define __MSP430_HAS_PORTB_R__                /* Definition to show that Module is available */
1573
#define __MSP430_BASEADDRESS_PORTB_R__ 0x0220
1574
 
1575
SFR_16BIT(PBIN);                              /* Port B Input */
1576
SFR_8BIT(PBIN_L);                             /* Port B Input */
1577
SFR_8BIT(PBIN_H);                             /* Port B Input */
1578
SFR_16BIT(PBOUT);                             /* Port B Output */
1579
SFR_8BIT(PBOUT_L);                            /* Port B Output */
1580
SFR_8BIT(PBOUT_H);                            /* Port B Output */
1581
SFR_16BIT(PBDIR);                             /* Port B Direction */
1582
SFR_8BIT(PBDIR_L);                            /* Port B Direction */
1583
SFR_8BIT(PBDIR_H);                            /* Port B Direction */
1584
SFR_16BIT(PBREN);                             /* Port B Resistor Enable */
1585
SFR_8BIT(PBREN_L);                            /* Port B Resistor Enable */
1586
SFR_8BIT(PBREN_H);                            /* Port B Resistor Enable */
1587
SFR_16BIT(PBDS);                              /* Port B Resistor Drive Strenght */
1588
SFR_8BIT(PBDS_L);                             /* Port B Resistor Drive Strenght */
1589
SFR_8BIT(PBDS_H);                             /* Port B Resistor Drive Strenght */
1590
SFR_16BIT(PBSEL);                             /* Port B Selection */
1591
SFR_8BIT(PBSEL_L);                            /* Port B Selection */
1592
SFR_8BIT(PBSEL_H);                            /* Port B Selection */
1593
 
1594
 
1595
#define P3IN                   (PBIN_L)       /* Port 3 Input */
1596
#define P3OUT                  (PBOUT_L)      /* Port 3 Output */
1597
#define P3DIR                  (PBDIR_L)      /* Port 3 Direction */
1598
#define P3REN                  (PBREN_L)      /* Port 3 Resistor Enable */
1599
#define P3DS                   (PBDS_L)       /* Port 3 Resistor Drive Strenght */
1600
#define P3SEL                  (PBSEL_L)      /* Port 3 Selection */
1601
 
1602
#define P4IN                   (PBIN_H)       /* Port 4 Input */
1603
#define P4OUT                  (PBOUT_H)      /* Port 4 Output */
1604
#define P4DIR                  (PBDIR_H)      /* Port 4 Direction */
1605
#define P4REN                  (PBREN_H)      /* Port 4 Resistor Enable */
1606
#define P4DS                   (PBDS_H)       /* Port 4 Resistor Drive Strenght */
1607
#define P4SEL                  (PBSEL_H)      /* Port 4 Selection */
1608
 
1609
 
1610
/************************************************************
1611
* DIGITAL I/O Port5/6 Pull up / Pull down Resistors
1612
************************************************************/
1613
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
1614
#define __MSP430_BASEADDRESS_PORT5_R__ 0x0240
1615
#define __MSP430_HAS_PORT6_R__                /* Definition to show that Module is available */
1616
#define __MSP430_BASEADDRESS_PORT6_R__ 0x0240
1617
#define __MSP430_HAS_PORTC_R__                /* Definition to show that Module is available */
1618
#define __MSP430_BASEADDRESS_PORTC_R__ 0x0240
1619
 
1620
SFR_16BIT(PCIN);                              /* Port C Input */
1621
SFR_8BIT(PCIN_L);                             /* Port C Input */
1622
SFR_8BIT(PCIN_H);                             /* Port C Input */
1623
SFR_16BIT(PCOUT);                             /* Port C Output */
1624
SFR_8BIT(PCOUT_L);                            /* Port C Output */
1625
SFR_8BIT(PCOUT_H);                            /* Port C Output */
1626
SFR_16BIT(PCDIR);                             /* Port C Direction */
1627
SFR_8BIT(PCDIR_L);                            /* Port C Direction */
1628
SFR_8BIT(PCDIR_H);                            /* Port C Direction */
1629
SFR_16BIT(PCREN);                             /* Port C Resistor Enable */
1630
SFR_8BIT(PCREN_L);                            /* Port C Resistor Enable */
1631
SFR_8BIT(PCREN_H);                            /* Port C Resistor Enable */
1632
SFR_16BIT(PCDS);                              /* Port C Resistor Drive Strenght */
1633
SFR_8BIT(PCDS_L);                             /* Port C Resistor Drive Strenght */
1634
SFR_8BIT(PCDS_H);                             /* Port C Resistor Drive Strenght */
1635
SFR_16BIT(PCSEL);                             /* Port C Selection */
1636
SFR_8BIT(PCSEL_L);                            /* Port C Selection */
1637
SFR_8BIT(PCSEL_H);                            /* Port C Selection */
1638
 
1639
 
1640
#define P5IN                   (PCIN_L)       /* Port 5 Input */
1641
#define P5OUT                  (PCOUT_L)      /* Port 5 Output */
1642
#define P5DIR                  (PCDIR_L)      /* Port 5 Direction */
1643
#define P5REN                  (PCREN_L)      /* Port 5 Resistor Enable */
1644
#define P5DS                   (PCDS_L)       /* Port 5 Resistor Drive Strenght */
1645
#define P5SEL                  (PCSEL_L)      /* Port 5 Selection */
1646
 
1647
#define P6IN                   (PCIN_H)       /* Port 6 Input */
1648
#define P6OUT                  (PCOUT_H)      /* Port 6 Output */
1649
#define P6DIR                  (PCDIR_H)      /* Port 6 Direction */
1650
#define P6REN                  (PCREN_H)      /* Port 6 Resistor Enable */
1651
#define P6DS                   (PCDS_H)       /* Port 6 Resistor Drive Strenght */
1652
#define P6SEL                  (PCSEL_H)      /* Port 6 Selection */
1653
 
1654
 
1655
/************************************************************
1656
* DIGITAL I/O PortJ Pull up / Pull down Resistors
1657
************************************************************/
1658
#define __MSP430_HAS_PORTJ_R__                /* Definition to show that Module is available */
1659
#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320
1660
 
1661
SFR_16BIT(PJIN);                              /* Port J Input */
1662
SFR_8BIT(PJIN_L);                             /* Port J Input */
1663
SFR_8BIT(PJIN_H);                             /* Port J Input */
1664
SFR_16BIT(PJOUT);                             /* Port J Output */
1665
SFR_8BIT(PJOUT_L);                            /* Port J Output */
1666
SFR_8BIT(PJOUT_H);                            /* Port J Output */
1667
SFR_16BIT(PJDIR);                             /* Port J Direction */
1668
SFR_8BIT(PJDIR_L);                            /* Port J Direction */
1669
SFR_8BIT(PJDIR_H);                            /* Port J Direction */
1670
SFR_16BIT(PJREN);                             /* Port J Resistor Enable */
1671
SFR_8BIT(PJREN_L);                            /* Port J Resistor Enable */
1672
SFR_8BIT(PJREN_H);                            /* Port J Resistor Enable */
1673
SFR_16BIT(PJDS);                              /* Port J Resistor Drive Strenght */
1674
SFR_8BIT(PJDS_L);                             /* Port J Resistor Drive Strenght */
1675
SFR_8BIT(PJDS_H);                             /* Port J Resistor Drive Strenght */
1676
 
1677
/************************************************************
1678
* Port U
1679
************************************************************/
1680
#define __MSP430_HAS_PU__                     /* Definition to show that Module is available */
1681
#define __MSP430_BASEADDRESS_PU__ 0x0900
1682
 
1683
/* ========================================================================= */
1684
/* Port U and LDO Control Registers */
1685
/* ========================================================================= */
1686
SFR_16BIT(LDOKEYPID);                         /* LDO Controller peripheral ID and key register */
1687
SFR_8BIT(LDOKEYPID_L);                        /* LDO Controller peripheral ID and key register */
1688
SFR_8BIT(LDOKEYPID_H);                        /* LDO Controller peripheral ID and key register */
1689
SFR_16BIT(PUCTL);                             /* PU Control register */
1690
SFR_8BIT(PUCTL_L);                            /* PU Control register */
1691
SFR_8BIT(PUCTL_H);                            /* PU Control register */
1692
SFR_16BIT(LDOPWRCTL);                         /* LDO Power control register */
1693
SFR_8BIT(LDOPWRCTL_L);                        /* LDO Power control register */
1694
SFR_8BIT(LDOPWRCTL_H);                        /* LDO Power control register */
1695
 
1696
#define LDOKEY                 (0x9628)       /* LDO Control Register key */
1697
#define LDOKEYID               LDOKEYPID      /* Legacy Definiton */
1698
 
1699
/* PUCTL Control Bits */
1700
#define PUOUT0                 (0x0001)       /* PU - PU Output Signal Bit 0 */
1701
#define PUOUT1                 (0x0002)       /* PU - PU Output Signal Bit 1 */
1702
#define PUIN0                  (0x0004)       /* PU - PU0/DP Input Data */
1703
#define PUIN1                  (0x0008)       /* PU - PU1/DM Input Data */
1704
#define PUOPE                  (0x0020)       /* PU - Port Output Enable */
1705
#define PUIPE                  (0x0100)       /* PU - PHY Single Ended Input enable */
1706
 
1707
/* PUCTL Control Bits */
1708
#define PUOUT0_L               (0x0001)       /* PU - PU Output Signal Bit 0 */
1709
#define PUOUT1_L               (0x0002)       /* PU - PU Output Signal Bit 1 */
1710
#define PUIN0_L                (0x0004)       /* PU - PU0/DP Input Data */
1711
#define PUIN1_L                (0x0008)       /* PU - PU1/DM Input Data */
1712
#define PUOPE_L                (0x0020)       /* PU - Port Output Enable */
1713
 
1714
/* PUCTL Control Bits */
1715
#define PUIPE_H                (0x0001)       /* PU - PHY Single Ended Input enable */
1716
 
1717
#define PUDIR                  (0x0020)       /* Legacy Definiton */
1718
#define PSEIEN                 (0x0100)       /* Legacy Definiton */
1719
 
1720
/* LDOPWRCTL Control Bits */
1721
#define LDOOVLIFG              (0x0001)       /* PU - LDOO Overload Interrupt Flag */
1722
#define LDOONIFG               (0x0002)       /* PU - LDOI "Coming ON" Interrupt Flag */
1723
#define LDOOFFIFG              (0x0004)       /* PU - LDOI "Going OFF" Interrupt Flag */
1724
#define LDOBGVBV               (0x0008)       /* PU - LDO Bandgap and LDOI valid */
1725
#define OVLAOFF                (0x0020)       /* PU - LDO overload auto off enable */
1726
#define LDOOVLIE               (0x0100)       /* PU - Overload indication Interrupt Enable */
1727
#define LDOONIE                (0x0200)       /* PU - LDOI "Coming ON" Interrupt Enable */
1728
#define LDOOFFIE               (0x0400)       /* PU - LDOI "Going OFF" Interrupt Enable */
1729
#define LDOOEN                 (0x0800)       /* PU - LDO Enable (3.3V) */
1730
 
1731
/* LDOPWRCTL Control Bits */
1732
#define LDOOVLIFG_L            (0x0001)       /* PU - LDOO Overload Interrupt Flag */
1733
#define LDOONIFG_L             (0x0002)       /* PU - LDOI "Coming ON" Interrupt Flag */
1734
#define LDOOFFIFG_L            (0x0004)       /* PU - LDOI "Going OFF" Interrupt Flag */
1735
#define LDOBGVBV_L             (0x0008)       /* PU - LDO Bandgap and LDOI valid */
1736
#define OVLAOFF_L              (0x0020)       /* PU - LDO overload auto off enable */
1737
 
1738
/* LDOPWRCTL Control Bits */
1739
#define LDOOVLIE_H             (0x0001)       /* PU - Overload indication Interrupt Enable */
1740
#define LDOONIE_H              (0x0002)       /* PU - LDOI "Coming ON" Interrupt Enable */
1741
#define LDOOFFIE_H             (0x0004)       /* PU - LDOI "Going OFF" Interrupt Enable */
1742
#define LDOOEN_H               (0x0008)       /* PU - LDO Enable (3.3V) */
1743
 
1744
#define VUOVLIFG               (0x0001)       /* PU - Legacy Definiton: LDOO Overload Interrupt Flag */
1745
#define VBONIFG                (0x0002)       /* PU - Legacy Definiton: LDOI "Coming ON" Interrupt Flag */
1746
#define VBOFFIFG               (0x0004)       /* PU - Legacy Definiton: LDOI "Going OFF" Interrupt Flag */
1747
#define VUOVLIE                (0x0100)       /* PU - Legacy Definiton: Overload indication Interrupt Enable */
1748
#define VBONIE                 (0x0200)       /* PU - Legacy Definiton: LDOI "Coming ON" Interrupt Enable */
1749
#define VBOFFIE                (0x0400)       /* PU - Legacy Definiton: LDOI "Going OFF" Interrupt Enable */
1750
 
1751
 
1752
/************************************************************
1753
* PORT MAPPING CONTROLLER
1754
************************************************************/
1755
#define __MSP430_HAS_PORT_MAPPING__                /* Definition to show that Module is available */
1756
#define __MSP430_BASEADDRESS_PORT_MAPPING__ 0x01C0
1757
 
1758
SFR_16BIT(PMAPKEYID);                         /* Port Mapping Key register */
1759
SFR_8BIT(PMAPKEYID_L);                        /* Port Mapping Key register */
1760
SFR_8BIT(PMAPKEYID_H);                        /* Port Mapping Key register */
1761
SFR_16BIT(PMAPCTL);                           /* Port Mapping control register */
1762
SFR_8BIT(PMAPCTL_L);                          /* Port Mapping control register */
1763
SFR_8BIT(PMAPCTL_H);                          /* Port Mapping control register */
1764
 
1765
#define  PMAPKEY               (0x2D52)       /* Port Mapping Key */
1766
#define  PMAPPWD               PMAPKEYID      /* Legacy Definition: Mapping Key register */
1767
#define  PMAPPW                (0x2D52)       /* Legacy Definition: Port Mapping Password */
1768
 
1769
/* PMAPCTL Control Bits */
1770
#define PMAPLOCKED             (0x0001)       /* Port Mapping Lock bit. Read only */
1771
#define PMAPRECFG              (0x0002)       /* Port Mapping re-configuration control bit */
1772
 
1773
/* PMAPCTL Control Bits */
1774
#define PMAPLOCKED_L           (0x0001)       /* Port Mapping Lock bit. Read only */
1775
#define PMAPRECFG_L            (0x0002)       /* Port Mapping re-configuration control bit */
1776
 
1777
/* PMAPCTL Control Bits */
1778
 
1779
/************************************************************
1780
* PORT 4 MAPPING CONTROLLER
1781
************************************************************/
1782
#define __MSP430_HAS_PORT4_MAPPING__                /* Definition to show that Module is available */
1783
#define __MSP430_BASEADDRESS_PORT4_MAPPING__ 0x01E0
1784
 
1785
SFR_16BIT(P4MAP01);                           /* Port P4.0/1 mapping register */
1786
SFR_8BIT(P4MAP01_L);                          /* Port P4.0/1 mapping register */
1787
SFR_8BIT(P4MAP01_H);                          /* Port P4.0/1 mapping register */
1788
SFR_16BIT(P4MAP23);                           /* Port P4.2/3 mapping register */
1789
SFR_8BIT(P4MAP23_L);                          /* Port P4.2/3 mapping register */
1790
SFR_8BIT(P4MAP23_H);                          /* Port P4.2/3 mapping register */
1791
SFR_16BIT(P4MAP45);                           /* Port P4.4/5 mapping register */
1792
SFR_8BIT(P4MAP45_L);                          /* Port P4.4/5 mapping register */
1793
SFR_8BIT(P4MAP45_H);                          /* Port P4.4/5 mapping register */
1794
SFR_16BIT(P4MAP67);                           /* Port P4.6/7 mapping register */
1795
SFR_8BIT(P4MAP67_L);                          /* Port P4.6/7 mapping register */
1796
SFR_8BIT(P4MAP67_H);                          /* Port P4.6/7 mapping register */
1797
 
1798
#define  P4MAP0                P4MAP01_L      /* Port P4.0 mapping register */
1799
#define  P4MAP1                P4MAP01_H      /* Port P4.1 mapping register */
1800
#define  P4MAP2                P4MAP23_L      /* Port P4.2 mapping register */
1801
#define  P4MAP3                P4MAP23_H      /* Port P4.3 mapping register */
1802
#define  P4MAP4                P4MAP45_L      /* Port P4.4 mapping register */
1803
#define  P4MAP5                P4MAP45_H      /* Port P4.5 mapping register */
1804
#define  P4MAP6                P4MAP67_L      /* Port P4.6 mapping register */
1805
#define  P4MAP7                P4MAP67_H      /* Port P4.7 mapping register */
1806
 
1807
#define PM_NONE                0
1808
#define PM_CBOUT0              1
1809
#define PM_TB0CLK              1
1810
#define PM_ADC12CLK            2
1811
#define PM_DMAE0               2
1812
#define PM_SVMOUT              3
1813
#define PM_TB0OUTH             3
1814
#define PM_TB0CCR0A            4
1815
#define PM_TB0CCR1A            5
1816
#define PM_TB0CCR2A            6
1817
#define PM_TB0CCR3A            7
1818
#define PM_TB0CCR4A            8
1819
#define PM_TB0CCR5A            9
1820
#define PM_TB0CCR6A            10
1821
#define PM_UCA1RXD             11
1822
#define PM_UCA1SOMI            11
1823
#define PM_UCA1TXD             12
1824
#define PM_UCA1SIMO            12
1825
#define PM_UCA1CLK             13
1826
#define PM_UCB1STE             13
1827
#define PM_UCB1SOMI            14
1828
#define PM_UCB1SCL             14
1829
#define PM_UCB1SIMO            15
1830
#define PM_UCB1SDA             15
1831
#define PM_UCB1CLK             16
1832
#define PM_UCA1STE             16
1833
#define PM_CBOUT1              17
1834
#define PM_MCLK                18
1835
#define PM_ANALOG              31
1836
 
1837
/************************************************************
1838
* PMM - Power Management System
1839
************************************************************/
1840
#define __MSP430_HAS_PMM__                    /* Definition to show that Module is available */
1841
#define __MSP430_BASEADDRESS_PMM__ 0x0120
1842
 
1843
SFR_16BIT(PMMCTL0);                           /* PMM Control 0 */
1844
SFR_8BIT(PMMCTL0_L);                          /* PMM Control 0 */
1845
SFR_8BIT(PMMCTL0_H);                          /* PMM Control 0 */
1846
SFR_16BIT(PMMCTL1);                           /* PMM Control 1 */
1847
SFR_8BIT(PMMCTL1_L);                          /* PMM Control 1 */
1848
SFR_8BIT(PMMCTL1_H);                          /* PMM Control 1 */
1849
SFR_16BIT(SVSMHCTL);                          /* SVS and SVM high side control register */
1850
SFR_8BIT(SVSMHCTL_L);                         /* SVS and SVM high side control register */
1851
SFR_8BIT(SVSMHCTL_H);                         /* SVS and SVM high side control register */
1852
SFR_16BIT(SVSMLCTL);                          /* SVS and SVM low side control register */
1853
SFR_8BIT(SVSMLCTL_L);                         /* SVS and SVM low side control register */
1854
SFR_8BIT(SVSMLCTL_H);                         /* SVS and SVM low side control register */
1855
SFR_16BIT(SVSMIO);                            /* SVSIN and SVSOUT control register */
1856
SFR_8BIT(SVSMIO_L);                           /* SVSIN and SVSOUT control register */
1857
SFR_8BIT(SVSMIO_H);                           /* SVSIN and SVSOUT control register */
1858
SFR_16BIT(PMMIFG);                            /* PMM Interrupt Flag */
1859
SFR_8BIT(PMMIFG_L);                           /* PMM Interrupt Flag */
1860
SFR_8BIT(PMMIFG_H);                           /* PMM Interrupt Flag */
1861
SFR_16BIT(PMMRIE);                            /* PMM and RESET Interrupt Enable */
1862
SFR_8BIT(PMMRIE_L);                           /* PMM and RESET Interrupt Enable */
1863
SFR_8BIT(PMMRIE_H);                           /* PMM and RESET Interrupt Enable */
1864
SFR_16BIT(PM5CTL0);                           /* PMM Power Mode 5 Control Register 0 */
1865
SFR_8BIT(PM5CTL0_L);                          /* PMM Power Mode 5 Control Register 0 */
1866
SFR_8BIT(PM5CTL0_H);                          /* PMM Power Mode 5 Control Register 0 */
1867
 
1868
#define PMMPW                  (0xA500)       /* PMM Register Write Password */
1869
#define PMMPW_H                (0xA5)         /* PMM Register Write Password for high word access */
1870
 
1871
/* PMMCTL0 Control Bits */
1872
#define PMMCOREV0              (0x0001)       /* PMM Core Voltage Bit: 0 */
1873
#define PMMCOREV1              (0x0002)       /* PMM Core Voltage Bit: 1 */
1874
#define PMMSWBOR               (0x0004)       /* PMM Software BOR */
1875
#define PMMSWPOR               (0x0008)       /* PMM Software POR */
1876
#define PMMREGOFF              (0x0010)       /* PMM Turn Regulator off */
1877
#define PMMHPMRE               (0x0080)       /* PMM Global High Power Module Request Enable */
1878
 
1879
/* PMMCTL0 Control Bits */
1880
#define PMMCOREV0_L            (0x0001)       /* PMM Core Voltage Bit: 0 */
1881
#define PMMCOREV1_L            (0x0002)       /* PMM Core Voltage Bit: 1 */
1882
#define PMMSWBOR_L             (0x0004)       /* PMM Software BOR */
1883
#define PMMSWPOR_L             (0x0008)       /* PMM Software POR */
1884
#define PMMREGOFF_L            (0x0010)       /* PMM Turn Regulator off */
1885
#define PMMHPMRE_L             (0x0080)       /* PMM Global High Power Module Request Enable */
1886
 
1887
/* PMMCTL0 Control Bits */
1888
 
1889
#define PMMCOREV_0             (0x0000)       /* PMM Core Voltage 0 (1.35V) */
1890
#define PMMCOREV_1             (0x0001)       /* PMM Core Voltage 1 (1.55V) */
1891
#define PMMCOREV_2             (0x0002)       /* PMM Core Voltage 2 (1.75V) */
1892
#define PMMCOREV_3             (0x0003)       /* PMM Core Voltage 3 (1.85V) */
1893
 
1894
/* PMMCTL1 Control Bits */
1895
#define PMMREFMD               (0x0001)       /* PMM Reference Mode */
1896
#define PMMCMD0                (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1897
#define PMMCMD1                (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1898
 
1899
/* PMMCTL1 Control Bits */
1900
#define PMMREFMD_L             (0x0001)       /* PMM Reference Mode */
1901
#define PMMCMD0_L              (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1902
#define PMMCMD1_L              (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1903
 
1904
/* PMMCTL1 Control Bits */
1905
 
1906
/* SVSMHCTL Control Bits */
1907
#define SVSMHRRL0              (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1908
#define SVSMHRRL1              (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1909
#define SVSMHRRL2              (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1910
#define SVSMHDLYST             (0x0008)       /* SVS and SVM high side delay status */
1911
#define SVSHMD                 (0x0010)       /* SVS high side mode */
1912
#define SVSMHEVM               (0x0040)       /* SVS and SVM high side event mask */
1913
#define SVSMHACE               (0x0080)       /* SVS and SVM high side auto control enable */
1914
#define SVSHRVL0               (0x0100)       /* SVS high side reset voltage level Bit: 0 */
1915
#define SVSHRVL1               (0x0200)       /* SVS high side reset voltage level Bit: 1 */
1916
#define SVSHE                  (0x0400)       /* SVS high side enable */
1917
#define SVSHFP                 (0x0800)       /* SVS high side full performace mode */
1918
#define SVMHOVPE               (0x1000)       /* SVM high side over-voltage enable */
1919
#define SVMHE                  (0x4000)       /* SVM high side enable */
1920
#define SVMHFP                 (0x8000)       /* SVM high side full performace mode */
1921
 
1922
/* SVSMHCTL Control Bits */
1923
#define SVSMHRRL0_L            (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1924
#define SVSMHRRL1_L            (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1925
#define SVSMHRRL2_L            (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1926
#define SVSMHDLYST_L           (0x0008)       /* SVS and SVM high side delay status */
1927
#define SVSHMD_L               (0x0010)       /* SVS high side mode */
1928
#define SVSMHEVM_L             (0x0040)       /* SVS and SVM high side event mask */
1929
#define SVSMHACE_L             (0x0080)       /* SVS and SVM high side auto control enable */
1930
 
1931
/* SVSMHCTL Control Bits */
1932
#define SVSHRVL0_H             (0x0001)       /* SVS high side reset voltage level Bit: 0 */
1933
#define SVSHRVL1_H             (0x0002)       /* SVS high side reset voltage level Bit: 1 */
1934
#define SVSHE_H                (0x0004)       /* SVS high side enable */
1935
#define SVSHFP_H               (0x0008)       /* SVS high side full performace mode */
1936
#define SVMHOVPE_H             (0x0010)       /* SVM high side over-voltage enable */
1937
#define SVMHE_H                (0x0040)       /* SVM high side enable */
1938
#define SVMHFP_H               (0x0080)       /* SVM high side full performace mode */
1939
 
1940
#define SVSMHRRL_0             (0x0000)       /* SVS and SVM high side Reset Release Voltage Level 0 */
1941
#define SVSMHRRL_1             (0x0001)       /* SVS and SVM high side Reset Release Voltage Level 1 */
1942
#define SVSMHRRL_2             (0x0002)       /* SVS and SVM high side Reset Release Voltage Level 2 */
1943
#define SVSMHRRL_3             (0x0003)       /* SVS and SVM high side Reset Release Voltage Level 3 */
1944
#define SVSMHRRL_4             (0x0004)       /* SVS and SVM high side Reset Release Voltage Level 4 */
1945
#define SVSMHRRL_5             (0x0005)       /* SVS and SVM high side Reset Release Voltage Level 5 */
1946
#define SVSMHRRL_6             (0x0006)       /* SVS and SVM high side Reset Release Voltage Level 6 */
1947
#define SVSMHRRL_7             (0x0007)       /* SVS and SVM high side Reset Release Voltage Level 7 */
1948
 
1949
#define SVSHRVL_0              (0x0000)       /* SVS high side Reset Release Voltage Level 0 */
1950
#define SVSHRVL_1              (0x0100)       /* SVS high side Reset Release Voltage Level 1 */
1951
#define SVSHRVL_2              (0x0200)       /* SVS high side Reset Release Voltage Level 2 */
1952
#define SVSHRVL_3              (0x0300)       /* SVS high side Reset Release Voltage Level 3 */
1953
 
1954
/* SVSMLCTL Control Bits */
1955
#define SVSMLRRL0              (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1956
#define SVSMLRRL1              (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1957
#define SVSMLRRL2              (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1958
#define SVSMLDLYST             (0x0008)       /* SVS and SVM low side delay status */
1959
#define SVSLMD                 (0x0010)       /* SVS low side mode */
1960
#define SVSMLEVM               (0x0040)       /* SVS and SVM low side event mask */
1961
#define SVSMLACE               (0x0080)       /* SVS and SVM low side auto control enable */
1962
#define SVSLRVL0               (0x0100)       /* SVS low side reset voltage level Bit: 0 */
1963
#define SVSLRVL1               (0x0200)       /* SVS low side reset voltage level Bit: 1 */
1964
#define SVSLE                  (0x0400)       /* SVS low side enable */
1965
#define SVSLFP                 (0x0800)       /* SVS low side full performace mode */
1966
#define SVMLOVPE               (0x1000)       /* SVM low side over-voltage enable */
1967
#define SVMLE                  (0x4000)       /* SVM low side enable */
1968
#define SVMLFP                 (0x8000)       /* SVM low side full performace mode */
1969
 
1970
/* SVSMLCTL Control Bits */
1971
#define SVSMLRRL0_L            (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1972
#define SVSMLRRL1_L            (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1973
#define SVSMLRRL2_L            (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1974
#define SVSMLDLYST_L           (0x0008)       /* SVS and SVM low side delay status */
1975
#define SVSLMD_L               (0x0010)       /* SVS low side mode */
1976
#define SVSMLEVM_L             (0x0040)       /* SVS and SVM low side event mask */
1977
#define SVSMLACE_L             (0x0080)       /* SVS and SVM low side auto control enable */
1978
 
1979
/* SVSMLCTL Control Bits */
1980
#define SVSLRVL0_H             (0x0001)       /* SVS low side reset voltage level Bit: 0 */
1981
#define SVSLRVL1_H             (0x0002)       /* SVS low side reset voltage level Bit: 1 */
1982
#define SVSLE_H                (0x0004)       /* SVS low side enable */
1983
#define SVSLFP_H               (0x0008)       /* SVS low side full performace mode */
1984
#define SVMLOVPE_H             (0x0010)       /* SVM low side over-voltage enable */
1985
#define SVMLE_H                (0x0040)       /* SVM low side enable */
1986
#define SVMLFP_H               (0x0080)       /* SVM low side full performace mode */
1987
 
1988
#define SVSMLRRL_0             (0x0000)       /* SVS and SVM low side Reset Release Voltage Level 0 */
1989
#define SVSMLRRL_1             (0x0001)       /* SVS and SVM low side Reset Release Voltage Level 1 */
1990
#define SVSMLRRL_2             (0x0002)       /* SVS and SVM low side Reset Release Voltage Level 2 */
1991
#define SVSMLRRL_3             (0x0003)       /* SVS and SVM low side Reset Release Voltage Level 3 */
1992
#define SVSMLRRL_4             (0x0004)       /* SVS and SVM low side Reset Release Voltage Level 4 */
1993
#define SVSMLRRL_5             (0x0005)       /* SVS and SVM low side Reset Release Voltage Level 5 */
1994
#define SVSMLRRL_6             (0x0006)       /* SVS and SVM low side Reset Release Voltage Level 6 */
1995
#define SVSMLRRL_7             (0x0007)       /* SVS and SVM low side Reset Release Voltage Level 7 */
1996
 
1997
#define SVSLRVL_0              (0x0000)       /* SVS low side Reset Release Voltage Level 0 */
1998
#define SVSLRVL_1              (0x0100)       /* SVS low side Reset Release Voltage Level 1 */
1999
#define SVSLRVL_2              (0x0200)       /* SVS low side Reset Release Voltage Level 2 */
2000
#define SVSLRVL_3              (0x0300)       /* SVS low side Reset Release Voltage Level 3 */
2001
 
2002
/* SVSMIO Control Bits */
2003
#define SVMLOE                 (0x0008)       /* SVM low side output enable */
2004
#define SVMLVLROE              (0x0010)       /* SVM low side voltage level reached output enable */
2005
#define SVMOUTPOL              (0x0020)       /* SVMOUT pin polarity */
2006
#define SVMHOE                 (0x0800)       /* SVM high side output enable */
2007
#define SVMHVLROE              (0x1000)       /* SVM high side voltage level reached output enable */
2008
 
2009
/* SVSMIO Control Bits */
2010
#define SVMLOE_L               (0x0008)       /* SVM low side output enable */
2011
#define SVMLVLROE_L            (0x0010)       /* SVM low side voltage level reached output enable */
2012
#define SVMOUTPOL_L            (0x0020)       /* SVMOUT pin polarity */
2013
 
2014
/* SVSMIO Control Bits */
2015
#define SVMHOE_H               (0x0008)       /* SVM high side output enable */
2016
#define SVMHVLROE_H            (0x0010)       /* SVM high side voltage level reached output enable */
2017
 
2018
/* PMMIFG Control Bits */
2019
#define SVSMLDLYIFG            (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
2020
#define SVMLIFG                (0x0002)       /* SVM low side interrupt flag */
2021
#define SVMLVLRIFG             (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
2022
#define SVSMHDLYIFG            (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
2023
#define SVMHIFG                (0x0020)       /* SVM high side interrupt flag */
2024
#define SVMHVLRIFG             (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
2025
#define PMMBORIFG              (0x0100)       /* PMM Software BOR interrupt flag */
2026
#define PMMRSTIFG              (0x0200)       /* PMM RESET pin interrupt flag */
2027
#define PMMPORIFG              (0x0400)       /* PMM Software POR interrupt flag */
2028
#define SVSHIFG                (0x1000)       /* SVS low side interrupt flag */
2029
#define SVSLIFG                (0x2000)       /* SVS high side interrupt flag */
2030
#define PMMLPM5IFG             (0x8000)       /* LPM5 indication Flag */
2031
 
2032
/* PMMIFG Control Bits */
2033
#define SVSMLDLYIFG_L          (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
2034
#define SVMLIFG_L              (0x0002)       /* SVM low side interrupt flag */
2035
#define SVMLVLRIFG_L           (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
2036
#define SVSMHDLYIFG_L          (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
2037
#define SVMHIFG_L              (0x0020)       /* SVM high side interrupt flag */
2038
#define SVMHVLRIFG_L           (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
2039
 
2040
/* PMMIFG Control Bits */
2041
#define PMMBORIFG_H            (0x0001)       /* PMM Software BOR interrupt flag */
2042
#define PMMRSTIFG_H            (0x0002)       /* PMM RESET pin interrupt flag */
2043
#define PMMPORIFG_H            (0x0004)       /* PMM Software POR interrupt flag */
2044
#define SVSHIFG_H              (0x0010)       /* SVS low side interrupt flag */
2045
#define SVSLIFG_H              (0x0020)       /* SVS high side interrupt flag */
2046
#define PMMLPM5IFG_H           (0x0080)       /* LPM5 indication Flag */
2047
 
2048
#define PMMRSTLPM5IFG          PMMLPM5IFG     /* LPM5 indication Flag */
2049
 
2050
/* PMMIE and RESET Control Bits */
2051
#define SVSMLDLYIE             (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
2052
#define SVMLIE                 (0x0002)       /* SVM low side interrupt enable */
2053
#define SVMLVLRIE              (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
2054
#define SVSMHDLYIE             (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
2055
#define SVMHIE                 (0x0020)       /* SVM high side interrupt enable */
2056
#define SVMHVLRIE              (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
2057
#define SVSLPE                 (0x0100)       /* SVS low side POR enable */
2058
#define SVMLVLRPE              (0x0200)       /* SVM low side Voltage Level reached POR enable */
2059
#define SVSHPE                 (0x1000)       /* SVS high side POR enable */
2060
#define SVMHVLRPE              (0x2000)       /* SVM high side Voltage Level reached POR enable */
2061
 
2062
/* PMMIE and RESET Control Bits */
2063
#define SVSMLDLYIE_L           (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
2064
#define SVMLIE_L               (0x0002)       /* SVM low side interrupt enable */
2065
#define SVMLVLRIE_L            (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
2066
#define SVSMHDLYIE_L           (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
2067
#define SVMHIE_L               (0x0020)       /* SVM high side interrupt enable */
2068
#define SVMHVLRIE_L            (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
2069
 
2070
/* PMMIE and RESET Control Bits */
2071
#define SVSLPE_H               (0x0001)       /* SVS low side POR enable */
2072
#define SVMLVLRPE_H            (0x0002)       /* SVM low side Voltage Level reached POR enable */
2073
#define SVSHPE_H               (0x0010)       /* SVS high side POR enable */
2074
#define SVMHVLRPE_H            (0x0020)       /* SVM high side Voltage Level reached POR enable */
2075
 
2076
/* PM5CTL0 Power Mode 5 Control Bits */
2077
#define LOCKLPM5               (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
2078
 
2079
/* PM5CTL0 Power Mode 5 Control Bits */
2080
#define LOCKLPM5_L             (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
2081
 
2082
/* PM5CTL0 Power Mode 5 Control Bits */
2083
#define LOCKIO                 LOCKLPM5       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
2084
 
2085
/*************************************************************
2086
* RAM Control Module
2087
*************************************************************/
2088
#define __MSP430_HAS_RC__                     /* Definition to show that Module is available */
2089
#define __MSP430_BASEADDRESS_RC__ 0x0158
2090
 
2091
SFR_16BIT(RCCTL0);                            /* Ram Controller Control Register */
2092
SFR_8BIT(RCCTL0_L);                           /* Ram Controller Control Register */
2093
SFR_8BIT(RCCTL0_H);                           /* Ram Controller Control Register */
2094
 
2095
/* RCCTL0 Control Bits */
2096
#define RCRS0OFF               (0x0001)       /* RAM Controller RAM Sector 0 Off */
2097
#define RCRS1OFF               (0x0002)       /* RAM Controller RAM Sector 1 Off */
2098
#define RCRS2OFF               (0x0004)       /* RAM Controller RAM Sector 2 Off */
2099
#define RCRS3OFF               (0x0008)       /* RAM Controller RAM Sector 3 Off */
2100
#define RCRS7OFF               (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
2101
 
2102
/* RCCTL0 Control Bits */
2103
#define RCRS0OFF_L             (0x0001)       /* RAM Controller RAM Sector 0 Off */
2104
#define RCRS1OFF_L             (0x0002)       /* RAM Controller RAM Sector 1 Off */
2105
#define RCRS2OFF_L             (0x0004)       /* RAM Controller RAM Sector 2 Off */
2106
#define RCRS3OFF_L             (0x0008)       /* RAM Controller RAM Sector 3 Off */
2107
#define RCRS7OFF_L             (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
2108
 
2109
/* RCCTL0 Control Bits */
2110
 
2111
#define RCKEY                  (0x5A00)
2112
 
2113
/************************************************************
2114
* Shared Reference
2115
************************************************************/
2116
#define __MSP430_HAS_REF__                    /* Definition to show that Module is available */
2117
#define __MSP430_BASEADDRESS_REF__ 0x01B0
2118
 
2119
SFR_16BIT(REFCTL0);                           /* REF Shared Reference control register 0 */
2120
SFR_8BIT(REFCTL0_L);                          /* REF Shared Reference control register 0 */
2121
SFR_8BIT(REFCTL0_H);                          /* REF Shared Reference control register 0 */
2122
 
2123
/* REFCTL0 Control Bits */
2124
#define REFON                  (0x0001)       /* REF Reference On */
2125
#define REFOUT                 (0x0002)       /* REF Reference output Buffer On */
2126
//#define RESERVED            (0x0004)  /* Reserved */
2127
#define REFTCOFF               (0x0008)       /* REF Temp.Sensor off */
2128
#define REFVSEL0               (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2129
#define REFVSEL1               (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2130
//#define RESERVED            (0x0040)  /* Reserved */
2131
#define REFMSTR                (0x0080)       /* REF Master Control */
2132
#define REFGENACT              (0x0100)       /* REF Reference generator active */
2133
#define REFBGACT               (0x0200)       /* REF Reference bandgap active */
2134
#define REFGENBUSY             (0x0400)       /* REF Reference generator busy */
2135
#define BGMODE                 (0x0800)       /* REF Bandgap mode */
2136
//#define RESERVED            (0x1000)  /* Reserved */
2137
//#define RESERVED            (0x2000)  /* Reserved */
2138
//#define RESERVED            (0x4000)  /* Reserved */
2139
//#define RESERVED            (0x8000)  /* Reserved */
2140
 
2141
/* REFCTL0 Control Bits */
2142
#define REFON_L                (0x0001)       /* REF Reference On */
2143
#define REFOUT_L               (0x0002)       /* REF Reference output Buffer On */
2144
//#define RESERVED            (0x0004)  /* Reserved */
2145
#define REFTCOFF_L             (0x0008)       /* REF Temp.Sensor off */
2146
#define REFVSEL0_L             (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2147
#define REFVSEL1_L             (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2148
//#define RESERVED            (0x0040)  /* Reserved */
2149
#define REFMSTR_L              (0x0080)       /* REF Master Control */
2150
//#define RESERVED            (0x1000)  /* Reserved */
2151
//#define RESERVED            (0x2000)  /* Reserved */
2152
//#define RESERVED            (0x4000)  /* Reserved */
2153
//#define RESERVED            (0x8000)  /* Reserved */
2154
 
2155
/* REFCTL0 Control Bits */
2156
//#define RESERVED            (0x0004)  /* Reserved */
2157
//#define RESERVED            (0x0040)  /* Reserved */
2158
#define REFGENACT_H            (0x0001)       /* REF Reference generator active */
2159
#define REFBGACT_H             (0x0002)       /* REF Reference bandgap active */
2160
#define REFGENBUSY_H           (0x0004)       /* REF Reference generator busy */
2161
#define BGMODE_H               (0x0008)       /* REF Bandgap mode */
2162
//#define RESERVED            (0x1000)  /* Reserved */
2163
//#define RESERVED            (0x2000)  /* Reserved */
2164
//#define RESERVED            (0x4000)  /* Reserved */
2165
//#define RESERVED            (0x8000)  /* Reserved */
2166
 
2167
#define REFVSEL_0              (0x0000)       /* REF Reference Voltage Level Select 1.5V */
2168
#define REFVSEL_1              (0x0010)       /* REF Reference Voltage Level Select 2.0V */
2169
#define REFVSEL_2              (0x0020)       /* REF Reference Voltage Level Select 2.5V */
2170
#define REFVSEL_3              (0x0030)       /* REF Reference Voltage Level Select 2.5V */
2171
 
2172
/************************************************************
2173
* Real Time Clock
2174
************************************************************/
2175
#define __MSP430_HAS_RTC__                    /* Definition to show that Module is available */
2176
#define __MSP430_BASEADDRESS_RTC__ 0x04A0
2177
 
2178
SFR_16BIT(RTCCTL01);                          /* Real Timer Control 0/1 */
2179
SFR_8BIT(RTCCTL01_L);                         /* Real Timer Control 0/1 */
2180
SFR_8BIT(RTCCTL01_H);                         /* Real Timer Control 0/1 */
2181
SFR_16BIT(RTCCTL23);                          /* Real Timer Control 2/3 */
2182
SFR_8BIT(RTCCTL23_L);                         /* Real Timer Control 2/3 */
2183
SFR_8BIT(RTCCTL23_H);                         /* Real Timer Control 2/3 */
2184
SFR_16BIT(RTCPS0CTL);                         /* Real Timer Prescale Timer 0 Control */
2185
SFR_8BIT(RTCPS0CTL_L);                        /* Real Timer Prescale Timer 0 Control */
2186
SFR_8BIT(RTCPS0CTL_H);                        /* Real Timer Prescale Timer 0 Control */
2187
SFR_16BIT(RTCPS1CTL);                         /* Real Timer Prescale Timer 1 Control */
2188
SFR_8BIT(RTCPS1CTL_L);                        /* Real Timer Prescale Timer 1 Control */
2189
SFR_8BIT(RTCPS1CTL_H);                        /* Real Timer Prescale Timer 1 Control */
2190
SFR_16BIT(RTCPS);                             /* Real Timer Prescale Timer Control */
2191
SFR_8BIT(RTCPS_L);                            /* Real Timer Prescale Timer Control */
2192
SFR_8BIT(RTCPS_H);                            /* Real Timer Prescale Timer Control */
2193
SFR_16BIT(RTCIV);                             /* Real Time Clock Interrupt Vector */
2194
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
2195
SFR_8BIT(RTCTIM0_L);                          /* Real Time Clock Time 0 */
2196
SFR_8BIT(RTCTIM0_H);                          /* Real Time Clock Time 0 */
2197
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
2198
SFR_8BIT(RTCTIM1_L);                          /* Real Time Clock Time 1 */
2199
SFR_8BIT(RTCTIM1_H);                          /* Real Time Clock Time 1 */
2200
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
2201
SFR_8BIT(RTCDATE_L);                          /* Real Time Clock Date */
2202
SFR_8BIT(RTCDATE_H);                          /* Real Time Clock Date */
2203
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
2204
SFR_8BIT(RTCYEAR_L);                          /* Real Time Clock Year */
2205
SFR_8BIT(RTCYEAR_H);                          /* Real Time Clock Year */
2206
SFR_16BIT(RTCAMINHR);                         /* Real Time Clock Alarm Min/Hour */
2207
SFR_8BIT(RTCAMINHR_L);                        /* Real Time Clock Alarm Min/Hour */
2208
SFR_8BIT(RTCAMINHR_H);                        /* Real Time Clock Alarm Min/Hour */
2209
SFR_16BIT(RTCADOWDAY);                        /* Real Time Clock Alarm day of week/day */
2210
SFR_8BIT(RTCADOWDAY_L);                       /* Real Time Clock Alarm day of week/day */
2211
SFR_8BIT(RTCADOWDAY_H);                       /* Real Time Clock Alarm day of week/day */
2212
 
2213
#define RTCCTL0                RTCCTL01_L     /* Real Time Clock Control 0 */
2214
#define RTCCTL1                RTCCTL01_H     /* Real Time Clock Control 1 */
2215
#define RTCCTL2                RTCCTL23_L     /* Real Time Clock Control 2 */
2216
#define RTCCTL3                RTCCTL23_H     /* Real Time Clock Control 3 */
2217
#define RTCNT12                RTCTIM0
2218
#define RTCNT34                RTCTIM1
2219
#define RTCNT1                 RTCTIM0_L
2220
#define RTCNT2                 RTCTIM0_H
2221
#define RTCNT3                 RTCTIM1_L
2222
#define RTCNT4                 RTCTIM1_H
2223
#define RTCSEC                 RTCTIM0_L
2224
#define RTCMIN                 RTCTIM0_H
2225
#define RTCHOUR                RTCTIM1_L
2226
#define RTCDOW                 RTCTIM1_H
2227
#define RTCDAY                 RTCDATE_L
2228
#define RTCMON                 RTCDATE_H
2229
#define RTCYEARL               RTCYEAR_L
2230
#define RTCYEARH               RTCYEAR_H
2231
#define RT0PS                  RTCPS_L
2232
#define RT1PS                  RTCPS_H
2233
#define RTCAMIN                RTCAMINHR_L    /* Real Time Clock Alarm Min */
2234
#define RTCAHOUR               RTCAMINHR_H    /* Real Time Clock Alarm Hour */
2235
#define RTCADOW                RTCADOWDAY_L   /* Real Time Clock Alarm day of week */
2236
#define RTCADAY                RTCADOWDAY_H   /* Real Time Clock Alarm day */
2237
 
2238
/* RTCCTL01 Control Bits */
2239
#define RTCBCD                 (0x8000)       /* RTC BCD  0:Binary / 1:BCD */
2240
#define RTCHOLD                (0x4000)       /* RTC Hold */
2241
#define RTCMODE                (0x2000)       /* RTC Mode 0:Counter / 1: Calendar */
2242
#define RTCRDY                 (0x1000)       /* RTC Ready */
2243
#define RTCSSEL1               (0x0800)       /* RTC Source Select 1 */
2244
#define RTCSSEL0               (0x0400)       /* RTC Source Select 0 */
2245
#define RTCTEV1                (0x0200)       /* RTC Time Event 1 */
2246
#define RTCTEV0                (0x0100)       /* RTC Time Event 0 */
2247
//#define Reserved          (0x0080)
2248
#define RTCTEVIE               (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2249
#define RTCAIE                 (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2250
#define RTCRDYIE               (0x0010)       /* RTC Ready Interrupt Enable Flag */
2251
//#define Reserved          (0x0008)
2252
#define RTCTEVIFG              (0x0004)       /* RTC Time Event Interrupt Flag */
2253
#define RTCAIFG                (0x0002)       /* RTC Alarm Interrupt Flag */
2254
#define RTCRDYIFG              (0x0001)       /* RTC Ready Interrupt Flag */
2255
 
2256
/* RTCCTL01 Control Bits */
2257
//#define Reserved          (0x0080)
2258
#define RTCTEVIE_L             (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2259
#define RTCAIE_L               (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2260
#define RTCRDYIE_L             (0x0010)       /* RTC Ready Interrupt Enable Flag */
2261
//#define Reserved          (0x0008)
2262
#define RTCTEVIFG_L            (0x0004)       /* RTC Time Event Interrupt Flag */
2263
#define RTCAIFG_L              (0x0002)       /* RTC Alarm Interrupt Flag */
2264
#define RTCRDYIFG_L            (0x0001)       /* RTC Ready Interrupt Flag */
2265
 
2266
/* RTCCTL01 Control Bits */
2267
#define RTCBCD_H               (0x0080)       /* RTC BCD  0:Binary / 1:BCD */
2268
#define RTCHOLD_H              (0x0040)       /* RTC Hold */
2269
#define RTCMODE_H              (0x0020)       /* RTC Mode 0:Counter / 1: Calendar */
2270
#define RTCRDY_H               (0x0010)       /* RTC Ready */
2271
#define RTCSSEL1_H             (0x0008)       /* RTC Source Select 1 */
2272
#define RTCSSEL0_H             (0x0004)       /* RTC Source Select 0 */
2273
#define RTCTEV1_H              (0x0002)       /* RTC Time Event 1 */
2274
#define RTCTEV0_H              (0x0001)       /* RTC Time Event 0 */
2275
//#define Reserved          (0x0080)
2276
//#define Reserved          (0x0008)
2277
 
2278
#define RTCSSEL_0              (0x0000)       /* RTC Source Select ACLK */
2279
#define RTCSSEL_1              (0x0400)       /* RTC Source Select SMCLK */
2280
#define RTCSSEL_2              (0x0800)       /* RTC Source Select RT1PS */
2281
#define RTCSSEL_3              (0x0C00)       /* RTC Source Select RT1PS */
2282
#define RTCSSEL__ACLK          (0x0000)       /* RTC Source Select ACLK */
2283
#define RTCSSEL__SMCLK         (0x0400)       /* RTC Source Select SMCLK */
2284
#define RTCSSEL__RT1PS         (0x0800)       /* RTC Source Select RT1PS */
2285
#define RTCTEV_0               (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2286
#define RTCTEV_1               (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2287
#define RTCTEV_2               (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
2288
#define RTCTEV_3               (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
2289
#define RTCTEV__MIN            (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2290
#define RTCTEV__HOUR           (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2291
#define RTCTEV__1200           (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
2292
#define RTCTEV__0000           (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
2293
 
2294
/* RTCCTL23 Control Bits */
2295
#define RTCCALF1               (0x0200)       /* RTC Calibration Frequency Bit 1 */
2296
#define RTCCALF0               (0x0100)       /* RTC Calibration Frequency Bit 0 */
2297
#define RTCCALS                (0x0080)       /* RTC Calibration Sign */
2298
//#define Reserved          (0x0040)
2299
#define RTCCAL5                (0x0020)       /* RTC Calibration Bit 5 */
2300
#define RTCCAL4                (0x0010)       /* RTC Calibration Bit 4 */
2301
#define RTCCAL3                (0x0008)       /* RTC Calibration Bit 3 */
2302
#define RTCCAL2                (0x0004)       /* RTC Calibration Bit 2 */
2303
#define RTCCAL1                (0x0002)       /* RTC Calibration Bit 1 */
2304
#define RTCCAL0                (0x0001)       /* RTC Calibration Bit 0 */
2305
 
2306
/* RTCCTL23 Control Bits */
2307
#define RTCCALS_L              (0x0080)       /* RTC Calibration Sign */
2308
//#define Reserved          (0x0040)
2309
#define RTCCAL5_L              (0x0020)       /* RTC Calibration Bit 5 */
2310
#define RTCCAL4_L              (0x0010)       /* RTC Calibration Bit 4 */
2311
#define RTCCAL3_L              (0x0008)       /* RTC Calibration Bit 3 */
2312
#define RTCCAL2_L              (0x0004)       /* RTC Calibration Bit 2 */
2313
#define RTCCAL1_L              (0x0002)       /* RTC Calibration Bit 1 */
2314
#define RTCCAL0_L              (0x0001)       /* RTC Calibration Bit 0 */
2315
 
2316
/* RTCCTL23 Control Bits */
2317
#define RTCCALF1_H             (0x0002)       /* RTC Calibration Frequency Bit 1 */
2318
#define RTCCALF0_H             (0x0001)       /* RTC Calibration Frequency Bit 0 */
2319
//#define Reserved          (0x0040)
2320
 
2321
#define RTCCALF_0              (0x0000)       /* RTC Calibration Frequency: No Output */
2322
#define RTCCALF_1              (0x0100)       /* RTC Calibration Frequency: 512 Hz */
2323
#define RTCCALF_2              (0x0200)       /* RTC Calibration Frequency: 256 Hz */
2324
#define RTCCALF_3              (0x0300)       /* RTC Calibration Frequency: 1 Hz */
2325
 
2326
/* RTCPS0CTL Control Bits */
2327
//#define Reserved          (0x8000)
2328
#define RT0SSEL                (0x4000)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
2329
#define RT0PSDIV2              (0x2000)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
2330
#define RT0PSDIV1              (0x1000)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
2331
#define RT0PSDIV0              (0x0800)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
2332
//#define Reserved          (0x0400)
2333
//#define Reserved          (0x0200)
2334
#define RT0PSHOLD              (0x0100)       /* RTC Prescale Timer 0 Hold */
2335
//#define Reserved          (0x0080)
2336
//#define Reserved          (0x0040)
2337
//#define Reserved          (0x0020)
2338
#define RT0IP2                 (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2339
#define RT0IP1                 (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2340
#define RT0IP0                 (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2341
#define RT0PSIE                (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2342
#define RT0PSIFG               (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2343
 
2344
/* RTCPS0CTL Control Bits */
2345
//#define Reserved          (0x8000)
2346
//#define Reserved          (0x0400)
2347
//#define Reserved          (0x0200)
2348
//#define Reserved          (0x0080)
2349
//#define Reserved          (0x0040)
2350
//#define Reserved          (0x0020)
2351
#define RT0IP2_L               (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2352
#define RT0IP1_L               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2353
#define RT0IP0_L               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2354
#define RT0PSIE_L              (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2355
#define RT0PSIFG_L             (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2356
 
2357
/* RTCPS0CTL Control Bits */
2358
//#define Reserved          (0x8000)
2359
#define RT0SSEL_H              (0x0040)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
2360
#define RT0PSDIV2_H            (0x0020)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
2361
#define RT0PSDIV1_H            (0x0010)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
2362
#define RT0PSDIV0_H            (0x0008)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
2363
//#define Reserved          (0x0400)
2364
//#define Reserved          (0x0200)
2365
#define RT0PSHOLD_H            (0x0001)       /* RTC Prescale Timer 0 Hold */
2366
//#define Reserved          (0x0080)
2367
//#define Reserved          (0x0040)
2368
//#define Reserved          (0x0020)
2369
 
2370
#define RT0IP_0                (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
2371
#define RT0IP_1                (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
2372
#define RT0IP_2                (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
2373
#define RT0IP_3                (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
2374
#define RT0IP_4                (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
2375
#define RT0IP_5                (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
2376
#define RT0IP_6                (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
2377
#define RT0IP_7                (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
2378
 
2379
#define RT0PSDIV_0             (0x0000)       /* RTC Prescale Timer 0 Clock Divide /2 */
2380
#define RT0PSDIV_1             (0x0800)       /* RTC Prescale Timer 0 Clock Divide /4 */
2381
#define RT0PSDIV_2             (0x1000)       /* RTC Prescale Timer 0 Clock Divide /8 */
2382
#define RT0PSDIV_3             (0x1800)       /* RTC Prescale Timer 0 Clock Divide /16 */
2383
#define RT0PSDIV_4             (0x2000)       /* RTC Prescale Timer 0 Clock Divide /32 */
2384
#define RT0PSDIV_5             (0x2800)       /* RTC Prescale Timer 0 Clock Divide /64 */
2385
#define RT0PSDIV_6             (0x3000)       /* RTC Prescale Timer 0 Clock Divide /128 */
2386
#define RT0PSDIV_7             (0x3800)       /* RTC Prescale Timer 0 Clock Divide /256 */
2387
 
2388
/* RTCPS1CTL Control Bits */
2389
#define RT1SSEL1               (0x8000)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2390
#define RT1SSEL0               (0x4000)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2391
#define RT1PSDIV2              (0x2000)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2392
#define RT1PSDIV1              (0x1000)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2393
#define RT1PSDIV0              (0x0800)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2394
//#define Reserved          (0x0400)
2395
//#define Reserved          (0x0200)
2396
#define RT1PSHOLD              (0x0100)       /* RTC Prescale Timer 1 Hold */
2397
//#define Reserved          (0x0080)
2398
//#define Reserved          (0x0040)
2399
//#define Reserved          (0x0020)
2400
#define RT1IP2                 (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2401
#define RT1IP1                 (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2402
#define RT1IP0                 (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2403
#define RT1PSIE                (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2404
#define RT1PSIFG               (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2405
 
2406
/* RTCPS1CTL Control Bits */
2407
//#define Reserved          (0x0400)
2408
//#define Reserved          (0x0200)
2409
//#define Reserved          (0x0080)
2410
//#define Reserved          (0x0040)
2411
//#define Reserved          (0x0020)
2412
#define RT1IP2_L               (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2413
#define RT1IP1_L               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2414
#define RT1IP0_L               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2415
#define RT1PSIE_L              (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2416
#define RT1PSIFG_L             (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2417
 
2418
/* RTCPS1CTL Control Bits */
2419
#define RT1SSEL1_H             (0x0080)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2420
#define RT1SSEL0_H             (0x0040)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2421
#define RT1PSDIV2_H            (0x0020)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2422
#define RT1PSDIV1_H            (0x0010)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2423
#define RT1PSDIV0_H            (0x0008)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2424
//#define Reserved          (0x0400)
2425
//#define Reserved          (0x0200)
2426
#define RT1PSHOLD_H            (0x0001)       /* RTC Prescale Timer 1 Hold */
2427
//#define Reserved          (0x0080)
2428
//#define Reserved          (0x0040)
2429
//#define Reserved          (0x0020)
2430
 
2431
#define RT1IP_0                (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
2432
#define RT1IP_1                (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
2433
#define RT1IP_2                (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
2434
#define RT1IP_3                (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
2435
#define RT1IP_4                (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
2436
#define RT1IP_5                (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
2437
#define RT1IP_6                (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
2438
#define RT1IP_7                (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
2439
 
2440
#define RT1PSDIV_0             (0x0000)       /* RTC Prescale Timer 1 Clock Divide /2 */
2441
#define RT1PSDIV_1             (0x0800)       /* RTC Prescale Timer 1 Clock Divide /4 */
2442
#define RT1PSDIV_2             (0x1000)       /* RTC Prescale Timer 1 Clock Divide /8 */
2443
#define RT1PSDIV_3             (0x1800)       /* RTC Prescale Timer 1 Clock Divide /16 */
2444
#define RT1PSDIV_4             (0x2000)       /* RTC Prescale Timer 1 Clock Divide /32 */
2445
#define RT1PSDIV_5             (0x2800)       /* RTC Prescale Timer 1 Clock Divide /64 */
2446
#define RT1PSDIV_6             (0x3000)       /* RTC Prescale Timer 1 Clock Divide /128 */
2447
#define RT1PSDIV_7             (0x3800)       /* RTC Prescale Timer 1 Clock Divide /256 */
2448
 
2449
#define RT1SSEL_0              (0x0000)       /* RTC Prescale Timer Source Select ACLK */
2450
#define RT1SSEL_1              (0x4000)       /* RTC Prescale Timer Source Select SMCLK */
2451
#define RT1SSEL_2              (0x8000)       /* RTC Prescale Timer Source Select RT0PS */
2452
#define RT1SSEL_3              (0xC000)       /* RTC Prescale Timer Source Select RT0PS */
2453
 
2454
/* RTC Definitions */
2455
#define RTCIV_NONE             (0x0000)       /* No Interrupt pending */
2456
#define RTCIV_RTCRDYIFG        (0x0002)       /* RTC ready: RTCRDYIFG */
2457
#define RTCIV_RTCTEVIFG        (0x0004)       /* RTC interval timer: RTCTEVIFG */
2458
#define RTCIV_RTCAIFG          (0x0006)       /* RTC user alarm: RTCAIFG */
2459
#define RTCIV_RT0PSIFG         (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2460
#define RTCIV_RT1PSIFG         (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2461
 
2462
/* Legacy Definitions */
2463
#define RTC_NONE               (0x0000)       /* No Interrupt pending */
2464
#define RTC_RTCRDYIFG          (0x0002)       /* RTC ready: RTCRDYIFG */
2465
#define RTC_RTCTEVIFG          (0x0004)       /* RTC interval timer: RTCTEVIFG */
2466
#define RTC_RTCAIFG            (0x0006)       /* RTC user alarm: RTCAIFG */
2467
#define RTC_RT0PSIFG           (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2468
#define RTC_RT1PSIFG           (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2469
 
2470
/************************************************************
2471
* SFR - Special Function Register Module
2472
************************************************************/
2473
#define __MSP430_HAS_SFR__                    /* Definition to show that Module is available */
2474
#define __MSP430_BASEADDRESS_SFR__ 0x0100
2475
 
2476
SFR_16BIT(SFRIE1);                            /* Interrupt Enable 1 */
2477
SFR_8BIT(SFRIE1_L);                           /* Interrupt Enable 1 */
2478
SFR_8BIT(SFRIE1_H);                           /* Interrupt Enable 1 */
2479
 
2480
/* SFRIE1 Control Bits */
2481
#define WDTIE                  (0x0001)       /* WDT Interrupt Enable */
2482
#define OFIE                   (0x0002)       /* Osc Fault Enable */
2483
//#define Reserved          (0x0004)
2484
#define VMAIE                  (0x0008)       /* Vacant Memory Interrupt Enable */
2485
#define NMIIE                  (0x0010)       /* NMI Interrupt Enable */
2486
#define ACCVIE                 (0x0020)       /* Flash Access Violation Interrupt Enable */
2487
#define JMBINIE                (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2488
#define JMBOUTIE               (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2489
 
2490
#define WDTIE_L                (0x0001)       /* WDT Interrupt Enable */
2491
#define OFIE_L                 (0x0002)       /* Osc Fault Enable */
2492
//#define Reserved          (0x0004)
2493
#define VMAIE_L                (0x0008)       /* Vacant Memory Interrupt Enable */
2494
#define NMIIE_L                (0x0010)       /* NMI Interrupt Enable */
2495
#define ACCVIE_L               (0x0020)       /* Flash Access Violation Interrupt Enable */
2496
#define JMBINIE_L              (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2497
#define JMBOUTIE_L             (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2498
 
2499
//#define Reserved          (0x0004)
2500
 
2501
SFR_16BIT(SFRIFG1);                           /* Interrupt Flag 1 */
2502
SFR_8BIT(SFRIFG1_L);                          /* Interrupt Flag 1 */
2503
SFR_8BIT(SFRIFG1_H);                          /* Interrupt Flag 1 */
2504
/* SFRIFG1 Control Bits */
2505
#define WDTIFG                 (0x0001)       /* WDT Interrupt Flag */
2506
#define OFIFG                  (0x0002)       /* Osc Fault Flag */
2507
//#define Reserved          (0x0004)
2508
#define VMAIFG                 (0x0008)       /* Vacant Memory Interrupt Flag */
2509
#define NMIIFG                 (0x0010)       /* NMI Interrupt Flag */
2510
//#define Reserved          (0x0020)
2511
#define JMBINIFG               (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2512
#define JMBOUTIFG              (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2513
 
2514
#define WDTIFG_L               (0x0001)       /* WDT Interrupt Flag */
2515
#define OFIFG_L                (0x0002)       /* Osc Fault Flag */
2516
//#define Reserved          (0x0004)
2517
#define VMAIFG_L               (0x0008)       /* Vacant Memory Interrupt Flag */
2518
#define NMIIFG_L               (0x0010)       /* NMI Interrupt Flag */
2519
//#define Reserved          (0x0020)
2520
#define JMBINIFG_L             (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2521
#define JMBOUTIFG_L            (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2522
 
2523
//#define Reserved          (0x0004)
2524
//#define Reserved          (0x0020)
2525
 
2526
SFR_16BIT(SFRRPCR);                           /* RESET Pin Control Register */
2527
SFR_8BIT(SFRRPCR_L);                          /* RESET Pin Control Register */
2528
SFR_8BIT(SFRRPCR_H);                          /* RESET Pin Control Register */
2529
/* SFRRPCR Control Bits */
2530
#define SYSNMI                 (0x0001)       /* NMI select */
2531
#define SYSNMIIES              (0x0002)       /* NMI edge select */
2532
#define SYSRSTUP               (0x0004)       /* RESET Pin pull down/up select */
2533
#define SYSRSTRE               (0x0008)       /* RESET Pin Resistor enable */
2534
 
2535
#define SYSNMI_L               (0x0001)       /* NMI select */
2536
#define SYSNMIIES_L            (0x0002)       /* NMI edge select */
2537
#define SYSRSTUP_L             (0x0004)       /* RESET Pin pull down/up select */
2538
#define SYSRSTRE_L             (0x0008)       /* RESET Pin Resistor enable */
2539
 
2540
/************************************************************
2541
* SYS - System Module
2542
************************************************************/
2543
#define __MSP430_HAS_SYS__                    /* Definition to show that Module is available */
2544
#define __MSP430_BASEADDRESS_SYS__ 0x0180
2545
 
2546
SFR_16BIT(SYSCTL);                            /* System control */
2547
SFR_8BIT(SYSCTL_L);                           /* System control */
2548
SFR_8BIT(SYSCTL_H);                           /* System control */
2549
SFR_16BIT(SYSBSLC);                           /* Boot strap configuration area */
2550
SFR_8BIT(SYSBSLC_L);                          /* Boot strap configuration area */
2551
SFR_8BIT(SYSBSLC_H);                          /* Boot strap configuration area */
2552
SFR_16BIT(SYSJMBC);                           /* JTAG mailbox control */
2553
SFR_8BIT(SYSJMBC_L);                          /* JTAG mailbox control */
2554
SFR_8BIT(SYSJMBC_H);                          /* JTAG mailbox control */
2555
SFR_16BIT(SYSJMBI0);                          /* JTAG mailbox input 0 */
2556
SFR_8BIT(SYSJMBI0_L);                         /* JTAG mailbox input 0 */
2557
SFR_8BIT(SYSJMBI0_H);                         /* JTAG mailbox input 0 */
2558
SFR_16BIT(SYSJMBI1);                          /* JTAG mailbox input 1 */
2559
SFR_8BIT(SYSJMBI1_L);                         /* JTAG mailbox input 1 */
2560
SFR_8BIT(SYSJMBI1_H);                         /* JTAG mailbox input 1 */
2561
SFR_16BIT(SYSJMBO0);                          /* JTAG mailbox output 0 */
2562
SFR_8BIT(SYSJMBO0_L);                         /* JTAG mailbox output 0 */
2563
SFR_8BIT(SYSJMBO0_H);                         /* JTAG mailbox output 0 */
2564
SFR_16BIT(SYSJMBO1);                          /* JTAG mailbox output 1 */
2565
SFR_8BIT(SYSJMBO1_L);                         /* JTAG mailbox output 1 */
2566
SFR_8BIT(SYSJMBO1_H);                         /* JTAG mailbox output 1 */
2567
 
2568
SFR_16BIT(SYSBERRIV);                         /* Bus Error vector generator */
2569
SFR_8BIT(SYSBERRIV_L);                        /* Bus Error vector generator */
2570
SFR_8BIT(SYSBERRIV_H);                        /* Bus Error vector generator */
2571
SFR_16BIT(SYSUNIV);                           /* User NMI vector generator */
2572
SFR_8BIT(SYSUNIV_L);                          /* User NMI vector generator */
2573
SFR_8BIT(SYSUNIV_H);                          /* User NMI vector generator */
2574
SFR_16BIT(SYSSNIV);                           /* System NMI vector generator */
2575
SFR_8BIT(SYSSNIV_L);                          /* System NMI vector generator */
2576
SFR_8BIT(SYSSNIV_H);                          /* System NMI vector generator */
2577
SFR_16BIT(SYSRSTIV);                          /* Reset vector generator */
2578
SFR_8BIT(SYSRSTIV_L);                         /* Reset vector generator */
2579
SFR_8BIT(SYSRSTIV_H);                         /* Reset vector generator */
2580
 
2581
/* SYSCTL Control Bits */
2582
#define SYSRIVECT              (0x0001)       /* SYS - RAM based interrupt vectors */
2583
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2584
#define SYSPMMPE               (0x0004)       /* SYS - PMM access protect */
2585
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2586
#define SYSBSLIND              (0x0010)       /* SYS - TCK/RST indication detected */
2587
#define SYSJTAGPIN             (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2588
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2589
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2590
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2591
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2592
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2593
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2594
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2595
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2596
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2597
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2598
 
2599
/* SYSCTL Control Bits */
2600
#define SYSRIVECT_L            (0x0001)       /* SYS - RAM based interrupt vectors */
2601
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2602
#define SYSPMMPE_L             (0x0004)       /* SYS - PMM access protect */
2603
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2604
#define SYSBSLIND_L            (0x0010)       /* SYS - TCK/RST indication detected */
2605
#define SYSJTAGPIN_L           (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2606
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2607
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2608
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2609
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2610
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2611
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2612
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2613
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2614
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2615
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2616
 
2617
/* SYSCTL Control Bits */
2618
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2619
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2620
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2621
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2622
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2623
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2624
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2625
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2626
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2627
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2628
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2629
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2630
 
2631
/* SYSBSLC Control Bits */
2632
#define SYSBSLSIZE0            (0x0001)       /* SYS - BSL Protection Size 0 */
2633
#define SYSBSLSIZE1            (0x0002)       /* SYS - BSL Protection Size 1 */
2634
#define SYSBSLR                (0x0004)       /* SYS - RAM assigned to BSL */
2635
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2636
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2637
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2638
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2639
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2640
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2641
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2642
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2643
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2644
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2645
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2646
#define SYSBSLOFF              (0x4000)       /* SYS - BSL Memeory disabled */
2647
#define SYSBSLPE               (0x8000)       /* SYS - BSL Memory protection enabled */
2648
 
2649
/* SYSBSLC Control Bits */
2650
#define SYSBSLSIZE0_L          (0x0001)       /* SYS - BSL Protection Size 0 */
2651
#define SYSBSLSIZE1_L          (0x0002)       /* SYS - BSL Protection Size 1 */
2652
#define SYSBSLR_L              (0x0004)       /* SYS - RAM assigned to BSL */
2653
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2654
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2655
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2656
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2657
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2658
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2659
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2660
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2661
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2662
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2663
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2664
 
2665
/* SYSBSLC Control Bits */
2666
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2667
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2668
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2669
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2670
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2671
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2672
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2673
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2674
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2675
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2676
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2677
#define SYSBSLOFF_H            (0x0040)       /* SYS - BSL Memeory disabled */
2678
#define SYSBSLPE_H             (0x0080)       /* SYS - BSL Memory protection enabled */
2679
 
2680
/* SYSJMBC Control Bits */
2681
#define JMBIN0FG               (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2682
#define JMBIN1FG               (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2683
#define JMBOUT0FG              (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2684
#define JMBOUT1FG              (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2685
#define JMBMODE                (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2686
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2687
#define JMBCLR0OFF             (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2688
#define JMBCLR1OFF             (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2689
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2690
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2691
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2692
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2693
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2694
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2695
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2696
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2697
 
2698
/* SYSJMBC Control Bits */
2699
#define JMBIN0FG_L             (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2700
#define JMBIN1FG_L             (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2701
#define JMBOUT0FG_L            (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2702
#define JMBOUT1FG_L            (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2703
#define JMBMODE_L              (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2704
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2705
#define JMBCLR0OFF_L           (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2706
#define JMBCLR1OFF_L           (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2707
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2708
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2709
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2710
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2711
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2712
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2713
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2714
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2715
 
2716
/* SYSJMBC Control Bits */
2717
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2718
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2719
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2720
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2721
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2722
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2723
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2724
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2725
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2726
 
2727
/* SYSUNIV Definitions */
2728
#define SYSUNIV_NONE           (0x0000)       /* No Interrupt pending */
2729
#define SYSUNIV_NMIIFG         (0x0002)       /* SYSUNIV : NMIIFG */
2730
#define SYSUNIV_OFIFG          (0x0004)       /* SYSUNIV : Osc. Fail - OFIFG */
2731
#define SYSUNIV_ACCVIFG        (0x0006)       /* SYSUNIV : Access Violation - ACCVIFG */
2732
#define SYSUNIV_BUSIFG         (0x0008)       /* SYSUNIV : Bus Error */
2733
#define SYSUNIV_SYSBUSIV       (0x0008)       /* SYSUNIV : Bus Error - SYSBERRIFG (legacy) */
2734
 
2735
/* SYSSNIV Definitions */
2736
#define SYSSNIV_NONE           (0x0000)       /* No Interrupt pending */
2737
#define SYSSNIV_SVMLIFG        (0x0002)       /* SYSSNIV : SVMLIFG */
2738
#define SYSSNIV_SVMHIFG        (0x0004)       /* SYSSNIV : SVMHIFG */
2739
#define SYSSNIV_DLYLIFG        (0x0006)       /* SYSSNIV : DLYLIFG */
2740
#define SYSSNIV_DLYHIFG        (0x0008)       /* SYSSNIV : DLYHIFG */
2741
#define SYSSNIV_VMAIFG         (0x000A)       /* SYSSNIV : VMAIFG */
2742
#define SYSSNIV_JMBINIFG       (0x000C)       /* SYSSNIV : JMBINIFG */
2743
#define SYSSNIV_JMBOUTIFG      (0x000E)       /* SYSSNIV : JMBOUTIFG */
2744
#define SYSSNIV_VLRLIFG        (0x0010)       /* SYSSNIV : VLRLIFG */
2745
#define SYSSNIV_VLRHIFG        (0x0012)       /* SYSSNIV : VLRHIFG */
2746
 
2747
/* SYSRSTIV Definitions */
2748
#define SYSRSTIV_NONE          (0x0000)       /* No Interrupt pending */
2749
#define SYSRSTIV_BOR           (0x0002)       /* SYSRSTIV : BOR */
2750
#define SYSRSTIV_RSTNMI        (0x0004)       /* SYSRSTIV : RST/NMI */
2751
#define SYSRSTIV_DOBOR         (0x0006)       /* SYSRSTIV : Do BOR */
2752
#define SYSRSTIV_LPM5WU        (0x0008)       /* SYSRSTIV : Port LPM5 Wake Up */
2753
#define SYSRSTIV_SECYV         (0x000A)       /* SYSRSTIV : Security violation */
2754
#define SYSRSTIV_SVSL          (0x000C)       /* SYSRSTIV : SVSL */
2755
#define SYSRSTIV_SVSH          (0x000E)       /* SYSRSTIV : SVSH */
2756
#define SYSRSTIV_SVML_OVP      (0x0010)       /* SYSRSTIV : SVML_OVP */
2757
#define SYSRSTIV_SVMH_OVP      (0x0012)       /* SYSRSTIV : SVMH_OVP */
2758
#define SYSRSTIV_DOPOR         (0x0014)       /* SYSRSTIV : Do POR */
2759
#define SYSRSTIV_WDTTO         (0x0016)       /* SYSRSTIV : WDT Time out */
2760
#define SYSRSTIV_WDTKEY        (0x0018)       /* SYSRSTIV : WDTKEY violation */
2761
#define SYSRSTIV_KEYV          (0x001A)       /* SYSRSTIV : Flash Key violation */
2762
#define SYSRSTIV_FLLUL         (0x001C)       /* SYSRSTIV : FLL unlock */
2763
#define SYSRSTIV_PERF          (0x001E)       /* SYSRSTIV : peripheral/config area fetch */
2764
#define SYSRSTIV_PMMKEY        (0x0020)       /* SYSRSTIV : PMMKEY violation */
2765
 
2766
/************************************************************
2767
* Timer0_A5
2768
************************************************************/
2769
#define __MSP430_HAS_T0A5__                   /* Definition to show that Module is available */
2770
#define __MSP430_BASEADDRESS_T0A5__ 0x0340
2771
 
2772
SFR_16BIT(TA0CTL);                            /* Timer0_A5 Control */
2773
SFR_16BIT(TA0CCTL0);                          /* Timer0_A5 Capture/Compare Control 0 */
2774
SFR_16BIT(TA0CCTL1);                          /* Timer0_A5 Capture/Compare Control 1 */
2775
SFR_16BIT(TA0CCTL2);                          /* Timer0_A5 Capture/Compare Control 2 */
2776
SFR_16BIT(TA0CCTL3);                          /* Timer0_A5 Capture/Compare Control 3 */
2777
SFR_16BIT(TA0CCTL4);                          /* Timer0_A5 Capture/Compare Control 4 */
2778
SFR_16BIT(TA0R);                              /* Timer0_A5 */
2779
SFR_16BIT(TA0CCR0);                           /* Timer0_A5 Capture/Compare 0 */
2780
SFR_16BIT(TA0CCR1);                           /* Timer0_A5 Capture/Compare 1 */
2781
SFR_16BIT(TA0CCR2);                           /* Timer0_A5 Capture/Compare 2 */
2782
SFR_16BIT(TA0CCR3);                           /* Timer0_A5 Capture/Compare 3 */
2783
SFR_16BIT(TA0CCR4);                           /* Timer0_A5 Capture/Compare 4 */
2784
SFR_16BIT(TA0IV);                             /* Timer0_A5 Interrupt Vector Word */
2785
SFR_16BIT(TA0EX0);                            /* Timer0_A5 Expansion Register 0 */
2786
 
2787
/* TAxCTL Control Bits */
2788
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
2789
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
2790
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
2791
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
2792
#define MC1                    (0x0020)       /* Timer A mode control 1 */
2793
#define MC0                    (0x0010)       /* Timer A mode control 0 */
2794
#define TACLR                  (0x0004)       /* Timer A counter clear */
2795
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
2796
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
2797
 
2798
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
2799
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2800
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2801
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2802
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
2803
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
2804
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
2805
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
2806
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2807
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2808
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2809
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2810
#define MC__STOP               (0*0x10u)      /* Timer A mode control: 0 - Stop */
2811
#define MC__UP                 (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2812
#define MC__CONTINOUS          (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2813
#define MC__UPDOWN             (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2814
#define ID__1                  (0*0x40u)      /* Timer A input divider: 0 - /1 */
2815
#define ID__2                  (1*0x40u)      /* Timer A input divider: 1 - /2 */
2816
#define ID__4                  (2*0x40u)      /* Timer A input divider: 2 - /4 */
2817
#define ID__8                  (3*0x40u)      /* Timer A input divider: 3 - /8 */
2818
#define TASSEL__TACLK          (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2819
#define TASSEL__ACLK           (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2820
#define TASSEL__SMCLK          (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2821
#define TASSEL__INCLK          (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2822
 
2823
/* TAxCCTLx Control Bits */
2824
#define CM1                    (0x8000)       /* Capture mode 1 */
2825
#define CM0                    (0x4000)       /* Capture mode 0 */
2826
#define CCIS1                  (0x2000)       /* Capture input select 1 */
2827
#define CCIS0                  (0x1000)       /* Capture input select 0 */
2828
#define SCS                    (0x0800)       /* Capture sychronize */
2829
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
2830
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
2831
#define OUTMOD2                (0x0080)       /* Output mode 2 */
2832
#define OUTMOD1                (0x0040)       /* Output mode 1 */
2833
#define OUTMOD0                (0x0020)       /* Output mode 0 */
2834
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
2835
#define CCI                    (0x0008)       /* Capture input signal (read) */
2836
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
2837
#define COV                    (0x0002)       /* Capture/compare overflow flag */
2838
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
2839
 
2840
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
2841
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
2842
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
2843
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
2844
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
2845
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
2846
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
2847
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
2848
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
2849
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
2850
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
2851
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
2852
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
2853
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
2854
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
2855
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
2856
 
2857
/* TAxEX0 Control Bits */
2858
#define TAIDEX0                (0x0001)       /* Timer A Input divider expansion Bit: 0 */
2859
#define TAIDEX1                (0x0002)       /* Timer A Input divider expansion Bit: 1 */
2860
#define TAIDEX2                (0x0004)       /* Timer A Input divider expansion Bit: 2 */
2861
 
2862
#define TAIDEX_0               (0*0x0001u)    /* Timer A Input divider expansion : /1 */
2863
#define TAIDEX_1               (1*0x0001u)    /* Timer A Input divider expansion : /2 */
2864
#define TAIDEX_2               (2*0x0001u)    /* Timer A Input divider expansion : /3 */
2865
#define TAIDEX_3               (3*0x0001u)    /* Timer A Input divider expansion : /4 */
2866
#define TAIDEX_4               (4*0x0001u)    /* Timer A Input divider expansion : /5 */
2867
#define TAIDEX_5               (5*0x0001u)    /* Timer A Input divider expansion : /6 */
2868
#define TAIDEX_6               (6*0x0001u)    /* Timer A Input divider expansion : /7 */
2869
#define TAIDEX_7               (7*0x0001u)    /* Timer A Input divider expansion : /8 */
2870
 
2871
/* T0A5IV Definitions */
2872
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
2873
#define TA0IV_TA0CCR1          (0x0002)       /* TA0CCR1_CCIFG */
2874
#define TA0IV_TA0CCR2          (0x0004)       /* TA0CCR2_CCIFG */
2875
#define TA0IV_TA0CCR3          (0x0006)       /* TA0CCR3_CCIFG */
2876
#define TA0IV_TA0CCR4          (0x0008)       /* TA0CCR4_CCIFG */
2877
#define TA0IV_5                (0x000A)       /* Reserved */
2878
#define TA0IV_6                (0x000C)       /* Reserved */
2879
#define TA0IV_TA0IFG           (0x000E)       /* TA0IFG */
2880
 
2881
/************************************************************
2882
* Timer1_A3
2883
************************************************************/
2884
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
2885
#define __MSP430_BASEADDRESS_T1A3__ 0x0380
2886
 
2887
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
2888
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
2889
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
2890
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
2891
SFR_16BIT(TA1R);                              /* Timer1_A3 */
2892
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
2893
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
2894
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
2895
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
2896
SFR_16BIT(TA1EX0);                            /* Timer1_A3 Expansion Register 0 */
2897
 
2898
/* Bits are already defined within the Timer0_Ax */
2899
 
2900
/* TA1IV Definitions */
2901
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
2902
#define TA1IV_TA1CCR1          (0x0002)       /* TA1CCR1_CCIFG */
2903
#define TA1IV_TA1CCR2          (0x0004)       /* TA1CCR2_CCIFG */
2904
#define TA1IV_3                (0x0006)       /* Reserved */
2905
#define TA1IV_4                (0x0008)       /* Reserved */
2906
#define TA1IV_5                (0x000A)       /* Reserved */
2907
#define TA1IV_6                (0x000C)       /* Reserved */
2908
#define TA1IV_TA1IFG           (0x000E)       /* TA1IFG */
2909
 
2910
/************************************************************
2911
* Timer2_A3
2912
************************************************************/
2913
#define __MSP430_HAS_T2A3__                   /* Definition to show that Module is available */
2914
#define __MSP430_BASEADDRESS_T2A3__ 0x0400
2915
 
2916
SFR_16BIT(TA2CTL);                            /* Timer2_A3 Control */
2917
SFR_16BIT(TA2CCTL0);                          /* Timer2_A3 Capture/Compare Control 0 */
2918
SFR_16BIT(TA2CCTL1);                          /* Timer2_A3 Capture/Compare Control 1 */
2919
SFR_16BIT(TA2CCTL2);                          /* Timer2_A3 Capture/Compare Control 2 */
2920
SFR_16BIT(TA2R);                              /* Timer2_A3 */
2921
SFR_16BIT(TA2CCR0);                           /* Timer2_A3 Capture/Compare 0 */
2922
SFR_16BIT(TA2CCR1);                           /* Timer2_A3 Capture/Compare 1 */
2923
SFR_16BIT(TA2CCR2);                           /* Timer2_A3 Capture/Compare 2 */
2924
SFR_16BIT(TA2IV);                             /* Timer2_A3 Interrupt Vector Word */
2925
SFR_16BIT(TA2EX0);                            /* Timer2_A3 Expansion Register 0 */
2926
 
2927
/* Bits are already defined within the Timer0_Ax */
2928
 
2929
/* TA2IV Definitions */
2930
#define TA2IV_NONE             (0x0000)       /* No Interrupt pending */
2931
#define TA2IV_TA1CCR1          (0x0002)       /* TA2CCR1_CCIFG */
2932
#define TA2IV_TA1CCR2          (0x0004)       /* TA2CCR2_CCIFG */
2933
#define TA2IV_3                (0x0006)       /* Reserved */
2934
#define TA2IV_4                (0x0008)       /* Reserved */
2935
#define TA2IV_5                (0x000A)       /* Reserved */
2936
#define TA2IV_6                (0x000C)       /* Reserved */
2937
#define TA2IV_TA2IFG           (0x000E)       /* TA2IFG */
2938
 
2939
/************************************************************
2940
* Timer0_B7
2941
************************************************************/
2942
#define __MSP430_HAS_T0B7__                   /* Definition to show that Module is available */
2943
#define __MSP430_BASEADDRESS_T0B7__ 0x03C0
2944
 
2945
SFR_16BIT(TB0CTL);                            /* Timer0_B7 Control */
2946
SFR_16BIT(TB0CCTL0);                          /* Timer0_B7 Capture/Compare Control 0 */
2947
SFR_16BIT(TB0CCTL1);                          /* Timer0_B7 Capture/Compare Control 1 */
2948
SFR_16BIT(TB0CCTL2);                          /* Timer0_B7 Capture/Compare Control 2 */
2949
SFR_16BIT(TB0CCTL3);                          /* Timer0_B7 Capture/Compare Control 3 */
2950
SFR_16BIT(TB0CCTL4);                          /* Timer0_B7 Capture/Compare Control 4 */
2951
SFR_16BIT(TB0CCTL5);                          /* Timer0_B7 Capture/Compare Control 5 */
2952
SFR_16BIT(TB0CCTL6);                          /* Timer0_B7 Capture/Compare Control 6 */
2953
SFR_16BIT(TB0R);                              /* Timer0_B7 */
2954
SFR_16BIT(TB0CCR0);                           /* Timer0_B7 Capture/Compare 0 */
2955
SFR_16BIT(TB0CCR1);                           /* Timer0_B7 Capture/Compare 1 */
2956
SFR_16BIT(TB0CCR2);                           /* Timer0_B7 Capture/Compare 2 */
2957
SFR_16BIT(TB0CCR3);                           /* Timer0_B7 Capture/Compare 3 */
2958
SFR_16BIT(TB0CCR4);                           /* Timer0_B7 Capture/Compare 4 */
2959
SFR_16BIT(TB0CCR5);                           /* Timer0_B7 Capture/Compare 5 */
2960
SFR_16BIT(TB0CCR6);                           /* Timer0_B7 Capture/Compare 6 */
2961
SFR_16BIT(TB0EX0);                            /* Timer0_B7 Expansion Register 0 */
2962
SFR_16BIT(TB0IV);                             /* Timer0_B7 Interrupt Vector Word */
2963
 
2964
/* Legacy Type Definitions for TimerB */
2965
#define TBCTL                  TB0CTL         /* Timer0_B7 Control */
2966
#define TBCCTL0                TB0CCTL0       /* Timer0_B7 Capture/Compare Control 0 */
2967
#define TBCCTL1                TB0CCTL1       /* Timer0_B7 Capture/Compare Control 1 */
2968
#define TBCCTL2                TB0CCTL2       /* Timer0_B7 Capture/Compare Control 2 */
2969
#define TBCCTL3                TB0CCTL3       /* Timer0_B7 Capture/Compare Control 3 */
2970
#define TBCCTL4                TB0CCTL4       /* Timer0_B7 Capture/Compare Control 4 */
2971
#define TBCCTL5                TB0CCTL5       /* Timer0_B7 Capture/Compare Control 5 */
2972
#define TBCCTL6                TB0CCTL6       /* Timer0_B7 Capture/Compare Control 6 */
2973
#define TBR                    TB0R           /* Timer0_B7 */
2974
#define TBCCR0                 TB0CCR0        /* Timer0_B7 Capture/Compare 0 */
2975
#define TBCCR1                 TB0CCR1        /* Timer0_B7 Capture/Compare 1 */
2976
#define TBCCR2                 TB0CCR2        /* Timer0_B7 Capture/Compare 2 */
2977
#define TBCCR3                 TB0CCR3        /* Timer0_B7 Capture/Compare 3 */
2978
#define TBCCR4                 TB0CCR4        /* Timer0_B7 Capture/Compare 4 */
2979
#define TBCCR5                 TB0CCR5        /* Timer0_B7 Capture/Compare 5 */
2980
#define TBCCR6                 TB0CCR6        /* Timer0_B7 Capture/Compare 6 */
2981
#define TBEX0                  TB0EX0         /* Timer0_B7 Expansion Register 0 */
2982
#define TBIV                   TB0IV          /* Timer0_B7 Interrupt Vector Word */
2983
#define TIMERB1_VECTOR       TIMER0_B1_VECTOR /* Timer0_B7 CC1-6, TB */
2984
#define TIMERB0_VECTOR       TIMER0_B0_VECTOR /* Timer0_B7 CC0 */
2985
 
2986
/* TBxCTL Control Bits */
2987
#define TBCLGRP1               (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2988
#define TBCLGRP0               (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2989
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
2990
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
2991
#define TBSSEL1                (0x0200)       /* Clock source 1 */
2992
#define TBSSEL0                (0x0100)       /* Clock source 0 */
2993
#define TBCLR                  (0x0004)       /* Timer0_B7 counter clear */
2994
#define TBIE                   (0x0002)       /* Timer0_B7 interrupt enable */
2995
#define TBIFG                  (0x0001)       /* Timer0_B7 interrupt flag */
2996
 
2997
#define SHR1                   (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2998
#define SHR0                   (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2999
 
3000
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
3001
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
3002
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
3003
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
3004
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
3005
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
3006
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
3007
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
3008
#define SHR_0                  (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
3009
#define SHR_1                  (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
3010
#define SHR_2                  (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
3011
#define SHR_3                  (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
3012
#define TBCLGRP_0              (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
3013
#define TBCLGRP_1              (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
3014
#define TBCLGRP_2              (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
3015
#define TBCLGRP_3              (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
3016
#define TBSSEL__TACLK          (0*0x100u)     /* Timer0_B7 clock source select: 0 - TACLK */
3017
#define TBSSEL__ACLK           (1*0x100u)     /* Timer0_B7 clock source select: 1 - ACLK  */
3018
#define TBSSEL__SMCLK          (2*0x100u)     /* Timer0_B7 clock source select: 2 - SMCLK */
3019
#define TBSSEL__INCLK          (3*0x100u)     /* Timer0_B7 clock source select: 3 - INCLK */
3020
#define CNTL__16               (0*0x0800u)    /* Counter lenght: 16 bit */
3021
#define CNTL__12               (1*0x0800u)    /* Counter lenght: 12 bit */
3022
#define CNTL__10               (2*0x0800u)    /* Counter lenght: 10 bit */
3023
#define CNTL__8                (3*0x0800u)    /* Counter lenght:  8 bit */
3024
 
3025
/* Additional Timer B Control Register bits are defined in Timer A */
3026
/* TBxCCTLx Control Bits */
3027
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
3028
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
3029
 
3030
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
3031
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
3032
 
3033
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
3034
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
3035
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
3036
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
3037
 
3038
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
3039
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
3040
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
3041
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
3042
 
3043
/* TBxEX0 Control Bits */
3044
#define TBIDEX0                (0x0001)       /* Timer0_B7 Input divider expansion Bit: 0 */
3045
#define TBIDEX1                (0x0002)       /* Timer0_B7 Input divider expansion Bit: 1 */
3046
#define TBIDEX2                (0x0004)       /* Timer0_B7 Input divider expansion Bit: 2 */
3047
 
3048
#define TBIDEX_0               (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
3049
#define TBIDEX_1               (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
3050
#define TBIDEX_2               (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
3051
#define TBIDEX_3               (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
3052
#define TBIDEX_4               (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
3053
#define TBIDEX_5               (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
3054
#define TBIDEX_6               (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
3055
#define TBIDEX_7               (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
3056
#define TBIDEX__1              (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
3057
#define TBIDEX__2              (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
3058
#define TBIDEX__3              (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
3059
#define TBIDEX__4              (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
3060
#define TBIDEX__5              (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
3061
#define TBIDEX__6              (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
3062
#define TBIDEX__7              (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
3063
#define TBIDEX__8              (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
3064
 
3065
/* TB0IV Definitions */
3066
#define TB0IV_NONE             (0x0000)       /* No Interrupt pending */
3067
#define TB0IV_TB1CCR1          (0x0002)       /* TBCCR1_CCIFG */
3068
#define TB0IV_TB1CCR2          (0x0004)       /* TBCCR2_CCIFG */
3069
#define TB0IV_3                (0x0006)       /* Reserved */
3070
#define TB0IV_4                (0x0008)       /* Reserved */
3071
#define TB0IV_5                (0x000A)       /* Reserved */
3072
#define TB0IV_6                (0x000C)       /* Reserved */
3073
#define TB0IV_TB0IFG           (0x000E)       /* TBIFG */
3074
 
3075
 
3076
/************************************************************
3077
* UNIFIED CLOCK SYSTEM
3078
************************************************************/
3079
#define __MSP430_HAS_UCS__                    /* Definition to show that Module is available */
3080
#define __MSP430_BASEADDRESS_UCS__ 0x0160
3081
 
3082
SFR_16BIT(UCSCTL0);                           /* UCS Control Register 0 */
3083
SFR_8BIT(UCSCTL0_L);                          /* UCS Control Register 0 */
3084
SFR_8BIT(UCSCTL0_H);                          /* UCS Control Register 0 */
3085
SFR_16BIT(UCSCTL1);                           /* UCS Control Register 1 */
3086
SFR_8BIT(UCSCTL1_L);                          /* UCS Control Register 1 */
3087
SFR_8BIT(UCSCTL1_H);                          /* UCS Control Register 1 */
3088
SFR_16BIT(UCSCTL2);                           /* UCS Control Register 2 */
3089
SFR_8BIT(UCSCTL2_L);                          /* UCS Control Register 2 */
3090
SFR_8BIT(UCSCTL2_H);                          /* UCS Control Register 2 */
3091
SFR_16BIT(UCSCTL3);                           /* UCS Control Register 3 */
3092
SFR_8BIT(UCSCTL3_L);                          /* UCS Control Register 3 */
3093
SFR_8BIT(UCSCTL3_H);                          /* UCS Control Register 3 */
3094
SFR_16BIT(UCSCTL4);                           /* UCS Control Register 4 */
3095
SFR_8BIT(UCSCTL4_L);                          /* UCS Control Register 4 */
3096
SFR_8BIT(UCSCTL4_H);                          /* UCS Control Register 4 */
3097
SFR_16BIT(UCSCTL5);                           /* UCS Control Register 5 */
3098
SFR_8BIT(UCSCTL5_L);                          /* UCS Control Register 5 */
3099
SFR_8BIT(UCSCTL5_H);                          /* UCS Control Register 5 */
3100
SFR_16BIT(UCSCTL6);                           /* UCS Control Register 6 */
3101
SFR_8BIT(UCSCTL6_L);                          /* UCS Control Register 6 */
3102
SFR_8BIT(UCSCTL6_H);                          /* UCS Control Register 6 */
3103
SFR_16BIT(UCSCTL7);                           /* UCS Control Register 7 */
3104
SFR_8BIT(UCSCTL7_L);                          /* UCS Control Register 7 */
3105
SFR_8BIT(UCSCTL7_H);                          /* UCS Control Register 7 */
3106
SFR_16BIT(UCSCTL8);                           /* UCS Control Register 8 */
3107
SFR_8BIT(UCSCTL8_L);                          /* UCS Control Register 8 */
3108
SFR_8BIT(UCSCTL8_H);                          /* UCS Control Register 8 */
3109
 
3110
/* UCSCTL0 Control Bits */
3111
//#define RESERVED            (0x0001)    /* RESERVED */
3112
//#define RESERVED            (0x0002)    /* RESERVED */
3113
//#define RESERVED            (0x0004)    /* RESERVED */
3114
#define MOD0                   (0x0008)       /* Modulation Bit Counter Bit : 0 */
3115
#define MOD1                   (0x0010)       /* Modulation Bit Counter Bit : 1 */
3116
#define MOD2                   (0x0020)       /* Modulation Bit Counter Bit : 2 */
3117
#define MOD3                   (0x0040)       /* Modulation Bit Counter Bit : 3 */
3118
#define MOD4                   (0x0080)       /* Modulation Bit Counter Bit : 4 */
3119
#define DCO0                   (0x0100)       /* DCO TAP Bit : 0 */
3120
#define DCO1                   (0x0200)       /* DCO TAP Bit : 1 */
3121
#define DCO2                   (0x0400)       /* DCO TAP Bit : 2 */
3122
#define DCO3                   (0x0800)       /* DCO TAP Bit : 3 */
3123
#define DCO4                   (0x1000)       /* DCO TAP Bit : 4 */
3124
//#define RESERVED            (0x2000)    /* RESERVED */
3125
//#define RESERVED            (0x4000)    /* RESERVED */
3126
//#define RESERVED            (0x8000)    /* RESERVED */
3127
 
3128
/* UCSCTL0 Control Bits */
3129
//#define RESERVED            (0x0001)    /* RESERVED */
3130
//#define RESERVED            (0x0002)    /* RESERVED */
3131
//#define RESERVED            (0x0004)    /* RESERVED */
3132
#define MOD0_L                 (0x0008)       /* Modulation Bit Counter Bit : 0 */
3133
#define MOD1_L                 (0x0010)       /* Modulation Bit Counter Bit : 1 */
3134
#define MOD2_L                 (0x0020)       /* Modulation Bit Counter Bit : 2 */
3135
#define MOD3_L                 (0x0040)       /* Modulation Bit Counter Bit : 3 */
3136
#define MOD4_L                 (0x0080)       /* Modulation Bit Counter Bit : 4 */
3137
//#define RESERVED            (0x2000)    /* RESERVED */
3138
//#define RESERVED            (0x4000)    /* RESERVED */
3139
//#define RESERVED            (0x8000)    /* RESERVED */
3140
 
3141
/* UCSCTL0 Control Bits */
3142
//#define RESERVED            (0x0001)    /* RESERVED */
3143
//#define RESERVED            (0x0002)    /* RESERVED */
3144
//#define RESERVED            (0x0004)    /* RESERVED */
3145
#define DCO0_H                 (0x0001)       /* DCO TAP Bit : 0 */
3146
#define DCO1_H                 (0x0002)       /* DCO TAP Bit : 1 */
3147
#define DCO2_H                 (0x0004)       /* DCO TAP Bit : 2 */
3148
#define DCO3_H                 (0x0008)       /* DCO TAP Bit : 3 */
3149
#define DCO4_H                 (0x0010)       /* DCO TAP Bit : 4 */
3150
//#define RESERVED            (0x2000)    /* RESERVED */
3151
//#define RESERVED            (0x4000)    /* RESERVED */
3152
//#define RESERVED            (0x8000)    /* RESERVED */
3153
 
3154
/* UCSCTL1 Control Bits */
3155
#define DISMOD                 (0x0001)       /* Disable Modulation */
3156
//#define RESERVED            (0x0002)    /* RESERVED */
3157
//#define RESERVED            (0x0004)    /* RESERVED */
3158
//#define RESERVED            (0x0008)    /* RESERVED */
3159
#define DCORSEL0               (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3160
#define DCORSEL1               (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3161
#define DCORSEL2               (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3162
//#define RESERVED            (0x0080)    /* RESERVED */
3163
//#define RESERVED            (0x0100)    /* RESERVED */
3164
//#define RESERVED            (0x0200)    /* RESERVED */
3165
//#define RESERVED            (0x0400)    /* RESERVED */
3166
//#define RESERVED            (0x0800)    /* RESERVED */
3167
//#define RESERVED            (0x1000)    /* RESERVED */
3168
//#define RESERVED            (0x2000)    /* RESERVED */
3169
//#define RESERVED            (0x4000)    /* RESERVED */
3170
//#define RESERVED            (0x8000)    /* RESERVED */
3171
 
3172
/* UCSCTL1 Control Bits */
3173
#define DISMOD_L               (0x0001)       /* Disable Modulation */
3174
//#define RESERVED            (0x0002)    /* RESERVED */
3175
//#define RESERVED            (0x0004)    /* RESERVED */
3176
//#define RESERVED            (0x0008)    /* RESERVED */
3177
#define DCORSEL0_L             (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3178
#define DCORSEL1_L             (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3179
#define DCORSEL2_L             (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3180
//#define RESERVED            (0x0080)    /* RESERVED */
3181
//#define RESERVED            (0x0100)    /* RESERVED */
3182
//#define RESERVED            (0x0200)    /* RESERVED */
3183
//#define RESERVED            (0x0400)    /* RESERVED */
3184
//#define RESERVED            (0x0800)    /* RESERVED */
3185
//#define RESERVED            (0x1000)    /* RESERVED */
3186
//#define RESERVED            (0x2000)    /* RESERVED */
3187
//#define RESERVED            (0x4000)    /* RESERVED */
3188
//#define RESERVED            (0x8000)    /* RESERVED */
3189
 
3190
/* UCSCTL1 Control Bits */
3191
//#define RESERVED            (0x0002)    /* RESERVED */
3192
//#define RESERVED            (0x0004)    /* RESERVED */
3193
//#define RESERVED            (0x0008)    /* RESERVED */
3194
//#define RESERVED            (0x0080)    /* RESERVED */
3195
//#define RESERVED            (0x0100)    /* RESERVED */
3196
//#define RESERVED            (0x0200)    /* RESERVED */
3197
//#define RESERVED            (0x0400)    /* RESERVED */
3198
//#define RESERVED            (0x0800)    /* RESERVED */
3199
//#define RESERVED            (0x1000)    /* RESERVED */
3200
//#define RESERVED            (0x2000)    /* RESERVED */
3201
//#define RESERVED            (0x4000)    /* RESERVED */
3202
//#define RESERVED            (0x8000)    /* RESERVED */
3203
 
3204
#define DCORSEL_0              (0x0000)       /* DCO RSEL 0 */
3205
#define DCORSEL_1              (0x0010)       /* DCO RSEL 1 */
3206
#define DCORSEL_2              (0x0020)       /* DCO RSEL 2 */
3207
#define DCORSEL_3              (0x0030)       /* DCO RSEL 3 */
3208
#define DCORSEL_4              (0x0040)       /* DCO RSEL 4 */
3209
#define DCORSEL_5              (0x0050)       /* DCO RSEL 5 */
3210
#define DCORSEL_6              (0x0060)       /* DCO RSEL 6 */
3211
#define DCORSEL_7              (0x0070)       /* DCO RSEL 7 */
3212
 
3213
/* UCSCTL2 Control Bits */
3214
#define FLLN0                  (0x0001)       /* FLL Multipier Bit : 0 */
3215
#define FLLN1                  (0x0002)       /* FLL Multipier Bit : 1 */
3216
#define FLLN2                  (0x0004)       /* FLL Multipier Bit : 2 */
3217
#define FLLN3                  (0x0008)       /* FLL Multipier Bit : 3 */
3218
#define FLLN4                  (0x0010)       /* FLL Multipier Bit : 4 */
3219
#define FLLN5                  (0x0020)       /* FLL Multipier Bit : 5 */
3220
#define FLLN6                  (0x0040)       /* FLL Multipier Bit : 6 */
3221
#define FLLN7                  (0x0080)       /* FLL Multipier Bit : 7 */
3222
#define FLLN8                  (0x0100)       /* FLL Multipier Bit : 8 */
3223
#define FLLN9                  (0x0200)       /* FLL Multipier Bit : 9 */
3224
//#define RESERVED            (0x0400)    /* RESERVED */
3225
//#define RESERVED            (0x0800)    /* RESERVED */
3226
#define FLLD0                  (0x1000)       /* Loop Divider Bit : 0 */
3227
#define FLLD1                  (0x2000)       /* Loop Divider Bit : 1 */
3228
#define FLLD2                  (0x4000)       /* Loop Divider Bit : 1 */
3229
//#define RESERVED            (0x8000)    /* RESERVED */
3230
 
3231
/* UCSCTL2 Control Bits */
3232
#define FLLN0_L                (0x0001)       /* FLL Multipier Bit : 0 */
3233
#define FLLN1_L                (0x0002)       /* FLL Multipier Bit : 1 */
3234
#define FLLN2_L                (0x0004)       /* FLL Multipier Bit : 2 */
3235
#define FLLN3_L                (0x0008)       /* FLL Multipier Bit : 3 */
3236
#define FLLN4_L                (0x0010)       /* FLL Multipier Bit : 4 */
3237
#define FLLN5_L                (0x0020)       /* FLL Multipier Bit : 5 */
3238
#define FLLN6_L                (0x0040)       /* FLL Multipier Bit : 6 */
3239
#define FLLN7_L                (0x0080)       /* FLL Multipier Bit : 7 */
3240
//#define RESERVED            (0x0400)    /* RESERVED */
3241
//#define RESERVED            (0x0800)    /* RESERVED */
3242
//#define RESERVED            (0x8000)    /* RESERVED */
3243
 
3244
/* UCSCTL2 Control Bits */
3245
#define FLLN8_H                (0x0001)       /* FLL Multipier Bit : 8 */
3246
#define FLLN9_H                (0x0002)       /* FLL Multipier Bit : 9 */
3247
//#define RESERVED            (0x0400)    /* RESERVED */
3248
//#define RESERVED            (0x0800)    /* RESERVED */
3249
#define FLLD0_H                (0x0010)       /* Loop Divider Bit : 0 */
3250
#define FLLD1_H                (0x0020)       /* Loop Divider Bit : 1 */
3251
#define FLLD2_H                (0x0040)       /* Loop Divider Bit : 1 */
3252
//#define RESERVED            (0x8000)    /* RESERVED */
3253
 
3254
#define FLLD_0                 (0x0000)       /* Multiply Selected Loop Freq. 1 */
3255
#define FLLD_1                 (0x1000)       /* Multiply Selected Loop Freq. 2 */
3256
#define FLLD_2                 (0x2000)       /* Multiply Selected Loop Freq. 4 */
3257
#define FLLD_3                 (0x3000)       /* Multiply Selected Loop Freq. 8 */
3258
#define FLLD_4                 (0x4000)       /* Multiply Selected Loop Freq. 16 */
3259
#define FLLD_5                 (0x5000)       /* Multiply Selected Loop Freq. 32 */
3260
#define FLLD_6                 (0x6000)       /* Multiply Selected Loop Freq. 32 */
3261
#define FLLD_7                 (0x7000)       /* Multiply Selected Loop Freq. 32 */
3262
#define FLLD__1                (0x0000)       /* Multiply Selected Loop Freq. By 1 */
3263
#define FLLD__2                (0x1000)       /* Multiply Selected Loop Freq. By 2 */
3264
#define FLLD__4                (0x2000)       /* Multiply Selected Loop Freq. By 4 */
3265
#define FLLD__8                (0x3000)       /* Multiply Selected Loop Freq. By 8 */
3266
#define FLLD__16               (0x4000)       /* Multiply Selected Loop Freq. By 16 */
3267
#define FLLD__32               (0x5000)       /* Multiply Selected Loop Freq. By 32 */
3268
 
3269
/* UCSCTL3 Control Bits */
3270
#define FLLREFDIV0             (0x0001)       /* Reference Divider Bit : 0 */
3271
#define FLLREFDIV1             (0x0002)       /* Reference Divider Bit : 1 */
3272
#define FLLREFDIV2             (0x0004)       /* Reference Divider Bit : 2 */
3273
//#define RESERVED            (0x0008)    /* RESERVED */
3274
#define SELREF0                (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3275
#define SELREF1                (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3276
#define SELREF2                (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3277
//#define RESERVED            (0x0080)    /* RESERVED */
3278
//#define RESERVED            (0x0100)    /* RESERVED */
3279
//#define RESERVED            (0x0200)    /* RESERVED */
3280
//#define RESERVED            (0x0400)    /* RESERVED */
3281
//#define RESERVED            (0x0800)    /* RESERVED */
3282
//#define RESERVED            (0x1000)    /* RESERVED */
3283
//#define RESERVED            (0x2000)    /* RESERVED */
3284
//#define RESERVED            (0x4000)    /* RESERVED */
3285
//#define RESERVED            (0x8000)    /* RESERVED */
3286
 
3287
/* UCSCTL3 Control Bits */
3288
#define FLLREFDIV0_L           (0x0001)       /* Reference Divider Bit : 0 */
3289
#define FLLREFDIV1_L           (0x0002)       /* Reference Divider Bit : 1 */
3290
#define FLLREFDIV2_L           (0x0004)       /* Reference Divider Bit : 2 */
3291
//#define RESERVED            (0x0008)    /* RESERVED */
3292
#define SELREF0_L              (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3293
#define SELREF1_L              (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3294
#define SELREF2_L              (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3295
//#define RESERVED            (0x0080)    /* RESERVED */
3296
//#define RESERVED            (0x0100)    /* RESERVED */
3297
//#define RESERVED            (0x0200)    /* RESERVED */
3298
//#define RESERVED            (0x0400)    /* RESERVED */
3299
//#define RESERVED            (0x0800)    /* RESERVED */
3300
//#define RESERVED            (0x1000)    /* RESERVED */
3301
//#define RESERVED            (0x2000)    /* RESERVED */
3302
//#define RESERVED            (0x4000)    /* RESERVED */
3303
//#define RESERVED            (0x8000)    /* RESERVED */
3304
 
3305
/* UCSCTL3 Control Bits */
3306
//#define RESERVED            (0x0008)    /* RESERVED */
3307
//#define RESERVED            (0x0080)    /* RESERVED */
3308
//#define RESERVED            (0x0100)    /* RESERVED */
3309
//#define RESERVED            (0x0200)    /* RESERVED */
3310
//#define RESERVED            (0x0400)    /* RESERVED */
3311
//#define RESERVED            (0x0800)    /* RESERVED */
3312
//#define RESERVED            (0x1000)    /* RESERVED */
3313
//#define RESERVED            (0x2000)    /* RESERVED */
3314
//#define RESERVED            (0x4000)    /* RESERVED */
3315
//#define RESERVED            (0x8000)    /* RESERVED */
3316
 
3317
#define FLLREFDIV_0            (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3318
#define FLLREFDIV_1            (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3319
#define FLLREFDIV_2            (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3320
#define FLLREFDIV_3            (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3321
#define FLLREFDIV_4            (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3322
#define FLLREFDIV_5            (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3323
#define FLLREFDIV_6            (0x0006)       /* Reference Divider: f(LFCLK)/16 */
3324
#define FLLREFDIV_7            (0x0007)       /* Reference Divider: f(LFCLK)/16 */
3325
#define FLLREFDIV__1           (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3326
#define FLLREFDIV__2           (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3327
#define FLLREFDIV__4           (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3328
#define FLLREFDIV__8           (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3329
#define FLLREFDIV__12          (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3330
#define FLLREFDIV__16          (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3331
#define SELREF_0               (0x0000)       /* FLL Reference Clock Select 0 */
3332
#define SELREF_1               (0x0010)       /* FLL Reference Clock Select 1 */
3333
#define SELREF_2               (0x0020)       /* FLL Reference Clock Select 2 */
3334
#define SELREF_3               (0x0030)       /* FLL Reference Clock Select 3 */
3335
#define SELREF_4               (0x0040)       /* FLL Reference Clock Select 4 */
3336
#define SELREF_5               (0x0050)       /* FLL Reference Clock Select 5 */
3337
#define SELREF_6               (0x0060)       /* FLL Reference Clock Select 6 */
3338
#define SELREF_7               (0x0070)       /* FLL Reference Clock Select 7 */
3339
#define SELREF__XT1CLK         (0x0000)       /* Multiply Selected Loop Freq. By XT1CLK */
3340
#define SELREF__REFOCLK        (0x0020)       /* Multiply Selected Loop Freq. By REFOCLK */
3341
#define SELREF__XT2CLK         (0x0050)       /* Multiply Selected Loop Freq. By XT2CLK */
3342
 
3343
/* UCSCTL4 Control Bits */
3344
#define SELM0                  (0x0001)       /* MCLK Source Select Bit: 0 */
3345
#define SELM1                  (0x0002)       /* MCLK Source Select Bit: 1 */
3346
#define SELM2                  (0x0004)       /* MCLK Source Select Bit: 2 */
3347
//#define RESERVED            (0x0008)    /* RESERVED */
3348
#define SELS0                  (0x0010)       /* SMCLK Source Select Bit: 0 */
3349
#define SELS1                  (0x0020)       /* SMCLK Source Select Bit: 1 */
3350
#define SELS2                  (0x0040)       /* SMCLK Source Select Bit: 2 */
3351
//#define RESERVED            (0x0080)    /* RESERVED */
3352
#define SELA0                  (0x0100)       /* ACLK Source Select Bit: 0 */
3353
#define SELA1                  (0x0200)       /* ACLK Source Select Bit: 1 */
3354
#define SELA2                  (0x0400)       /* ACLK Source Select Bit: 2 */
3355
//#define RESERVED            (0x0800)    /* RESERVED */
3356
//#define RESERVED            (0x1000)    /* RESERVED */
3357
//#define RESERVED            (0x2000)    /* RESERVED */
3358
//#define RESERVED            (0x4000)    /* RESERVED */
3359
//#define RESERVED            (0x8000)    /* RESERVED */
3360
 
3361
/* UCSCTL4 Control Bits */
3362
#define SELM0_L                (0x0001)       /* MCLK Source Select Bit: 0 */
3363
#define SELM1_L                (0x0002)       /* MCLK Source Select Bit: 1 */
3364
#define SELM2_L                (0x0004)       /* MCLK Source Select Bit: 2 */
3365
//#define RESERVED            (0x0008)    /* RESERVED */
3366
#define SELS0_L                (0x0010)       /* SMCLK Source Select Bit: 0 */
3367
#define SELS1_L                (0x0020)       /* SMCLK Source Select Bit: 1 */
3368
#define SELS2_L                (0x0040)       /* SMCLK Source Select Bit: 2 */
3369
//#define RESERVED            (0x0080)    /* RESERVED */
3370
//#define RESERVED            (0x0800)    /* RESERVED */
3371
//#define RESERVED            (0x1000)    /* RESERVED */
3372
//#define RESERVED            (0x2000)    /* RESERVED */
3373
//#define RESERVED            (0x4000)    /* RESERVED */
3374
//#define RESERVED            (0x8000)    /* RESERVED */
3375
 
3376
/* UCSCTL4 Control Bits */
3377
//#define RESERVED            (0x0008)    /* RESERVED */
3378
//#define RESERVED            (0x0080)    /* RESERVED */
3379
#define SELA0_H                (0x0001)       /* ACLK Source Select Bit: 0 */
3380
#define SELA1_H                (0x0002)       /* ACLK Source Select Bit: 1 */
3381
#define SELA2_H                (0x0004)       /* ACLK Source Select Bit: 2 */
3382
//#define RESERVED            (0x0800)    /* RESERVED */
3383
//#define RESERVED            (0x1000)    /* RESERVED */
3384
//#define RESERVED            (0x2000)    /* RESERVED */
3385
//#define RESERVED            (0x4000)    /* RESERVED */
3386
//#define RESERVED            (0x8000)    /* RESERVED */
3387
 
3388
#define SELM_0                 (0x0000)       /* MCLK Source Select 0 */
3389
#define SELM_1                 (0x0001)       /* MCLK Source Select 1 */
3390
#define SELM_2                 (0x0002)       /* MCLK Source Select 2 */
3391
#define SELM_3                 (0x0003)       /* MCLK Source Select 3 */
3392
#define SELM_4                 (0x0004)       /* MCLK Source Select 4 */
3393
#define SELM_5                 (0x0005)       /* MCLK Source Select 5 */
3394
#define SELM_6                 (0x0006)       /* MCLK Source Select 6 */
3395
#define SELM_7                 (0x0007)       /* MCLK Source Select 7 */
3396
#define SELM__XT1CLK           (0x0000)       /* MCLK Source Select XT1CLK */
3397
#define SELM__VLOCLK           (0x0001)       /* MCLK Source Select VLOCLK */
3398
#define SELM__REFOCLK          (0x0002)       /* MCLK Source Select REFOCLK */
3399
#define SELM__DCOCLK           (0x0003)       /* MCLK Source Select DCOCLK */
3400
#define SELM__DCOCLKDIV        (0x0004)       /* MCLK Source Select DCOCLKDIV */
3401
#define SELM__XT2CLK           (0x0005)       /* MCLK Source Select XT2CLK */
3402
 
3403
#define SELS_0                 (0x0000)       /* SMCLK Source Select 0 */
3404
#define SELS_1                 (0x0010)       /* SMCLK Source Select 1 */
3405
#define SELS_2                 (0x0020)       /* SMCLK Source Select 2 */
3406
#define SELS_3                 (0x0030)       /* SMCLK Source Select 3 */
3407
#define SELS_4                 (0x0040)       /* SMCLK Source Select 4 */
3408
#define SELS_5                 (0x0050)       /* SMCLK Source Select 5 */
3409
#define SELS_6                 (0x0060)       /* SMCLK Source Select 6 */
3410
#define SELS_7                 (0x0070)       /* SMCLK Source Select 7 */
3411
#define SELS__XT1CLK           (0x0000)       /* SMCLK Source Select XT1CLK */
3412
#define SELS__VLOCLK           (0x0010)       /* SMCLK Source Select VLOCLK */
3413
#define SELS__REFOCLK          (0x0020)       /* SMCLK Source Select REFOCLK */
3414
#define SELS__DCOCLK           (0x0030)       /* SMCLK Source Select DCOCLK */
3415
#define SELS__DCOCLKDIV        (0x0040)       /* SMCLK Source Select DCOCLKDIV */
3416
#define SELS__XT2CLK           (0x0050)       /* SMCLK Source Select XT2CLK */
3417
 
3418
#define SELA_0                 (0x0000)       /* ACLK Source Select 0 */
3419
#define SELA_1                 (0x0100)       /* ACLK Source Select 1 */
3420
#define SELA_2                 (0x0200)       /* ACLK Source Select 2 */
3421
#define SELA_3                 (0x0300)       /* ACLK Source Select 3 */
3422
#define SELA_4                 (0x0400)       /* ACLK Source Select 4 */
3423
#define SELA_5                 (0x0500)       /* ACLK Source Select 5 */
3424
#define SELA_6                 (0x0600)       /* ACLK Source Select 6 */
3425
#define SELA_7                 (0x0700)       /* ACLK Source Select 7 */
3426
#define SELA__XT1CLK           (0x0000)       /* ACLK Source Select XT1CLK */
3427
#define SELA__VLOCLK           (0x0100)       /* ACLK Source Select VLOCLK */
3428
#define SELA__REFOCLK          (0x0200)       /* ACLK Source Select REFOCLK */
3429
#define SELA__DCOCLK           (0x0300)       /* ACLK Source Select DCOCLK */
3430
#define SELA__DCOCLKDIV        (0x0400)       /* ACLK Source Select DCOCLKDIV */
3431
#define SELA__XT2CLK           (0x0500)       /* ACLK Source Select XT2CLK */
3432
 
3433
/* UCSCTL5 Control Bits */
3434
#define DIVM0                  (0x0001)       /* MCLK Divider Bit: 0 */
3435
#define DIVM1                  (0x0002)       /* MCLK Divider Bit: 1 */
3436
#define DIVM2                  (0x0004)       /* MCLK Divider Bit: 2 */
3437
//#define RESERVED            (0x0008)    /* RESERVED */
3438
#define DIVS0                  (0x0010)       /* SMCLK Divider Bit: 0 */
3439
#define DIVS1                  (0x0020)       /* SMCLK Divider Bit: 1 */
3440
#define DIVS2                  (0x0040)       /* SMCLK Divider Bit: 2 */
3441
//#define RESERVED            (0x0080)    /* RESERVED */
3442
#define DIVA0                  (0x0100)       /* ACLK Divider Bit: 0 */
3443
#define DIVA1                  (0x0200)       /* ACLK Divider Bit: 1 */
3444
#define DIVA2                  (0x0400)       /* ACLK Divider Bit: 2 */
3445
//#define RESERVED            (0x0800)    /* RESERVED */
3446
#define DIVPA0                 (0x1000)       /* ACLK from Pin Divider Bit: 0 */
3447
#define DIVPA1                 (0x2000)       /* ACLK from Pin Divider Bit: 1 */
3448
#define DIVPA2                 (0x4000)       /* ACLK from Pin Divider Bit: 2 */
3449
//#define RESERVED            (0x8000)    /* RESERVED */
3450
 
3451
/* UCSCTL5 Control Bits */
3452
#define DIVM0_L                (0x0001)       /* MCLK Divider Bit: 0 */
3453
#define DIVM1_L                (0x0002)       /* MCLK Divider Bit: 1 */
3454
#define DIVM2_L                (0x0004)       /* MCLK Divider Bit: 2 */
3455
//#define RESERVED            (0x0008)    /* RESERVED */
3456
#define DIVS0_L                (0x0010)       /* SMCLK Divider Bit: 0 */
3457
#define DIVS1_L                (0x0020)       /* SMCLK Divider Bit: 1 */
3458
#define DIVS2_L                (0x0040)       /* SMCLK Divider Bit: 2 */
3459
//#define RESERVED            (0x0080)    /* RESERVED */
3460
//#define RESERVED            (0x0800)    /* RESERVED */
3461
//#define RESERVED            (0x8000)    /* RESERVED */
3462
 
3463
/* UCSCTL5 Control Bits */
3464
//#define RESERVED            (0x0008)    /* RESERVED */
3465
//#define RESERVED            (0x0080)    /* RESERVED */
3466
#define DIVA0_H                (0x0001)       /* ACLK Divider Bit: 0 */
3467
#define DIVA1_H                (0x0002)       /* ACLK Divider Bit: 1 */
3468
#define DIVA2_H                (0x0004)       /* ACLK Divider Bit: 2 */
3469
//#define RESERVED            (0x0800)    /* RESERVED */
3470
#define DIVPA0_H               (0x0010)       /* ACLK from Pin Divider Bit: 0 */
3471
#define DIVPA1_H               (0x0020)       /* ACLK from Pin Divider Bit: 1 */
3472
#define DIVPA2_H               (0x0040)       /* ACLK from Pin Divider Bit: 2 */
3473
//#define RESERVED            (0x8000)    /* RESERVED */
3474
 
3475
#define DIVM_0                 (0x0000)       /* MCLK Source Divider 0 */
3476
#define DIVM_1                 (0x0001)       /* MCLK Source Divider 1 */
3477
#define DIVM_2                 (0x0002)       /* MCLK Source Divider 2 */
3478
#define DIVM_3                 (0x0003)       /* MCLK Source Divider 3 */
3479
#define DIVM_4                 (0x0004)       /* MCLK Source Divider 4 */
3480
#define DIVM_5                 (0x0005)       /* MCLK Source Divider 5 */
3481
#define DIVM_6                 (0x0006)       /* MCLK Source Divider 6 */
3482
#define DIVM_7                 (0x0007)       /* MCLK Source Divider 7 */
3483
#define DIVM__1                (0x0000)       /* MCLK Source Divider f(MCLK)/1 */
3484
#define DIVM__2                (0x0001)       /* MCLK Source Divider f(MCLK)/2 */
3485
#define DIVM__4                (0x0002)       /* MCLK Source Divider f(MCLK)/4 */
3486
#define DIVM__8                (0x0003)       /* MCLK Source Divider f(MCLK)/8 */
3487
#define DIVM__16               (0x0004)       /* MCLK Source Divider f(MCLK)/16 */
3488
#define DIVM__32               (0x0005)       /* MCLK Source Divider f(MCLK)/32 */
3489
 
3490
#define DIVS_0                 (0x0000)       /* SMCLK Source Divider 0 */
3491
#define DIVS_1                 (0x0010)       /* SMCLK Source Divider 1 */
3492
#define DIVS_2                 (0x0020)       /* SMCLK Source Divider 2 */
3493
#define DIVS_3                 (0x0030)       /* SMCLK Source Divider 3 */
3494
#define DIVS_4                 (0x0040)       /* SMCLK Source Divider 4 */
3495
#define DIVS_5                 (0x0050)       /* SMCLK Source Divider 5 */
3496
#define DIVS_6                 (0x0060)       /* SMCLK Source Divider 6 */
3497
#define DIVS_7                 (0x0070)       /* SMCLK Source Divider 7 */
3498
#define DIVS__1                (0x0000)       /* SMCLK Source Divider f(SMCLK)/1 */
3499
#define DIVS__2                (0x0010)       /* SMCLK Source Divider f(SMCLK)/2 */
3500
#define DIVS__4                (0x0020)       /* SMCLK Source Divider f(SMCLK)/4 */
3501
#define DIVS__8                (0x0030)       /* SMCLK Source Divider f(SMCLK)/8 */
3502
#define DIVS__16               (0x0040)       /* SMCLK Source Divider f(SMCLK)/16 */
3503
#define DIVS__32               (0x0050)       /* SMCLK Source Divider f(SMCLK)/32 */
3504
 
3505
#define DIVA_0                 (0x0000)       /* ACLK Source Divider 0 */
3506
#define DIVA_1                 (0x0100)       /* ACLK Source Divider 1 */
3507
#define DIVA_2                 (0x0200)       /* ACLK Source Divider 2 */
3508
#define DIVA_3                 (0x0300)       /* ACLK Source Divider 3 */
3509
#define DIVA_4                 (0x0400)       /* ACLK Source Divider 4 */
3510
#define DIVA_5                 (0x0500)       /* ACLK Source Divider 5 */
3511
#define DIVA_6                 (0x0600)       /* ACLK Source Divider 6 */
3512
#define DIVA_7                 (0x0700)       /* ACLK Source Divider 7 */
3513
#define DIVA__1                (0x0000)       /* ACLK Source Divider f(ACLK)/1 */
3514
#define DIVA__2                (0x0100)       /* ACLK Source Divider f(ACLK)/2 */
3515
#define DIVA__4                (0x0200)       /* ACLK Source Divider f(ACLK)/4 */
3516
#define DIVA__8                (0x0300)       /* ACLK Source Divider f(ACLK)/8 */
3517
#define DIVA__16               (0x0400)       /* ACLK Source Divider f(ACLK)/16 */
3518
#define DIVA__32               (0x0500)       /* ACLK Source Divider f(ACLK)/32 */
3519
 
3520
#define DIVPA_0                (0x0000)       /* ACLK from Pin Source Divider 0 */
3521
#define DIVPA_1                (0x1000)       /* ACLK from Pin Source Divider 1 */
3522
#define DIVPA_2                (0x2000)       /* ACLK from Pin Source Divider 2 */
3523
#define DIVPA_3                (0x3000)       /* ACLK from Pin Source Divider 3 */
3524
#define DIVPA_4                (0x4000)       /* ACLK from Pin Source Divider 4 */
3525
#define DIVPA_5                (0x5000)       /* ACLK from Pin Source Divider 5 */
3526
#define DIVPA_6                (0x6000)       /* ACLK from Pin Source Divider 6 */
3527
#define DIVPA_7                (0x7000)       /* ACLK from Pin Source Divider 7 */
3528
#define DIVPA__1               (0x0000)       /* ACLK from Pin Source Divider f(ACLK)/1 */
3529
#define DIVPA__2               (0x1000)       /* ACLK from Pin Source Divider f(ACLK)/2 */
3530
#define DIVPA__4               (0x2000)       /* ACLK from Pin Source Divider f(ACLK)/4 */
3531
#define DIVPA__8               (0x3000)       /* ACLK from Pin Source Divider f(ACLK)/8 */
3532
#define DIVPA__16              (0x4000)       /* ACLK from Pin Source Divider f(ACLK)/16 */
3533
#define DIVPA__32              (0x5000)       /* ACLK from Pin Source Divider f(ACLK)/32 */
3534
 
3535
/* UCSCTL6 Control Bits */
3536
#define XT1OFF                 (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3537
#define SMCLKOFF               (0x0002)       /* SMCLK Off */
3538
#define XCAP0                  (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3539
#define XCAP1                  (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3540
#define XT1BYPASS              (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3541
#define XTS                    (0x0020)       /* 1: Selects high-freq. oscillator */
3542
#define XT1DRIVE0              (0x0040)       /* XT1 Drive Level mode Bit 0 */
3543
#define XT1DRIVE1              (0x0080)       /* XT1 Drive Level mode Bit 1 */
3544
#define XT2OFF                 (0x0100)       /* High Frequency Oscillator 2 (XT2) disable */
3545
//#define RESERVED            (0x0200)    /* RESERVED */
3546
//#define RESERVED            (0x0400)    /* RESERVED */
3547
//#define RESERVED            (0x0800)    /* RESERVED */
3548
#define XT2BYPASS              (0x1000)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3549
//#define RESERVED            (0x2000)    /* RESERVED */
3550
#define XT2DRIVE0              (0x4000)       /* XT2 Drive Level mode Bit 0 */
3551
#define XT2DRIVE1              (0x8000)       /* XT2 Drive Level mode Bit 1 */
3552
 
3553
/* UCSCTL6 Control Bits */
3554
#define XT1OFF_L               (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3555
#define SMCLKOFF_L             (0x0002)       /* SMCLK Off */
3556
#define XCAP0_L                (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3557
#define XCAP1_L                (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3558
#define XT1BYPASS_L            (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3559
#define XTS_L                  (0x0020)       /* 1: Selects high-freq. oscillator */
3560
#define XT1DRIVE0_L            (0x0040)       /* XT1 Drive Level mode Bit 0 */
3561
#define XT1DRIVE1_L            (0x0080)       /* XT1 Drive Level mode Bit 1 */
3562
//#define RESERVED            (0x0200)    /* RESERVED */
3563
//#define RESERVED            (0x0400)    /* RESERVED */
3564
//#define RESERVED            (0x0800)    /* RESERVED */
3565
//#define RESERVED            (0x2000)    /* RESERVED */
3566
 
3567
/* UCSCTL6 Control Bits */
3568
#define XT2OFF_H               (0x0001)       /* High Frequency Oscillator 2 (XT2) disable */
3569
//#define RESERVED            (0x0200)    /* RESERVED */
3570
//#define RESERVED            (0x0400)    /* RESERVED */
3571
//#define RESERVED            (0x0800)    /* RESERVED */
3572
#define XT2BYPASS_H            (0x0010)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3573
//#define RESERVED            (0x2000)    /* RESERVED */
3574
#define XT2DRIVE0_H            (0x0040)       /* XT2 Drive Level mode Bit 0 */
3575
#define XT2DRIVE1_H            (0x0080)       /* XT2 Drive Level mode Bit 1 */
3576
 
3577
#define XCAP_0                 (0x0000)       /* XIN/XOUT Cap 0 */
3578
#define XCAP_1                 (0x0004)       /* XIN/XOUT Cap 1 */
3579
#define XCAP_2                 (0x0008)       /* XIN/XOUT Cap 2 */
3580
#define XCAP_3                 (0x000C)       /* XIN/XOUT Cap 3 */
3581
#define XT1DRIVE_0             (0x0000)       /* XT1 Drive Level mode: 0 */
3582
#define XT1DRIVE_1             (0x0040)       /* XT1 Drive Level mode: 1 */
3583
#define XT1DRIVE_2             (0x0080)       /* XT1 Drive Level mode: 2 */
3584
#define XT1DRIVE_3             (0x00C0)       /* XT1 Drive Level mode: 3 */
3585
#define XT2DRIVE_0             (0x0000)       /* XT2 Drive Level mode: 0 */
3586
#define XT2DRIVE_1             (0x4000)       /* XT2 Drive Level mode: 1 */
3587
#define XT2DRIVE_2             (0x8000)       /* XT2 Drive Level mode: 2 */
3588
#define XT2DRIVE_3             (0xC000)       /* XT2 Drive Level mode: 3 */
3589
 
3590
/* UCSCTL7 Control Bits */
3591
#define DCOFFG                 (0x0001)       /* DCO Fault Flag */
3592
#define XT1LFOFFG              (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3593
//#define RESERVED            (0x0004)    /* RESERVED */
3594
#define XT2OFFG                (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3595
//#define RESERVED            (0x0010)    /* RESERVED */
3596
//#define RESERVED            (0x0020)    /* RESERVED */
3597
//#define RESERVED            (0x0040)    /* RESERVED */
3598
//#define RESERVED            (0x0080)    /* RESERVED */
3599
//#define RESERVED            (0x0100)    /* RESERVED */
3600
//#define RESERVED            (0x0200)    /* RESERVED */
3601
//#define RESERVED            (0x0400)    /* RESERVED */
3602
//#define RESERVED            (0x0800)    /* RESERVED */
3603
//#define RESERVED            (0x1000)    /* RESERVED */
3604
//#define RESERVED            (0x2000)    /* RESERVED */
3605
//#define RESERVED            (0x4000)    /* RESERVED */
3606
//#define RESERVED            (0x8000)    /* RESERVED */
3607
 
3608
/* UCSCTL7 Control Bits */
3609
#define DCOFFG_L               (0x0001)       /* DCO Fault Flag */
3610
#define XT1LFOFFG_L            (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3611
//#define RESERVED            (0x0004)    /* RESERVED */
3612
#define XT2OFFG_L              (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3613
//#define RESERVED            (0x0010)    /* RESERVED */
3614
//#define RESERVED            (0x0020)    /* RESERVED */
3615
//#define RESERVED            (0x0040)    /* RESERVED */
3616
//#define RESERVED            (0x0080)    /* RESERVED */
3617
//#define RESERVED            (0x0100)    /* RESERVED */
3618
//#define RESERVED            (0x0200)    /* RESERVED */
3619
//#define RESERVED            (0x0400)    /* RESERVED */
3620
//#define RESERVED            (0x0800)    /* RESERVED */
3621
//#define RESERVED            (0x1000)    /* RESERVED */
3622
//#define RESERVED            (0x2000)    /* RESERVED */
3623
//#define RESERVED            (0x4000)    /* RESERVED */
3624
//#define RESERVED            (0x8000)    /* RESERVED */
3625
 
3626
/* UCSCTL7 Control Bits */
3627
//#define RESERVED            (0x0004)    /* RESERVED */
3628
//#define RESERVED            (0x0010)    /* RESERVED */
3629
//#define RESERVED            (0x0020)    /* RESERVED */
3630
//#define RESERVED            (0x0040)    /* RESERVED */
3631
//#define RESERVED            (0x0080)    /* RESERVED */
3632
//#define RESERVED            (0x0100)    /* RESERVED */
3633
//#define RESERVED            (0x0200)    /* RESERVED */
3634
//#define RESERVED            (0x0400)    /* RESERVED */
3635
//#define RESERVED            (0x0800)    /* RESERVED */
3636
//#define RESERVED            (0x1000)    /* RESERVED */
3637
//#define RESERVED            (0x2000)    /* RESERVED */
3638
//#define RESERVED            (0x4000)    /* RESERVED */
3639
//#define RESERVED            (0x8000)    /* RESERVED */
3640
 
3641
/* UCSCTL8 Control Bits */
3642
#define ACLKREQEN              (0x0001)       /* ACLK Clock Request Enable */
3643
#define MCLKREQEN              (0x0002)       /* MCLK Clock Request Enable */
3644
#define SMCLKREQEN             (0x0004)       /* SMCLK Clock Request Enable */
3645
#define MODOSCREQEN            (0x0008)       /* MODOSC Clock Request Enable */
3646
//#define RESERVED            (0x0010)    /* RESERVED */
3647
//#define RESERVED            (0x0020)    /* RESERVED */
3648
//#define RESERVED            (0x0040)    /* RESERVED */
3649
//#define RESERVED            (0x0080)    /* RESERVED */
3650
//#define RESERVED            (0x0100)    /* RESERVED */
3651
//#define RESERVED            (0x0200)    /* RESERVED */
3652
//#define RESERVED            (0x0400)    /* RESERVED */
3653
//#define RESERVED            (0x0800)    /* RESERVED */
3654
//#define RESERVED            (0x1000)    /* RESERVED */
3655
//#define RESERVED            (0x2000)    /* RESERVED */
3656
//#define RESERVED            (0x4000)    /* RESERVED */
3657
//#define RESERVED            (0x8000)    /* RESERVED */
3658
 
3659
/* UCSCTL8 Control Bits */
3660
#define ACLKREQEN_L            (0x0001)       /* ACLK Clock Request Enable */
3661
#define MCLKREQEN_L            (0x0002)       /* MCLK Clock Request Enable */
3662
#define SMCLKREQEN_L           (0x0004)       /* SMCLK Clock Request Enable */
3663
#define MODOSCREQEN_L          (0x0008)       /* MODOSC Clock Request Enable */
3664
//#define RESERVED            (0x0010)    /* RESERVED */
3665
//#define RESERVED            (0x0020)    /* RESERVED */
3666
//#define RESERVED            (0x0040)    /* RESERVED */
3667
//#define RESERVED            (0x0080)    /* RESERVED */
3668
//#define RESERVED            (0x0100)    /* RESERVED */
3669
//#define RESERVED            (0x0200)    /* RESERVED */
3670
//#define RESERVED            (0x0400)    /* RESERVED */
3671
//#define RESERVED            (0x0800)    /* RESERVED */
3672
//#define RESERVED            (0x1000)    /* RESERVED */
3673
//#define RESERVED            (0x2000)    /* RESERVED */
3674
//#define RESERVED            (0x4000)    /* RESERVED */
3675
//#define RESERVED            (0x8000)    /* RESERVED */
3676
 
3677
/* UCSCTL8 Control Bits */
3678
//#define RESERVED            (0x0010)    /* RESERVED */
3679
//#define RESERVED            (0x0020)    /* RESERVED */
3680
//#define RESERVED            (0x0040)    /* RESERVED */
3681
//#define RESERVED            (0x0080)    /* RESERVED */
3682
//#define RESERVED            (0x0100)    /* RESERVED */
3683
//#define RESERVED            (0x0200)    /* RESERVED */
3684
//#define RESERVED            (0x0400)    /* RESERVED */
3685
//#define RESERVED            (0x0800)    /* RESERVED */
3686
//#define RESERVED            (0x1000)    /* RESERVED */
3687
//#define RESERVED            (0x2000)    /* RESERVED */
3688
//#define RESERVED            (0x4000)    /* RESERVED */
3689
//#define RESERVED            (0x8000)    /* RESERVED */
3690
 
3691
/************************************************************
3692
* USCI A0
3693
************************************************************/
3694
#define __MSP430_HAS_USCI_A0__                /* Definition to show that Module is available */
3695
#define __MSP430_BASEADDRESS_USCI_A0__ 0x05C0
3696
 
3697
SFR_16BIT(UCA0CTLW0);                         /* USCI A0 Control Word Register 0 */
3698
SFR_8BIT(UCA0CTLW0_L);                        /* USCI A0 Control Word Register 0 */
3699
SFR_8BIT(UCA0CTLW0_H);                        /* USCI A0 Control Word Register 0 */
3700
#define UCA0CTL1               UCA0CTLW0_L    /* USCI A0 Control Register 1 */
3701
#define UCA0CTL0               UCA0CTLW0_H    /* USCI A0 Control Register 0 */
3702
SFR_16BIT(UCA0BRW);                           /* USCI A0 Baud Word Rate 0 */
3703
SFR_8BIT(UCA0BRW_L);                          /* USCI A0 Baud Word Rate 0 */
3704
SFR_8BIT(UCA0BRW_H);                          /* USCI A0 Baud Word Rate 0 */
3705
#define UCA0BR0                UCA0BRW_L      /* USCI A0 Baud Rate 0 */
3706
#define UCA0BR1                UCA0BRW_H      /* USCI A0 Baud Rate 1 */
3707
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
3708
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
3709
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
3710
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
3711
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
3712
SFR_16BIT(UCA0IRCTL);                         /* USCI A0 IrDA Transmit Control */
3713
SFR_8BIT(UCA0IRCTL_L);                        /* USCI A0 IrDA Transmit Control */
3714
SFR_8BIT(UCA0IRCTL_H);                        /* USCI A0 IrDA Transmit Control */
3715
#define UCA0IRTCTL             UCA0IRCTL_L    /* USCI A0 IrDA Transmit Control */
3716
#define UCA0IRRCTL             UCA0IRCTL_H    /* USCI A0 IrDA Receive Control */
3717
SFR_16BIT(UCA0ICTL);                          /* USCI A0 Interrupt Enable Register */
3718
SFR_8BIT(UCA0ICTL_L);                         /* USCI A0 Interrupt Enable Register */
3719
SFR_8BIT(UCA0ICTL_H);                         /* USCI A0 Interrupt Enable Register */
3720
#define UCA0IE                 UCA0ICTL_L     /* USCI A0 Interrupt Enable Register */
3721
#define UCA0IFG                UCA0ICTL_H     /* USCI A0 Interrupt Flags Register */
3722
SFR_16BIT(UCA0IV);                            /* USCI A0 Interrupt Vector Register */
3723
 
3724
 
3725
/************************************************************
3726
* USCI B0
3727
************************************************************/
3728
#define __MSP430_HAS_USCI_B0__                /* Definition to show that Module is available */
3729
#define __MSP430_BASEADDRESS_USCI_B0__ 0x05E0
3730
 
3731
 
3732
SFR_16BIT(UCB0CTLW0);                         /* USCI B0 Control Word Register 0 */
3733
SFR_8BIT(UCB0CTLW0_L);                        /* USCI B0 Control Word Register 0 */
3734
SFR_8BIT(UCB0CTLW0_H);                        /* USCI B0 Control Word Register 0 */
3735
#define UCB0CTL1               UCB0CTLW0_L    /* USCI B0 Control Register 1 */
3736
#define UCB0CTL0               UCB0CTLW0_H    /* USCI B0 Control Register 0 */
3737
SFR_16BIT(UCB0BRW);                           /* USCI B0 Baud Word Rate 0 */
3738
SFR_8BIT(UCB0BRW_L);                          /* USCI B0 Baud Word Rate 0 */
3739
SFR_8BIT(UCB0BRW_H);                          /* USCI B0 Baud Word Rate 0 */
3740
#define UCB0BR0                UCB0BRW_L      /* USCI B0 Baud Rate 0 */
3741
#define UCB0BR1                UCB0BRW_H      /* USCI B0 Baud Rate 1 */
3742
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
3743
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
3744
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
3745
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
3746
SFR_8BIT(UCB0I2COA_L);                        /* USCI B0 I2C Own Address */
3747
SFR_8BIT(UCB0I2COA_H);                        /* USCI B0 I2C Own Address */
3748
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
3749
SFR_8BIT(UCB0I2CSA_L);                        /* USCI B0 I2C Slave Address */
3750
SFR_8BIT(UCB0I2CSA_H);                        /* USCI B0 I2C Slave Address */
3751
SFR_16BIT(UCB0ICTL);                          /* USCI B0 Interrupt Enable Register */
3752
SFR_8BIT(UCB0ICTL_L);                         /* USCI B0 Interrupt Enable Register */
3753
SFR_8BIT(UCB0ICTL_H);                         /* USCI B0 Interrupt Enable Register */
3754
#define UCB0IE                 UCB0ICTL_L     /* USCI B0 Interrupt Enable Register */
3755
#define UCB0IFG                UCB0ICTL_H     /* USCI B0 Interrupt Flags Register */
3756
SFR_16BIT(UCB0IV);                            /* USCI B0 Interrupt Vector Register */
3757
 
3758
// UCAxCTL0 UART-Mode Control Bits
3759
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
3760
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
3761
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
3762
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
3763
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
3764
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
3765
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
3766
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
3767
 
3768
// UCxxCTL0 SPI-Mode Control Bits
3769
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
3770
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
3771
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
3772
 
3773
// UCBxCTL0 I2C-Mode Control Bits
3774
#define UCA10                  (0x80)         /* 10-bit Address Mode */
3775
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
3776
#define UCMM                   (0x20)         /* Multi-Master Environment */
3777
//#define res               (0x10)    /* reserved */
3778
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
3779
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
3780
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
3781
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
3782
 
3783
// UCAxCTL1 UART-Mode Control Bits
3784
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
3785
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
3786
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
3787
#define UCBRKIE                (0x10)         /* Break interrupt enable */
3788
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
3789
#define UCTXADDR               (0x04)         /* Send next Data as Address */
3790
#define UCTXBRK                (0x02)         /* Send next Data as Break */
3791
#define UCSWRST                (0x01)         /* USCI Software Reset */
3792
 
3793
// UCxxCTL1 SPI-Mode Control Bits
3794
//#define res               (0x20)    /* reserved */
3795
//#define res               (0x10)    /* reserved */
3796
//#define res               (0x08)    /* reserved */
3797
//#define res               (0x04)    /* reserved */
3798
//#define res               (0x02)    /* reserved */
3799
 
3800
// UCBxCTL1 I2C-Mode Control Bits
3801
//#define res               (0x20)    /* reserved */
3802
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
3803
#define UCTXNACK               (0x08)         /* Transmit NACK */
3804
#define UCTXSTP                (0x04)         /* Transmit STOP */
3805
#define UCTXSTT                (0x02)         /* Transmit START */
3806
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
3807
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
3808
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
3809
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
3810
#define UCSSEL__UCLK           (0x00)         /* USCI 0 Clock Source: UCLK */
3811
#define UCSSEL__ACLK           (0x40)         /* USCI 0 Clock Source: ACLK */
3812
#define UCSSEL__SMCLK          (0x80)         /* USCI 0 Clock Source: SMCLK */
3813
 
3814
/* UCAxMCTL Control Bits */
3815
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
3816
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
3817
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
3818
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
3819
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
3820
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
3821
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
3822
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
3823
 
3824
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
3825
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
3826
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
3827
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
3828
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
3829
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
3830
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
3831
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
3832
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
3833
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
3834
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
3835
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
3836
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
3837
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
3838
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
3839
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
3840
 
3841
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
3842
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
3843
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
3844
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
3845
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
3846
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
3847
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
3848
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
3849
 
3850
/* UCAxSTAT Control Bits */
3851
#define UCLISTEN               (0x80)         /* USCI Listen mode */
3852
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
3853
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
3854
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
3855
#define UCBRK                  (0x08)         /* USCI Break received */
3856
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
3857
#define UCADDR                 (0x02)         /* USCI Address received Flag */
3858
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
3859
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
3860
 
3861
/* UCBxSTAT Control Bits */
3862
#define UCSCLLOW               (0x40)         /* SCL low */
3863
#define UCGC                   (0x20)         /* General Call address received Flag */
3864
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
3865
 
3866
/* UCAxIRTCTL Control Bits */
3867
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
3868
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
3869
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
3870
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
3871
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
3872
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
3873
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
3874
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
3875
 
3876
/* UCAxIRRCTL Control Bits */
3877
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
3878
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
3879
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
3880
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
3881
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
3882
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
3883
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
3884
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
3885
 
3886
/* UCAxABCTL Control Bits */
3887
//#define res               (0x80)    /* reserved */
3888
//#define res               (0x40)    /* reserved */
3889
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
3890
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
3891
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
3892
#define UCBTOE                 (0x04)         /* Break Timeout error */
3893
//#define res               (0x02)    /* reserved */
3894
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
3895
 
3896
/* UCBxI2COA Control Bits */
3897
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
3898
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
3899
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
3900
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
3901
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
3902
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
3903
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
3904
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
3905
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
3906
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
3907
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
3908
 
3909
/* UCBxI2COA Control Bits */
3910
#define UCOA7_L                (0x0080)       /* I2C Own Address 7 */
3911
#define UCOA6_L                (0x0040)       /* I2C Own Address 6 */
3912
#define UCOA5_L                (0x0020)       /* I2C Own Address 5 */
3913
#define UCOA4_L                (0x0010)       /* I2C Own Address 4 */
3914
#define UCOA3_L                (0x0008)       /* I2C Own Address 3 */
3915
#define UCOA2_L                (0x0004)       /* I2C Own Address 2 */
3916
#define UCOA1_L                (0x0002)       /* I2C Own Address 1 */
3917
#define UCOA0_L                (0x0001)       /* I2C Own Address 0 */
3918
 
3919
/* UCBxI2COA Control Bits */
3920
#define UCGCEN_H               (0x0080)       /* I2C General Call enable */
3921
#define UCOA9_H                (0x0002)       /* I2C Own Address 9 */
3922
#define UCOA8_H                (0x0001)       /* I2C Own Address 8 */
3923
 
3924
/* UCBxI2CSA Control Bits */
3925
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
3926
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
3927
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
3928
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
3929
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
3930
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
3931
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
3932
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
3933
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
3934
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
3935
 
3936
/* UCBxI2CSA Control Bits */
3937
#define UCSA7_L                (0x0080)       /* I2C Slave Address 7 */
3938
#define UCSA6_L                (0x0040)       /* I2C Slave Address 6 */
3939
#define UCSA5_L                (0x0020)       /* I2C Slave Address 5 */
3940
#define UCSA4_L                (0x0010)       /* I2C Slave Address 4 */
3941
#define UCSA3_L                (0x0008)       /* I2C Slave Address 3 */
3942
#define UCSA2_L                (0x0004)       /* I2C Slave Address 2 */
3943
#define UCSA1_L                (0x0002)       /* I2C Slave Address 1 */
3944
#define UCSA0_L                (0x0001)       /* I2C Slave Address 0 */
3945
 
3946
/* UCBxI2CSA Control Bits */
3947
#define UCSA9_H                (0x0002)       /* I2C Slave Address 9 */
3948
#define UCSA8_H                (0x0001)       /* I2C Slave Address 8 */
3949
 
3950
/* UCAxIE Control Bits */
3951
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
3952
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
3953
 
3954
/* UCBxIE Control Bits */
3955
#define UCNACKIE               (0x0020)       /* NACK Condition interrupt enable */
3956
#define UCALIE                 (0x0010)       /* Arbitration Lost interrupt enable */
3957
#define UCSTPIE                (0x0008)       /* STOP Condition interrupt enable */
3958
#define UCSTTIE                (0x0004)       /* START Condition interrupt enable */
3959
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
3960
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
3961
 
3962
/* UCAxIFG Control Bits */
3963
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
3964
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
3965
 
3966
/* UCBxIFG Control Bits */
3967
#define UCNACKIFG              (0x0020)       /* NAK Condition interrupt Flag */
3968
#define UCALIFG                (0x0010)       /* Arbitration Lost interrupt Flag */
3969
#define UCSTPIFG               (0x0008)       /* STOP Condition interrupt Flag */
3970
#define UCSTTIFG               (0x0004)       /* START Condition interrupt Flag */
3971
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
3972
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
3973
 
3974
/* USCI Definitions */
3975
#define USCI_NONE              (0x0000)       /* No Interrupt pending */
3976
#define USCI_UCRXIFG           (0x0002)       /* USCI UCRXIFG */
3977
#define USCI_UCTXIFG           (0x0004)       /* USCI UCTXIFG */
3978
#define USCI_I2C_UCALIFG       (0x0002)       /* USCI I2C Mode: UCALIFG */
3979
#define USCI_I2C_UCNACKIFG     (0x0004)       /* USCI I2C Mode: UCNACKIFG */
3980
#define USCI_I2C_UCSTTIFG      (0x0006)       /* USCI I2C Mode: UCSTTIFG*/
3981
#define USCI_I2C_UCSTPIFG      (0x0008)       /* USCI I2C Mode: UCSTPIFG*/
3982
#define USCI_I2C_UCRXIFG       (0x000A)       /* USCI I2C Mode: UCRXIFG */
3983
#define USCI_I2C_UCTXIFG       (0x000C)       /* USCI I2C Mode: UCTXIFG */
3984
 
3985
/************************************************************
3986
* USCI A1
3987
************************************************************/
3988
#define __MSP430_HAS_USCI_A1__                /* Definition to show that Module is available */
3989
#define __MSP430_BASEADDRESS_USCI_A1__ 0x0600
3990
 
3991
SFR_16BIT(UCA1CTLW0);                         /* USCI A1 Control Word Register 0 */
3992
SFR_8BIT(UCA1CTLW0_L);                        /* USCI A1 Control Word Register 0 */
3993
SFR_8BIT(UCA1CTLW0_H);                        /* USCI A1 Control Word Register 0 */
3994
#define UCA1CTL1               UCA1CTLW0_L    /* USCI A1 Control Register 1 */
3995
#define UCA1CTL0               UCA1CTLW0_H    /* USCI A1 Control Register 0 */
3996
SFR_16BIT(UCA1BRW);                           /* USCI A1 Baud Word Rate 0 */
3997
SFR_8BIT(UCA1BRW_L);                          /* USCI A1 Baud Word Rate 0 */
3998
SFR_8BIT(UCA1BRW_H);                          /* USCI A1 Baud Word Rate 0 */
3999
#define UCA1BR0                UCA1BRW_L      /* USCI A1 Baud Rate 0 */
4000
#define UCA1BR1                UCA1BRW_H      /* USCI A1 Baud Rate 1 */
4001
SFR_8BIT(UCA1MCTL);                           /* USCI A1 Modulation Control */
4002
SFR_8BIT(UCA1STAT);                           /* USCI A1 Status Register */
4003
SFR_8BIT(UCA1RXBUF);                          /* USCI A1 Receive Buffer */
4004
SFR_8BIT(UCA1TXBUF);                          /* USCI A1 Transmit Buffer */
4005
SFR_8BIT(UCA1ABCTL);                          /* USCI A1 LIN Control */
4006
SFR_16BIT(UCA1IRCTL);                         /* USCI A1 IrDA Transmit Control */
4007
SFR_8BIT(UCA1IRCTL_L);                        /* USCI A1 IrDA Transmit Control */
4008
SFR_8BIT(UCA1IRCTL_H);                        /* USCI A1 IrDA Transmit Control */
4009
#define UCA1IRTCTL             UCA1IRCTL_L    /* USCI A1 IrDA Transmit Control */
4010
#define UCA1IRRCTL             UCA1IRCTL_H    /* USCI A1 IrDA Receive Control */
4011
SFR_16BIT(UCA1ICTL);                          /* USCI A1 Interrupt Enable Register */
4012
SFR_8BIT(UCA1ICTL_L);                         /* USCI A1 Interrupt Enable Register */
4013
SFR_8BIT(UCA1ICTL_H);                         /* USCI A1 Interrupt Enable Register */
4014
#define UCA1IE                 UCA1ICTL_L     /* USCI A1 Interrupt Enable Register */
4015
#define UCA1IFG                UCA1ICTL_H     /* USCI A1 Interrupt Flags Register */
4016
SFR_16BIT(UCA1IV);                            /* USCI A1 Interrupt Vector Register */
4017
 
4018
 
4019
/************************************************************
4020
* USCI B1
4021
************************************************************/
4022
#define __MSP430_HAS_USCI_B1__                /* Definition to show that Module is available */
4023
#define __MSP430_BASEADDRESS_USCI_B1__ 0x0620
4024
 
4025
 
4026
SFR_16BIT(UCB1CTLW0);                         /* USCI B1 Control Word Register 0 */
4027
SFR_8BIT(UCB1CTLW0_L);                        /* USCI B1 Control Word Register 0 */
4028
SFR_8BIT(UCB1CTLW0_H);                        /* USCI B1 Control Word Register 0 */
4029
#define UCB1CTL1               UCB1CTLW0_L    /* USCI B1 Control Register 1 */
4030
#define UCB1CTL0               UCB1CTLW0_H    /* USCI B1 Control Register 0 */
4031
SFR_16BIT(UCB1BRW);                           /* USCI B1 Baud Word Rate 0 */
4032
SFR_8BIT(UCB1BRW_L);                          /* USCI B1 Baud Word Rate 0 */
4033
SFR_8BIT(UCB1BRW_H);                          /* USCI B1 Baud Word Rate 0 */
4034
#define UCB1BR0                UCB1BRW_L      /* USCI B1 Baud Rate 0 */
4035
#define UCB1BR1                UCB1BRW_H      /* USCI B1 Baud Rate 1 */
4036
SFR_8BIT(UCB1STAT);                           /* USCI B1 Status Register */
4037
SFR_8BIT(UCB1RXBUF);                          /* USCI B1 Receive Buffer */
4038
SFR_8BIT(UCB1TXBUF);                          /* USCI B1 Transmit Buffer */
4039
SFR_16BIT(UCB1I2COA);                         /* USCI B1 I2C Own Address */
4040
SFR_8BIT(UCB1I2COA_L);                        /* USCI B1 I2C Own Address */
4041
SFR_8BIT(UCB1I2COA_H);                        /* USCI B1 I2C Own Address */
4042
SFR_16BIT(UCB1I2CSA);                         /* USCI B1 I2C Slave Address */
4043
SFR_8BIT(UCB1I2CSA_L);                        /* USCI B1 I2C Slave Address */
4044
SFR_8BIT(UCB1I2CSA_H);                        /* USCI B1 I2C Slave Address */
4045
SFR_16BIT(UCB1ICTL);                          /* USCI B1 Interrupt Enable Register */
4046
SFR_8BIT(UCB1ICTL_L);                         /* USCI B1 Interrupt Enable Register */
4047
SFR_8BIT(UCB1ICTL_H);                         /* USCI B1 Interrupt Enable Register */
4048
#define UCB1IE                 UCB1ICTL_L     /* USCI B1 Interrupt Enable Register */
4049
#define UCB1IFG                UCB1ICTL_H     /* USCI B1 Interrupt Flags Register */
4050
SFR_16BIT(UCB1IV);                            /* USCI B1 Interrupt Vector Register */
4051
 
4052
/************************************************************
4053
* WATCHDOG TIMER A
4054
************************************************************/
4055
#define __MSP430_HAS_WDT_A__                  /* Definition to show that Module is available */
4056
#define __MSP430_BASEADDRESS_WDT_A__ 0x0150
4057
 
4058
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
4059
SFR_8BIT(WDTCTL_L);                           /* Watchdog Timer Control */
4060
SFR_8BIT(WDTCTL_H);                           /* Watchdog Timer Control */
4061
/* The bit names have been prefixed with "WDT" */
4062
/* WDTCTL Control Bits */
4063
#define WDTIS0                 (0x0001)       /* WDT - Timer Interval Select 0 */
4064
#define WDTIS1                 (0x0002)       /* WDT - Timer Interval Select 1 */
4065
#define WDTIS2                 (0x0004)       /* WDT - Timer Interval Select 2 */
4066
#define WDTCNTCL               (0x0008)       /* WDT - Timer Clear */
4067
#define WDTTMSEL               (0x0010)       /* WDT - Timer Mode Select */
4068
#define WDTSSEL0               (0x0020)       /* WDT - Timer Clock Source Select 0 */
4069
#define WDTSSEL1               (0x0040)       /* WDT - Timer Clock Source Select 1 */
4070
#define WDTHOLD                (0x0080)       /* WDT - Timer hold */
4071
 
4072
/* WDTCTL Control Bits */
4073
#define WDTIS0_L               (0x0001)       /* WDT - Timer Interval Select 0 */
4074
#define WDTIS1_L               (0x0002)       /* WDT - Timer Interval Select 1 */
4075
#define WDTIS2_L               (0x0004)       /* WDT - Timer Interval Select 2 */
4076
#define WDTCNTCL_L             (0x0008)       /* WDT - Timer Clear */
4077
#define WDTTMSEL_L             (0x0010)       /* WDT - Timer Mode Select */
4078
#define WDTSSEL0_L             (0x0020)       /* WDT - Timer Clock Source Select 0 */
4079
#define WDTSSEL1_L             (0x0040)       /* WDT - Timer Clock Source Select 1 */
4080
#define WDTHOLD_L              (0x0080)       /* WDT - Timer hold */
4081
 
4082
/* WDTCTL Control Bits */
4083
 
4084
#define WDTPW                  (0x5A00)
4085
 
4086
#define WDTIS_0                (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4087
#define WDTIS_1                (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4088
#define WDTIS_2                (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4089
#define WDTIS_3                (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4090
#define WDTIS_4                (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4091
#define WDTIS_5                (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4092
#define WDTIS_6                (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4093
#define WDTIS_7                (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4094
#define WDTIS__2G              (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4095
#define WDTIS__128M            (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4096
#define WDTIS__8192K           (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4097
#define WDTIS__512K            (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4098
#define WDTIS__32K             (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4099
#define WDTIS__8192            (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4100
#define WDTIS__512             (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4101
#define WDTIS__64              (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4102
 
4103
#define WDTSSEL_0              (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4104
#define WDTSSEL_1              (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4105
#define WDTSSEL_2              (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4106
#define WDTSSEL_3              (3*0x0020u)    /* WDT - Timer Clock Source Select: reserved */
4107
#define WDTSSEL__SMCLK         (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4108
#define WDTSSEL__ACLK          (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4109
#define WDTSSEL__VLO           (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4110
 
4111
/* WDT-interval times [1ms] coded with Bits 0-2 */
4112
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4113
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2)                         /* 32ms interval (default) */
4114
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0)                  /* 8ms     " */
4115
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1)                  /* 0.5ms   " */
4116
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)           /* 0.064ms " */
4117
/* WDT is clocked by fACLK (assumed 32KHz) */
4118
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0)                /* 1000ms  " */
4119
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0)         /* 250ms   " */
4120
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1)         /* 16ms    " */
4121
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0)  /* 1.9ms   " */
4122
/* Watchdog mode -> reset after expired time */
4123
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4124
#define WDT_MRST_32         (WDTPW+WDTCNTCL+WDTIS2)                                  /* 32ms interval (default) */
4125
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS2+WDTIS0)                           /* 8ms     " */
4126
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS2+WDTIS1)                           /* 0.5ms   " */
4127
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)                    /* 0.064ms " */
4128
/* WDT is clocked by fACLK (assumed 32KHz) */
4129
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2)                         /* 1000ms  " */
4130
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0)                  /* 250ms   " */
4131
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1)                  /* 16ms    " */
4132
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0)           /* 1.9ms   " */
4133
 
4134
 
4135
/************************************************************
4136
* TLV Descriptors
4137
************************************************************/
4138
#define __MSP430_HAS_TLV__                    /* Definition to show that Module is available */
4139
 
4140
#define TLV_START              (0x1A08)       /* Start Address of the TLV structure */
4141
#define TLV_END                (0x1AFF)       /* End Address of the TLV structure */
4142
 
4143
#define TLV_LDTAG              (0x01)         /*  Legacy descriptor (1xx, 2xx, 4xx families) */
4144
#define TLV_PDTAG              (0x02)         /*  Peripheral discovery descriptor */
4145
#define TLV_Reserved3          (0x03)         /*  Future usage */
4146
#define TLV_Reserved4          (0x04)         /*  Future usage */
4147
#define TLV_BLANK              (0x05)         /*  Blank descriptor */
4148
#define TLV_Reserved6          (0x06)         /*  Future usage */
4149
#define TLV_Reserved7          (0x07)         /*  Serial Number */
4150
#define TLV_DIERECORD          (0x08)         /*  Die Record  */
4151
#define TLV_ADCCAL             (0x11)         /*  ADC12 calibration */
4152
#define TLV_ADC12CAL           (0x11)         /*  ADC12 calibration */
4153
#define TLV_ADC10CAL           (0x13)         /*  ADC10 calibration */
4154
#define TLV_REFCAL             (0x12)         /*  REF calibration */
4155
#define TLV_TAGEXT             (0xFE)         /*  Tag extender */
4156
#define TLV_TAGEND             (0xFF)         //  Tag End of Table
4157
 
4158
/************************************************************
4159
* Interrupt Vectors (offset from 0xFF80)
4160
************************************************************/
4161
 
4162
#pragma diag_suppress 1107
4163
#define VECTOR_NAME(name)             name##_ptr
4164
#define EMIT_PRAGMA(x)                _Pragma(#x)
4165
#define CREATE_VECTOR(name)           void * const VECTOR_NAME(name) = (void *)(long)&name
4166
#define PLACE_VECTOR(vector,section)  EMIT_PRAGMA(DATA_SECTION(vector,section))
4167
#define PLACE_INTERRUPT(func)         EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))
4168
#define ISR_VECTOR(func,offset)       CREATE_VECTOR(func); \
4169
                                      PLACE_VECTOR(VECTOR_NAME(func), offset) \
4170
                                      PLACE_INTERRUPT(func)
4171
 
4172
 
4173
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4174
#define RTC_VECTOR              ".int41"                    /* 0xFFD2 RTC */
4175
#else
4176
#define RTC_VECTOR              (41 * 1u)                    /* 0xFFD2 RTC */
4177
/*#define RTC_ISR(func)           ISR_VECTOR(func, ".int41")  */ /* 0xFFD2 RTC */ /* CCE V2 Style */
4178
#endif
4179
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4180
#define PORT2_VECTOR            ".int42"                    /* 0xFFD4 Port 2 */
4181
#else
4182
#define PORT2_VECTOR            (42 * 1u)                    /* 0xFFD4 Port 2 */
4183
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int42")  */ /* 0xFFD4 Port 2 */ /* CCE V2 Style */
4184
#endif
4185
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4186
#define TIMER2_A1_VECTOR        ".int43"                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
4187
#else
4188
#define TIMER2_A1_VECTOR        (43 * 1u)                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
4189
/*#define TIMER2_A1_ISR(func)     ISR_VECTOR(func, ".int43")  */ /* 0xFFD6 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4190
#endif
4191
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4192
#define TIMER2_A0_VECTOR        ".int44"                    /* 0xFFD8 Timer0_A5 CC0 */
4193
#else
4194
#define TIMER2_A0_VECTOR        (44 * 1u)                    /* 0xFFD8 Timer0_A5 CC0 */
4195
/*#define TIMER2_A0_ISR(func)     ISR_VECTOR(func, ".int44")  */ /* 0xFFD8 Timer0_A5 CC0 */ /* CCE V2 Style */
4196
#endif
4197
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4198
#define USCI_B1_VECTOR          ".int45"                    /* 0xFFDA USCI B1 Receive/Transmit */
4199
#else
4200
#define USCI_B1_VECTOR          (45 * 1u)                    /* 0xFFDA USCI B1 Receive/Transmit */
4201
/*#define USCI_B1_ISR(func)       ISR_VECTOR(func, ".int45")  */ /* 0xFFDA USCI B1 Receive/Transmit */ /* CCE V2 Style */
4202
#endif
4203
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4204
#define USCI_A1_VECTOR          ".int46"                    /* 0xFFDC USCI A1 Receive/Transmit */
4205
#else
4206
#define USCI_A1_VECTOR          (46 * 1u)                    /* 0xFFDC USCI A1 Receive/Transmit */
4207
/*#define USCI_A1_ISR(func)       ISR_VECTOR(func, ".int46")  */ /* 0xFFDC USCI A1 Receive/Transmit */ /* CCE V2 Style */
4208
#endif
4209
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4210
#define PORT1_VECTOR            ".int47"                    /* 0xFFDE Port 1 */
4211
#else
4212
#define PORT1_VECTOR            (47 * 1u)                    /* 0xFFDE Port 1 */
4213
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int47")  */ /* 0xFFDE Port 1 */ /* CCE V2 Style */
4214
#endif
4215
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4216
#define TIMER1_A1_VECTOR        ".int48"                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
4217
#else
4218
#define TIMER1_A1_VECTOR        (48 * 1u)                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
4219
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int48")  */ /* 0xFFE0 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */
4220
#endif
4221
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4222
#define TIMER1_A0_VECTOR        ".int49"                    /* 0xFFE2 Timer1_A3 CC0 */
4223
#else
4224
#define TIMER1_A0_VECTOR        (49 * 1u)                    /* 0xFFE2 Timer1_A3 CC0 */
4225
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int49")  */ /* 0xFFE2 Timer1_A3 CC0 */ /* CCE V2 Style */
4226
#endif
4227
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4228
#define DMA_VECTOR              ".int50"                    /* 0xFFE4 DMA */
4229
#else
4230
#define DMA_VECTOR              (50 * 1u)                    /* 0xFFE4 DMA */
4231
/*#define DMA_ISR(func)           ISR_VECTOR(func, ".int50")  */ /* 0xFFE4 DMA */ /* CCE V2 Style */
4232
#endif
4233
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4234
#define LDO_PWR_VECTOR          ".int51"                    /* 0xFFE6 LDO Power Management event */
4235
#else
4236
#define LDO_PWR_VECTOR          (51 * 1u)                    /* 0xFFE6 LDO Power Management event */
4237
/*#define LDO_PWR_ISR(func)       ISR_VECTOR(func, ".int51")  */ /* 0xFFE6 LDO Power Management event */ /* CCE V2 Style */
4238
#endif
4239
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4240
#define TIMER0_A1_VECTOR        ".int52"                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
4241
#else
4242
#define TIMER0_A1_VECTOR        (52 * 1u)                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
4243
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int52")  */ /* 0xFFE8 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4244
#endif
4245
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4246
#define TIMER0_A0_VECTOR        ".int53"                    /* 0xFFEA Timer0_A5 CC0 */
4247
#else
4248
#define TIMER0_A0_VECTOR        (53 * 1u)                    /* 0xFFEA Timer0_A5 CC0 */
4249
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int53")  */ /* 0xFFEA Timer0_A5 CC0 */ /* CCE V2 Style */
4250
#endif
4251
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4252
#define ADC12_VECTOR            ".int54"                    /* 0xFFEC ADC */
4253
#else
4254
#define ADC12_VECTOR            (54 * 1u)                    /* 0xFFEC ADC */
4255
/*#define ADC12_ISR(func)         ISR_VECTOR(func, ".int54")  */ /* 0xFFEC ADC */ /* CCE V2 Style */
4256
#endif
4257
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4258
#define USCI_B0_VECTOR          ".int55"                    /* 0xFFEE USCI B0 Receive/Transmit */
4259
#else
4260
#define USCI_B0_VECTOR          (55 * 1u)                    /* 0xFFEE USCI B0 Receive/Transmit */
4261
/*#define USCI_B0_ISR(func)       ISR_VECTOR(func, ".int55")  */ /* 0xFFEE USCI B0 Receive/Transmit */ /* CCE V2 Style */
4262
#endif
4263
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4264
#define USCI_A0_VECTOR          ".int56"                    /* 0xFFF0 USCI A0 Receive/Transmit */
4265
#else
4266
#define USCI_A0_VECTOR          (56 * 1u)                    /* 0xFFF0 USCI A0 Receive/Transmit */
4267
/*#define USCI_A0_ISR(func)       ISR_VECTOR(func, ".int56")  */ /* 0xFFF0 USCI A0 Receive/Transmit */ /* CCE V2 Style */
4268
#endif
4269
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4270
#define WDT_VECTOR              ".int57"                    /* 0xFFF2 Watchdog Timer */
4271
#else
4272
#define WDT_VECTOR              (57 * 1u)                    /* 0xFFF2 Watchdog Timer */
4273
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int57")  */ /* 0xFFF2 Watchdog Timer */ /* CCE V2 Style */
4274
#endif
4275
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4276
#define TIMER0_B1_VECTOR        ".int58"                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
4277
#else
4278
#define TIMER0_B1_VECTOR        (58 * 1u)                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
4279
/*#define TIMER0_B1_ISR(func)     ISR_VECTOR(func, ".int58")  */ /* 0xFFF4 Timer0_B7 CC1-6, TB */ /* CCE V2 Style */
4280
#endif
4281
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4282
#define TIMER0_B0_VECTOR        ".int59"                    /* 0xFFF6 Timer0_B7 CC0 */
4283
#else
4284
#define TIMER0_B0_VECTOR        (59 * 1u)                    /* 0xFFF6 Timer0_B7 CC0 */
4285
/*#define TIMER0_B0_ISR(func)     ISR_VECTOR(func, ".int59")  */ /* 0xFFF6 Timer0_B7 CC0 */ /* CCE V2 Style */
4286
#endif
4287
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4288
#define COMP_B_VECTOR           ".int60"                    /* 0xFFF8 Comparator B */
4289
#else
4290
#define COMP_B_VECTOR           (60 * 1u)                    /* 0xFFF8 Comparator B */
4291
/*#define COMP_B_ISR(func)        ISR_VECTOR(func, ".int60")  */ /* 0xFFF8 Comparator B */ /* CCE V2 Style */
4292
#endif
4293
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4294
#define UNMI_VECTOR             ".int61"                    /* 0xFFFA User Non-maskable */
4295
#else
4296
#define UNMI_VECTOR             (61 * 1u)                    /* 0xFFFA User Non-maskable */
4297
/*#define UNMI_ISR(func)          ISR_VECTOR(func, ".int61")  */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */
4298
#endif
4299
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4300
#define SYSNMI_VECTOR           ".int62"                    /* 0xFFFC System Non-maskable */
4301
#else
4302
#define SYSNMI_VECTOR           (62 * 1u)                    /* 0xFFFC System Non-maskable */
4303
/*#define SYSNMI_ISR(func)        ISR_VECTOR(func, ".int62")  */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */
4304
#endif
4305
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4306
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
4307
#else
4308
#define RESET_VECTOR            (63 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
4309
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int63")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
4310
#endif
4311
 
4312
/************************************************************
4313
* End of Modules
4314
************************************************************/
4315
 
4316
#ifdef __cplusplus
4317
}
4318
#endif /* extern "C" */
4319
 
4320
#endif /* #ifndef __MSP430F5328 */
4321