Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430F5304 devices.
8
*
9
* Texas Instruments, Version 1.1
10
*
11
* Rev. 1.0, Setup
12
* Rev. 1.1  Changed access type of TimerA/B registers to word only
13
*
14
********************************************************************/
15
 
16
#ifndef __MSP430F5304
17
#define __MSP430F5304
18
 
19
#ifdef __cplusplus
20
extern "C" {
21
#endif
22
 
23
 
24
/*----------------------------------------------------------------------------*/
25
/* PERIPHERAL FILE MAP                                                        */
26
/*----------------------------------------------------------------------------*/
27
 
28
/* External references resolved by a device-specific linker command file */
29
#define SFR_8BIT(address)   extern volatile unsigned char address
30
#define SFR_16BIT(address)  extern volatile unsigned int address
31
//#define SFR_20BIT(address)  extern volatile unsigned int address
32
typedef void (* __SFR_FARPTR)();
33
#define SFR_20BIT(address) extern __SFR_FARPTR address
34
#define SFR_32BIT(address)  extern volatile unsigned long address
35
 
36
 
37
 
38
/************************************************************
39
* STANDARD BITS
40
************************************************************/
41
 
42
#define BIT0                   (0x0001)
43
#define BIT1                   (0x0002)
44
#define BIT2                   (0x0004)
45
#define BIT3                   (0x0008)
46
#define BIT4                   (0x0010)
47
#define BIT5                   (0x0020)
48
#define BIT6                   (0x0040)
49
#define BIT7                   (0x0080)
50
#define BIT8                   (0x0100)
51
#define BIT9                   (0x0200)
52
#define BITA                   (0x0400)
53
#define BITB                   (0x0800)
54
#define BITC                   (0x1000)
55
#define BITD                   (0x2000)
56
#define BITE                   (0x4000)
57
#define BITF                   (0x8000)
58
 
59
/************************************************************
60
* STATUS REGISTER BITS
61
************************************************************/
62
 
63
#define C                      (0x0001)
64
#define Z                      (0x0002)
65
#define N                      (0x0004)
66
#define V                      (0x0100)
67
#define GIE                    (0x0008)
68
#define CPUOFF                 (0x0010)
69
#define OSCOFF                 (0x0020)
70
#define SCG0                   (0x0040)
71
#define SCG1                   (0x0080)
72
 
73
/* Low Power Modes coded with Bits 4-7 in SR */
74
 
75
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
76
#define LPM0                   (CPUOFF)
77
#define LPM1                   (SCG0+CPUOFF)
78
#define LPM2                   (SCG1+CPUOFF)
79
#define LPM3                   (SCG1+SCG0+CPUOFF)
80
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
81
/* End #defines for assembler */
82
 
83
#else /* Begin #defines for C */
84
#define LPM0_bits              (CPUOFF)
85
#define LPM1_bits              (SCG0+CPUOFF)
86
#define LPM2_bits              (SCG1+CPUOFF)
87
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
88
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
89
 
90
#include "in430.h"
91
 
92
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
93
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
94
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
95
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
96
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
97
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
98
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
99
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
100
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
101
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
102
#endif /* End #defines for C */
103
 
104
/************************************************************
105
* CPU
106
************************************************************/
107
#define __MSP430_HAS_MSP430XV2_CPU__                /* Definition to show that it has MSP430XV2 CPU */
108
 
109
/************************************************************
110
* PERIPHERAL FILE MAP
111
************************************************************/
112
 
113
/************************************************************
114
* ADC10_A
115
************************************************************/
116
#define __MSP430_HAS_ADC10_A__                /* Definition to show that Module is available */
117
#define __MSP430_BASEADDRESS_ADC10_A__ 0x0740
118
 
119
SFR_16BIT(ADC10CTL0);                         /* ADC10 Control 0 */
120
SFR_8BIT(ADC10CTL0_L);                        /* ADC10 Control 0 */
121
SFR_8BIT(ADC10CTL0_H);                        /* ADC10 Control 0 */
122
SFR_16BIT(ADC10CTL1);                         /* ADC10 Control 1 */
123
SFR_8BIT(ADC10CTL1_L);                        /* ADC10 Control 1 */
124
SFR_8BIT(ADC10CTL1_H);                        /* ADC10 Control 1 */
125
SFR_16BIT(ADC10CTL2);                         /* ADC10 Control 2 */
126
SFR_8BIT(ADC10CTL2_L);                        /* ADC10 Control 2 */
127
SFR_8BIT(ADC10CTL2_H);                        /* ADC10 Control 2 */
128
SFR_16BIT(ADC10LO);                           /* ADC10 Window Comparator High Threshold */
129
SFR_8BIT(ADC10LO_L);                          /* ADC10 Window Comparator High Threshold */
130
SFR_8BIT(ADC10LO_H);                          /* ADC10 Window Comparator High Threshold */
131
SFR_16BIT(ADC10HI);                           /* ADC10 Window Comparator High Threshold */
132
SFR_8BIT(ADC10HI_L);                          /* ADC10 Window Comparator High Threshold */
133
SFR_8BIT(ADC10HI_H);                          /* ADC10 Window Comparator High Threshold */
134
SFR_16BIT(ADC10MCTL0);                        /* ADC10 Memory Control 0 */
135
SFR_8BIT(ADC10MCTL0_L);                       /* ADC10 Memory Control 0 */
136
SFR_8BIT(ADC10MCTL0_H);                       /* ADC10 Memory Control 0 */
137
SFR_16BIT(ADC10MEM0);                         /* ADC10 Conversion Memory 0 */
138
SFR_8BIT(ADC10MEM0_L);                        /* ADC10 Conversion Memory 0 */
139
SFR_8BIT(ADC10MEM0_H);                        /* ADC10 Conversion Memory 0 */
140
SFR_16BIT(ADC10IE);                           /* ADC10 Interrupt Enable */
141
SFR_8BIT(ADC10IE_L);                          /* ADC10 Interrupt Enable */
142
SFR_8BIT(ADC10IE_H);                          /* ADC10 Interrupt Enable */
143
SFR_16BIT(ADC10IFG);                          /* ADC10 Interrupt Flag */
144
SFR_8BIT(ADC10IFG_L);                         /* ADC10 Interrupt Flag */
145
SFR_8BIT(ADC10IFG_H);                         /* ADC10 Interrupt Flag */
146
SFR_16BIT(ADC10IV);                           /* ADC10 Interrupt Vector Word */
147
SFR_8BIT(ADC10IV_L);                          /* ADC10 Interrupt Vector Word */
148
SFR_8BIT(ADC10IV_H);                          /* ADC10 Interrupt Vector Word */
149
 
150
/* ADC10CTL0 Control Bits */
151
#define ADC10SC                (0x0001)       /* ADC10 Start Conversion */
152
#define ADC10ENC               (0x0002)       /* ADC10 Enable Conversion */
153
#define ADC10ON                (0x0010)       /* ADC10 On/enable */
154
#define ADC10MSC               (0x0080)       /* ADC10 Multiple SampleConversion */
155
#define ADC10SHT0              (0x0100)       /* ADC10 Sample Hold Select Bit: 0 */
156
#define ADC10SHT1              (0x0200)       /* ADC10 Sample Hold Select Bit: 1 */
157
#define ADC10SHT2              (0x0400)       /* ADC10 Sample Hold Select Bit: 2 */
158
#define ADC10SHT3              (0x0800)       /* ADC10 Sample Hold Select Bit: 3 */
159
 
160
/* ADC10CTL0 Control Bits */
161
#define ADC10SC_L              (0x0001)       /* ADC10 Start Conversion */
162
#define ADC10ENC_L             (0x0002)       /* ADC10 Enable Conversion */
163
#define ADC10ON_L              (0x0010)       /* ADC10 On/enable */
164
#define ADC10MSC_L             (0x0080)       /* ADC10 Multiple SampleConversion */
165
 
166
/* ADC10CTL0 Control Bits */
167
#define ADC10SHT0_H            (0x0001)       /* ADC10 Sample Hold Select Bit: 0 */
168
#define ADC10SHT1_H            (0x0002)       /* ADC10 Sample Hold Select Bit: 1 */
169
#define ADC10SHT2_H            (0x0004)       /* ADC10 Sample Hold Select Bit: 2 */
170
#define ADC10SHT3_H            (0x0008)       /* ADC10 Sample Hold Select Bit: 3 */
171
 
172
#define ADC10SHT_0             (0*0x100u)     /* ADC10 Sample Hold Select 0 */
173
#define ADC10SHT_1             (1*0x100u)     /* ADC10 Sample Hold Select 1 */
174
#define ADC10SHT_2             (2*0x100u)     /* ADC10 Sample Hold Select 2 */
175
#define ADC10SHT_3             (3*0x100u)     /* ADC10 Sample Hold Select 3 */
176
#define ADC10SHT_4             (4*0x100u)     /* ADC10 Sample Hold Select 4 */
177
#define ADC10SHT_5             (5*0x100u)     /* ADC10 Sample Hold Select 5 */
178
#define ADC10SHT_6             (6*0x100u)     /* ADC10 Sample Hold Select 6 */
179
#define ADC10SHT_7             (7*0x100u)     /* ADC10 Sample Hold Select 7 */
180
#define ADC10SHT_8             (8*0x100u)     /* ADC10 Sample Hold Select 8 */
181
#define ADC10SHT_9             (9*0x100u)     /* ADC10 Sample Hold Select 9 */
182
#define ADC10SHT_10            (10*0x100u)    /* ADC10 Sample Hold Select 10 */
183
#define ADC10SHT_11            (11*0x100u)    /* ADC10 Sample Hold Select 11 */
184
#define ADC10SHT_12            (12*0x100u)    /* ADC10 Sample Hold Select 12 */
185
#define ADC10SHT_13            (13*0x100u)    /* ADC10 Sample Hold Select 13 */
186
#define ADC10SHT_14            (14*0x100u)    /* ADC10 Sample Hold Select 14 */
187
#define ADC10SHT_15            (15*0x100u)    /* ADC10 Sample Hold Select 15 */
188
 
189
/* ADC10CTL1 Control Bits */
190
#define ADC10BUSY              (0x0001)       /* ADC10 Busy */
191
#define ADC10CONSEQ0           (0x0002)       /* ADC10 Conversion Sequence Select 0 */
192
#define ADC10CONSEQ1           (0x0004)       /* ADC10 Conversion Sequence Select 1 */
193
#define ADC10SSEL0             (0x0008)       /* ADC10 Clock Source Select 0 */
194
#define ADC10SSEL1             (0x0010)       /* ADC10 Clock Source Select 1 */
195
#define ADC10DIV0              (0x0020)       /* ADC10 Clock Divider Select 0 */
196
#define ADC10DIV1              (0x0040)       /* ADC10 Clock Divider Select 1 */
197
#define ADC10DIV2              (0x0080)       /* ADC10 Clock Divider Select 2 */
198
#define ADC10ISSH              (0x0100)       /* ADC10 Invert Sample Hold Signal */
199
#define ADC10SHP               (0x0200)       /* ADC10 Sample/Hold Pulse Mode */
200
#define ADC10SHS0              (0x0400)       /* ADC10 Sample/Hold Source 0 */
201
#define ADC10SHS1              (0x0800)       /* ADC10 Sample/Hold Source 1 */
202
 
203
/* ADC10CTL1 Control Bits */
204
#define ADC10BUSY_L            (0x0001)       /* ADC10 Busy */
205
#define ADC10CONSEQ0_L         (0x0002)       /* ADC10 Conversion Sequence Select 0 */
206
#define ADC10CONSEQ1_L         (0x0004)       /* ADC10 Conversion Sequence Select 1 */
207
#define ADC10SSEL0_L           (0x0008)       /* ADC10 Clock Source Select 0 */
208
#define ADC10SSEL1_L           (0x0010)       /* ADC10 Clock Source Select 1 */
209
#define ADC10DIV0_L            (0x0020)       /* ADC10 Clock Divider Select 0 */
210
#define ADC10DIV1_L            (0x0040)       /* ADC10 Clock Divider Select 1 */
211
#define ADC10DIV2_L            (0x0080)       /* ADC10 Clock Divider Select 2 */
212
 
213
/* ADC10CTL1 Control Bits */
214
#define ADC10ISSH_H            (0x0001)       /* ADC10 Invert Sample Hold Signal */
215
#define ADC10SHP_H             (0x0002)       /* ADC10 Sample/Hold Pulse Mode */
216
#define ADC10SHS0_H            (0x0004)       /* ADC10 Sample/Hold Source 0 */
217
#define ADC10SHS1_H            (0x0008)       /* ADC10 Sample/Hold Source 1 */
218
 
219
#define ADC10CONSEQ_0          (0*2u)         /* ADC10 Conversion Sequence Select: 0 */
220
#define ADC10CONSEQ_1          (1*2u)         /* ADC10 Conversion Sequence Select: 1 */
221
#define ADC10CONSEQ_2          (2*2u)         /* ADC10 Conversion Sequence Select: 2 */
222
#define ADC10CONSEQ_3          (3*2u)         /* ADC10 Conversion Sequence Select: 3 */
223
 
224
#define ADC10SSEL_0            (0*8u)         /* ADC10 Clock Source Select: 0 */
225
#define ADC10SSEL_1            (1*8u)         /* ADC10 Clock Source Select: 1 */
226
#define ADC10SSEL_2            (2*8u)         /* ADC10 Clock Source Select: 2 */
227
#define ADC10SSEL_3            (3*8u)         /* ADC10 Clock Source Select: 3 */
228
 
229
#define ADC10DIV_0             (0*0x20u)      /* ADC10 Clock Divider Select: 0 */
230
#define ADC10DIV_1             (1*0x20u)      /* ADC10 Clock Divider Select: 1 */
231
#define ADC10DIV_2             (2*0x20u)      /* ADC10 Clock Divider Select: 2 */
232
#define ADC10DIV_3             (3*0x20u)      /* ADC10 Clock Divider Select: 3 */
233
#define ADC10DIV_4             (4*0x20u)      /* ADC10 Clock Divider Select: 4 */
234
#define ADC10DIV_5             (5*0x20u)      /* ADC10 Clock Divider Select: 5 */
235
#define ADC10DIV_6             (6*0x20u)      /* ADC10 Clock Divider Select: 6 */
236
#define ADC10DIV_7             (7*0x20u)      /* ADC10 Clock Divider Select: 7 */
237
 
238
#define ADC10SHS_0             (0*0x400u)     /* ADC10 Sample/Hold Source: 0 */
239
#define ADC10SHS_1             (1*0x400u)     /* ADC10 Sample/Hold Source: 1 */
240
#define ADC10SHS_2             (2*0x400u)     /* ADC10 Sample/Hold Source: 2 */
241
#define ADC10SHS_3             (3*0x400u)     /* ADC10 Sample/Hold Source: 3 */
242
 
243
/* ADC10CTL2 Control Bits */
244
#define ADC10REFBURST          (0x0001)       /* ADC10 Reference Burst */
245
#define ADC10SR                (0x0004)       /* ADC10 Sampling Rate */
246
#define ADC10DF                (0x0008)       /* ADC10 Data Format */
247
#define ADC10RES               (0x0010)       /* ADC10 Resolution Bit */
248
#define ADC10PDIV0             (0x0100)       /* ADC10 predivider Bit: 0 */
249
#define ADC10PDIV1             (0x0200)       /* ADC10 predivider Bit: 1 */
250
 
251
/* ADC10CTL2 Control Bits */
252
#define ADC10REFBURST_L        (0x0001)       /* ADC10 Reference Burst */
253
#define ADC10SR_L              (0x0004)       /* ADC10 Sampling Rate */
254
#define ADC10DF_L              (0x0008)       /* ADC10 Data Format */
255
#define ADC10RES_L             (0x0010)       /* ADC10 Resolution Bit */
256
 
257
/* ADC10CTL2 Control Bits */
258
#define ADC10PDIV0_H           (0x0001)       /* ADC10 predivider Bit: 0 */
259
#define ADC10PDIV1_H           (0x0002)       /* ADC10 predivider Bit: 1 */
260
 
261
#define ADC10PDIV_0            (0x0000)       /* ADC10 predivider /1 */
262
#define ADC10PDIV_1            (0x0100)       /* ADC10 predivider /2 */
263
#define ADC10PDIV_2            (0x0200)       /* ADC10 predivider /64 */
264
#define ADC10PDIV_3            (0x0300)       /* ADC10 predivider reserved */
265
 
266
#define ADC10PDIV__1           (0x0000)       /* ADC10 predivider /1 */
267
#define ADC10PDIV__4           (0x0100)       /* ADC10 predivider /2 */
268
#define ADC10PDIV__64          (0x0200)       /* ADC10 predivider /64 */
269
 
270
/* ADC10MCTL0 Control Bits */
271
#define ADC10INCH0             (0x0001)       /* ADC10 Input Channel Select Bit 0 */
272
#define ADC10INCH1             (0x0002)       /* ADC10 Input Channel Select Bit 1 */
273
#define ADC10INCH2             (0x0004)       /* ADC10 Input Channel Select Bit 2 */
274
#define ADC10INCH3             (0x0008)       /* ADC10 Input Channel Select Bit 3 */
275
#define ADC10SREF0             (0x0010)       /* ADC10 Select Reference Bit 0 */
276
#define ADC10SREF1             (0x0020)       /* ADC10 Select Reference Bit 1 */
277
#define ADC10SREF2             (0x0040)       /* ADC10 Select Reference Bit 2 */
278
 
279
/* ADC10MCTL0 Control Bits */
280
#define ADC10INCH0_L           (0x0001)       /* ADC10 Input Channel Select Bit 0 */
281
#define ADC10INCH1_L           (0x0002)       /* ADC10 Input Channel Select Bit 1 */
282
#define ADC10INCH2_L           (0x0004)       /* ADC10 Input Channel Select Bit 2 */
283
#define ADC10INCH3_L           (0x0008)       /* ADC10 Input Channel Select Bit 3 */
284
#define ADC10SREF0_L           (0x0010)       /* ADC10 Select Reference Bit 0 */
285
#define ADC10SREF1_L           (0x0020)       /* ADC10 Select Reference Bit 1 */
286
#define ADC10SREF2_L           (0x0040)       /* ADC10 Select Reference Bit 2 */
287
 
288
/* ADC10MCTL0 Control Bits */
289
 
290
#define ADC10INCH_0            (0)            /* ADC10 Input Channel 0 */
291
#define ADC10INCH_1            (1)            /* ADC10 Input Channel 1 */
292
#define ADC10INCH_2            (2)            /* ADC10 Input Channel 2 */
293
#define ADC10INCH_3            (3)            /* ADC10 Input Channel 3 */
294
#define ADC10INCH_4            (4)            /* ADC10 Input Channel 4 */
295
#define ADC10INCH_5            (5)            /* ADC10 Input Channel 5 */
296
#define ADC10INCH_6            (6)            /* ADC10 Input Channel 6 */
297
#define ADC10INCH_7            (7)            /* ADC10 Input Channel 7 */
298
#define ADC10INCH_8            (8)            /* ADC10 Input Channel 8 */
299
#define ADC10INCH_9            (9)            /* ADC10 Input Channel 9 */
300
#define ADC10INCH_10           (10)           /* ADC10 Input Channel 10 */
301
#define ADC10INCH_11           (11)           /* ADC10 Input Channel 11 */
302
#define ADC10INCH_12           (12)           /* ADC10 Input Channel 12 */
303
#define ADC10INCH_13           (13)           /* ADC10 Input Channel 13 */
304
#define ADC10INCH_14           (14)           /* ADC10 Input Channel 14 */
305
#define ADC10INCH_15           (15)           /* ADC10 Input Channel 15 */
306
 
307
#define ADC10SREF_0            (0*0x10u)      /* ADC10 Select Reference 0 */
308
#define ADC10SREF_1            (1*0x10u)      /* ADC10 Select Reference 1 */
309
#define ADC10SREF_2            (2*0x10u)      /* ADC10 Select Reference 2 */
310
#define ADC10SREF_3            (3*0x10u)      /* ADC10 Select Reference 3 */
311
#define ADC10SREF_4            (4*0x10u)      /* ADC10 Select Reference 4 */
312
#define ADC10SREF_5            (5*0x10u)      /* ADC10 Select Reference 5 */
313
#define ADC10SREF_6            (6*0x10u)      /* ADC10 Select Reference 6 */
314
#define ADC10SREF_7            (7*0x10u)      /* ADC10 Select Reference 7 */
315
 
316
/* ADC10IE Interrupt Enable Bits */
317
#define ADC10IE0               (0x0001)       /* ADC10_A Interrupt enable */
318
#define ADC10INIE              (0x0002)       /* ADC10_A Interrupt enable for the inside of window of the Window comparator */
319
#define ADC10LOIE              (0x0004)       /* ADC10_A Interrupt enable for lower threshold of the Window comparator */
320
#define ADC10HIIE              (0x0008)       /* ADC10_A Interrupt enable for upper threshold of the Window comparator */
321
#define ADC10OVIE              (0x0010)       /* ADC10_A ADC10MEM overflow Interrupt enable */
322
#define ADC10TOVIE             (0x0020)       /* ADC10_A conversion-time-overflow Interrupt enable */
323
 
324
/* ADC10IE Interrupt Enable Bits */
325
#define ADC10IE0_L             (0x0001)       /* ADC10_A Interrupt enable */
326
#define ADC10INIE_L            (0x0002)       /* ADC10_A Interrupt enable for the inside of window of the Window comparator */
327
#define ADC10LOIE_L            (0x0004)       /* ADC10_A Interrupt enable for lower threshold of the Window comparator */
328
#define ADC10HIIE_L            (0x0008)       /* ADC10_A Interrupt enable for upper threshold of the Window comparator */
329
#define ADC10OVIE_L            (0x0010)       /* ADC10_A ADC10MEM overflow Interrupt enable */
330
#define ADC10TOVIE_L           (0x0020)       /* ADC10_A conversion-time-overflow Interrupt enable */
331
 
332
/* ADC10IE Interrupt Enable Bits */
333
 
334
/* ADC10IFG Interrupt Flag Bits */
335
#define ADC10IFG0              (0x0001)       /* ADC10_A Interrupt Flag */
336
#define ADC10INIFG             (0x0002)       /* ADC10_A Interrupt Flag for the inside of window of the Window comparator */
337
#define ADC10LOIFG             (0x0004)       /* ADC10_A Interrupt Flag for lower threshold of the Window comparator */
338
#define ADC10HIIFG             (0x0008)       /* ADC10_A Interrupt Flag for upper threshold of the Window comparator */
339
#define ADC10OVIFG             (0x0010)       /* ADC10_A ADC10MEM overflow Interrupt Flag */
340
#define ADC10TOVIFG            (0x0020)       /* ADC10_A conversion-time-overflow Interrupt Flag */
341
 
342
/* ADC10IFG Interrupt Flag Bits */
343
#define ADC10IFG0_L            (0x0001)       /* ADC10_A Interrupt Flag */
344
#define ADC10INIFG_L           (0x0002)       /* ADC10_A Interrupt Flag for the inside of window of the Window comparator */
345
#define ADC10LOIFG_L           (0x0004)       /* ADC10_A Interrupt Flag for lower threshold of the Window comparator */
346
#define ADC10HIIFG_L           (0x0008)       /* ADC10_A Interrupt Flag for upper threshold of the Window comparator */
347
#define ADC10OVIFG_L           (0x0010)       /* ADC10_A ADC10MEM overflow Interrupt Flag */
348
#define ADC10TOVIFG_L          (0x0020)       /* ADC10_A conversion-time-overflow Interrupt Flag */
349
 
350
/* ADC10IFG Interrupt Flag Bits */
351
 
352
/* ADC10IV Definitions */
353
#define ADC10IV_NONE           (0x0000)       /* No Interrupt pending */
354
#define ADC10IV_ADC10OVIFG     (0x0002)       /* ADC10OVIFG */
355
#define ADC10IV_ADC10TOVIFG    (0x0004)       /* ADC10TOVIFG */
356
#define ADC10IV_ADC10HIIFG     (0x0006)       /* ADC10HIIFG */
357
#define ADC10IV_ADC10LOIFG     (0x0008)       /* ADC10LOIFG */
358
#define ADC10IV_ADC10INIFG     (0x000A)       /* ADC10INIFG */
359
#define ADC10IV_ADC10IFG       (0x000C)       /* ADC10IFG */
360
 
361
/*************************************************************
362
* CRC Module
363
*************************************************************/
364
#define __MSP430_HAS_CRC__                    /* Definition to show that Module is available */
365
#define __MSP430_BASEADDRESS_CRC__ 0x0150
366
 
367
SFR_16BIT(CRCDI);                             /* CRC Data In Register */
368
SFR_8BIT(CRCDI_L);                            /* CRC Data In Register */
369
SFR_8BIT(CRCDI_H);                            /* CRC Data In Register */
370
SFR_16BIT(CRCDIRB);                           /* CRC data in reverse byte Register */
371
SFR_8BIT(CRCDIRB_L);                          /* CRC data in reverse byte Register */
372
SFR_8BIT(CRCDIRB_H);                          /* CRC data in reverse byte Register */
373
SFR_16BIT(CRCINIRES);                         /* CRC Initialisation Register and Result Register */
374
SFR_8BIT(CRCINIRES_L);                        /* CRC Initialisation Register and Result Register */
375
SFR_8BIT(CRCINIRES_H);                        /* CRC Initialisation Register and Result Register */
376
SFR_16BIT(CRCRESR);                           /* CRC reverse result Register */
377
SFR_8BIT(CRCRESR_L);                          /* CRC reverse result Register */
378
SFR_8BIT(CRCRESR_H);                          /* CRC reverse result Register */
379
 
380
/************************************************************
381
* DMA_X
382
************************************************************/
383
#define __MSP430_HAS_DMAX_3__                 /* Definition to show that Module is available */
384
#define __MSP430_BASEADDRESS_DMAX_3__ 0x0500
385
 
386
SFR_16BIT(DMACTL0);                           /* DMA Module Control 0 */
387
SFR_8BIT(DMACTL0_L);                          /* DMA Module Control 0 */
388
SFR_8BIT(DMACTL0_H);                          /* DMA Module Control 0 */
389
SFR_16BIT(DMACTL1);                           /* DMA Module Control 1 */
390
SFR_8BIT(DMACTL1_L);                          /* DMA Module Control 1 */
391
SFR_8BIT(DMACTL1_H);                          /* DMA Module Control 1 */
392
SFR_16BIT(DMACTL2);                           /* DMA Module Control 2 */
393
SFR_8BIT(DMACTL2_L);                          /* DMA Module Control 2 */
394
SFR_8BIT(DMACTL2_H);                          /* DMA Module Control 2 */
395
SFR_16BIT(DMACTL3);                           /* DMA Module Control 3 */
396
SFR_8BIT(DMACTL3_L);                          /* DMA Module Control 3 */
397
SFR_8BIT(DMACTL3_H);                          /* DMA Module Control 3 */
398
SFR_16BIT(DMACTL4);                           /* DMA Module Control 4 */
399
SFR_8BIT(DMACTL4_L);                          /* DMA Module Control 4 */
400
SFR_8BIT(DMACTL4_H);                          /* DMA Module Control 4 */
401
SFR_16BIT(DMAIV);                             /* DMA Interrupt Vector Word */
402
SFR_8BIT(DMAIV_L);                            /* DMA Interrupt Vector Word */
403
SFR_8BIT(DMAIV_H);                            /* DMA Interrupt Vector Word */
404
 
405
SFR_16BIT(DMA0CTL);                           /* DMA Channel 0 Control */
406
SFR_8BIT(DMA0CTL_L);                          /* DMA Channel 0 Control */
407
SFR_8BIT(DMA0CTL_H);                          /* DMA Channel 0 Control */
408
SFR_20BIT(DMA0SA);                            /* DMA Channel 0 Source Address */
409
SFR_16BIT(DMA0SAL);                           /* DMA Channel 0 Source Address */
410
SFR_20BIT(DMA0DA);                            /* DMA Channel 0 Destination Address */
411
SFR_16BIT(DMA0DAL);                           /* DMA Channel 0 Destination Address */
412
SFR_16BIT(DMA0SZ);                            /* DMA Channel 0 Transfer Size */
413
 
414
SFR_16BIT(DMA1CTL);                           /* DMA Channel 1 Control */
415
SFR_8BIT(DMA1CTL_L);                          /* DMA Channel 1 Control */
416
SFR_8BIT(DMA1CTL_H);                          /* DMA Channel 1 Control */
417
SFR_20BIT(DMA1SA);                            /* DMA Channel 1 Source Address */
418
SFR_16BIT(DMA1SAL);                           /* DMA Channel 1 Source Address */
419
SFR_20BIT(DMA1DA);                            /* DMA Channel 1 Destination Address */
420
SFR_16BIT(DMA1DAL);                           /* DMA Channel 1 Destination Address */
421
SFR_16BIT(DMA1SZ);                            /* DMA Channel 1 Transfer Size */
422
 
423
SFR_16BIT(DMA2CTL);                           /* DMA Channel 2 Control */
424
SFR_8BIT(DMA2CTL_L);                          /* DMA Channel 2 Control */
425
SFR_8BIT(DMA2CTL_H);                          /* DMA Channel 2 Control */
426
SFR_20BIT(DMA2SA);                            /* DMA Channel 2 Source Address */
427
SFR_16BIT(DMA2SAL);                           /* DMA Channel 2 Source Address */
428
SFR_20BIT(DMA2DA);                            /* DMA Channel 2 Destination Address */
429
SFR_16BIT(DMA2DAL);                           /* DMA Channel 2 Destination Address */
430
SFR_16BIT(DMA2SZ);                            /* DMA Channel 2 Transfer Size */
431
 
432
/* DMACTL0 Control Bits */
433
#define DMA0TSEL0              (0x0001)       /* DMA channel 0 transfer select bit 0 */
434
#define DMA0TSEL1              (0x0002)       /* DMA channel 0 transfer select bit 1 */
435
#define DMA0TSEL2              (0x0004)       /* DMA channel 0 transfer select bit 2 */
436
#define DMA0TSEL3              (0x0008)       /* DMA channel 0 transfer select bit 3 */
437
#define DMA0TSEL4              (0x0010)       /* DMA channel 0 transfer select bit 4 */
438
#define DMA1TSEL0              (0x0100)       /* DMA channel 1 transfer select bit 0 */
439
#define DMA1TSEL1              (0x0200)       /* DMA channel 1 transfer select bit 1 */
440
#define DMA1TSEL2              (0x0400)       /* DMA channel 1 transfer select bit 2 */
441
#define DMA1TSEL3              (0x0800)       /* DMA channel 1 transfer select bit 3 */
442
#define DMA1TSEL4              (0x1000)       /* DMA channel 1 transfer select bit 4 */
443
 
444
/* DMACTL0 Control Bits */
445
#define DMA0TSEL0_L            (0x0001)       /* DMA channel 0 transfer select bit 0 */
446
#define DMA0TSEL1_L            (0x0002)       /* DMA channel 0 transfer select bit 1 */
447
#define DMA0TSEL2_L            (0x0004)       /* DMA channel 0 transfer select bit 2 */
448
#define DMA0TSEL3_L            (0x0008)       /* DMA channel 0 transfer select bit 3 */
449
#define DMA0TSEL4_L            (0x0010)       /* DMA channel 0 transfer select bit 4 */
450
 
451
/* DMACTL0 Control Bits */
452
#define DMA1TSEL0_H            (0x0001)       /* DMA channel 1 transfer select bit 0 */
453
#define DMA1TSEL1_H            (0x0002)       /* DMA channel 1 transfer select bit 1 */
454
#define DMA1TSEL2_H            (0x0004)       /* DMA channel 1 transfer select bit 2 */
455
#define DMA1TSEL3_H            (0x0008)       /* DMA channel 1 transfer select bit 3 */
456
#define DMA1TSEL4_H            (0x0010)       /* DMA channel 1 transfer select bit 4 */
457
 
458
/* DMACTL01 Control Bits */
459
#define DMA2TSEL0              (0x0001)       /* DMA channel 2 transfer select bit 0 */
460
#define DMA2TSEL1              (0x0002)       /* DMA channel 2 transfer select bit 1 */
461
#define DMA2TSEL2              (0x0004)       /* DMA channel 2 transfer select bit 2 */
462
#define DMA2TSEL3              (0x0008)       /* DMA channel 2 transfer select bit 3 */
463
#define DMA2TSEL4              (0x0010)       /* DMA channel 2 transfer select bit 4 */
464
 
465
/* DMACTL01 Control Bits */
466
#define DMA2TSEL0_L            (0x0001)       /* DMA channel 2 transfer select bit 0 */
467
#define DMA2TSEL1_L            (0x0002)       /* DMA channel 2 transfer select bit 1 */
468
#define DMA2TSEL2_L            (0x0004)       /* DMA channel 2 transfer select bit 2 */
469
#define DMA2TSEL3_L            (0x0008)       /* DMA channel 2 transfer select bit 3 */
470
#define DMA2TSEL4_L            (0x0010)       /* DMA channel 2 transfer select bit 4 */
471
 
472
/* DMACTL01 Control Bits */
473
 
474
/* DMACTL4 Control Bits */
475
#define ENNMI                  (0x0001)       /* Enable NMI interruption of DMA */
476
#define ROUNDROBIN             (0x0002)       /* Round-Robin DMA channel priorities */
477
#define DMARMWDIS              (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
478
 
479
/* DMACTL4 Control Bits */
480
#define ENNMI_L                (0x0001)       /* Enable NMI interruption of DMA */
481
#define ROUNDROBIN_L           (0x0002)       /* Round-Robin DMA channel priorities */
482
#define DMARMWDIS_L            (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
483
 
484
/* DMACTL4 Control Bits */
485
 
486
/* DMAxCTL Control Bits */
487
#define DMAREQ                 (0x0001)       /* Initiate DMA transfer with DMATSEL */
488
#define DMAABORT               (0x0002)       /* DMA transfer aborted by NMI */
489
#define DMAIE                  (0x0004)       /* DMA interrupt enable */
490
#define DMAIFG                 (0x0008)       /* DMA interrupt flag */
491
#define DMAEN                  (0x0010)       /* DMA enable */
492
#define DMALEVEL               (0x0020)       /* DMA level sensitive trigger select */
493
#define DMASRCBYTE             (0x0040)       /* DMA source byte */
494
#define DMADSTBYTE             (0x0080)       /* DMA destination byte */
495
#define DMASRCINCR0            (0x0100)       /* DMA source increment bit 0 */
496
#define DMASRCINCR1            (0x0200)       /* DMA source increment bit 1 */
497
#define DMADSTINCR0            (0x0400)       /* DMA destination increment bit 0 */
498
#define DMADSTINCR1            (0x0800)       /* DMA destination increment bit 1 */
499
#define DMADT0                 (0x1000)       /* DMA transfer mode bit 0 */
500
#define DMADT1                 (0x2000)       /* DMA transfer mode bit 1 */
501
#define DMADT2                 (0x4000)       /* DMA transfer mode bit 2 */
502
 
503
/* DMAxCTL Control Bits */
504
#define DMAREQ_L               (0x0001)       /* Initiate DMA transfer with DMATSEL */
505
#define DMAABORT_L             (0x0002)       /* DMA transfer aborted by NMI */
506
#define DMAIE_L                (0x0004)       /* DMA interrupt enable */
507
#define DMAIFG_L               (0x0008)       /* DMA interrupt flag */
508
#define DMAEN_L                (0x0010)       /* DMA enable */
509
#define DMALEVEL_L             (0x0020)       /* DMA level sensitive trigger select */
510
#define DMASRCBYTE_L           (0x0040)       /* DMA source byte */
511
#define DMADSTBYTE_L           (0x0080)       /* DMA destination byte */
512
 
513
/* DMAxCTL Control Bits */
514
#define DMASRCINCR0_H          (0x0001)       /* DMA source increment bit 0 */
515
#define DMASRCINCR1_H          (0x0002)       /* DMA source increment bit 1 */
516
#define DMADSTINCR0_H          (0x0004)       /* DMA destination increment bit 0 */
517
#define DMADSTINCR1_H          (0x0008)       /* DMA destination increment bit 1 */
518
#define DMADT0_H               (0x0010)       /* DMA transfer mode bit 0 */
519
#define DMADT1_H               (0x0020)       /* DMA transfer mode bit 1 */
520
#define DMADT2_H               (0x0040)       /* DMA transfer mode bit 2 */
521
 
522
#define DMASWDW                (0*0x0040u)    /* DMA transfer: source word to destination word */
523
#define DMASBDW                (1*0x0040u)    /* DMA transfer: source byte to destination word */
524
#define DMASWDB                (2*0x0040u)    /* DMA transfer: source word to destination byte */
525
#define DMASBDB                (3*0x0040u)    /* DMA transfer: source byte to destination byte */
526
 
527
#define DMASRCINCR_0           (0*0x0100u)    /* DMA source increment 0: source address unchanged */
528
#define DMASRCINCR_1           (1*0x0100u)    /* DMA source increment 1: source address unchanged */
529
#define DMASRCINCR_2           (2*0x0100u)    /* DMA source increment 2: source address decremented */
530
#define DMASRCINCR_3           (3*0x0100u)    /* DMA source increment 3: source address incremented */
531
 
532
#define DMADSTINCR_0           (0*0x0400u)    /* DMA destination increment 0: destination address unchanged */
533
#define DMADSTINCR_1           (1*0x0400u)    /* DMA destination increment 1: destination address unchanged */
534
#define DMADSTINCR_2           (2*0x0400u)    /* DMA destination increment 2: destination address decremented */
535
#define DMADSTINCR_3           (3*0x0400u)    /* DMA destination increment 3: destination address incremented */
536
 
537
#define DMADT_0                (0*0x1000u)    /* DMA transfer mode 0: Single transfer */
538
#define DMADT_1                (1*0x1000u)    /* DMA transfer mode 1: Block transfer */
539
#define DMADT_2                (2*0x1000u)    /* DMA transfer mode 2: Burst-Block transfer */
540
#define DMADT_3                (3*0x1000u)    /* DMA transfer mode 3: Burst-Block transfer */
541
#define DMADT_4                (4*0x1000u)    /* DMA transfer mode 4: Repeated Single transfer */
542
#define DMADT_5                (5*0x1000u)    /* DMA transfer mode 5: Repeated Block transfer */
543
#define DMADT_6                (6*0x1000u)    /* DMA transfer mode 6: Repeated Burst-Block transfer */
544
#define DMADT_7                (7*0x1000u)    /* DMA transfer mode 7: Repeated Burst-Block transfer */
545
 
546
/* DMAIV Definitions */
547
#define DMAIV_NONE             (0x0000)       /* No Interrupt pending */
548
#define DMAIV_DMA0IFG          (0x0002)       /* DMA0IFG*/
549
#define DMAIV_DMA1IFG          (0x0004)       /* DMA1IFG*/
550
#define DMAIV_DMA2IFG          (0x0006)       /* DMA2IFG*/
551
 
552
#define DMA0TSEL_0             (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
553
#define DMA0TSEL_1             (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
554
#define DMA0TSEL_2             (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
555
#define DMA0TSEL_3             (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
556
#define DMA0TSEL_4             (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
557
#define DMA0TSEL_5             (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
558
#define DMA0TSEL_6             (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
559
#define DMA0TSEL_7             (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
560
#define DMA0TSEL_8             (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
561
#define DMA0TSEL_9             (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
562
#define DMA0TSEL_10            (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
563
#define DMA0TSEL_11            (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
564
#define DMA0TSEL_12            (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
565
#define DMA0TSEL_13            (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
566
#define DMA0TSEL_14            (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
567
#define DMA0TSEL_15            (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
568
#define DMA0TSEL_16            (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
569
#define DMA0TSEL_17            (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
570
#define DMA0TSEL_18            (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
571
#define DMA0TSEL_19            (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
572
#define DMA0TSEL_20            (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
573
#define DMA0TSEL_21            (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
574
#define DMA0TSEL_22            (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
575
#define DMA0TSEL_23            (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
576
#define DMA0TSEL_24            (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
577
#define DMA0TSEL_25            (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
578
#define DMA0TSEL_26            (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
579
#define DMA0TSEL_27            (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
580
#define DMA0TSEL_28            (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
581
#define DMA0TSEL_29            (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
582
#define DMA0TSEL_30            (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
583
#define DMA0TSEL_31            (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
584
 
585
#define DMA1TSEL_0             (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
586
#define DMA1TSEL_1             (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
587
#define DMA1TSEL_2             (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
588
#define DMA1TSEL_3             (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
589
#define DMA1TSEL_4             (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
590
#define DMA1TSEL_5             (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
591
#define DMA1TSEL_6             (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
592
#define DMA1TSEL_7             (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
593
#define DMA1TSEL_8             (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
594
#define DMA1TSEL_9             (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
595
#define DMA1TSEL_10            (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
596
#define DMA1TSEL_11            (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
597
#define DMA1TSEL_12            (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
598
#define DMA1TSEL_13            (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
599
#define DMA1TSEL_14            (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
600
#define DMA1TSEL_15            (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
601
#define DMA1TSEL_16            (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
602
#define DMA1TSEL_17            (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
603
#define DMA1TSEL_18            (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
604
#define DMA1TSEL_19            (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
605
#define DMA1TSEL_20            (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
606
#define DMA1TSEL_21            (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
607
#define DMA1TSEL_22            (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
608
#define DMA1TSEL_23            (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
609
#define DMA1TSEL_24            (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
610
#define DMA1TSEL_25            (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
611
#define DMA1TSEL_26            (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
612
#define DMA1TSEL_27            (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
613
#define DMA1TSEL_28            (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
614
#define DMA1TSEL_29            (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
615
#define DMA1TSEL_30            (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
616
#define DMA1TSEL_31            (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
617
 
618
#define DMA2TSEL_0             (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
619
#define DMA2TSEL_1             (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
620
#define DMA2TSEL_2             (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
621
#define DMA2TSEL_3             (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
622
#define DMA2TSEL_4             (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
623
#define DMA2TSEL_5             (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
624
#define DMA2TSEL_6             (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
625
#define DMA2TSEL_7             (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
626
#define DMA2TSEL_8             (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
627
#define DMA2TSEL_9             (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
628
#define DMA2TSEL_10            (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
629
#define DMA2TSEL_11            (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
630
#define DMA2TSEL_12            (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
631
#define DMA2TSEL_13            (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
632
#define DMA2TSEL_14            (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
633
#define DMA2TSEL_15            (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
634
#define DMA2TSEL_16            (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
635
#define DMA2TSEL_17            (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
636
#define DMA2TSEL_18            (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
637
#define DMA2TSEL_19            (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
638
#define DMA2TSEL_20            (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
639
#define DMA2TSEL_21            (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
640
#define DMA2TSEL_22            (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
641
#define DMA2TSEL_23            (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
642
#define DMA2TSEL_24            (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
643
#define DMA2TSEL_25            (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
644
#define DMA2TSEL_26            (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
645
#define DMA2TSEL_27            (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
646
#define DMA2TSEL_28            (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
647
#define DMA2TSEL_29            (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
648
#define DMA2TSEL_30            (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
649
#define DMA2TSEL_31            (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
650
 
651
#define DMA0TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
652
#define DMA0TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
653
#define DMA0TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
654
#define DMA0TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
655
#define DMA0TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
656
#define DMA0TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 0 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
657
#define DMA0TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 0 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
658
#define DMA0TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 0 transfer select 7:  TimerB (TB0CCR0.IFG) */
659
#define DMA0TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 0 transfer select 8:  TimerB (TB0CCR2.IFG) */
660
#define DMA0TSEL__RES9         (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
661
#define DMA0TSEL__RES10        (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
662
#define DMA0TSEL__RES11        (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
663
#define DMA0TSEL__RES12        (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
664
#define DMA0TSEL__RES13        (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
665
#define DMA0TSEL__RES14        (14*0x0001u)   /* DMA channel 0 transfer select 14: Reserved */
666
#define DMA0TSEL__RES15        (15*0x0001u)   /* DMA channel 0 transfer select 15: Reserved */
667
#define DMA0TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
668
#define DMA0TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
669
#define DMA0TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
670
#define DMA0TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
671
#define DMA0TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 0 transfer select 20: USCIA1 receive */
672
#define DMA0TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 0 transfer select 21: USCIA1 transmit */
673
#define DMA0TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 0 transfer select 22: USCIB1 receive */
674
#define DMA0TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 0 transfer select 23: USCIB1 transmit */
675
#define DMA0TSEL__ADC10IFG     (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC10IFGx */
676
#define DMA0TSEL__RES25        (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
677
#define DMA0TSEL__RES26        (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
678
#define DMA0TSEL__RES27        (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
679
#define DMA0TSEL__RES28        (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
680
#define DMA0TSEL__MPY          (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
681
#define DMA0TSEL__DMA2IFG      (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
682
#define DMA0TSEL__DMAE0        (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
683
 
684
#define DMA1TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
685
#define DMA1TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
686
#define DMA1TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
687
#define DMA1TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
688
#define DMA1TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
689
#define DMA1TSEL__TA2CCR0      (5*0x0100u)    /* DMA channel 1 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
690
#define DMA1TSEL__TA2CCR2      (6*0x0100u)    /* DMA channel 1 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
691
#define DMA1TSEL__TB0CCR0      (7*0x0100u)    /* DMA channel 1 transfer select 7:  TimerB (TB0CCR0.IFG) */
692
#define DMA1TSEL__TB0CCR2      (8*0x0100u)    /* DMA channel 1 transfer select 8:  TimerB (TB0CCR2.IFG) */
693
#define DMA1TSEL__RES9         (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
694
#define DMA1TSEL__RES10        (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
695
#define DMA1TSEL__RES11        (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
696
#define DMA1TSEL__RES12        (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
697
#define DMA1TSEL__RES13        (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
698
#define DMA1TSEL__RES14        (14*0x0100u)   /* DMA channel 1 transfer select 14: Reserved */
699
#define DMA1TSEL__RES15        (15*0x0100u)   /* DMA channel 1 transfer select 15: Reserved */
700
#define DMA1TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
701
#define DMA1TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
702
#define DMA1TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
703
#define DMA1TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
704
#define DMA1TSEL__USCIA1RX     (20*0x0100u)   /* DMA channel 1 transfer select 20: USCIA1 receive */
705
#define DMA1TSEL__USCIA1TX     (21*0x0100u)   /* DMA channel 1 transfer select 21: USCIA1 transmit */
706
#define DMA1TSEL__USCIB1RX     (22*0x0100u)   /* DMA channel 1 transfer select 22: USCIB1 receive */
707
#define DMA1TSEL__USCIB1TX     (23*0x0100u)   /* DMA channel 1 transfer select 23: USCIB1 transmit */
708
#define DMA1TSEL__ADC10IFG     (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC10IFGx */
709
#define DMA1TSEL__RES25        (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
710
#define DMA1TSEL__RES26        (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
711
#define DMA1TSEL__RES27        (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
712
#define DMA1TSEL__RES28        (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
713
#define DMA1TSEL__MPY          (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
714
#define DMA1TSEL__DMA0IFG      (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
715
#define DMA1TSEL__DMAE0        (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
716
 
717
#define DMA2TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
718
#define DMA2TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
719
#define DMA2TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
720
#define DMA2TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
721
#define DMA2TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
722
#define DMA2TSEL__TA2CCR0      (5*0x0001u)    /* DMA channel 2 transfer select 5:  Timer2_A (TA2CCR0.IFG) */
723
#define DMA2TSEL__TA2CCR2      (6*0x0001u)    /* DMA channel 2 transfer select 6:  Timer2_A (TA2CCR2.IFG) */
724
#define DMA2TSEL__TB0CCR0      (7*0x0001u)    /* DMA channel 2 transfer select 7:  TimerB (TB0CCR0.IFG) */
725
#define DMA2TSEL__TB0CCR2      (8*0x0001u)    /* DMA channel 2 transfer select 8:  TimerB (TB0CCR2.IFG) */
726
#define DMA2TSEL__RES9         (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
727
#define DMA2TSEL__RES10        (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
728
#define DMA2TSEL__RES11        (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
729
#define DMA2TSEL__RES12        (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
730
#define DMA2TSEL__RES13        (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
731
#define DMA2TSEL__RES14        (14*0x0001u)   /* DMA channel 2 transfer select 14: Reserved */
732
#define DMA2TSEL__RES15        (15*0x0001u)   /* DMA channel 2 transfer select 15: Reserved */
733
#define DMA2TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
734
#define DMA2TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
735
#define DMA2TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
736
#define DMA2TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
737
#define DMA2TSEL__USCIA1RX     (20*0x0001u)   /* DMA channel 2 transfer select 20: USCIA1 receive */
738
#define DMA2TSEL__USCIA1TX     (21*0x0001u)   /* DMA channel 2 transfer select 21: USCIA1 transmit */
739
#define DMA2TSEL__USCIB1RX     (22*0x0001u)   /* DMA channel 2 transfer select 22: USCIB1 receive */
740
#define DMA2TSEL__USCIB1TX     (23*0x0001u)   /* DMA channel 2 transfer select 23: USCIB1 transmit */
741
#define DMA2TSEL__ADC10IFG     (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC10IFGx */
742
#define DMA2TSEL__RES25        (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
743
#define DMA2TSEL__RES26        (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
744
#define DMA2TSEL__RES27        (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
745
#define DMA2TSEL__RES28        (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
746
#define DMA2TSEL__MPY          (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
747
#define DMA2TSEL__DMA1IFG      (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
748
#define DMA2TSEL__DMAE0        (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
749
 
750
/*************************************************************
751
* Flash Memory
752
*************************************************************/
753
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
754
#define __MSP430_BASEADDRESS_FLASH__ 0x0140
755
 
756
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
757
SFR_8BIT(FCTL1_L);                            /* FLASH Control 1 */
758
SFR_8BIT(FCTL1_H);                            /* FLASH Control 1 */
759
//sfrbw    FCTL2               (0x0142)  /* FLASH Control 2 */
760
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
761
SFR_8BIT(FCTL3_L);                            /* FLASH Control 3 */
762
SFR_8BIT(FCTL3_H);                            /* FLASH Control 3 */
763
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
764
SFR_8BIT(FCTL4_L);                            /* FLASH Control 4 */
765
SFR_8BIT(FCTL4_H);                            /* FLASH Control 4 */
766
 
767
#define FRPW                   (0x9600)       /* Flash password returned by read */
768
#define FWPW                   (0xA500)       /* Flash password for write */
769
#define FXPW                   (0x3300)       /* for use with XOR instruction */
770
#define FRKEY                  (0x9600)       /* (legacy definition) Flash key returned by read */
771
#define FWKEY                  (0xA500)       /* (legacy definition) Flash key for write */
772
#define FXKEY                  (0x3300)       /* (legacy definition) for use with XOR instruction */
773
 
774
/* FCTL1 Control Bits */
775
//#define RESERVED            (0x0001)  /* Reserved */
776
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
777
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
778
//#define RESERVED            (0x0008)  /* Reserved */
779
//#define RESERVED            (0x0010)  /* Reserved */
780
#define SWRT                   (0x0020)       /* Smart Write enable */
781
#define WRT                    (0x0040)       /* Enable bit for Flash write */
782
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
783
 
784
/* FCTL1 Control Bits */
785
//#define RESERVED            (0x0001)  /* Reserved */
786
#define ERASE_L                (0x0002)       /* Enable bit for Flash segment erase */
787
#define MERAS_L                (0x0004)       /* Enable bit for Flash mass erase */
788
//#define RESERVED            (0x0008)  /* Reserved */
789
//#define RESERVED            (0x0010)  /* Reserved */
790
#define SWRT_L                 (0x0020)       /* Smart Write enable */
791
#define WRT_L                  (0x0040)       /* Enable bit for Flash write */
792
#define BLKWRT_L               (0x0080)       /* Enable bit for Flash segment write */
793
 
794
/* FCTL1 Control Bits */
795
//#define RESERVED            (0x0001)  /* Reserved */
796
//#define RESERVED            (0x0008)  /* Reserved */
797
//#define RESERVED            (0x0010)  /* Reserved */
798
 
799
/* FCTL3 Control Bits */
800
#define BUSY                   (0x0001)       /* Flash busy: 1 */
801
#define KEYV                   (0x0002)       /* Flash Key violation flag */
802
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
803
#define WAIT                   (0x0008)       /* Wait flag for segment write */
804
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
805
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
806
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
807
//#define RESERVED            (0x0080)  /* Reserved */
808
 
809
/* FCTL3 Control Bits */
810
#define BUSY_L                 (0x0001)       /* Flash busy: 1 */
811
#define KEYV_L                 (0x0002)       /* Flash Key violation flag */
812
#define ACCVIFG_L              (0x0004)       /* Flash Access violation flag */
813
#define WAIT_L                 (0x0008)       /* Wait flag for segment write */
814
#define LOCK_L                 (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
815
#define EMEX_L                 (0x0020)       /* Flash Emergency Exit */
816
#define LOCKA_L                (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
817
//#define RESERVED            (0x0080)  /* Reserved */
818
 
819
/* FCTL3 Control Bits */
820
//#define RESERVED            (0x0080)  /* Reserved */
821
 
822
/* FCTL4 Control Bits */
823
#define VPE                    (0x0001)       /* Voltage Changed during Program Error Flag */
824
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
825
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
826
#define LOCKINFO               (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
827
 
828
/* FCTL4 Control Bits */
829
#define VPE_L                  (0x0001)       /* Voltage Changed during Program Error Flag */
830
#define MGR0_L                 (0x0010)       /* Marginal read 0 mode. */
831
#define MGR1_L                 (0x0020)       /* Marginal read 1 mode. */
832
#define LOCKINFO_L             (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
833
 
834
/* FCTL4 Control Bits */
835
 
836
/************************************************************
837
* HARDWARE MULTIPLIER 32Bit
838
************************************************************/
839
#define __MSP430_HAS_MPY32__                  /* Definition to show that Module is available */
840
#define __MSP430_BASEADDRESS_MPY32__ 0x04C0
841
 
842
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
843
SFR_8BIT(MPY_L);                              /* Multiply Unsigned/Operand 1 */
844
SFR_8BIT(MPY_H);                              /* Multiply Unsigned/Operand 1 */
845
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
846
SFR_8BIT(MPYS_L);                             /* Multiply Signed/Operand 1 */
847
SFR_8BIT(MPYS_H);                             /* Multiply Signed/Operand 1 */
848
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
849
SFR_8BIT(MAC_L);                              /* Multiply Unsigned and Accumulate/Operand 1 */
850
SFR_8BIT(MAC_H);                              /* Multiply Unsigned and Accumulate/Operand 1 */
851
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
852
SFR_8BIT(MACS_L);                             /* Multiply Signed and Accumulate/Operand 1 */
853
SFR_8BIT(MACS_H);                             /* Multiply Signed and Accumulate/Operand 1 */
854
SFR_16BIT(OP2);                               /* Operand 2 */
855
SFR_8BIT(OP2_L);                              /* Operand 2 */
856
SFR_8BIT(OP2_H);                              /* Operand 2 */
857
SFR_16BIT(RESLO);                             /* Result Low Word */
858
SFR_8BIT(RESLO_L);                            /* Result Low Word */
859
SFR_8BIT(RESLO_H);                            /* Result Low Word */
860
SFR_16BIT(RESHI);                             /* Result High Word */
861
SFR_8BIT(RESHI_L);                            /* Result High Word */
862
SFR_8BIT(RESHI_H);                            /* Result High Word */
863
SFR_16BIT(SUMEXT);                            /* Sum Extend */
864
SFR_8BIT(SUMEXT_L);                           /* Sum Extend */
865
SFR_8BIT(SUMEXT_H);                           /* Sum Extend */
866
 
867
SFR_16BIT(MPY32L);                            /* 32-bit operand 1 - multiply - low word */
868
SFR_8BIT(MPY32L_L);                           /* 32-bit operand 1 - multiply - low word */
869
SFR_8BIT(MPY32L_H);                           /* 32-bit operand 1 - multiply - low word */
870
SFR_16BIT(MPY32H);                            /* 32-bit operand 1 - multiply - high word */
871
SFR_8BIT(MPY32H_L);                           /* 32-bit operand 1 - multiply - high word */
872
SFR_8BIT(MPY32H_H);                           /* 32-bit operand 1 - multiply - high word */
873
SFR_16BIT(MPYS32L);                           /* 32-bit operand 1 - signed multiply - low word */
874
SFR_8BIT(MPYS32L_L);                          /* 32-bit operand 1 - signed multiply - low word */
875
SFR_8BIT(MPYS32L_H);                          /* 32-bit operand 1 - signed multiply - low word */
876
SFR_16BIT(MPYS32H);                           /* 32-bit operand 1 - signed multiply - high word */
877
SFR_8BIT(MPYS32H_L);                          /* 32-bit operand 1 - signed multiply - high word */
878
SFR_8BIT(MPYS32H_H);                          /* 32-bit operand 1 - signed multiply - high word */
879
SFR_16BIT(MAC32L);                            /* 32-bit operand 1 - multiply accumulate - low word */
880
SFR_8BIT(MAC32L_L);                           /* 32-bit operand 1 - multiply accumulate - low word */
881
SFR_8BIT(MAC32L_H);                           /* 32-bit operand 1 - multiply accumulate - low word */
882
SFR_16BIT(MAC32H);                            /* 32-bit operand 1 - multiply accumulate - high word */
883
SFR_8BIT(MAC32H_L);                           /* 32-bit operand 1 - multiply accumulate - high word */
884
SFR_8BIT(MAC32H_H);                           /* 32-bit operand 1 - multiply accumulate - high word */
885
SFR_16BIT(MACS32L);                           /* 32-bit operand 1 - signed multiply accumulate - low word */
886
SFR_8BIT(MACS32L_L);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
887
SFR_8BIT(MACS32L_H);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
888
SFR_16BIT(MACS32H);                           /* 32-bit operand 1 - signed multiply accumulate - high word */
889
SFR_8BIT(MACS32H_L);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
890
SFR_8BIT(MACS32H_H);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
891
SFR_16BIT(OP2L);                              /* 32-bit operand 2 - low word */
892
SFR_8BIT(OP2L_L);                             /* 32-bit operand 2 - low word */
893
SFR_8BIT(OP2L_H);                             /* 32-bit operand 2 - low word */
894
SFR_16BIT(OP2H);                              /* 32-bit operand 2 - high word */
895
SFR_8BIT(OP2H_L);                             /* 32-bit operand 2 - high word */
896
SFR_8BIT(OP2H_H);                             /* 32-bit operand 2 - high word */
897
SFR_16BIT(RES0);                              /* 32x32-bit result 0 - least significant word */
898
SFR_8BIT(RES0_L);                             /* 32x32-bit result 0 - least significant word */
899
SFR_8BIT(RES0_H);                             /* 32x32-bit result 0 - least significant word */
900
SFR_16BIT(RES1);                              /* 32x32-bit result 1 */
901
SFR_8BIT(RES1_L);                             /* 32x32-bit result 1 */
902
SFR_8BIT(RES1_H);                             /* 32x32-bit result 1 */
903
SFR_16BIT(RES2);                              /* 32x32-bit result 2 */
904
SFR_8BIT(RES2_L);                             /* 32x32-bit result 2 */
905
SFR_8BIT(RES2_H);                             /* 32x32-bit result 2 */
906
SFR_16BIT(RES3);                              /* 32x32-bit result 3 - most significant word */
907
SFR_8BIT(RES3_L);                             /* 32x32-bit result 3 - most significant word */
908
SFR_8BIT(RES3_H);                             /* 32x32-bit result 3 - most significant word */
909
SFR_16BIT(MPY32CTL0);                         /* MPY32 Control Register 0 */
910
SFR_8BIT(MPY32CTL0_L);                        /* MPY32 Control Register 0 */
911
SFR_8BIT(MPY32CTL0_H);                        /* MPY32 Control Register 0 */
912
 
913
#define MPY_B                  MPY_L          /* Multiply Unsigned/Operand 1 (Byte Access) */
914
#define MPYS_B                 MPYS_L         /* Multiply Signed/Operand 1 (Byte Access) */
915
#define MAC_B                  MAC_L          /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
916
#define MACS_B                 MACS_L         /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
917
#define OP2_B                  OP2_L          /* Operand 2 (Byte Access) */
918
#define MPY32L_B               MPY32L_L       /* 32-bit operand 1 - multiply - low word (Byte Access) */
919
#define MPY32H_B               MPY32H_L       /* 32-bit operand 1 - multiply - high word (Byte Access) */
920
#define MPYS32L_B              MPYS32L_L      /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
921
#define MPYS32H_B              MPYS32H_L      /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
922
#define MAC32L_B               MAC32L_L       /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
923
#define MAC32H_B               MAC32H_L       /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
924
#define MACS32L_B              MACS32L_L      /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
925
#define MACS32H_B              MACS32H_L      /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
926
#define OP2L_B                 OP2L_L         /* 32-bit operand 2 - low word (Byte Access) */
927
#define OP2H_B                 OP2H_L         /* 32-bit operand 2 - high word (Byte Access) */
928
 
929
/* MPY32CTL0 Control Bits */
930
#define MPYC                   (0x0001)       /* Carry of the multiplier */
931
//#define RESERVED            (0x0002)  /* Reserved */
932
#define MPYFRAC                (0x0004)       /* Fractional mode */
933
#define MPYSAT                 (0x0008)       /* Saturation mode */
934
#define MPYM0                  (0x0010)       /* Multiplier mode Bit:0 */
935
#define MPYM1                  (0x0020)       /* Multiplier mode Bit:1 */
936
#define OP1_32                 (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
937
#define OP2_32                 (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
938
#define MPYDLYWRTEN            (0x0100)       /* Delayed write enable */
939
#define MPYDLY32               (0x0200)       /* Delayed write mode */
940
 
941
/* MPY32CTL0 Control Bits */
942
#define MPYC_L                 (0x0001)       /* Carry of the multiplier */
943
//#define RESERVED            (0x0002)  /* Reserved */
944
#define MPYFRAC_L              (0x0004)       /* Fractional mode */
945
#define MPYSAT_L               (0x0008)       /* Saturation mode */
946
#define MPYM0_L                (0x0010)       /* Multiplier mode Bit:0 */
947
#define MPYM1_L                (0x0020)       /* Multiplier mode Bit:1 */
948
#define OP1_32_L               (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
949
#define OP2_32_L               (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
950
 
951
/* MPY32CTL0 Control Bits */
952
//#define RESERVED            (0x0002)  /* Reserved */
953
#define MPYDLYWRTEN_H          (0x0001)       /* Delayed write enable */
954
#define MPYDLY32_H             (0x0002)       /* Delayed write mode */
955
 
956
#define MPYM_0                 (0x0000)       /* Multiplier mode: MPY */
957
#define MPYM_1                 (0x0010)       /* Multiplier mode: MPYS */
958
#define MPYM_2                 (0x0020)       /* Multiplier mode: MAC */
959
#define MPYM_3                 (0x0030)       /* Multiplier mode: MACS */
960
#define MPYM__MPY              (0x0000)       /* Multiplier mode: MPY */
961
#define MPYM__MPYS             (0x0010)       /* Multiplier mode: MPYS */
962
#define MPYM__MAC              (0x0020)       /* Multiplier mode: MAC */
963
#define MPYM__MACS             (0x0030)       /* Multiplier mode: MACS */
964
 
965
/************************************************************
966
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
967
************************************************************/
968
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
969
#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200
970
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
971
#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200
972
#define __MSP430_HAS_PORTA_R__                /* Definition to show that Module is available */
973
#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200
974
 
975
SFR_16BIT(PAIN);                              /* Port A Input */
976
SFR_8BIT(PAIN_L);                             /* Port A Input */
977
SFR_8BIT(PAIN_H);                             /* Port A Input */
978
SFR_16BIT(PAOUT);                             /* Port A Output */
979
SFR_8BIT(PAOUT_L);                            /* Port A Output */
980
SFR_8BIT(PAOUT_H);                            /* Port A Output */
981
SFR_16BIT(PADIR);                             /* Port A Direction */
982
SFR_8BIT(PADIR_L);                            /* Port A Direction */
983
SFR_8BIT(PADIR_H);                            /* Port A Direction */
984
SFR_16BIT(PAREN);                             /* Port A Resistor Enable */
985
SFR_8BIT(PAREN_L);                            /* Port A Resistor Enable */
986
SFR_8BIT(PAREN_H);                            /* Port A Resistor Enable */
987
SFR_16BIT(PADS);                              /* Port A Resistor Drive Strenght */
988
SFR_8BIT(PADS_L);                             /* Port A Resistor Drive Strenght */
989
SFR_8BIT(PADS_H);                             /* Port A Resistor Drive Strenght */
990
SFR_16BIT(PASEL);                             /* Port A Selection */
991
SFR_8BIT(PASEL_L);                            /* Port A Selection */
992
SFR_8BIT(PASEL_H);                            /* Port A Selection */
993
SFR_16BIT(PAIES);                             /* Port A Interrupt Edge Select */
994
SFR_8BIT(PAIES_L);                            /* Port A Interrupt Edge Select */
995
SFR_8BIT(PAIES_H);                            /* Port A Interrupt Edge Select */
996
SFR_16BIT(PAIE);                              /* Port A Interrupt Enable */
997
SFR_8BIT(PAIE_L);                             /* Port A Interrupt Enable */
998
SFR_8BIT(PAIE_H);                             /* Port A Interrupt Enable */
999
SFR_16BIT(PAIFG);                             /* Port A Interrupt Flag */
1000
SFR_8BIT(PAIFG_L);                            /* Port A Interrupt Flag */
1001
SFR_8BIT(PAIFG_H);                            /* Port A Interrupt Flag */
1002
 
1003
 
1004
SFR_16BIT(P1IV);                              /* Port 1 Interrupt Vector Word */
1005
SFR_16BIT(P2IV);                              /* Port 2 Interrupt Vector Word */
1006
#define P1IN                   (PAIN_L)       /* Port 1 Input */
1007
#define P1OUT                  (PAOUT_L)      /* Port 1 Output */
1008
#define P1DIR                  (PADIR_L)      /* Port 1 Direction */
1009
#define P1REN                  (PAREN_L)      /* Port 1 Resistor Enable */
1010
#define P1DS                   (PADS_L)       /* Port 1 Resistor Drive Strenght */
1011
#define P1SEL                  (PASEL_L)      /* Port 1 Selection */
1012
#define P1IES                  (PAIES_L)      /* Port 1 Interrupt Edge Select */
1013
#define P1IE                   (PAIE_L)       /* Port 1 Interrupt Enable */
1014
#define P1IFG                  (PAIFG_L)      /* Port 1 Interrupt Flag */
1015
 
1016
//Definitions for P1IV
1017
#define P1IV_NONE              (0x0000)       /* No Interrupt pending */
1018
#define P1IV_P1IFG0            (0x0002)       /* P1IV P1IFG.0 */
1019
#define P1IV_P1IFG1            (0x0004)       /* P1IV P1IFG.1 */
1020
#define P1IV_P1IFG2            (0x0006)       /* P1IV P1IFG.2 */
1021
#define P1IV_P1IFG3            (0x0008)       /* P1IV P1IFG.3 */
1022
#define P1IV_P1IFG4            (0x000A)       /* P1IV P1IFG.4 */
1023
#define P1IV_P1IFG5            (0x000C)       /* P1IV P1IFG.5 */
1024
#define P1IV_P1IFG6            (0x000E)       /* P1IV P1IFG.6 */
1025
#define P1IV_P1IFG7            (0x0010)       /* P1IV P1IFG.7 */
1026
 
1027
#define P2IN                   (PAIN_H)       /* Port 2 Input */
1028
#define P2OUT                  (PAOUT_H)      /* Port 2 Output */
1029
#define P2DIR                  (PADIR_H)      /* Port 2 Direction */
1030
#define P2REN                  (PAREN_H)      /* Port 2 Resistor Enable */
1031
#define P2DS                   (PADS_H)       /* Port 2 Resistor Drive Strenght */
1032
#define P2SEL                  (PASEL_H)      /* Port 2 Selection */
1033
#define P2IES                  (PAIES_H)      /* Port 2 Interrupt Edge Select */
1034
#define P2IE                   (PAIE_H)       /* Port 2 Interrupt Enable */
1035
#define P2IFG                  (PAIFG_H)      /* Port 2 Interrupt Flag */
1036
 
1037
//Definitions for P2IV
1038
#define P2IV_NONE              (0x0000)       /* No Interrupt pending */
1039
#define P2IV_P2IFG0            (0x0002)       /* P2IV P2IFG.0 */
1040
#define P2IV_P2IFG1            (0x0004)       /* P2IV P2IFG.1 */
1041
#define P2IV_P2IFG2            (0x0006)       /* P2IV P2IFG.2 */
1042
#define P2IV_P2IFG3            (0x0008)       /* P2IV P2IFG.3 */
1043
#define P2IV_P2IFG4            (0x000A)       /* P2IV P2IFG.4 */
1044
#define P2IV_P2IFG5            (0x000C)       /* P2IV P2IFG.5 */
1045
#define P2IV_P2IFG6            (0x000E)       /* P2IV P2IFG.6 */
1046
#define P2IV_P2IFG7            (0x0010)       /* P2IV P2IFG.7 */
1047
 
1048
 
1049
/************************************************************
1050
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
1051
************************************************************/
1052
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
1053
#define __MSP430_BASEADDRESS_PORT3_R__ 0x0220
1054
#define __MSP430_HAS_PORT4_R__                /* Definition to show that Module is available */
1055
#define __MSP430_BASEADDRESS_PORT4_R__ 0x0220
1056
#define __MSP430_HAS_PORTB_R__                /* Definition to show that Module is available */
1057
#define __MSP430_BASEADDRESS_PORTB_R__ 0x0220
1058
 
1059
SFR_16BIT(PBIN);                              /* Port B Input */
1060
SFR_8BIT(PBIN_L);                             /* Port B Input */
1061
SFR_8BIT(PBIN_H);                             /* Port B Input */
1062
SFR_16BIT(PBOUT);                             /* Port B Output */
1063
SFR_8BIT(PBOUT_L);                            /* Port B Output */
1064
SFR_8BIT(PBOUT_H);                            /* Port B Output */
1065
SFR_16BIT(PBDIR);                             /* Port B Direction */
1066
SFR_8BIT(PBDIR_L);                            /* Port B Direction */
1067
SFR_8BIT(PBDIR_H);                            /* Port B Direction */
1068
SFR_16BIT(PBREN);                             /* Port B Resistor Enable */
1069
SFR_8BIT(PBREN_L);                            /* Port B Resistor Enable */
1070
SFR_8BIT(PBREN_H);                            /* Port B Resistor Enable */
1071
SFR_16BIT(PBDS);                              /* Port B Resistor Drive Strenght */
1072
SFR_8BIT(PBDS_L);                             /* Port B Resistor Drive Strenght */
1073
SFR_8BIT(PBDS_H);                             /* Port B Resistor Drive Strenght */
1074
SFR_16BIT(PBSEL);                             /* Port B Selection */
1075
SFR_8BIT(PBSEL_L);                            /* Port B Selection */
1076
SFR_8BIT(PBSEL_H);                            /* Port B Selection */
1077
 
1078
 
1079
#define P3IN                   (PBIN_L)       /* Port 3 Input */
1080
#define P3OUT                  (PBOUT_L)      /* Port 3 Output */
1081
#define P3DIR                  (PBDIR_L)      /* Port 3 Direction */
1082
#define P3REN                  (PBREN_L)      /* Port 3 Resistor Enable */
1083
#define P3DS                   (PBDS_L)       /* Port 3 Resistor Drive Strenght */
1084
#define P3SEL                  (PBSEL_L)      /* Port 3 Selection */
1085
 
1086
#define P4IN                   (PBIN_H)       /* Port 4 Input */
1087
#define P4OUT                  (PBOUT_H)      /* Port 4 Output */
1088
#define P4DIR                  (PBDIR_H)      /* Port 4 Direction */
1089
#define P4REN                  (PBREN_H)      /* Port 4 Resistor Enable */
1090
#define P4DS                   (PBDS_H)       /* Port 4 Resistor Drive Strenght */
1091
#define P4SEL                  (PBSEL_H)      /* Port 4 Selection */
1092
 
1093
 
1094
/************************************************************
1095
* DIGITAL I/O Port5/6 Pull up / Pull down Resistors
1096
************************************************************/
1097
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
1098
#define __MSP430_BASEADDRESS_PORT5_R__ 0x0240
1099
#define __MSP430_HAS_PORT6_R__                /* Definition to show that Module is available */
1100
#define __MSP430_BASEADDRESS_PORT6_R__ 0x0240
1101
#define __MSP430_HAS_PORTC_R__                /* Definition to show that Module is available */
1102
#define __MSP430_BASEADDRESS_PORTC_R__ 0x0240
1103
 
1104
SFR_16BIT(PCIN);                              /* Port C Input */
1105
SFR_8BIT(PCIN_L);                             /* Port C Input */
1106
SFR_8BIT(PCIN_H);                             /* Port C Input */
1107
SFR_16BIT(PCOUT);                             /* Port C Output */
1108
SFR_8BIT(PCOUT_L);                            /* Port C Output */
1109
SFR_8BIT(PCOUT_H);                            /* Port C Output */
1110
SFR_16BIT(PCDIR);                             /* Port C Direction */
1111
SFR_8BIT(PCDIR_L);                            /* Port C Direction */
1112
SFR_8BIT(PCDIR_H);                            /* Port C Direction */
1113
SFR_16BIT(PCREN);                             /* Port C Resistor Enable */
1114
SFR_8BIT(PCREN_L);                            /* Port C Resistor Enable */
1115
SFR_8BIT(PCREN_H);                            /* Port C Resistor Enable */
1116
SFR_16BIT(PCDS);                              /* Port C Resistor Drive Strenght */
1117
SFR_8BIT(PCDS_L);                             /* Port C Resistor Drive Strenght */
1118
SFR_8BIT(PCDS_H);                             /* Port C Resistor Drive Strenght */
1119
SFR_16BIT(PCSEL);                             /* Port C Selection */
1120
SFR_8BIT(PCSEL_L);                            /* Port C Selection */
1121
SFR_8BIT(PCSEL_H);                            /* Port C Selection */
1122
 
1123
 
1124
#define P5IN                   (PCIN_L)       /* Port 5 Input */
1125
#define P5OUT                  (PCOUT_L)      /* Port 5 Output */
1126
#define P5DIR                  (PCDIR_L)      /* Port 5 Direction */
1127
#define P5REN                  (PCREN_L)      /* Port 5 Resistor Enable */
1128
#define P5DS                   (PCDS_L)       /* Port 5 Resistor Drive Strenght */
1129
#define P5SEL                  (PCSEL_L)      /* Port 5 Selection */
1130
 
1131
#define P6IN                   (PCIN_H)       /* Port 6 Input */
1132
#define P6OUT                  (PCOUT_H)      /* Port 6 Output */
1133
#define P6DIR                  (PCDIR_H)      /* Port 6 Direction */
1134
#define P6REN                  (PCREN_H)      /* Port 6 Resistor Enable */
1135
#define P6DS                   (PCDS_H)       /* Port 6 Resistor Drive Strenght */
1136
#define P6SEL                  (PCSEL_H)      /* Port 6 Selection */
1137
 
1138
 
1139
/************************************************************
1140
* DIGITAL I/O PortJ Pull up / Pull down Resistors
1141
************************************************************/
1142
#define __MSP430_HAS_PORTJ_R__                /* Definition to show that Module is available */
1143
#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320
1144
 
1145
SFR_16BIT(PJIN);                              /* Port J Input */
1146
SFR_8BIT(PJIN_L);                             /* Port J Input */
1147
SFR_8BIT(PJIN_H);                             /* Port J Input */
1148
SFR_16BIT(PJOUT);                             /* Port J Output */
1149
SFR_8BIT(PJOUT_L);                            /* Port J Output */
1150
SFR_8BIT(PJOUT_H);                            /* Port J Output */
1151
SFR_16BIT(PJDIR);                             /* Port J Direction */
1152
SFR_8BIT(PJDIR_L);                            /* Port J Direction */
1153
SFR_8BIT(PJDIR_H);                            /* Port J Direction */
1154
SFR_16BIT(PJREN);                             /* Port J Resistor Enable */
1155
SFR_8BIT(PJREN_L);                            /* Port J Resistor Enable */
1156
SFR_8BIT(PJREN_H);                            /* Port J Resistor Enable */
1157
SFR_16BIT(PJDS);                              /* Port J Resistor Drive Strenght */
1158
SFR_8BIT(PJDS_L);                             /* Port J Resistor Drive Strenght */
1159
SFR_8BIT(PJDS_H);                             /* Port J Resistor Drive Strenght */
1160
 
1161
/************************************************************
1162
* Port U
1163
************************************************************/
1164
#define __MSP430_HAS_PU__                     /* Definition to show that Module is available */
1165
#define __MSP430_BASEADDRESS_PU__ 0x0900
1166
 
1167
/* ========================================================================= */
1168
/* Port U and LDO Control Registers */
1169
/* ========================================================================= */
1170
SFR_16BIT(LDOKEYPID);                         /* LDO Controller peripheral ID and key register */
1171
SFR_8BIT(LDOKEYPID_L);                        /* LDO Controller peripheral ID and key register */
1172
SFR_8BIT(LDOKEYPID_H);                        /* LDO Controller peripheral ID and key register */
1173
SFR_16BIT(PUCTL);                             /* PU Control register */
1174
SFR_8BIT(PUCTL_L);                            /* PU Control register */
1175
SFR_8BIT(PUCTL_H);                            /* PU Control register */
1176
SFR_16BIT(LDOPWRCTL);                         /* LDO Power control register */
1177
SFR_8BIT(LDOPWRCTL_L);                        /* LDO Power control register */
1178
SFR_8BIT(LDOPWRCTL_H);                        /* LDO Power control register */
1179
 
1180
#define LDOKEY                 (0x9628)       /* LDO Control Register key */
1181
#define LDOKEYID               LDOKEYPID      /* Legacy Definiton */
1182
 
1183
/* PUCTL Control Bits */
1184
#define PUOUT0                 (0x0001)       /* PU - PU Output Signal Bit 0 */
1185
#define PUOUT1                 (0x0002)       /* PU - PU Output Signal Bit 1 */
1186
#define PUIN0                  (0x0004)       /* PU - PU0/DP Input Data */
1187
#define PUIN1                  (0x0008)       /* PU - PU1/DM Input Data */
1188
#define PUOPE                  (0x0020)       /* PU - Port Output Enable */
1189
#define PUIPE                  (0x0100)       /* PU - PHY Single Ended Input enable */
1190
 
1191
/* PUCTL Control Bits */
1192
#define PUOUT0_L               (0x0001)       /* PU - PU Output Signal Bit 0 */
1193
#define PUOUT1_L               (0x0002)       /* PU - PU Output Signal Bit 1 */
1194
#define PUIN0_L                (0x0004)       /* PU - PU0/DP Input Data */
1195
#define PUIN1_L                (0x0008)       /* PU - PU1/DM Input Data */
1196
#define PUOPE_L                (0x0020)       /* PU - Port Output Enable */
1197
 
1198
/* PUCTL Control Bits */
1199
#define PUIPE_H                (0x0001)       /* PU - PHY Single Ended Input enable */
1200
 
1201
#define PUDIR                  (0x0020)       /* Legacy Definiton */
1202
#define PSEIEN                 (0x0100)       /* Legacy Definiton */
1203
 
1204
/* LDOPWRCTL Control Bits */
1205
#define LDOOVLIFG              (0x0001)       /* PU - LDOO Overload Interrupt Flag */
1206
#define LDOONIFG               (0x0002)       /* PU - LDOI "Coming ON" Interrupt Flag */
1207
#define LDOOFFIFG              (0x0004)       /* PU - LDOI "Going OFF" Interrupt Flag */
1208
#define LDOBGVBV               (0x0008)       /* PU - LDO Bandgap and LDOI valid */
1209
#define OVLAOFF                (0x0020)       /* PU - LDO overload auto off enable */
1210
#define LDOOVLIE               (0x0100)       /* PU - Overload indication Interrupt Enable */
1211
#define LDOONIE                (0x0200)       /* PU - LDOI "Coming ON" Interrupt Enable */
1212
#define LDOOFFIE               (0x0400)       /* PU - LDOI "Going OFF" Interrupt Enable */
1213
#define LDOOEN                 (0x0800)       /* PU - LDO Enable (3.3V) */
1214
 
1215
/* LDOPWRCTL Control Bits */
1216
#define LDOOVLIFG_L            (0x0001)       /* PU - LDOO Overload Interrupt Flag */
1217
#define LDOONIFG_L             (0x0002)       /* PU - LDOI "Coming ON" Interrupt Flag */
1218
#define LDOOFFIFG_L            (0x0004)       /* PU - LDOI "Going OFF" Interrupt Flag */
1219
#define LDOBGVBV_L             (0x0008)       /* PU - LDO Bandgap and LDOI valid */
1220
#define OVLAOFF_L              (0x0020)       /* PU - LDO overload auto off enable */
1221
 
1222
/* LDOPWRCTL Control Bits */
1223
#define LDOOVLIE_H             (0x0001)       /* PU - Overload indication Interrupt Enable */
1224
#define LDOONIE_H              (0x0002)       /* PU - LDOI "Coming ON" Interrupt Enable */
1225
#define LDOOFFIE_H             (0x0004)       /* PU - LDOI "Going OFF" Interrupt Enable */
1226
#define LDOOEN_H               (0x0008)       /* PU - LDO Enable (3.3V) */
1227
 
1228
#define VUOVLIFG               (0x0001)       /* PU - Legacy Definiton: LDOO Overload Interrupt Flag */
1229
#define VBONIFG                (0x0002)       /* PU - Legacy Definiton: LDOI "Coming ON" Interrupt Flag */
1230
#define VBOFFIFG               (0x0004)       /* PU - Legacy Definiton: LDOI "Going OFF" Interrupt Flag */
1231
#define VUOVLIE                (0x0100)       /* PU - Legacy Definiton: Overload indication Interrupt Enable */
1232
#define VBONIE                 (0x0200)       /* PU - Legacy Definiton: LDOI "Coming ON" Interrupt Enable */
1233
#define VBOFFIE                (0x0400)       /* PU - Legacy Definiton: LDOI "Going OFF" Interrupt Enable */
1234
 
1235
 
1236
/************************************************************
1237
* PORT MAPPING CONTROLLER
1238
************************************************************/
1239
#define __MSP430_HAS_PORT_MAPPING__                /* Definition to show that Module is available */
1240
#define __MSP430_BASEADDRESS_PORT_MAPPING__ 0x01C0
1241
 
1242
SFR_16BIT(PMAPKEYID);                         /* Port Mapping Key register */
1243
SFR_8BIT(PMAPKEYID_L);                        /* Port Mapping Key register */
1244
SFR_8BIT(PMAPKEYID_H);                        /* Port Mapping Key register */
1245
SFR_16BIT(PMAPCTL);                           /* Port Mapping control register */
1246
SFR_8BIT(PMAPCTL_L);                          /* Port Mapping control register */
1247
SFR_8BIT(PMAPCTL_H);                          /* Port Mapping control register */
1248
 
1249
#define  PMAPKEY               (0x2D52)       /* Port Mapping Key */
1250
#define  PMAPPWD               PMAPKEYID      /* Legacy Definition: Mapping Key register */
1251
#define  PMAPPW                (0x2D52)       /* Legacy Definition: Port Mapping Password */
1252
 
1253
/* PMAPCTL Control Bits */
1254
#define PMAPLOCKED             (0x0001)       /* Port Mapping Lock bit. Read only */
1255
#define PMAPRECFG              (0x0002)       /* Port Mapping re-configuration control bit */
1256
 
1257
/* PMAPCTL Control Bits */
1258
#define PMAPLOCKED_L           (0x0001)       /* Port Mapping Lock bit. Read only */
1259
#define PMAPRECFG_L            (0x0002)       /* Port Mapping re-configuration control bit */
1260
 
1261
/* PMAPCTL Control Bits */
1262
 
1263
/************************************************************
1264
* PORT 4 MAPPING CONTROLLER
1265
************************************************************/
1266
#define __MSP430_HAS_PORT4_MAPPING__                /* Definition to show that Module is available */
1267
#define __MSP430_BASEADDRESS_PORT4_MAPPING__ 0x01E0
1268
 
1269
SFR_16BIT(P4MAP01);                           /* Port P4.0/1 mapping register */
1270
SFR_8BIT(P4MAP01_L);                          /* Port P4.0/1 mapping register */
1271
SFR_8BIT(P4MAP01_H);                          /* Port P4.0/1 mapping register */
1272
SFR_16BIT(P4MAP23);                           /* Port P4.2/3 mapping register */
1273
SFR_8BIT(P4MAP23_L);                          /* Port P4.2/3 mapping register */
1274
SFR_8BIT(P4MAP23_H);                          /* Port P4.2/3 mapping register */
1275
SFR_16BIT(P4MAP45);                           /* Port P4.4/5 mapping register */
1276
SFR_8BIT(P4MAP45_L);                          /* Port P4.4/5 mapping register */
1277
SFR_8BIT(P4MAP45_H);                          /* Port P4.4/5 mapping register */
1278
SFR_16BIT(P4MAP67);                           /* Port P4.6/7 mapping register */
1279
SFR_8BIT(P4MAP67_L);                          /* Port P4.6/7 mapping register */
1280
SFR_8BIT(P4MAP67_H);                          /* Port P4.6/7 mapping register */
1281
 
1282
#define  P4MAP0                P4MAP01_L      /* Port P4.0 mapping register */
1283
#define  P4MAP1                P4MAP01_H      /* Port P4.1 mapping register */
1284
#define  P4MAP2                P4MAP23_L      /* Port P4.2 mapping register */
1285
#define  P4MAP3                P4MAP23_H      /* Port P4.3 mapping register */
1286
#define  P4MAP4                P4MAP45_L      /* Port P4.4 mapping register */
1287
#define  P4MAP5                P4MAP45_H      /* Port P4.5 mapping register */
1288
#define  P4MAP6                P4MAP67_L      /* Port P4.6 mapping register */
1289
#define  P4MAP7                P4MAP67_H      /* Port P4.7 mapping register */
1290
 
1291
#define PM_NONE                0
1292
#define PM_CBOUT0              1
1293
#define PM_TB0CLK              1
1294
#define PM_ADC10CLK            2
1295
#define PM_DMAE0               2
1296
#define PM_SVMOUT              3
1297
#define PM_TB0OUTH             3
1298
#define PM_TB0CCR0A            4
1299
#define PM_TB0CCR1A            5
1300
#define PM_TB0CCR2A            6
1301
#define PM_TB0CCR3A            7
1302
#define PM_TB0CCR4A            8
1303
#define PM_TB0CCR5A            9
1304
#define PM_TB0CCR6A            10
1305
#define PM_UCA1RXD             11
1306
#define PM_UCA1SOMI            11
1307
#define PM_UCA1TXD             12
1308
#define PM_UCA1SIMO            12
1309
#define PM_UCA1CLK             13
1310
#define PM_UCB1STE             13
1311
#define PM_UCB1SOMI            14
1312
#define PM_UCB1SCL             14
1313
#define PM_UCB1SIMO            15
1314
#define PM_UCB1SDA             15
1315
#define PM_UCB1CLK             16
1316
#define PM_UCA1STE             16
1317
#define PM_CBOUT1              17
1318
#define PM_MCLK                18
1319
#define PM_RTCCLK              19
1320
#define PM_UCA0RXD             20
1321
#define PM_UCA0SOMI            20
1322
#define PM_UCA0TXD             21
1323
#define PM_UCA0SIMO            21
1324
#define PM_UCA0CLK             22
1325
#define PM_UCB0STE             22
1326
#define PM_UCB0SOMI            23
1327
#define PM_UCB0SCL             23
1328
#define PM_UCB0SIMO            24
1329
#define PM_UCB0SDA             24
1330
#define PM_UCB0CLK             25
1331
#define PM_UCA0STE             25
1332
#define PM_ANALOG              31
1333
 
1334
/************************************************************
1335
* PMM - Power Management System
1336
************************************************************/
1337
#define __MSP430_HAS_PMM__                    /* Definition to show that Module is available */
1338
#define __MSP430_BASEADDRESS_PMM__ 0x0120
1339
 
1340
SFR_16BIT(PMMCTL0);                           /* PMM Control 0 */
1341
SFR_8BIT(PMMCTL0_L);                          /* PMM Control 0 */
1342
SFR_8BIT(PMMCTL0_H);                          /* PMM Control 0 */
1343
SFR_16BIT(PMMCTL1);                           /* PMM Control 1 */
1344
SFR_8BIT(PMMCTL1_L);                          /* PMM Control 1 */
1345
SFR_8BIT(PMMCTL1_H);                          /* PMM Control 1 */
1346
SFR_16BIT(SVSMHCTL);                          /* SVS and SVM high side control register */
1347
SFR_8BIT(SVSMHCTL_L);                         /* SVS and SVM high side control register */
1348
SFR_8BIT(SVSMHCTL_H);                         /* SVS and SVM high side control register */
1349
SFR_16BIT(SVSMLCTL);                          /* SVS and SVM low side control register */
1350
SFR_8BIT(SVSMLCTL_L);                         /* SVS and SVM low side control register */
1351
SFR_8BIT(SVSMLCTL_H);                         /* SVS and SVM low side control register */
1352
SFR_16BIT(SVSMIO);                            /* SVSIN and SVSOUT control register */
1353
SFR_8BIT(SVSMIO_L);                           /* SVSIN and SVSOUT control register */
1354
SFR_8BIT(SVSMIO_H);                           /* SVSIN and SVSOUT control register */
1355
SFR_16BIT(PMMIFG);                            /* PMM Interrupt Flag */
1356
SFR_8BIT(PMMIFG_L);                           /* PMM Interrupt Flag */
1357
SFR_8BIT(PMMIFG_H);                           /* PMM Interrupt Flag */
1358
SFR_16BIT(PMMRIE);                            /* PMM and RESET Interrupt Enable */
1359
SFR_8BIT(PMMRIE_L);                           /* PMM and RESET Interrupt Enable */
1360
SFR_8BIT(PMMRIE_H);                           /* PMM and RESET Interrupt Enable */
1361
SFR_16BIT(PM5CTL0);                           /* PMM Power Mode 5 Control Register 0 */
1362
SFR_8BIT(PM5CTL0_L);                          /* PMM Power Mode 5 Control Register 0 */
1363
SFR_8BIT(PM5CTL0_H);                          /* PMM Power Mode 5 Control Register 0 */
1364
 
1365
#define PMMPW                  (0xA500)       /* PMM Register Write Password */
1366
#define PMMPW_H                (0xA5)         /* PMM Register Write Password for high word access */
1367
 
1368
/* PMMCTL0 Control Bits */
1369
#define PMMCOREV0              (0x0001)       /* PMM Core Voltage Bit: 0 */
1370
#define PMMCOREV1              (0x0002)       /* PMM Core Voltage Bit: 1 */
1371
#define PMMSWBOR               (0x0004)       /* PMM Software BOR */
1372
#define PMMSWPOR               (0x0008)       /* PMM Software POR */
1373
#define PMMREGOFF              (0x0010)       /* PMM Turn Regulator off */
1374
#define PMMHPMRE               (0x0080)       /* PMM Global High Power Module Request Enable */
1375
 
1376
/* PMMCTL0 Control Bits */
1377
#define PMMCOREV0_L            (0x0001)       /* PMM Core Voltage Bit: 0 */
1378
#define PMMCOREV1_L            (0x0002)       /* PMM Core Voltage Bit: 1 */
1379
#define PMMSWBOR_L             (0x0004)       /* PMM Software BOR */
1380
#define PMMSWPOR_L             (0x0008)       /* PMM Software POR */
1381
#define PMMREGOFF_L            (0x0010)       /* PMM Turn Regulator off */
1382
#define PMMHPMRE_L             (0x0080)       /* PMM Global High Power Module Request Enable */
1383
 
1384
/* PMMCTL0 Control Bits */
1385
 
1386
#define PMMCOREV_0             (0x0000)       /* PMM Core Voltage 0 (1.35V) */
1387
#define PMMCOREV_1             (0x0001)       /* PMM Core Voltage 1 (1.55V) */
1388
#define PMMCOREV_2             (0x0002)       /* PMM Core Voltage 2 (1.75V) */
1389
#define PMMCOREV_3             (0x0003)       /* PMM Core Voltage 3 (1.85V) */
1390
 
1391
/* PMMCTL1 Control Bits */
1392
#define PMMREFMD               (0x0001)       /* PMM Reference Mode */
1393
#define PMMCMD0                (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1394
#define PMMCMD1                (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1395
 
1396
/* PMMCTL1 Control Bits */
1397
#define PMMREFMD_L             (0x0001)       /* PMM Reference Mode */
1398
#define PMMCMD0_L              (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
1399
#define PMMCMD1_L              (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
1400
 
1401
/* PMMCTL1 Control Bits */
1402
 
1403
/* SVSMHCTL Control Bits */
1404
#define SVSMHRRL0              (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1405
#define SVSMHRRL1              (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1406
#define SVSMHRRL2              (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1407
#define SVSMHDLYST             (0x0008)       /* SVS and SVM high side delay status */
1408
#define SVSHMD                 (0x0010)       /* SVS high side mode */
1409
#define SVSMHEVM               (0x0040)       /* SVS and SVM high side event mask */
1410
#define SVSMHACE               (0x0080)       /* SVS and SVM high side auto control enable */
1411
#define SVSHRVL0               (0x0100)       /* SVS high side reset voltage level Bit: 0 */
1412
#define SVSHRVL1               (0x0200)       /* SVS high side reset voltage level Bit: 1 */
1413
#define SVSHE                  (0x0400)       /* SVS high side enable */
1414
#define SVSHFP                 (0x0800)       /* SVS high side full performace mode */
1415
#define SVMHOVPE               (0x1000)       /* SVM high side over-voltage enable */
1416
#define SVMHE                  (0x4000)       /* SVM high side enable */
1417
#define SVMHFP                 (0x8000)       /* SVM high side full performace mode */
1418
 
1419
/* SVSMHCTL Control Bits */
1420
#define SVSMHRRL0_L            (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
1421
#define SVSMHRRL1_L            (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
1422
#define SVSMHRRL2_L            (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
1423
#define SVSMHDLYST_L           (0x0008)       /* SVS and SVM high side delay status */
1424
#define SVSHMD_L               (0x0010)       /* SVS high side mode */
1425
#define SVSMHEVM_L             (0x0040)       /* SVS and SVM high side event mask */
1426
#define SVSMHACE_L             (0x0080)       /* SVS and SVM high side auto control enable */
1427
 
1428
/* SVSMHCTL Control Bits */
1429
#define SVSHRVL0_H             (0x0001)       /* SVS high side reset voltage level Bit: 0 */
1430
#define SVSHRVL1_H             (0x0002)       /* SVS high side reset voltage level Bit: 1 */
1431
#define SVSHE_H                (0x0004)       /* SVS high side enable */
1432
#define SVSHFP_H               (0x0008)       /* SVS high side full performace mode */
1433
#define SVMHOVPE_H             (0x0010)       /* SVM high side over-voltage enable */
1434
#define SVMHE_H                (0x0040)       /* SVM high side enable */
1435
#define SVMHFP_H               (0x0080)       /* SVM high side full performace mode */
1436
 
1437
#define SVSMHRRL_0             (0x0000)       /* SVS and SVM high side Reset Release Voltage Level 0 */
1438
#define SVSMHRRL_1             (0x0001)       /* SVS and SVM high side Reset Release Voltage Level 1 */
1439
#define SVSMHRRL_2             (0x0002)       /* SVS and SVM high side Reset Release Voltage Level 2 */
1440
#define SVSMHRRL_3             (0x0003)       /* SVS and SVM high side Reset Release Voltage Level 3 */
1441
#define SVSMHRRL_4             (0x0004)       /* SVS and SVM high side Reset Release Voltage Level 4 */
1442
#define SVSMHRRL_5             (0x0005)       /* SVS and SVM high side Reset Release Voltage Level 5 */
1443
#define SVSMHRRL_6             (0x0006)       /* SVS and SVM high side Reset Release Voltage Level 6 */
1444
#define SVSMHRRL_7             (0x0007)       /* SVS and SVM high side Reset Release Voltage Level 7 */
1445
 
1446
#define SVSHRVL_0              (0x0000)       /* SVS high side Reset Release Voltage Level 0 */
1447
#define SVSHRVL_1              (0x0100)       /* SVS high side Reset Release Voltage Level 1 */
1448
#define SVSHRVL_2              (0x0200)       /* SVS high side Reset Release Voltage Level 2 */
1449
#define SVSHRVL_3              (0x0300)       /* SVS high side Reset Release Voltage Level 3 */
1450
 
1451
/* SVSMLCTL Control Bits */
1452
#define SVSMLRRL0              (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1453
#define SVSMLRRL1              (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1454
#define SVSMLRRL2              (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1455
#define SVSMLDLYST             (0x0008)       /* SVS and SVM low side delay status */
1456
#define SVSLMD                 (0x0010)       /* SVS low side mode */
1457
#define SVSMLEVM               (0x0040)       /* SVS and SVM low side event mask */
1458
#define SVSMLACE               (0x0080)       /* SVS and SVM low side auto control enable */
1459
#define SVSLRVL0               (0x0100)       /* SVS low side reset voltage level Bit: 0 */
1460
#define SVSLRVL1               (0x0200)       /* SVS low side reset voltage level Bit: 1 */
1461
#define SVSLE                  (0x0400)       /* SVS low side enable */
1462
#define SVSLFP                 (0x0800)       /* SVS low side full performace mode */
1463
#define SVMLOVPE               (0x1000)       /* SVM low side over-voltage enable */
1464
#define SVMLE                  (0x4000)       /* SVM low side enable */
1465
#define SVMLFP                 (0x8000)       /* SVM low side full performace mode */
1466
 
1467
/* SVSMLCTL Control Bits */
1468
#define SVSMLRRL0_L            (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
1469
#define SVSMLRRL1_L            (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
1470
#define SVSMLRRL2_L            (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
1471
#define SVSMLDLYST_L           (0x0008)       /* SVS and SVM low side delay status */
1472
#define SVSLMD_L               (0x0010)       /* SVS low side mode */
1473
#define SVSMLEVM_L             (0x0040)       /* SVS and SVM low side event mask */
1474
#define SVSMLACE_L             (0x0080)       /* SVS and SVM low side auto control enable */
1475
 
1476
/* SVSMLCTL Control Bits */
1477
#define SVSLRVL0_H             (0x0001)       /* SVS low side reset voltage level Bit: 0 */
1478
#define SVSLRVL1_H             (0x0002)       /* SVS low side reset voltage level Bit: 1 */
1479
#define SVSLE_H                (0x0004)       /* SVS low side enable */
1480
#define SVSLFP_H               (0x0008)       /* SVS low side full performace mode */
1481
#define SVMLOVPE_H             (0x0010)       /* SVM low side over-voltage enable */
1482
#define SVMLE_H                (0x0040)       /* SVM low side enable */
1483
#define SVMLFP_H               (0x0080)       /* SVM low side full performace mode */
1484
 
1485
#define SVSMLRRL_0             (0x0000)       /* SVS and SVM low side Reset Release Voltage Level 0 */
1486
#define SVSMLRRL_1             (0x0001)       /* SVS and SVM low side Reset Release Voltage Level 1 */
1487
#define SVSMLRRL_2             (0x0002)       /* SVS and SVM low side Reset Release Voltage Level 2 */
1488
#define SVSMLRRL_3             (0x0003)       /* SVS and SVM low side Reset Release Voltage Level 3 */
1489
#define SVSMLRRL_4             (0x0004)       /* SVS and SVM low side Reset Release Voltage Level 4 */
1490
#define SVSMLRRL_5             (0x0005)       /* SVS and SVM low side Reset Release Voltage Level 5 */
1491
#define SVSMLRRL_6             (0x0006)       /* SVS and SVM low side Reset Release Voltage Level 6 */
1492
#define SVSMLRRL_7             (0x0007)       /* SVS and SVM low side Reset Release Voltage Level 7 */
1493
 
1494
#define SVSLRVL_0              (0x0000)       /* SVS low side Reset Release Voltage Level 0 */
1495
#define SVSLRVL_1              (0x0100)       /* SVS low side Reset Release Voltage Level 1 */
1496
#define SVSLRVL_2              (0x0200)       /* SVS low side Reset Release Voltage Level 2 */
1497
#define SVSLRVL_3              (0x0300)       /* SVS low side Reset Release Voltage Level 3 */
1498
 
1499
/* SVSMIO Control Bits */
1500
#define SVMLOE                 (0x0008)       /* SVM low side output enable */
1501
#define SVMLVLROE              (0x0010)       /* SVM low side voltage level reached output enable */
1502
#define SVMOUTPOL              (0x0020)       /* SVMOUT pin polarity */
1503
#define SVMHOE                 (0x0800)       /* SVM high side output enable */
1504
#define SVMHVLROE              (0x1000)       /* SVM high side voltage level reached output enable */
1505
 
1506
/* SVSMIO Control Bits */
1507
#define SVMLOE_L               (0x0008)       /* SVM low side output enable */
1508
#define SVMLVLROE_L            (0x0010)       /* SVM low side voltage level reached output enable */
1509
#define SVMOUTPOL_L            (0x0020)       /* SVMOUT pin polarity */
1510
 
1511
/* SVSMIO Control Bits */
1512
#define SVMHOE_H               (0x0008)       /* SVM high side output enable */
1513
#define SVMHVLROE_H            (0x0010)       /* SVM high side voltage level reached output enable */
1514
 
1515
/* PMMIFG Control Bits */
1516
#define SVSMLDLYIFG            (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1517
#define SVMLIFG                (0x0002)       /* SVM low side interrupt flag */
1518
#define SVMLVLRIFG             (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1519
#define SVSMHDLYIFG            (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1520
#define SVMHIFG                (0x0020)       /* SVM high side interrupt flag */
1521
#define SVMHVLRIFG             (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1522
#define PMMBORIFG              (0x0100)       /* PMM Software BOR interrupt flag */
1523
#define PMMRSTIFG              (0x0200)       /* PMM RESET pin interrupt flag */
1524
#define PMMPORIFG              (0x0400)       /* PMM Software POR interrupt flag */
1525
#define SVSHIFG                (0x1000)       /* SVS low side interrupt flag */
1526
#define SVSLIFG                (0x2000)       /* SVS high side interrupt flag */
1527
#define PMMLPM5IFG             (0x8000)       /* LPM5 indication Flag */
1528
 
1529
/* PMMIFG Control Bits */
1530
#define SVSMLDLYIFG_L          (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
1531
#define SVMLIFG_L              (0x0002)       /* SVM low side interrupt flag */
1532
#define SVMLVLRIFG_L           (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
1533
#define SVSMHDLYIFG_L          (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
1534
#define SVMHIFG_L              (0x0020)       /* SVM high side interrupt flag */
1535
#define SVMHVLRIFG_L           (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
1536
 
1537
/* PMMIFG Control Bits */
1538
#define PMMBORIFG_H            (0x0001)       /* PMM Software BOR interrupt flag */
1539
#define PMMRSTIFG_H            (0x0002)       /* PMM RESET pin interrupt flag */
1540
#define PMMPORIFG_H            (0x0004)       /* PMM Software POR interrupt flag */
1541
#define SVSHIFG_H              (0x0010)       /* SVS low side interrupt flag */
1542
#define SVSLIFG_H              (0x0020)       /* SVS high side interrupt flag */
1543
#define PMMLPM5IFG_H           (0x0080)       /* LPM5 indication Flag */
1544
 
1545
#define PMMRSTLPM5IFG          PMMLPM5IFG     /* LPM5 indication Flag */
1546
 
1547
/* PMMIE and RESET Control Bits */
1548
#define SVSMLDLYIE             (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1549
#define SVMLIE                 (0x0002)       /* SVM low side interrupt enable */
1550
#define SVMLVLRIE              (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1551
#define SVSMHDLYIE             (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1552
#define SVMHIE                 (0x0020)       /* SVM high side interrupt enable */
1553
#define SVMHVLRIE              (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1554
#define SVSLPE                 (0x0100)       /* SVS low side POR enable */
1555
#define SVMLVLRPE              (0x0200)       /* SVM low side Voltage Level reached POR enable */
1556
#define SVSHPE                 (0x1000)       /* SVS high side POR enable */
1557
#define SVMHVLRPE              (0x2000)       /* SVM high side Voltage Level reached POR enable */
1558
 
1559
/* PMMIE and RESET Control Bits */
1560
#define SVSMLDLYIE_L           (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
1561
#define SVMLIE_L               (0x0002)       /* SVM low side interrupt enable */
1562
#define SVMLVLRIE_L            (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
1563
#define SVSMHDLYIE_L           (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
1564
#define SVMHIE_L               (0x0020)       /* SVM high side interrupt enable */
1565
#define SVMHVLRIE_L            (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
1566
 
1567
/* PMMIE and RESET Control Bits */
1568
#define SVSLPE_H               (0x0001)       /* SVS low side POR enable */
1569
#define SVMLVLRPE_H            (0x0002)       /* SVM low side Voltage Level reached POR enable */
1570
#define SVSHPE_H               (0x0010)       /* SVS high side POR enable */
1571
#define SVMHVLRPE_H            (0x0020)       /* SVM high side Voltage Level reached POR enable */
1572
 
1573
/* PM5CTL0 Power Mode 5 Control Bits */
1574
#define LOCKLPM5               (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1575
 
1576
/* PM5CTL0 Power Mode 5 Control Bits */
1577
#define LOCKLPM5_L             (0x0001)       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1578
 
1579
/* PM5CTL0 Power Mode 5 Control Bits */
1580
#define LOCKIO                 LOCKLPM5       /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
1581
 
1582
/*************************************************************
1583
* RAM Control Module
1584
*************************************************************/
1585
#define __MSP430_HAS_RC__                     /* Definition to show that Module is available */
1586
#define __MSP430_BASEADDRESS_RC__ 0x0158
1587
 
1588
SFR_16BIT(RCCTL0);                            /* Ram Controller Control Register */
1589
SFR_8BIT(RCCTL0_L);                           /* Ram Controller Control Register */
1590
SFR_8BIT(RCCTL0_H);                           /* Ram Controller Control Register */
1591
 
1592
/* RCCTL0 Control Bits */
1593
#define RCRS0OFF               (0x0001)       /* RAM Controller RAM Sector 0 Off */
1594
#define RCRS1OFF               (0x0002)       /* RAM Controller RAM Sector 1 Off */
1595
#define RCRS2OFF               (0x0004)       /* RAM Controller RAM Sector 2 Off */
1596
#define RCRS3OFF               (0x0008)       /* RAM Controller RAM Sector 3 Off */
1597
#define RCRS7OFF               (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
1598
 
1599
/* RCCTL0 Control Bits */
1600
#define RCRS0OFF_L             (0x0001)       /* RAM Controller RAM Sector 0 Off */
1601
#define RCRS1OFF_L             (0x0002)       /* RAM Controller RAM Sector 1 Off */
1602
#define RCRS2OFF_L             (0x0004)       /* RAM Controller RAM Sector 2 Off */
1603
#define RCRS3OFF_L             (0x0008)       /* RAM Controller RAM Sector 3 Off */
1604
#define RCRS7OFF_L             (0x0080)       /* RAM Controller RAM Sector 7 (USB) Off */
1605
 
1606
/* RCCTL0 Control Bits */
1607
 
1608
#define RCKEY                  (0x5A00)
1609
 
1610
/************************************************************
1611
* Shared Reference
1612
************************************************************/
1613
#define __MSP430_HAS_REF__                    /* Definition to show that Module is available */
1614
#define __MSP430_BASEADDRESS_REF__ 0x01B0
1615
 
1616
SFR_16BIT(REFCTL0);                           /* REF Shared Reference control register 0 */
1617
SFR_8BIT(REFCTL0_L);                          /* REF Shared Reference control register 0 */
1618
SFR_8BIT(REFCTL0_H);                          /* REF Shared Reference control register 0 */
1619
 
1620
/* REFCTL0 Control Bits */
1621
#define REFON                  (0x0001)       /* REF Reference On */
1622
#define REFOUT                 (0x0002)       /* REF Reference output Buffer On */
1623
//#define RESERVED            (0x0004)  /* Reserved */
1624
#define REFTCOFF               (0x0008)       /* REF Temp.Sensor off */
1625
#define REFVSEL0               (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
1626
#define REFVSEL1               (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
1627
//#define RESERVED            (0x0040)  /* Reserved */
1628
#define REFMSTR                (0x0080)       /* REF Master Control */
1629
#define REFGENACT              (0x0100)       /* REF Reference generator active */
1630
#define REFBGACT               (0x0200)       /* REF Reference bandgap active */
1631
#define REFGENBUSY             (0x0400)       /* REF Reference generator busy */
1632
#define BGMODE                 (0x0800)       /* REF Bandgap mode */
1633
//#define RESERVED            (0x1000)  /* Reserved */
1634
//#define RESERVED            (0x2000)  /* Reserved */
1635
//#define RESERVED            (0x4000)  /* Reserved */
1636
//#define RESERVED            (0x8000)  /* Reserved */
1637
 
1638
/* REFCTL0 Control Bits */
1639
#define REFON_L                (0x0001)       /* REF Reference On */
1640
#define REFOUT_L               (0x0002)       /* REF Reference output Buffer On */
1641
//#define RESERVED            (0x0004)  /* Reserved */
1642
#define REFTCOFF_L             (0x0008)       /* REF Temp.Sensor off */
1643
#define REFVSEL0_L             (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
1644
#define REFVSEL1_L             (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
1645
//#define RESERVED            (0x0040)  /* Reserved */
1646
#define REFMSTR_L              (0x0080)       /* REF Master Control */
1647
//#define RESERVED            (0x1000)  /* Reserved */
1648
//#define RESERVED            (0x2000)  /* Reserved */
1649
//#define RESERVED            (0x4000)  /* Reserved */
1650
//#define RESERVED            (0x8000)  /* Reserved */
1651
 
1652
/* REFCTL0 Control Bits */
1653
//#define RESERVED            (0x0004)  /* Reserved */
1654
//#define RESERVED            (0x0040)  /* Reserved */
1655
#define REFGENACT_H            (0x0001)       /* REF Reference generator active */
1656
#define REFBGACT_H             (0x0002)       /* REF Reference bandgap active */
1657
#define REFGENBUSY_H           (0x0004)       /* REF Reference generator busy */
1658
#define BGMODE_H               (0x0008)       /* REF Bandgap mode */
1659
//#define RESERVED            (0x1000)  /* Reserved */
1660
//#define RESERVED            (0x2000)  /* Reserved */
1661
//#define RESERVED            (0x4000)  /* Reserved */
1662
//#define RESERVED            (0x8000)  /* Reserved */
1663
 
1664
#define REFVSEL_0              (0x0000)       /* REF Reference Voltage Level Select 1.5V */
1665
#define REFVSEL_1              (0x0010)       /* REF Reference Voltage Level Select 2.0V */
1666
#define REFVSEL_2              (0x0020)       /* REF Reference Voltage Level Select 2.5V */
1667
#define REFVSEL_3              (0x0030)       /* REF Reference Voltage Level Select 2.5V */
1668
 
1669
/************************************************************
1670
* Real Time Clock
1671
************************************************************/
1672
#define __MSP430_HAS_RTC__                    /* Definition to show that Module is available */
1673
#define __MSP430_BASEADDRESS_RTC__ 0x04A0
1674
 
1675
SFR_16BIT(RTCCTL01);                          /* Real Timer Control 0/1 */
1676
SFR_8BIT(RTCCTL01_L);                         /* Real Timer Control 0/1 */
1677
SFR_8BIT(RTCCTL01_H);                         /* Real Timer Control 0/1 */
1678
SFR_16BIT(RTCCTL23);                          /* Real Timer Control 2/3 */
1679
SFR_8BIT(RTCCTL23_L);                         /* Real Timer Control 2/3 */
1680
SFR_8BIT(RTCCTL23_H);                         /* Real Timer Control 2/3 */
1681
SFR_16BIT(RTCPS0CTL);                         /* Real Timer Prescale Timer 0 Control */
1682
SFR_8BIT(RTCPS0CTL_L);                        /* Real Timer Prescale Timer 0 Control */
1683
SFR_8BIT(RTCPS0CTL_H);                        /* Real Timer Prescale Timer 0 Control */
1684
SFR_16BIT(RTCPS1CTL);                         /* Real Timer Prescale Timer 1 Control */
1685
SFR_8BIT(RTCPS1CTL_L);                        /* Real Timer Prescale Timer 1 Control */
1686
SFR_8BIT(RTCPS1CTL_H);                        /* Real Timer Prescale Timer 1 Control */
1687
SFR_16BIT(RTCPS);                             /* Real Timer Prescale Timer Control */
1688
SFR_8BIT(RTCPS_L);                            /* Real Timer Prescale Timer Control */
1689
SFR_8BIT(RTCPS_H);                            /* Real Timer Prescale Timer Control */
1690
SFR_16BIT(RTCIV);                             /* Real Time Clock Interrupt Vector */
1691
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
1692
SFR_8BIT(RTCTIM0_L);                          /* Real Time Clock Time 0 */
1693
SFR_8BIT(RTCTIM0_H);                          /* Real Time Clock Time 0 */
1694
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
1695
SFR_8BIT(RTCTIM1_L);                          /* Real Time Clock Time 1 */
1696
SFR_8BIT(RTCTIM1_H);                          /* Real Time Clock Time 1 */
1697
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
1698
SFR_8BIT(RTCDATE_L);                          /* Real Time Clock Date */
1699
SFR_8BIT(RTCDATE_H);                          /* Real Time Clock Date */
1700
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
1701
SFR_8BIT(RTCYEAR_L);                          /* Real Time Clock Year */
1702
SFR_8BIT(RTCYEAR_H);                          /* Real Time Clock Year */
1703
SFR_16BIT(RTCAMINHR);                         /* Real Time Clock Alarm Min/Hour */
1704
SFR_8BIT(RTCAMINHR_L);                        /* Real Time Clock Alarm Min/Hour */
1705
SFR_8BIT(RTCAMINHR_H);                        /* Real Time Clock Alarm Min/Hour */
1706
SFR_16BIT(RTCADOWDAY);                        /* Real Time Clock Alarm day of week/day */
1707
SFR_8BIT(RTCADOWDAY_L);                       /* Real Time Clock Alarm day of week/day */
1708
SFR_8BIT(RTCADOWDAY_H);                       /* Real Time Clock Alarm day of week/day */
1709
 
1710
#define RTCCTL0                RTCCTL01_L     /* Real Time Clock Control 0 */
1711
#define RTCCTL1                RTCCTL01_H     /* Real Time Clock Control 1 */
1712
#define RTCCTL2                RTCCTL23_L     /* Real Time Clock Control 2 */
1713
#define RTCCTL3                RTCCTL23_H     /* Real Time Clock Control 3 */
1714
#define RTCNT12                RTCTIM0
1715
#define RTCNT34                RTCTIM1
1716
#define RTCNT1                 RTCTIM0_L
1717
#define RTCNT2                 RTCTIM0_H
1718
#define RTCNT3                 RTCTIM1_L
1719
#define RTCNT4                 RTCTIM1_H
1720
#define RTCSEC                 RTCTIM0_L
1721
#define RTCMIN                 RTCTIM0_H
1722
#define RTCHOUR                RTCTIM1_L
1723
#define RTCDOW                 RTCTIM1_H
1724
#define RTCDAY                 RTCDATE_L
1725
#define RTCMON                 RTCDATE_H
1726
#define RTCYEARL               RTCYEAR_L
1727
#define RTCYEARH               RTCYEAR_H
1728
#define RT0PS                  RTCPS_L
1729
#define RT1PS                  RTCPS_H
1730
#define RTCAMIN                RTCAMINHR_L    /* Real Time Clock Alarm Min */
1731
#define RTCAHOUR               RTCAMINHR_H    /* Real Time Clock Alarm Hour */
1732
#define RTCADOW                RTCADOWDAY_L   /* Real Time Clock Alarm day of week */
1733
#define RTCADAY                RTCADOWDAY_H   /* Real Time Clock Alarm day */
1734
 
1735
/* RTCCTL01 Control Bits */
1736
#define RTCBCD                 (0x8000)       /* RTC BCD  0:Binary / 1:BCD */
1737
#define RTCHOLD                (0x4000)       /* RTC Hold */
1738
#define RTCMODE                (0x2000)       /* RTC Mode 0:Counter / 1: Calendar */
1739
#define RTCRDY                 (0x1000)       /* RTC Ready */
1740
#define RTCSSEL1               (0x0800)       /* RTC Source Select 1 */
1741
#define RTCSSEL0               (0x0400)       /* RTC Source Select 0 */
1742
#define RTCTEV1                (0x0200)       /* RTC Time Event 1 */
1743
#define RTCTEV0                (0x0100)       /* RTC Time Event 0 */
1744
//#define Reserved          (0x0080)
1745
#define RTCTEVIE               (0x0040)       /* RTC Time Event Interrupt Enable Flag */
1746
#define RTCAIE                 (0x0020)       /* RTC Alarm Interrupt Enable Flag */
1747
#define RTCRDYIE               (0x0010)       /* RTC Ready Interrupt Enable Flag */
1748
//#define Reserved          (0x0008)
1749
#define RTCTEVIFG              (0x0004)       /* RTC Time Event Interrupt Flag */
1750
#define RTCAIFG                (0x0002)       /* RTC Alarm Interrupt Flag */
1751
#define RTCRDYIFG              (0x0001)       /* RTC Ready Interrupt Flag */
1752
 
1753
/* RTCCTL01 Control Bits */
1754
//#define Reserved          (0x0080)
1755
#define RTCTEVIE_L             (0x0040)       /* RTC Time Event Interrupt Enable Flag */
1756
#define RTCAIE_L               (0x0020)       /* RTC Alarm Interrupt Enable Flag */
1757
#define RTCRDYIE_L             (0x0010)       /* RTC Ready Interrupt Enable Flag */
1758
//#define Reserved          (0x0008)
1759
#define RTCTEVIFG_L            (0x0004)       /* RTC Time Event Interrupt Flag */
1760
#define RTCAIFG_L              (0x0002)       /* RTC Alarm Interrupt Flag */
1761
#define RTCRDYIFG_L            (0x0001)       /* RTC Ready Interrupt Flag */
1762
 
1763
/* RTCCTL01 Control Bits */
1764
#define RTCBCD_H               (0x0080)       /* RTC BCD  0:Binary / 1:BCD */
1765
#define RTCHOLD_H              (0x0040)       /* RTC Hold */
1766
#define RTCMODE_H              (0x0020)       /* RTC Mode 0:Counter / 1: Calendar */
1767
#define RTCRDY_H               (0x0010)       /* RTC Ready */
1768
#define RTCSSEL1_H             (0x0008)       /* RTC Source Select 1 */
1769
#define RTCSSEL0_H             (0x0004)       /* RTC Source Select 0 */
1770
#define RTCTEV1_H              (0x0002)       /* RTC Time Event 1 */
1771
#define RTCTEV0_H              (0x0001)       /* RTC Time Event 0 */
1772
//#define Reserved          (0x0080)
1773
//#define Reserved          (0x0008)
1774
 
1775
#define RTCSSEL_0              (0x0000)       /* RTC Source Select ACLK */
1776
#define RTCSSEL_1              (0x0400)       /* RTC Source Select SMCLK */
1777
#define RTCSSEL_2              (0x0800)       /* RTC Source Select RT1PS */
1778
#define RTCSSEL_3              (0x0C00)       /* RTC Source Select RT1PS */
1779
#define RTCSSEL__ACLK          (0x0000)       /* RTC Source Select ACLK */
1780
#define RTCSSEL__SMCLK         (0x0400)       /* RTC Source Select SMCLK */
1781
#define RTCSSEL__RT1PS         (0x0800)       /* RTC Source Select RT1PS */
1782
#define RTCTEV_0               (0x0000)       /* RTC Time Event: 0 (Min. changed) */
1783
#define RTCTEV_1               (0x0100)       /* RTC Time Event: 1 (Hour changed) */
1784
#define RTCTEV_2               (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
1785
#define RTCTEV_3               (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
1786
#define RTCTEV__MIN            (0x0000)       /* RTC Time Event: 0 (Min. changed) */
1787
#define RTCTEV__HOUR           (0x0100)       /* RTC Time Event: 1 (Hour changed) */
1788
#define RTCTEV__1200           (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
1789
#define RTCTEV__0000           (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
1790
 
1791
/* RTCCTL23 Control Bits */
1792
#define RTCCALF1               (0x0200)       /* RTC Calibration Frequency Bit 1 */
1793
#define RTCCALF0               (0x0100)       /* RTC Calibration Frequency Bit 0 */
1794
#define RTCCALS                (0x0080)       /* RTC Calibration Sign */
1795
//#define Reserved          (0x0040)
1796
#define RTCCAL5                (0x0020)       /* RTC Calibration Bit 5 */
1797
#define RTCCAL4                (0x0010)       /* RTC Calibration Bit 4 */
1798
#define RTCCAL3                (0x0008)       /* RTC Calibration Bit 3 */
1799
#define RTCCAL2                (0x0004)       /* RTC Calibration Bit 2 */
1800
#define RTCCAL1                (0x0002)       /* RTC Calibration Bit 1 */
1801
#define RTCCAL0                (0x0001)       /* RTC Calibration Bit 0 */
1802
 
1803
/* RTCCTL23 Control Bits */
1804
#define RTCCALS_L              (0x0080)       /* RTC Calibration Sign */
1805
//#define Reserved          (0x0040)
1806
#define RTCCAL5_L              (0x0020)       /* RTC Calibration Bit 5 */
1807
#define RTCCAL4_L              (0x0010)       /* RTC Calibration Bit 4 */
1808
#define RTCCAL3_L              (0x0008)       /* RTC Calibration Bit 3 */
1809
#define RTCCAL2_L              (0x0004)       /* RTC Calibration Bit 2 */
1810
#define RTCCAL1_L              (0x0002)       /* RTC Calibration Bit 1 */
1811
#define RTCCAL0_L              (0x0001)       /* RTC Calibration Bit 0 */
1812
 
1813
/* RTCCTL23 Control Bits */
1814
#define RTCCALF1_H             (0x0002)       /* RTC Calibration Frequency Bit 1 */
1815
#define RTCCALF0_H             (0x0001)       /* RTC Calibration Frequency Bit 0 */
1816
//#define Reserved          (0x0040)
1817
 
1818
#define RTCCALF_0              (0x0000)       /* RTC Calibration Frequency: No Output */
1819
#define RTCCALF_1              (0x0100)       /* RTC Calibration Frequency: 512 Hz */
1820
#define RTCCALF_2              (0x0200)       /* RTC Calibration Frequency: 256 Hz */
1821
#define RTCCALF_3              (0x0300)       /* RTC Calibration Frequency: 1 Hz */
1822
 
1823
/* RTCPS0CTL Control Bits */
1824
//#define Reserved          (0x8000)
1825
#define RT0SSEL                (0x4000)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
1826
#define RT0PSDIV2              (0x2000)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
1827
#define RT0PSDIV1              (0x1000)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
1828
#define RT0PSDIV0              (0x0800)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
1829
//#define Reserved          (0x0400)
1830
//#define Reserved          (0x0200)
1831
#define RT0PSHOLD              (0x0100)       /* RTC Prescale Timer 0 Hold */
1832
//#define Reserved          (0x0080)
1833
//#define Reserved          (0x0040)
1834
//#define Reserved          (0x0020)
1835
#define RT0IP2                 (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
1836
#define RT0IP1                 (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
1837
#define RT0IP0                 (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
1838
#define RT0PSIE                (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
1839
#define RT0PSIFG               (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
1840
 
1841
/* RTCPS0CTL Control Bits */
1842
//#define Reserved          (0x8000)
1843
//#define Reserved          (0x0400)
1844
//#define Reserved          (0x0200)
1845
//#define Reserved          (0x0080)
1846
//#define Reserved          (0x0040)
1847
//#define Reserved          (0x0020)
1848
#define RT0IP2_L               (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
1849
#define RT0IP1_L               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
1850
#define RT0IP0_L               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
1851
#define RT0PSIE_L              (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
1852
#define RT0PSIFG_L             (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
1853
 
1854
/* RTCPS0CTL Control Bits */
1855
//#define Reserved          (0x8000)
1856
#define RT0SSEL_H              (0x0040)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
1857
#define RT0PSDIV2_H            (0x0020)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
1858
#define RT0PSDIV1_H            (0x0010)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
1859
#define RT0PSDIV0_H            (0x0008)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
1860
//#define Reserved          (0x0400)
1861
//#define Reserved          (0x0200)
1862
#define RT0PSHOLD_H            (0x0001)       /* RTC Prescale Timer 0 Hold */
1863
//#define Reserved          (0x0080)
1864
//#define Reserved          (0x0040)
1865
//#define Reserved          (0x0020)
1866
 
1867
#define RT0IP_0                (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
1868
#define RT0IP_1                (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
1869
#define RT0IP_2                (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
1870
#define RT0IP_3                (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
1871
#define RT0IP_4                (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
1872
#define RT0IP_5                (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
1873
#define RT0IP_6                (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
1874
#define RT0IP_7                (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
1875
 
1876
#define RT0PSDIV_0             (0x0000)       /* RTC Prescale Timer 0 Clock Divide /2 */
1877
#define RT0PSDIV_1             (0x0800)       /* RTC Prescale Timer 0 Clock Divide /4 */
1878
#define RT0PSDIV_2             (0x1000)       /* RTC Prescale Timer 0 Clock Divide /8 */
1879
#define RT0PSDIV_3             (0x1800)       /* RTC Prescale Timer 0 Clock Divide /16 */
1880
#define RT0PSDIV_4             (0x2000)       /* RTC Prescale Timer 0 Clock Divide /32 */
1881
#define RT0PSDIV_5             (0x2800)       /* RTC Prescale Timer 0 Clock Divide /64 */
1882
#define RT0PSDIV_6             (0x3000)       /* RTC Prescale Timer 0 Clock Divide /128 */
1883
#define RT0PSDIV_7             (0x3800)       /* RTC Prescale Timer 0 Clock Divide /256 */
1884
 
1885
/* RTCPS1CTL Control Bits */
1886
#define RT1SSEL1               (0x8000)       /* RTC Prescale Timer 1 Source Select Bit 1 */
1887
#define RT1SSEL0               (0x4000)       /* RTC Prescale Timer 1 Source Select Bit 0 */
1888
#define RT1PSDIV2              (0x2000)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
1889
#define RT1PSDIV1              (0x1000)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
1890
#define RT1PSDIV0              (0x0800)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
1891
//#define Reserved          (0x0400)
1892
//#define Reserved          (0x0200)
1893
#define RT1PSHOLD              (0x0100)       /* RTC Prescale Timer 1 Hold */
1894
//#define Reserved          (0x0080)
1895
//#define Reserved          (0x0040)
1896
//#define Reserved          (0x0020)
1897
#define RT1IP2                 (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
1898
#define RT1IP1                 (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
1899
#define RT1IP0                 (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
1900
#define RT1PSIE                (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
1901
#define RT1PSIFG               (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
1902
 
1903
/* RTCPS1CTL Control Bits */
1904
//#define Reserved          (0x0400)
1905
//#define Reserved          (0x0200)
1906
//#define Reserved          (0x0080)
1907
//#define Reserved          (0x0040)
1908
//#define Reserved          (0x0020)
1909
#define RT1IP2_L               (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
1910
#define RT1IP1_L               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
1911
#define RT1IP0_L               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
1912
#define RT1PSIE_L              (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
1913
#define RT1PSIFG_L             (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
1914
 
1915
/* RTCPS1CTL Control Bits */
1916
#define RT1SSEL1_H             (0x0080)       /* RTC Prescale Timer 1 Source Select Bit 1 */
1917
#define RT1SSEL0_H             (0x0040)       /* RTC Prescale Timer 1 Source Select Bit 0 */
1918
#define RT1PSDIV2_H            (0x0020)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
1919
#define RT1PSDIV1_H            (0x0010)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
1920
#define RT1PSDIV0_H            (0x0008)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
1921
//#define Reserved          (0x0400)
1922
//#define Reserved          (0x0200)
1923
#define RT1PSHOLD_H            (0x0001)       /* RTC Prescale Timer 1 Hold */
1924
//#define Reserved          (0x0080)
1925
//#define Reserved          (0x0040)
1926
//#define Reserved          (0x0020)
1927
 
1928
#define RT1IP_0                (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
1929
#define RT1IP_1                (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
1930
#define RT1IP_2                (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
1931
#define RT1IP_3                (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
1932
#define RT1IP_4                (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
1933
#define RT1IP_5                (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
1934
#define RT1IP_6                (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
1935
#define RT1IP_7                (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
1936
 
1937
#define RT1PSDIV_0             (0x0000)       /* RTC Prescale Timer 1 Clock Divide /2 */
1938
#define RT1PSDIV_1             (0x0800)       /* RTC Prescale Timer 1 Clock Divide /4 */
1939
#define RT1PSDIV_2             (0x1000)       /* RTC Prescale Timer 1 Clock Divide /8 */
1940
#define RT1PSDIV_3             (0x1800)       /* RTC Prescale Timer 1 Clock Divide /16 */
1941
#define RT1PSDIV_4             (0x2000)       /* RTC Prescale Timer 1 Clock Divide /32 */
1942
#define RT1PSDIV_5             (0x2800)       /* RTC Prescale Timer 1 Clock Divide /64 */
1943
#define RT1PSDIV_6             (0x3000)       /* RTC Prescale Timer 1 Clock Divide /128 */
1944
#define RT1PSDIV_7             (0x3800)       /* RTC Prescale Timer 1 Clock Divide /256 */
1945
 
1946
#define RT1SSEL_0              (0x0000)       /* RTC Prescale Timer Source Select ACLK */
1947
#define RT1SSEL_1              (0x4000)       /* RTC Prescale Timer Source Select SMCLK */
1948
#define RT1SSEL_2              (0x8000)       /* RTC Prescale Timer Source Select RT0PS */
1949
#define RT1SSEL_3              (0xC000)       /* RTC Prescale Timer Source Select RT0PS */
1950
 
1951
/* RTC Definitions */
1952
#define RTCIV_NONE             (0x0000)       /* No Interrupt pending */
1953
#define RTCIV_RTCRDYIFG        (0x0002)       /* RTC ready: RTCRDYIFG */
1954
#define RTCIV_RTCTEVIFG        (0x0004)       /* RTC interval timer: RTCTEVIFG */
1955
#define RTCIV_RTCAIFG          (0x0006)       /* RTC user alarm: RTCAIFG */
1956
#define RTCIV_RT0PSIFG         (0x0008)       /* RTC prescaler 0: RT0PSIFG */
1957
#define RTCIV_RT1PSIFG         (0x000A)       /* RTC prescaler 1: RT1PSIFG */
1958
 
1959
/* Legacy Definitions */
1960
#define RTC_NONE               (0x0000)       /* No Interrupt pending */
1961
#define RTC_RTCRDYIFG          (0x0002)       /* RTC ready: RTCRDYIFG */
1962
#define RTC_RTCTEVIFG          (0x0004)       /* RTC interval timer: RTCTEVIFG */
1963
#define RTC_RTCAIFG            (0x0006)       /* RTC user alarm: RTCAIFG */
1964
#define RTC_RT0PSIFG           (0x0008)       /* RTC prescaler 0: RT0PSIFG */
1965
#define RTC_RT1PSIFG           (0x000A)       /* RTC prescaler 1: RT1PSIFG */
1966
 
1967
/************************************************************
1968
* SFR - Special Function Register Module
1969
************************************************************/
1970
#define __MSP430_HAS_SFR__                    /* Definition to show that Module is available */
1971
#define __MSP430_BASEADDRESS_SFR__ 0x0100
1972
 
1973
SFR_16BIT(SFRIE1);                            /* Interrupt Enable 1 */
1974
SFR_8BIT(SFRIE1_L);                           /* Interrupt Enable 1 */
1975
SFR_8BIT(SFRIE1_H);                           /* Interrupt Enable 1 */
1976
 
1977
/* SFRIE1 Control Bits */
1978
#define WDTIE                  (0x0001)       /* WDT Interrupt Enable */
1979
#define OFIE                   (0x0002)       /* Osc Fault Enable */
1980
//#define Reserved          (0x0004)
1981
#define VMAIE                  (0x0008)       /* Vacant Memory Interrupt Enable */
1982
#define NMIIE                  (0x0010)       /* NMI Interrupt Enable */
1983
#define ACCVIE                 (0x0020)       /* Flash Access Violation Interrupt Enable */
1984
#define JMBINIE                (0x0040)       /* JTAG Mail Box input Interrupt Enable */
1985
#define JMBOUTIE               (0x0080)       /* JTAG Mail Box output Interrupt Enable */
1986
 
1987
#define WDTIE_L                (0x0001)       /* WDT Interrupt Enable */
1988
#define OFIE_L                 (0x0002)       /* Osc Fault Enable */
1989
//#define Reserved          (0x0004)
1990
#define VMAIE_L                (0x0008)       /* Vacant Memory Interrupt Enable */
1991
#define NMIIE_L                (0x0010)       /* NMI Interrupt Enable */
1992
#define ACCVIE_L               (0x0020)       /* Flash Access Violation Interrupt Enable */
1993
#define JMBINIE_L              (0x0040)       /* JTAG Mail Box input Interrupt Enable */
1994
#define JMBOUTIE_L             (0x0080)       /* JTAG Mail Box output Interrupt Enable */
1995
 
1996
//#define Reserved          (0x0004)
1997
 
1998
SFR_16BIT(SFRIFG1);                           /* Interrupt Flag 1 */
1999
SFR_8BIT(SFRIFG1_L);                          /* Interrupt Flag 1 */
2000
SFR_8BIT(SFRIFG1_H);                          /* Interrupt Flag 1 */
2001
/* SFRIFG1 Control Bits */
2002
#define WDTIFG                 (0x0001)       /* WDT Interrupt Flag */
2003
#define OFIFG                  (0x0002)       /* Osc Fault Flag */
2004
//#define Reserved          (0x0004)
2005
#define VMAIFG                 (0x0008)       /* Vacant Memory Interrupt Flag */
2006
#define NMIIFG                 (0x0010)       /* NMI Interrupt Flag */
2007
//#define Reserved          (0x0020)
2008
#define JMBINIFG               (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2009
#define JMBOUTIFG              (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2010
 
2011
#define WDTIFG_L               (0x0001)       /* WDT Interrupt Flag */
2012
#define OFIFG_L                (0x0002)       /* Osc Fault Flag */
2013
//#define Reserved          (0x0004)
2014
#define VMAIFG_L               (0x0008)       /* Vacant Memory Interrupt Flag */
2015
#define NMIIFG_L               (0x0010)       /* NMI Interrupt Flag */
2016
//#define Reserved          (0x0020)
2017
#define JMBINIFG_L             (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2018
#define JMBOUTIFG_L            (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2019
 
2020
//#define Reserved          (0x0004)
2021
//#define Reserved          (0x0020)
2022
 
2023
SFR_16BIT(SFRRPCR);                           /* RESET Pin Control Register */
2024
SFR_8BIT(SFRRPCR_L);                          /* RESET Pin Control Register */
2025
SFR_8BIT(SFRRPCR_H);                          /* RESET Pin Control Register */
2026
/* SFRRPCR Control Bits */
2027
#define SYSNMI                 (0x0001)       /* NMI select */
2028
#define SYSNMIIES              (0x0002)       /* NMI edge select */
2029
#define SYSRSTUP               (0x0004)       /* RESET Pin pull down/up select */
2030
#define SYSRSTRE               (0x0008)       /* RESET Pin Resistor enable */
2031
 
2032
#define SYSNMI_L               (0x0001)       /* NMI select */
2033
#define SYSNMIIES_L            (0x0002)       /* NMI edge select */
2034
#define SYSRSTUP_L             (0x0004)       /* RESET Pin pull down/up select */
2035
#define SYSRSTRE_L             (0x0008)       /* RESET Pin Resistor enable */
2036
 
2037
/************************************************************
2038
* SYS - System Module
2039
************************************************************/
2040
#define __MSP430_HAS_SYS__                    /* Definition to show that Module is available */
2041
#define __MSP430_BASEADDRESS_SYS__ 0x0180
2042
 
2043
SFR_16BIT(SYSCTL);                            /* System control */
2044
SFR_8BIT(SYSCTL_L);                           /* System control */
2045
SFR_8BIT(SYSCTL_H);                           /* System control */
2046
SFR_16BIT(SYSBSLC);                           /* Boot strap configuration area */
2047
SFR_8BIT(SYSBSLC_L);                          /* Boot strap configuration area */
2048
SFR_8BIT(SYSBSLC_H);                          /* Boot strap configuration area */
2049
SFR_16BIT(SYSJMBC);                           /* JTAG mailbox control */
2050
SFR_8BIT(SYSJMBC_L);                          /* JTAG mailbox control */
2051
SFR_8BIT(SYSJMBC_H);                          /* JTAG mailbox control */
2052
SFR_16BIT(SYSJMBI0);                          /* JTAG mailbox input 0 */
2053
SFR_8BIT(SYSJMBI0_L);                         /* JTAG mailbox input 0 */
2054
SFR_8BIT(SYSJMBI0_H);                         /* JTAG mailbox input 0 */
2055
SFR_16BIT(SYSJMBI1);                          /* JTAG mailbox input 1 */
2056
SFR_8BIT(SYSJMBI1_L);                         /* JTAG mailbox input 1 */
2057
SFR_8BIT(SYSJMBI1_H);                         /* JTAG mailbox input 1 */
2058
SFR_16BIT(SYSJMBO0);                          /* JTAG mailbox output 0 */
2059
SFR_8BIT(SYSJMBO0_L);                         /* JTAG mailbox output 0 */
2060
SFR_8BIT(SYSJMBO0_H);                         /* JTAG mailbox output 0 */
2061
SFR_16BIT(SYSJMBO1);                          /* JTAG mailbox output 1 */
2062
SFR_8BIT(SYSJMBO1_L);                         /* JTAG mailbox output 1 */
2063
SFR_8BIT(SYSJMBO1_H);                         /* JTAG mailbox output 1 */
2064
 
2065
SFR_16BIT(SYSBERRIV);                         /* Bus Error vector generator */
2066
SFR_8BIT(SYSBERRIV_L);                        /* Bus Error vector generator */
2067
SFR_8BIT(SYSBERRIV_H);                        /* Bus Error vector generator */
2068
SFR_16BIT(SYSUNIV);                           /* User NMI vector generator */
2069
SFR_8BIT(SYSUNIV_L);                          /* User NMI vector generator */
2070
SFR_8BIT(SYSUNIV_H);                          /* User NMI vector generator */
2071
SFR_16BIT(SYSSNIV);                           /* System NMI vector generator */
2072
SFR_8BIT(SYSSNIV_L);                          /* System NMI vector generator */
2073
SFR_8BIT(SYSSNIV_H);                          /* System NMI vector generator */
2074
SFR_16BIT(SYSRSTIV);                          /* Reset vector generator */
2075
SFR_8BIT(SYSRSTIV_L);                         /* Reset vector generator */
2076
SFR_8BIT(SYSRSTIV_H);                         /* Reset vector generator */
2077
 
2078
/* SYSCTL Control Bits */
2079
#define SYSRIVECT              (0x0001)       /* SYS - RAM based interrupt vectors */
2080
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2081
#define SYSPMMPE               (0x0004)       /* SYS - PMM access protect */
2082
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2083
#define SYSBSLIND              (0x0010)       /* SYS - TCK/RST indication detected */
2084
#define SYSJTAGPIN             (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2085
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2086
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2087
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2088
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2089
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2090
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2091
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2092
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2093
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2094
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2095
 
2096
/* SYSCTL Control Bits */
2097
#define SYSRIVECT_L            (0x0001)       /* SYS - RAM based interrupt vectors */
2098
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2099
#define SYSPMMPE_L             (0x0004)       /* SYS - PMM access protect */
2100
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2101
#define SYSBSLIND_L            (0x0010)       /* SYS - TCK/RST indication detected */
2102
#define SYSJTAGPIN_L           (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2103
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2104
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2105
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2106
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2107
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2108
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2109
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2110
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2111
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2112
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2113
 
2114
/* SYSCTL Control Bits */
2115
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2116
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2117
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2118
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2119
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2120
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2121
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2122
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2123
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2124
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2125
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2126
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2127
 
2128
/* SYSBSLC Control Bits */
2129
#define SYSBSLSIZE0            (0x0001)       /* SYS - BSL Protection Size 0 */
2130
#define SYSBSLSIZE1            (0x0002)       /* SYS - BSL Protection Size 1 */
2131
#define SYSBSLR                (0x0004)       /* SYS - RAM assigned to BSL */
2132
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2133
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2134
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2135
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2136
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2137
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2138
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2139
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2140
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2141
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2142
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2143
#define SYSBSLOFF              (0x4000)       /* SYS - BSL Memeory disabled */
2144
#define SYSBSLPE               (0x8000)       /* SYS - BSL Memory protection enabled */
2145
 
2146
/* SYSBSLC Control Bits */
2147
#define SYSBSLSIZE0_L          (0x0001)       /* SYS - BSL Protection Size 0 */
2148
#define SYSBSLSIZE1_L          (0x0002)       /* SYS - BSL Protection Size 1 */
2149
#define SYSBSLR_L              (0x0004)       /* SYS - RAM assigned to BSL */
2150
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2151
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2152
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2153
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2154
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2155
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2156
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2157
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2158
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2159
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2160
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2161
 
2162
/* SYSBSLC Control Bits */
2163
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2164
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2165
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2166
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2167
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2168
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2169
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2170
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2171
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2172
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2173
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2174
#define SYSBSLOFF_H            (0x0040)       /* SYS - BSL Memeory disabled */
2175
#define SYSBSLPE_H             (0x0080)       /* SYS - BSL Memory protection enabled */
2176
 
2177
/* SYSJMBC Control Bits */
2178
#define JMBIN0FG               (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2179
#define JMBIN1FG               (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2180
#define JMBOUT0FG              (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2181
#define JMBOUT1FG              (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2182
#define JMBMODE                (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2183
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2184
#define JMBCLR0OFF             (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2185
#define JMBCLR1OFF             (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2186
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2187
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2188
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2189
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2190
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2191
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2192
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2193
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2194
 
2195
/* SYSJMBC Control Bits */
2196
#define JMBIN0FG_L             (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
2197
#define JMBIN1FG_L             (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
2198
#define JMBOUT0FG_L            (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
2199
#define JMBOUT1FG_L            (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
2200
#define JMBMODE_L              (0x0010)       /* SYS - JMB 16/32 Bit Mode */
2201
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2202
#define JMBCLR0OFF_L           (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
2203
#define JMBCLR1OFF_L           (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
2204
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2205
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2206
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2207
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2208
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2209
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2210
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2211
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2212
 
2213
/* SYSJMBC Control Bits */
2214
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2215
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2216
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2217
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2218
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2219
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2220
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2221
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2222
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2223
 
2224
/* SYSUNIV Definitions */
2225
#define SYSUNIV_NONE           (0x0000)       /* No Interrupt pending */
2226
#define SYSUNIV_NMIIFG         (0x0002)       /* SYSUNIV : NMIIFG */
2227
#define SYSUNIV_OFIFG          (0x0004)       /* SYSUNIV : Osc. Fail - OFIFG */
2228
#define SYSUNIV_ACCVIFG        (0x0006)       /* SYSUNIV : Access Violation - ACCVIFG */
2229
#define SYSUNIV_BUSIFG         (0x0008)       /* SYSUNIV : Bus Error */
2230
#define SYSUNIV_SYSBUSIV       (0x0008)       /* SYSUNIV : Bus Error - SYSBERRIFG (legacy) */
2231
 
2232
/* SYSSNIV Definitions */
2233
#define SYSSNIV_NONE           (0x0000)       /* No Interrupt pending */
2234
#define SYSSNIV_SVMLIFG        (0x0002)       /* SYSSNIV : SVMLIFG */
2235
#define SYSSNIV_SVMHIFG        (0x0004)       /* SYSSNIV : SVMHIFG */
2236
#define SYSSNIV_DLYLIFG        (0x0006)       /* SYSSNIV : DLYLIFG */
2237
#define SYSSNIV_DLYHIFG        (0x0008)       /* SYSSNIV : DLYHIFG */
2238
#define SYSSNIV_VMAIFG         (0x000A)       /* SYSSNIV : VMAIFG */
2239
#define SYSSNIV_JMBINIFG       (0x000C)       /* SYSSNIV : JMBINIFG */
2240
#define SYSSNIV_JMBOUTIFG      (0x000E)       /* SYSSNIV : JMBOUTIFG */
2241
#define SYSSNIV_VLRLIFG        (0x0010)       /* SYSSNIV : VLRLIFG */
2242
#define SYSSNIV_VLRHIFG        (0x0012)       /* SYSSNIV : VLRHIFG */
2243
 
2244
/* SYSRSTIV Definitions */
2245
#define SYSRSTIV_NONE          (0x0000)       /* No Interrupt pending */
2246
#define SYSRSTIV_BOR           (0x0002)       /* SYSRSTIV : BOR */
2247
#define SYSRSTIV_RSTNMI        (0x0004)       /* SYSRSTIV : RST/NMI */
2248
#define SYSRSTIV_DOBOR         (0x0006)       /* SYSRSTIV : Do BOR */
2249
#define SYSRSTIV_LPM5WU        (0x0008)       /* SYSRSTIV : Port LPM5 Wake Up */
2250
#define SYSRSTIV_SECYV         (0x000A)       /* SYSRSTIV : Security violation */
2251
#define SYSRSTIV_SVSL          (0x000C)       /* SYSRSTIV : SVSL */
2252
#define SYSRSTIV_SVSH          (0x000E)       /* SYSRSTIV : SVSH */
2253
#define SYSRSTIV_SVML_OVP      (0x0010)       /* SYSRSTIV : SVML_OVP */
2254
#define SYSRSTIV_SVMH_OVP      (0x0012)       /* SYSRSTIV : SVMH_OVP */
2255
#define SYSRSTIV_DOPOR         (0x0014)       /* SYSRSTIV : Do POR */
2256
#define SYSRSTIV_WDTTO         (0x0016)       /* SYSRSTIV : WDT Time out */
2257
#define SYSRSTIV_WDTKEY        (0x0018)       /* SYSRSTIV : WDTKEY violation */
2258
#define SYSRSTIV_KEYV          (0x001A)       /* SYSRSTIV : Flash Key violation */
2259
#define SYSRSTIV_FLLUL         (0x001C)       /* SYSRSTIV : FLL unlock */
2260
#define SYSRSTIV_PERF          (0x001E)       /* SYSRSTIV : peripheral/config area fetch */
2261
#define SYSRSTIV_PMMKEY        (0x0020)       /* SYSRSTIV : PMMKEY violation */
2262
 
2263
/************************************************************
2264
* Timer0_A5
2265
************************************************************/
2266
#define __MSP430_HAS_T0A5__                   /* Definition to show that Module is available */
2267
#define __MSP430_BASEADDRESS_T0A5__ 0x0340
2268
 
2269
SFR_16BIT(TA0CTL);                            /* Timer0_A5 Control */
2270
SFR_16BIT(TA0CCTL0);                          /* Timer0_A5 Capture/Compare Control 0 */
2271
SFR_16BIT(TA0CCTL1);                          /* Timer0_A5 Capture/Compare Control 1 */
2272
SFR_16BIT(TA0CCTL2);                          /* Timer0_A5 Capture/Compare Control 2 */
2273
SFR_16BIT(TA0CCTL3);                          /* Timer0_A5 Capture/Compare Control 3 */
2274
SFR_16BIT(TA0CCTL4);                          /* Timer0_A5 Capture/Compare Control 4 */
2275
SFR_16BIT(TA0R);                              /* Timer0_A5 */
2276
SFR_16BIT(TA0CCR0);                           /* Timer0_A5 Capture/Compare 0 */
2277
SFR_16BIT(TA0CCR1);                           /* Timer0_A5 Capture/Compare 1 */
2278
SFR_16BIT(TA0CCR2);                           /* Timer0_A5 Capture/Compare 2 */
2279
SFR_16BIT(TA0CCR3);                           /* Timer0_A5 Capture/Compare 3 */
2280
SFR_16BIT(TA0CCR4);                           /* Timer0_A5 Capture/Compare 4 */
2281
SFR_16BIT(TA0IV);                             /* Timer0_A5 Interrupt Vector Word */
2282
SFR_16BIT(TA0EX0);                            /* Timer0_A5 Expansion Register 0 */
2283
 
2284
/* TAxCTL Control Bits */
2285
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
2286
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
2287
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
2288
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
2289
#define MC1                    (0x0020)       /* Timer A mode control 1 */
2290
#define MC0                    (0x0010)       /* Timer A mode control 0 */
2291
#define TACLR                  (0x0004)       /* Timer A counter clear */
2292
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
2293
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
2294
 
2295
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
2296
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2297
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2298
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2299
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
2300
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
2301
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
2302
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
2303
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2304
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2305
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2306
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2307
#define MC__STOP               (0*0x10u)      /* Timer A mode control: 0 - Stop */
2308
#define MC__UP                 (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
2309
#define MC__CONTINOUS          (2*0x10u)      /* Timer A mode control: 2 - Continous up */
2310
#define MC__UPDOWN             (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
2311
#define ID__1                  (0*0x40u)      /* Timer A input divider: 0 - /1 */
2312
#define ID__2                  (1*0x40u)      /* Timer A input divider: 1 - /2 */
2313
#define ID__4                  (2*0x40u)      /* Timer A input divider: 2 - /4 */
2314
#define ID__8                  (3*0x40u)      /* Timer A input divider: 3 - /8 */
2315
#define TASSEL__TACLK          (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
2316
#define TASSEL__ACLK           (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
2317
#define TASSEL__SMCLK          (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
2318
#define TASSEL__INCLK          (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
2319
 
2320
/* TAxCCTLx Control Bits */
2321
#define CM1                    (0x8000)       /* Capture mode 1 */
2322
#define CM0                    (0x4000)       /* Capture mode 0 */
2323
#define CCIS1                  (0x2000)       /* Capture input select 1 */
2324
#define CCIS0                  (0x1000)       /* Capture input select 0 */
2325
#define SCS                    (0x0800)       /* Capture sychronize */
2326
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
2327
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
2328
#define OUTMOD2                (0x0080)       /* Output mode 2 */
2329
#define OUTMOD1                (0x0040)       /* Output mode 1 */
2330
#define OUTMOD0                (0x0020)       /* Output mode 0 */
2331
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
2332
#define CCI                    (0x0008)       /* Capture input signal (read) */
2333
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
2334
#define COV                    (0x0002)       /* Capture/compare overflow flag */
2335
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
2336
 
2337
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
2338
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
2339
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
2340
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
2341
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
2342
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
2343
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
2344
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
2345
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
2346
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
2347
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
2348
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
2349
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
2350
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
2351
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
2352
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
2353
 
2354
/* TAxEX0 Control Bits */
2355
#define TAIDEX0                (0x0001)       /* Timer A Input divider expansion Bit: 0 */
2356
#define TAIDEX1                (0x0002)       /* Timer A Input divider expansion Bit: 1 */
2357
#define TAIDEX2                (0x0004)       /* Timer A Input divider expansion Bit: 2 */
2358
 
2359
#define TAIDEX_0               (0*0x0001u)    /* Timer A Input divider expansion : /1 */
2360
#define TAIDEX_1               (1*0x0001u)    /* Timer A Input divider expansion : /2 */
2361
#define TAIDEX_2               (2*0x0001u)    /* Timer A Input divider expansion : /3 */
2362
#define TAIDEX_3               (3*0x0001u)    /* Timer A Input divider expansion : /4 */
2363
#define TAIDEX_4               (4*0x0001u)    /* Timer A Input divider expansion : /5 */
2364
#define TAIDEX_5               (5*0x0001u)    /* Timer A Input divider expansion : /6 */
2365
#define TAIDEX_6               (6*0x0001u)    /* Timer A Input divider expansion : /7 */
2366
#define TAIDEX_7               (7*0x0001u)    /* Timer A Input divider expansion : /8 */
2367
 
2368
/* T0A5IV Definitions */
2369
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
2370
#define TA0IV_TA0CCR1          (0x0002)       /* TA0CCR1_CCIFG */
2371
#define TA0IV_TA0CCR2          (0x0004)       /* TA0CCR2_CCIFG */
2372
#define TA0IV_TA0CCR3          (0x0006)       /* TA0CCR3_CCIFG */
2373
#define TA0IV_TA0CCR4          (0x0008)       /* TA0CCR4_CCIFG */
2374
#define TA0IV_5                (0x000A)       /* Reserved */
2375
#define TA0IV_6                (0x000C)       /* Reserved */
2376
#define TA0IV_TA0IFG           (0x000E)       /* TA0IFG */
2377
 
2378
/************************************************************
2379
* Timer1_A3
2380
************************************************************/
2381
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
2382
#define __MSP430_BASEADDRESS_T1A3__ 0x0380
2383
 
2384
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
2385
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
2386
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
2387
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
2388
SFR_16BIT(TA1R);                              /* Timer1_A3 */
2389
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
2390
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
2391
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
2392
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
2393
SFR_16BIT(TA1EX0);                            /* Timer1_A3 Expansion Register 0 */
2394
 
2395
/* Bits are already defined within the Timer0_Ax */
2396
 
2397
/* TA1IV Definitions */
2398
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
2399
#define TA1IV_TA1CCR1          (0x0002)       /* TA1CCR1_CCIFG */
2400
#define TA1IV_TA1CCR2          (0x0004)       /* TA1CCR2_CCIFG */
2401
#define TA1IV_3                (0x0006)       /* Reserved */
2402
#define TA1IV_4                (0x0008)       /* Reserved */
2403
#define TA1IV_5                (0x000A)       /* Reserved */
2404
#define TA1IV_6                (0x000C)       /* Reserved */
2405
#define TA1IV_TA1IFG           (0x000E)       /* TA1IFG */
2406
 
2407
/************************************************************
2408
* Timer2_A3
2409
************************************************************/
2410
#define __MSP430_HAS_T2A3__                   /* Definition to show that Module is available */
2411
#define __MSP430_BASEADDRESS_T2A3__ 0x0400
2412
 
2413
SFR_16BIT(TA2CTL);                            /* Timer2_A3 Control */
2414
SFR_16BIT(TA2CCTL0);                          /* Timer2_A3 Capture/Compare Control 0 */
2415
SFR_16BIT(TA2CCTL1);                          /* Timer2_A3 Capture/Compare Control 1 */
2416
SFR_16BIT(TA2CCTL2);                          /* Timer2_A3 Capture/Compare Control 2 */
2417
SFR_16BIT(TA2R);                              /* Timer2_A3 */
2418
SFR_16BIT(TA2CCR0);                           /* Timer2_A3 Capture/Compare 0 */
2419
SFR_16BIT(TA2CCR1);                           /* Timer2_A3 Capture/Compare 1 */
2420
SFR_16BIT(TA2CCR2);                           /* Timer2_A3 Capture/Compare 2 */
2421
SFR_16BIT(TA2IV);                             /* Timer2_A3 Interrupt Vector Word */
2422
SFR_16BIT(TA2EX0);                            /* Timer2_A3 Expansion Register 0 */
2423
 
2424
/* Bits are already defined within the Timer0_Ax */
2425
 
2426
/* TA2IV Definitions */
2427
#define TA2IV_NONE             (0x0000)       /* No Interrupt pending */
2428
#define TA2IV_TA1CCR1          (0x0002)       /* TA2CCR1_CCIFG */
2429
#define TA2IV_TA1CCR2          (0x0004)       /* TA2CCR2_CCIFG */
2430
#define TA2IV_3                (0x0006)       /* Reserved */
2431
#define TA2IV_4                (0x0008)       /* Reserved */
2432
#define TA2IV_5                (0x000A)       /* Reserved */
2433
#define TA2IV_6                (0x000C)       /* Reserved */
2434
#define TA2IV_TA2IFG           (0x000E)       /* TA2IFG */
2435
 
2436
/************************************************************
2437
* Timer0_B7
2438
************************************************************/
2439
#define __MSP430_HAS_T0B7__                   /* Definition to show that Module is available */
2440
#define __MSP430_BASEADDRESS_T0B7__ 0x03C0
2441
 
2442
SFR_16BIT(TB0CTL);                            /* Timer0_B7 Control */
2443
SFR_16BIT(TB0CCTL0);                          /* Timer0_B7 Capture/Compare Control 0 */
2444
SFR_16BIT(TB0CCTL1);                          /* Timer0_B7 Capture/Compare Control 1 */
2445
SFR_16BIT(TB0CCTL2);                          /* Timer0_B7 Capture/Compare Control 2 */
2446
SFR_16BIT(TB0CCTL3);                          /* Timer0_B7 Capture/Compare Control 3 */
2447
SFR_16BIT(TB0CCTL4);                          /* Timer0_B7 Capture/Compare Control 4 */
2448
SFR_16BIT(TB0CCTL5);                          /* Timer0_B7 Capture/Compare Control 5 */
2449
SFR_16BIT(TB0CCTL6);                          /* Timer0_B7 Capture/Compare Control 6 */
2450
SFR_16BIT(TB0R);                              /* Timer0_B7 */
2451
SFR_16BIT(TB0CCR0);                           /* Timer0_B7 Capture/Compare 0 */
2452
SFR_16BIT(TB0CCR1);                           /* Timer0_B7 Capture/Compare 1 */
2453
SFR_16BIT(TB0CCR2);                           /* Timer0_B7 Capture/Compare 2 */
2454
SFR_16BIT(TB0CCR3);                           /* Timer0_B7 Capture/Compare 3 */
2455
SFR_16BIT(TB0CCR4);                           /* Timer0_B7 Capture/Compare 4 */
2456
SFR_16BIT(TB0CCR5);                           /* Timer0_B7 Capture/Compare 5 */
2457
SFR_16BIT(TB0CCR6);                           /* Timer0_B7 Capture/Compare 6 */
2458
SFR_16BIT(TB0EX0);                            /* Timer0_B7 Expansion Register 0 */
2459
SFR_16BIT(TB0IV);                             /* Timer0_B7 Interrupt Vector Word */
2460
 
2461
/* Legacy Type Definitions for TimerB */
2462
#define TBCTL                  TB0CTL         /* Timer0_B7 Control */
2463
#define TBCCTL0                TB0CCTL0       /* Timer0_B7 Capture/Compare Control 0 */
2464
#define TBCCTL1                TB0CCTL1       /* Timer0_B7 Capture/Compare Control 1 */
2465
#define TBCCTL2                TB0CCTL2       /* Timer0_B7 Capture/Compare Control 2 */
2466
#define TBCCTL3                TB0CCTL3       /* Timer0_B7 Capture/Compare Control 3 */
2467
#define TBCCTL4                TB0CCTL4       /* Timer0_B7 Capture/Compare Control 4 */
2468
#define TBCCTL5                TB0CCTL5       /* Timer0_B7 Capture/Compare Control 5 */
2469
#define TBCCTL6                TB0CCTL6       /* Timer0_B7 Capture/Compare Control 6 */
2470
#define TBR                    TB0R           /* Timer0_B7 */
2471
#define TBCCR0                 TB0CCR0        /* Timer0_B7 Capture/Compare 0 */
2472
#define TBCCR1                 TB0CCR1        /* Timer0_B7 Capture/Compare 1 */
2473
#define TBCCR2                 TB0CCR2        /* Timer0_B7 Capture/Compare 2 */
2474
#define TBCCR3                 TB0CCR3        /* Timer0_B7 Capture/Compare 3 */
2475
#define TBCCR4                 TB0CCR4        /* Timer0_B7 Capture/Compare 4 */
2476
#define TBCCR5                 TB0CCR5        /* Timer0_B7 Capture/Compare 5 */
2477
#define TBCCR6                 TB0CCR6        /* Timer0_B7 Capture/Compare 6 */
2478
#define TBEX0                  TB0EX0         /* Timer0_B7 Expansion Register 0 */
2479
#define TBIV                   TB0IV          /* Timer0_B7 Interrupt Vector Word */
2480
#define TIMERB1_VECTOR       TIMER0_B1_VECTOR /* Timer0_B7 CC1-6, TB */
2481
#define TIMERB0_VECTOR       TIMER0_B0_VECTOR /* Timer0_B7 CC0 */
2482
 
2483
/* TBxCTL Control Bits */
2484
#define TBCLGRP1               (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2485
#define TBCLGRP0               (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2486
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
2487
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
2488
#define TBSSEL1                (0x0200)       /* Clock source 1 */
2489
#define TBSSEL0                (0x0100)       /* Clock source 0 */
2490
#define TBCLR                  (0x0004)       /* Timer0_B7 counter clear */
2491
#define TBIE                   (0x0002)       /* Timer0_B7 interrupt enable */
2492
#define TBIFG                  (0x0001)       /* Timer0_B7 interrupt flag */
2493
 
2494
#define SHR1                   (0x4000)       /* Timer0_B7 Compare latch load group 1 */
2495
#define SHR0                   (0x2000)       /* Timer0_B7 Compare latch load group 0 */
2496
 
2497
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
2498
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
2499
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
2500
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
2501
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
2502
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
2503
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
2504
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
2505
#define SHR_0                  (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2506
#define SHR_1                  (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2507
#define SHR_2                  (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2508
#define SHR_3                  (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2509
#define TBCLGRP_0              (0*0x2000u)    /* Timer0_B7 Group: 0 - individually */
2510
#define TBCLGRP_1              (1*0x2000u)    /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
2511
#define TBCLGRP_2              (2*0x2000u)    /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
2512
#define TBCLGRP_3              (3*0x2000u)    /* Timer0_B7 Group: 3 - 1 group (all) */
2513
#define TBSSEL__TACLK          (0*0x100u)     /* Timer0_B7 clock source select: 0 - TACLK */
2514
#define TBSSEL__ACLK           (1*0x100u)     /* Timer0_B7 clock source select: 1 - ACLK  */
2515
#define TBSSEL__SMCLK          (2*0x100u)     /* Timer0_B7 clock source select: 2 - SMCLK */
2516
#define TBSSEL__INCLK          (3*0x100u)     /* Timer0_B7 clock source select: 3 - INCLK */
2517
#define CNTL__16               (0*0x0800u)    /* Counter lenght: 16 bit */
2518
#define CNTL__12               (1*0x0800u)    /* Counter lenght: 12 bit */
2519
#define CNTL__10               (2*0x0800u)    /* Counter lenght: 10 bit */
2520
#define CNTL__8                (3*0x0800u)    /* Counter lenght:  8 bit */
2521
 
2522
/* Additional Timer B Control Register bits are defined in Timer A */
2523
/* TBxCCTLx Control Bits */
2524
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
2525
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
2526
 
2527
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
2528
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
2529
 
2530
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2531
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2532
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2533
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2534
 
2535
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
2536
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
2537
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
2538
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
2539
 
2540
/* TBxEX0 Control Bits */
2541
#define TBIDEX0                (0x0001)       /* Timer0_B7 Input divider expansion Bit: 0 */
2542
#define TBIDEX1                (0x0002)       /* Timer0_B7 Input divider expansion Bit: 1 */
2543
#define TBIDEX2                (0x0004)       /* Timer0_B7 Input divider expansion Bit: 2 */
2544
 
2545
#define TBIDEX_0               (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2546
#define TBIDEX_1               (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2547
#define TBIDEX_2               (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2548
#define TBIDEX_3               (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2549
#define TBIDEX_4               (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2550
#define TBIDEX_5               (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2551
#define TBIDEX_6               (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2552
#define TBIDEX_7               (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2553
#define TBIDEX__1              (0*0x0001u)    /* Timer0_B7 Input divider expansion : /1 */
2554
#define TBIDEX__2              (1*0x0001u)    /* Timer0_B7 Input divider expansion : /2 */
2555
#define TBIDEX__3              (2*0x0001u)    /* Timer0_B7 Input divider expansion : /3 */
2556
#define TBIDEX__4              (3*0x0001u)    /* Timer0_B7 Input divider expansion : /4 */
2557
#define TBIDEX__5              (4*0x0001u)    /* Timer0_B7 Input divider expansion : /5 */
2558
#define TBIDEX__6              (5*0x0001u)    /* Timer0_B7 Input divider expansion : /6 */
2559
#define TBIDEX__7              (6*0x0001u)    /* Timer0_B7 Input divider expansion : /7 */
2560
#define TBIDEX__8              (7*0x0001u)    /* Timer0_B7 Input divider expansion : /8 */
2561
 
2562
/* TB0IV Definitions */
2563
#define TB0IV_NONE             (0x0000)       /* No Interrupt pending */
2564
#define TB0IV_TB1CCR1          (0x0002)       /* TBCCR1_CCIFG */
2565
#define TB0IV_TB1CCR2          (0x0004)       /* TBCCR2_CCIFG */
2566
#define TB0IV_3                (0x0006)       /* Reserved */
2567
#define TB0IV_4                (0x0008)       /* Reserved */
2568
#define TB0IV_5                (0x000A)       /* Reserved */
2569
#define TB0IV_6                (0x000C)       /* Reserved */
2570
#define TB0IV_TB0IFG           (0x000E)       /* TBIFG */
2571
 
2572
 
2573
/************************************************************
2574
* UNIFIED CLOCK SYSTEM
2575
************************************************************/
2576
#define __MSP430_HAS_UCS__                    /* Definition to show that Module is available */
2577
#define __MSP430_BASEADDRESS_UCS__ 0x0160
2578
 
2579
SFR_16BIT(UCSCTL0);                           /* UCS Control Register 0 */
2580
SFR_8BIT(UCSCTL0_L);                          /* UCS Control Register 0 */
2581
SFR_8BIT(UCSCTL0_H);                          /* UCS Control Register 0 */
2582
SFR_16BIT(UCSCTL1);                           /* UCS Control Register 1 */
2583
SFR_8BIT(UCSCTL1_L);                          /* UCS Control Register 1 */
2584
SFR_8BIT(UCSCTL1_H);                          /* UCS Control Register 1 */
2585
SFR_16BIT(UCSCTL2);                           /* UCS Control Register 2 */
2586
SFR_8BIT(UCSCTL2_L);                          /* UCS Control Register 2 */
2587
SFR_8BIT(UCSCTL2_H);                          /* UCS Control Register 2 */
2588
SFR_16BIT(UCSCTL3);                           /* UCS Control Register 3 */
2589
SFR_8BIT(UCSCTL3_L);                          /* UCS Control Register 3 */
2590
SFR_8BIT(UCSCTL3_H);                          /* UCS Control Register 3 */
2591
SFR_16BIT(UCSCTL4);                           /* UCS Control Register 4 */
2592
SFR_8BIT(UCSCTL4_L);                          /* UCS Control Register 4 */
2593
SFR_8BIT(UCSCTL4_H);                          /* UCS Control Register 4 */
2594
SFR_16BIT(UCSCTL5);                           /* UCS Control Register 5 */
2595
SFR_8BIT(UCSCTL5_L);                          /* UCS Control Register 5 */
2596
SFR_8BIT(UCSCTL5_H);                          /* UCS Control Register 5 */
2597
SFR_16BIT(UCSCTL6);                           /* UCS Control Register 6 */
2598
SFR_8BIT(UCSCTL6_L);                          /* UCS Control Register 6 */
2599
SFR_8BIT(UCSCTL6_H);                          /* UCS Control Register 6 */
2600
SFR_16BIT(UCSCTL7);                           /* UCS Control Register 7 */
2601
SFR_8BIT(UCSCTL7_L);                          /* UCS Control Register 7 */
2602
SFR_8BIT(UCSCTL7_H);                          /* UCS Control Register 7 */
2603
SFR_16BIT(UCSCTL8);                           /* UCS Control Register 8 */
2604
SFR_8BIT(UCSCTL8_L);                          /* UCS Control Register 8 */
2605
SFR_8BIT(UCSCTL8_H);                          /* UCS Control Register 8 */
2606
 
2607
/* UCSCTL0 Control Bits */
2608
//#define RESERVED            (0x0001)    /* RESERVED */
2609
//#define RESERVED            (0x0002)    /* RESERVED */
2610
//#define RESERVED            (0x0004)    /* RESERVED */
2611
#define MOD0                   (0x0008)       /* Modulation Bit Counter Bit : 0 */
2612
#define MOD1                   (0x0010)       /* Modulation Bit Counter Bit : 1 */
2613
#define MOD2                   (0x0020)       /* Modulation Bit Counter Bit : 2 */
2614
#define MOD3                   (0x0040)       /* Modulation Bit Counter Bit : 3 */
2615
#define MOD4                   (0x0080)       /* Modulation Bit Counter Bit : 4 */
2616
#define DCO0                   (0x0100)       /* DCO TAP Bit : 0 */
2617
#define DCO1                   (0x0200)       /* DCO TAP Bit : 1 */
2618
#define DCO2                   (0x0400)       /* DCO TAP Bit : 2 */
2619
#define DCO3                   (0x0800)       /* DCO TAP Bit : 3 */
2620
#define DCO4                   (0x1000)       /* DCO TAP Bit : 4 */
2621
//#define RESERVED            (0x2000)    /* RESERVED */
2622
//#define RESERVED            (0x4000)    /* RESERVED */
2623
//#define RESERVED            (0x8000)    /* RESERVED */
2624
 
2625
/* UCSCTL0 Control Bits */
2626
//#define RESERVED            (0x0001)    /* RESERVED */
2627
//#define RESERVED            (0x0002)    /* RESERVED */
2628
//#define RESERVED            (0x0004)    /* RESERVED */
2629
#define MOD0_L                 (0x0008)       /* Modulation Bit Counter Bit : 0 */
2630
#define MOD1_L                 (0x0010)       /* Modulation Bit Counter Bit : 1 */
2631
#define MOD2_L                 (0x0020)       /* Modulation Bit Counter Bit : 2 */
2632
#define MOD3_L                 (0x0040)       /* Modulation Bit Counter Bit : 3 */
2633
#define MOD4_L                 (0x0080)       /* Modulation Bit Counter Bit : 4 */
2634
//#define RESERVED            (0x2000)    /* RESERVED */
2635
//#define RESERVED            (0x4000)    /* RESERVED */
2636
//#define RESERVED            (0x8000)    /* RESERVED */
2637
 
2638
/* UCSCTL0 Control Bits */
2639
//#define RESERVED            (0x0001)    /* RESERVED */
2640
//#define RESERVED            (0x0002)    /* RESERVED */
2641
//#define RESERVED            (0x0004)    /* RESERVED */
2642
#define DCO0_H                 (0x0001)       /* DCO TAP Bit : 0 */
2643
#define DCO1_H                 (0x0002)       /* DCO TAP Bit : 1 */
2644
#define DCO2_H                 (0x0004)       /* DCO TAP Bit : 2 */
2645
#define DCO3_H                 (0x0008)       /* DCO TAP Bit : 3 */
2646
#define DCO4_H                 (0x0010)       /* DCO TAP Bit : 4 */
2647
//#define RESERVED            (0x2000)    /* RESERVED */
2648
//#define RESERVED            (0x4000)    /* RESERVED */
2649
//#define RESERVED            (0x8000)    /* RESERVED */
2650
 
2651
/* UCSCTL1 Control Bits */
2652
#define DISMOD                 (0x0001)       /* Disable Modulation */
2653
//#define RESERVED            (0x0002)    /* RESERVED */
2654
//#define RESERVED            (0x0004)    /* RESERVED */
2655
//#define RESERVED            (0x0008)    /* RESERVED */
2656
#define DCORSEL0               (0x0010)       /* DCO Freq. Range Select Bit : 0 */
2657
#define DCORSEL1               (0x0020)       /* DCO Freq. Range Select Bit : 1 */
2658
#define DCORSEL2               (0x0040)       /* DCO Freq. Range Select Bit : 2 */
2659
//#define RESERVED            (0x0080)    /* RESERVED */
2660
//#define RESERVED            (0x0100)    /* RESERVED */
2661
//#define RESERVED            (0x0200)    /* RESERVED */
2662
//#define RESERVED            (0x0400)    /* RESERVED */
2663
//#define RESERVED            (0x0800)    /* RESERVED */
2664
//#define RESERVED            (0x1000)    /* RESERVED */
2665
//#define RESERVED            (0x2000)    /* RESERVED */
2666
//#define RESERVED            (0x4000)    /* RESERVED */
2667
//#define RESERVED            (0x8000)    /* RESERVED */
2668
 
2669
/* UCSCTL1 Control Bits */
2670
#define DISMOD_L               (0x0001)       /* Disable Modulation */
2671
//#define RESERVED            (0x0002)    /* RESERVED */
2672
//#define RESERVED            (0x0004)    /* RESERVED */
2673
//#define RESERVED            (0x0008)    /* RESERVED */
2674
#define DCORSEL0_L             (0x0010)       /* DCO Freq. Range Select Bit : 0 */
2675
#define DCORSEL1_L             (0x0020)       /* DCO Freq. Range Select Bit : 1 */
2676
#define DCORSEL2_L             (0x0040)       /* DCO Freq. Range Select Bit : 2 */
2677
//#define RESERVED            (0x0080)    /* RESERVED */
2678
//#define RESERVED            (0x0100)    /* RESERVED */
2679
//#define RESERVED            (0x0200)    /* RESERVED */
2680
//#define RESERVED            (0x0400)    /* RESERVED */
2681
//#define RESERVED            (0x0800)    /* RESERVED */
2682
//#define RESERVED            (0x1000)    /* RESERVED */
2683
//#define RESERVED            (0x2000)    /* RESERVED */
2684
//#define RESERVED            (0x4000)    /* RESERVED */
2685
//#define RESERVED            (0x8000)    /* RESERVED */
2686
 
2687
/* UCSCTL1 Control Bits */
2688
//#define RESERVED            (0x0002)    /* RESERVED */
2689
//#define RESERVED            (0x0004)    /* RESERVED */
2690
//#define RESERVED            (0x0008)    /* RESERVED */
2691
//#define RESERVED            (0x0080)    /* RESERVED */
2692
//#define RESERVED            (0x0100)    /* RESERVED */
2693
//#define RESERVED            (0x0200)    /* RESERVED */
2694
//#define RESERVED            (0x0400)    /* RESERVED */
2695
//#define RESERVED            (0x0800)    /* RESERVED */
2696
//#define RESERVED            (0x1000)    /* RESERVED */
2697
//#define RESERVED            (0x2000)    /* RESERVED */
2698
//#define RESERVED            (0x4000)    /* RESERVED */
2699
//#define RESERVED            (0x8000)    /* RESERVED */
2700
 
2701
#define DCORSEL_0              (0x0000)       /* DCO RSEL 0 */
2702
#define DCORSEL_1              (0x0010)       /* DCO RSEL 1 */
2703
#define DCORSEL_2              (0x0020)       /* DCO RSEL 2 */
2704
#define DCORSEL_3              (0x0030)       /* DCO RSEL 3 */
2705
#define DCORSEL_4              (0x0040)       /* DCO RSEL 4 */
2706
#define DCORSEL_5              (0x0050)       /* DCO RSEL 5 */
2707
#define DCORSEL_6              (0x0060)       /* DCO RSEL 6 */
2708
#define DCORSEL_7              (0x0070)       /* DCO RSEL 7 */
2709
 
2710
/* UCSCTL2 Control Bits */
2711
#define FLLN0                  (0x0001)       /* FLL Multipier Bit : 0 */
2712
#define FLLN1                  (0x0002)       /* FLL Multipier Bit : 1 */
2713
#define FLLN2                  (0x0004)       /* FLL Multipier Bit : 2 */
2714
#define FLLN3                  (0x0008)       /* FLL Multipier Bit : 3 */
2715
#define FLLN4                  (0x0010)       /* FLL Multipier Bit : 4 */
2716
#define FLLN5                  (0x0020)       /* FLL Multipier Bit : 5 */
2717
#define FLLN6                  (0x0040)       /* FLL Multipier Bit : 6 */
2718
#define FLLN7                  (0x0080)       /* FLL Multipier Bit : 7 */
2719
#define FLLN8                  (0x0100)       /* FLL Multipier Bit : 8 */
2720
#define FLLN9                  (0x0200)       /* FLL Multipier Bit : 9 */
2721
//#define RESERVED            (0x0400)    /* RESERVED */
2722
//#define RESERVED            (0x0800)    /* RESERVED */
2723
#define FLLD0                  (0x1000)       /* Loop Divider Bit : 0 */
2724
#define FLLD1                  (0x2000)       /* Loop Divider Bit : 1 */
2725
#define FLLD2                  (0x4000)       /* Loop Divider Bit : 1 */
2726
//#define RESERVED            (0x8000)    /* RESERVED */
2727
 
2728
/* UCSCTL2 Control Bits */
2729
#define FLLN0_L                (0x0001)       /* FLL Multipier Bit : 0 */
2730
#define FLLN1_L                (0x0002)       /* FLL Multipier Bit : 1 */
2731
#define FLLN2_L                (0x0004)       /* FLL Multipier Bit : 2 */
2732
#define FLLN3_L                (0x0008)       /* FLL Multipier Bit : 3 */
2733
#define FLLN4_L                (0x0010)       /* FLL Multipier Bit : 4 */
2734
#define FLLN5_L                (0x0020)       /* FLL Multipier Bit : 5 */
2735
#define FLLN6_L                (0x0040)       /* FLL Multipier Bit : 6 */
2736
#define FLLN7_L                (0x0080)       /* FLL Multipier Bit : 7 */
2737
//#define RESERVED            (0x0400)    /* RESERVED */
2738
//#define RESERVED            (0x0800)    /* RESERVED */
2739
//#define RESERVED            (0x8000)    /* RESERVED */
2740
 
2741
/* UCSCTL2 Control Bits */
2742
#define FLLN8_H                (0x0001)       /* FLL Multipier Bit : 8 */
2743
#define FLLN9_H                (0x0002)       /* FLL Multipier Bit : 9 */
2744
//#define RESERVED            (0x0400)    /* RESERVED */
2745
//#define RESERVED            (0x0800)    /* RESERVED */
2746
#define FLLD0_H                (0x0010)       /* Loop Divider Bit : 0 */
2747
#define FLLD1_H                (0x0020)       /* Loop Divider Bit : 1 */
2748
#define FLLD2_H                (0x0040)       /* Loop Divider Bit : 1 */
2749
//#define RESERVED            (0x8000)    /* RESERVED */
2750
 
2751
#define FLLD_0                 (0x0000)       /* Multiply Selected Loop Freq. 1 */
2752
#define FLLD_1                 (0x1000)       /* Multiply Selected Loop Freq. 2 */
2753
#define FLLD_2                 (0x2000)       /* Multiply Selected Loop Freq. 4 */
2754
#define FLLD_3                 (0x3000)       /* Multiply Selected Loop Freq. 8 */
2755
#define FLLD_4                 (0x4000)       /* Multiply Selected Loop Freq. 16 */
2756
#define FLLD_5                 (0x5000)       /* Multiply Selected Loop Freq. 32 */
2757
#define FLLD_6                 (0x6000)       /* Multiply Selected Loop Freq. 32 */
2758
#define FLLD_7                 (0x7000)       /* Multiply Selected Loop Freq. 32 */
2759
#define FLLD__1                (0x0000)       /* Multiply Selected Loop Freq. By 1 */
2760
#define FLLD__2                (0x1000)       /* Multiply Selected Loop Freq. By 2 */
2761
#define FLLD__4                (0x2000)       /* Multiply Selected Loop Freq. By 4 */
2762
#define FLLD__8                (0x3000)       /* Multiply Selected Loop Freq. By 8 */
2763
#define FLLD__16               (0x4000)       /* Multiply Selected Loop Freq. By 16 */
2764
#define FLLD__32               (0x5000)       /* Multiply Selected Loop Freq. By 32 */
2765
 
2766
/* UCSCTL3 Control Bits */
2767
#define FLLREFDIV0             (0x0001)       /* Reference Divider Bit : 0 */
2768
#define FLLREFDIV1             (0x0002)       /* Reference Divider Bit : 1 */
2769
#define FLLREFDIV2             (0x0004)       /* Reference Divider Bit : 2 */
2770
//#define RESERVED            (0x0008)    /* RESERVED */
2771
#define SELREF0                (0x0010)       /* FLL Reference Clock Select Bit : 0 */
2772
#define SELREF1                (0x0020)       /* FLL Reference Clock Select Bit : 1 */
2773
#define SELREF2                (0x0040)       /* FLL Reference Clock Select Bit : 2 */
2774
//#define RESERVED            (0x0080)    /* RESERVED */
2775
//#define RESERVED            (0x0100)    /* RESERVED */
2776
//#define RESERVED            (0x0200)    /* RESERVED */
2777
//#define RESERVED            (0x0400)    /* RESERVED */
2778
//#define RESERVED            (0x0800)    /* RESERVED */
2779
//#define RESERVED            (0x1000)    /* RESERVED */
2780
//#define RESERVED            (0x2000)    /* RESERVED */
2781
//#define RESERVED            (0x4000)    /* RESERVED */
2782
//#define RESERVED            (0x8000)    /* RESERVED */
2783
 
2784
/* UCSCTL3 Control Bits */
2785
#define FLLREFDIV0_L           (0x0001)       /* Reference Divider Bit : 0 */
2786
#define FLLREFDIV1_L           (0x0002)       /* Reference Divider Bit : 1 */
2787
#define FLLREFDIV2_L           (0x0004)       /* Reference Divider Bit : 2 */
2788
//#define RESERVED            (0x0008)    /* RESERVED */
2789
#define SELREF0_L              (0x0010)       /* FLL Reference Clock Select Bit : 0 */
2790
#define SELREF1_L              (0x0020)       /* FLL Reference Clock Select Bit : 1 */
2791
#define SELREF2_L              (0x0040)       /* FLL Reference Clock Select Bit : 2 */
2792
//#define RESERVED            (0x0080)    /* RESERVED */
2793
//#define RESERVED            (0x0100)    /* RESERVED */
2794
//#define RESERVED            (0x0200)    /* RESERVED */
2795
//#define RESERVED            (0x0400)    /* RESERVED */
2796
//#define RESERVED            (0x0800)    /* RESERVED */
2797
//#define RESERVED            (0x1000)    /* RESERVED */
2798
//#define RESERVED            (0x2000)    /* RESERVED */
2799
//#define RESERVED            (0x4000)    /* RESERVED */
2800
//#define RESERVED            (0x8000)    /* RESERVED */
2801
 
2802
/* UCSCTL3 Control Bits */
2803
//#define RESERVED            (0x0008)    /* RESERVED */
2804
//#define RESERVED            (0x0080)    /* RESERVED */
2805
//#define RESERVED            (0x0100)    /* RESERVED */
2806
//#define RESERVED            (0x0200)    /* RESERVED */
2807
//#define RESERVED            (0x0400)    /* RESERVED */
2808
//#define RESERVED            (0x0800)    /* RESERVED */
2809
//#define RESERVED            (0x1000)    /* RESERVED */
2810
//#define RESERVED            (0x2000)    /* RESERVED */
2811
//#define RESERVED            (0x4000)    /* RESERVED */
2812
//#define RESERVED            (0x8000)    /* RESERVED */
2813
 
2814
#define FLLREFDIV_0            (0x0000)       /* Reference Divider: f(LFCLK)/1 */
2815
#define FLLREFDIV_1            (0x0001)       /* Reference Divider: f(LFCLK)/2 */
2816
#define FLLREFDIV_2            (0x0002)       /* Reference Divider: f(LFCLK)/4 */
2817
#define FLLREFDIV_3            (0x0003)       /* Reference Divider: f(LFCLK)/8 */
2818
#define FLLREFDIV_4            (0x0004)       /* Reference Divider: f(LFCLK)/12 */
2819
#define FLLREFDIV_5            (0x0005)       /* Reference Divider: f(LFCLK)/16 */
2820
#define FLLREFDIV_6            (0x0006)       /* Reference Divider: f(LFCLK)/16 */
2821
#define FLLREFDIV_7            (0x0007)       /* Reference Divider: f(LFCLK)/16 */
2822
#define FLLREFDIV__1           (0x0000)       /* Reference Divider: f(LFCLK)/1 */
2823
#define FLLREFDIV__2           (0x0001)       /* Reference Divider: f(LFCLK)/2 */
2824
#define FLLREFDIV__4           (0x0002)       /* Reference Divider: f(LFCLK)/4 */
2825
#define FLLREFDIV__8           (0x0003)       /* Reference Divider: f(LFCLK)/8 */
2826
#define FLLREFDIV__12          (0x0004)       /* Reference Divider: f(LFCLK)/12 */
2827
#define FLLREFDIV__16          (0x0005)       /* Reference Divider: f(LFCLK)/16 */
2828
#define SELREF_0               (0x0000)       /* FLL Reference Clock Select 0 */
2829
#define SELREF_1               (0x0010)       /* FLL Reference Clock Select 1 */
2830
#define SELREF_2               (0x0020)       /* FLL Reference Clock Select 2 */
2831
#define SELREF_3               (0x0030)       /* FLL Reference Clock Select 3 */
2832
#define SELREF_4               (0x0040)       /* FLL Reference Clock Select 4 */
2833
#define SELREF_5               (0x0050)       /* FLL Reference Clock Select 5 */
2834
#define SELREF_6               (0x0060)       /* FLL Reference Clock Select 6 */
2835
#define SELREF_7               (0x0070)       /* FLL Reference Clock Select 7 */
2836
#define SELREF__XT1CLK         (0x0000)       /* Multiply Selected Loop Freq. By XT1CLK */
2837
#define SELREF__REFOCLK        (0x0020)       /* Multiply Selected Loop Freq. By REFOCLK */
2838
#define SELREF__XT2CLK         (0x0050)       /* Multiply Selected Loop Freq. By XT2CLK */
2839
 
2840
/* UCSCTL4 Control Bits */
2841
#define SELM0                  (0x0001)       /* MCLK Source Select Bit: 0 */
2842
#define SELM1                  (0x0002)       /* MCLK Source Select Bit: 1 */
2843
#define SELM2                  (0x0004)       /* MCLK Source Select Bit: 2 */
2844
//#define RESERVED            (0x0008)    /* RESERVED */
2845
#define SELS0                  (0x0010)       /* SMCLK Source Select Bit: 0 */
2846
#define SELS1                  (0x0020)       /* SMCLK Source Select Bit: 1 */
2847
#define SELS2                  (0x0040)       /* SMCLK Source Select Bit: 2 */
2848
//#define RESERVED            (0x0080)    /* RESERVED */
2849
#define SELA0                  (0x0100)       /* ACLK Source Select Bit: 0 */
2850
#define SELA1                  (0x0200)       /* ACLK Source Select Bit: 1 */
2851
#define SELA2                  (0x0400)       /* ACLK Source Select Bit: 2 */
2852
//#define RESERVED            (0x0800)    /* RESERVED */
2853
//#define RESERVED            (0x1000)    /* RESERVED */
2854
//#define RESERVED            (0x2000)    /* RESERVED */
2855
//#define RESERVED            (0x4000)    /* RESERVED */
2856
//#define RESERVED            (0x8000)    /* RESERVED */
2857
 
2858
/* UCSCTL4 Control Bits */
2859
#define SELM0_L                (0x0001)       /* MCLK Source Select Bit: 0 */
2860
#define SELM1_L                (0x0002)       /* MCLK Source Select Bit: 1 */
2861
#define SELM2_L                (0x0004)       /* MCLK Source Select Bit: 2 */
2862
//#define RESERVED            (0x0008)    /* RESERVED */
2863
#define SELS0_L                (0x0010)       /* SMCLK Source Select Bit: 0 */
2864
#define SELS1_L                (0x0020)       /* SMCLK Source Select Bit: 1 */
2865
#define SELS2_L                (0x0040)       /* SMCLK Source Select Bit: 2 */
2866
//#define RESERVED            (0x0080)    /* RESERVED */
2867
//#define RESERVED            (0x0800)    /* RESERVED */
2868
//#define RESERVED            (0x1000)    /* RESERVED */
2869
//#define RESERVED            (0x2000)    /* RESERVED */
2870
//#define RESERVED            (0x4000)    /* RESERVED */
2871
//#define RESERVED            (0x8000)    /* RESERVED */
2872
 
2873
/* UCSCTL4 Control Bits */
2874
//#define RESERVED            (0x0008)    /* RESERVED */
2875
//#define RESERVED            (0x0080)    /* RESERVED */
2876
#define SELA0_H                (0x0001)       /* ACLK Source Select Bit: 0 */
2877
#define SELA1_H                (0x0002)       /* ACLK Source Select Bit: 1 */
2878
#define SELA2_H                (0x0004)       /* ACLK Source Select Bit: 2 */
2879
//#define RESERVED            (0x0800)    /* RESERVED */
2880
//#define RESERVED            (0x1000)    /* RESERVED */
2881
//#define RESERVED            (0x2000)    /* RESERVED */
2882
//#define RESERVED            (0x4000)    /* RESERVED */
2883
//#define RESERVED            (0x8000)    /* RESERVED */
2884
 
2885
#define SELM_0                 (0x0000)       /* MCLK Source Select 0 */
2886
#define SELM_1                 (0x0001)       /* MCLK Source Select 1 */
2887
#define SELM_2                 (0x0002)       /* MCLK Source Select 2 */
2888
#define SELM_3                 (0x0003)       /* MCLK Source Select 3 */
2889
#define SELM_4                 (0x0004)       /* MCLK Source Select 4 */
2890
#define SELM_5                 (0x0005)       /* MCLK Source Select 5 */
2891
#define SELM_6                 (0x0006)       /* MCLK Source Select 6 */
2892
#define SELM_7                 (0x0007)       /* MCLK Source Select 7 */
2893
#define SELM__XT1CLK           (0x0000)       /* MCLK Source Select XT1CLK */
2894
#define SELM__VLOCLK           (0x0001)       /* MCLK Source Select VLOCLK */
2895
#define SELM__REFOCLK          (0x0002)       /* MCLK Source Select REFOCLK */
2896
#define SELM__DCOCLK           (0x0003)       /* MCLK Source Select DCOCLK */
2897
#define SELM__DCOCLKDIV        (0x0004)       /* MCLK Source Select DCOCLKDIV */
2898
#define SELM__XT2CLK           (0x0005)       /* MCLK Source Select XT2CLK */
2899
 
2900
#define SELS_0                 (0x0000)       /* SMCLK Source Select 0 */
2901
#define SELS_1                 (0x0010)       /* SMCLK Source Select 1 */
2902
#define SELS_2                 (0x0020)       /* SMCLK Source Select 2 */
2903
#define SELS_3                 (0x0030)       /* SMCLK Source Select 3 */
2904
#define SELS_4                 (0x0040)       /* SMCLK Source Select 4 */
2905
#define SELS_5                 (0x0050)       /* SMCLK Source Select 5 */
2906
#define SELS_6                 (0x0060)       /* SMCLK Source Select 6 */
2907
#define SELS_7                 (0x0070)       /* SMCLK Source Select 7 */
2908
#define SELS__XT1CLK           (0x0000)       /* SMCLK Source Select XT1CLK */
2909
#define SELS__VLOCLK           (0x0010)       /* SMCLK Source Select VLOCLK */
2910
#define SELS__REFOCLK          (0x0020)       /* SMCLK Source Select REFOCLK */
2911
#define SELS__DCOCLK           (0x0030)       /* SMCLK Source Select DCOCLK */
2912
#define SELS__DCOCLKDIV        (0x0040)       /* SMCLK Source Select DCOCLKDIV */
2913
#define SELS__XT2CLK           (0x0050)       /* SMCLK Source Select XT2CLK */
2914
 
2915
#define SELA_0                 (0x0000)       /* ACLK Source Select 0 */
2916
#define SELA_1                 (0x0100)       /* ACLK Source Select 1 */
2917
#define SELA_2                 (0x0200)       /* ACLK Source Select 2 */
2918
#define SELA_3                 (0x0300)       /* ACLK Source Select 3 */
2919
#define SELA_4                 (0x0400)       /* ACLK Source Select 4 */
2920
#define SELA_5                 (0x0500)       /* ACLK Source Select 5 */
2921
#define SELA_6                 (0x0600)       /* ACLK Source Select 6 */
2922
#define SELA_7                 (0x0700)       /* ACLK Source Select 7 */
2923
#define SELA__XT1CLK           (0x0000)       /* ACLK Source Select XT1CLK */
2924
#define SELA__VLOCLK           (0x0100)       /* ACLK Source Select VLOCLK */
2925
#define SELA__REFOCLK          (0x0200)       /* ACLK Source Select REFOCLK */
2926
#define SELA__DCOCLK           (0x0300)       /* ACLK Source Select DCOCLK */
2927
#define SELA__DCOCLKDIV        (0x0400)       /* ACLK Source Select DCOCLKDIV */
2928
#define SELA__XT2CLK           (0x0500)       /* ACLK Source Select XT2CLK */
2929
 
2930
/* UCSCTL5 Control Bits */
2931
#define DIVM0                  (0x0001)       /* MCLK Divider Bit: 0 */
2932
#define DIVM1                  (0x0002)       /* MCLK Divider Bit: 1 */
2933
#define DIVM2                  (0x0004)       /* MCLK Divider Bit: 2 */
2934
//#define RESERVED            (0x0008)    /* RESERVED */
2935
#define DIVS0                  (0x0010)       /* SMCLK Divider Bit: 0 */
2936
#define DIVS1                  (0x0020)       /* SMCLK Divider Bit: 1 */
2937
#define DIVS2                  (0x0040)       /* SMCLK Divider Bit: 2 */
2938
//#define RESERVED            (0x0080)    /* RESERVED */
2939
#define DIVA0                  (0x0100)       /* ACLK Divider Bit: 0 */
2940
#define DIVA1                  (0x0200)       /* ACLK Divider Bit: 1 */
2941
#define DIVA2                  (0x0400)       /* ACLK Divider Bit: 2 */
2942
//#define RESERVED            (0x0800)    /* RESERVED */
2943
#define DIVPA0                 (0x1000)       /* ACLK from Pin Divider Bit: 0 */
2944
#define DIVPA1                 (0x2000)       /* ACLK from Pin Divider Bit: 1 */
2945
#define DIVPA2                 (0x4000)       /* ACLK from Pin Divider Bit: 2 */
2946
//#define RESERVED            (0x8000)    /* RESERVED */
2947
 
2948
/* UCSCTL5 Control Bits */
2949
#define DIVM0_L                (0x0001)       /* MCLK Divider Bit: 0 */
2950
#define DIVM1_L                (0x0002)       /* MCLK Divider Bit: 1 */
2951
#define DIVM2_L                (0x0004)       /* MCLK Divider Bit: 2 */
2952
//#define RESERVED            (0x0008)    /* RESERVED */
2953
#define DIVS0_L                (0x0010)       /* SMCLK Divider Bit: 0 */
2954
#define DIVS1_L                (0x0020)       /* SMCLK Divider Bit: 1 */
2955
#define DIVS2_L                (0x0040)       /* SMCLK Divider Bit: 2 */
2956
//#define RESERVED            (0x0080)    /* RESERVED */
2957
//#define RESERVED            (0x0800)    /* RESERVED */
2958
//#define RESERVED            (0x8000)    /* RESERVED */
2959
 
2960
/* UCSCTL5 Control Bits */
2961
//#define RESERVED            (0x0008)    /* RESERVED */
2962
//#define RESERVED            (0x0080)    /* RESERVED */
2963
#define DIVA0_H                (0x0001)       /* ACLK Divider Bit: 0 */
2964
#define DIVA1_H                (0x0002)       /* ACLK Divider Bit: 1 */
2965
#define DIVA2_H                (0x0004)       /* ACLK Divider Bit: 2 */
2966
//#define RESERVED            (0x0800)    /* RESERVED */
2967
#define DIVPA0_H               (0x0010)       /* ACLK from Pin Divider Bit: 0 */
2968
#define DIVPA1_H               (0x0020)       /* ACLK from Pin Divider Bit: 1 */
2969
#define DIVPA2_H               (0x0040)       /* ACLK from Pin Divider Bit: 2 */
2970
//#define RESERVED            (0x8000)    /* RESERVED */
2971
 
2972
#define DIVM_0                 (0x0000)       /* MCLK Source Divider 0 */
2973
#define DIVM_1                 (0x0001)       /* MCLK Source Divider 1 */
2974
#define DIVM_2                 (0x0002)       /* MCLK Source Divider 2 */
2975
#define DIVM_3                 (0x0003)       /* MCLK Source Divider 3 */
2976
#define DIVM_4                 (0x0004)       /* MCLK Source Divider 4 */
2977
#define DIVM_5                 (0x0005)       /* MCLK Source Divider 5 */
2978
#define DIVM_6                 (0x0006)       /* MCLK Source Divider 6 */
2979
#define DIVM_7                 (0x0007)       /* MCLK Source Divider 7 */
2980
#define DIVM__1                (0x0000)       /* MCLK Source Divider f(MCLK)/1 */
2981
#define DIVM__2                (0x0001)       /* MCLK Source Divider f(MCLK)/2 */
2982
#define DIVM__4                (0x0002)       /* MCLK Source Divider f(MCLK)/4 */
2983
#define DIVM__8                (0x0003)       /* MCLK Source Divider f(MCLK)/8 */
2984
#define DIVM__16               (0x0004)       /* MCLK Source Divider f(MCLK)/16 */
2985
#define DIVM__32               (0x0005)       /* MCLK Source Divider f(MCLK)/32 */
2986
 
2987
#define DIVS_0                 (0x0000)       /* SMCLK Source Divider 0 */
2988
#define DIVS_1                 (0x0010)       /* SMCLK Source Divider 1 */
2989
#define DIVS_2                 (0x0020)       /* SMCLK Source Divider 2 */
2990
#define DIVS_3                 (0x0030)       /* SMCLK Source Divider 3 */
2991
#define DIVS_4                 (0x0040)       /* SMCLK Source Divider 4 */
2992
#define DIVS_5                 (0x0050)       /* SMCLK Source Divider 5 */
2993
#define DIVS_6                 (0x0060)       /* SMCLK Source Divider 6 */
2994
#define DIVS_7                 (0x0070)       /* SMCLK Source Divider 7 */
2995
#define DIVS__1                (0x0000)       /* SMCLK Source Divider f(SMCLK)/1 */
2996
#define DIVS__2                (0x0010)       /* SMCLK Source Divider f(SMCLK)/2 */
2997
#define DIVS__4                (0x0020)       /* SMCLK Source Divider f(SMCLK)/4 */
2998
#define DIVS__8                (0x0030)       /* SMCLK Source Divider f(SMCLK)/8 */
2999
#define DIVS__16               (0x0040)       /* SMCLK Source Divider f(SMCLK)/16 */
3000
#define DIVS__32               (0x0050)       /* SMCLK Source Divider f(SMCLK)/32 */
3001
 
3002
#define DIVA_0                 (0x0000)       /* ACLK Source Divider 0 */
3003
#define DIVA_1                 (0x0100)       /* ACLK Source Divider 1 */
3004
#define DIVA_2                 (0x0200)       /* ACLK Source Divider 2 */
3005
#define DIVA_3                 (0x0300)       /* ACLK Source Divider 3 */
3006
#define DIVA_4                 (0x0400)       /* ACLK Source Divider 4 */
3007
#define DIVA_5                 (0x0500)       /* ACLK Source Divider 5 */
3008
#define DIVA_6                 (0x0600)       /* ACLK Source Divider 6 */
3009
#define DIVA_7                 (0x0700)       /* ACLK Source Divider 7 */
3010
#define DIVA__1                (0x0000)       /* ACLK Source Divider f(ACLK)/1 */
3011
#define DIVA__2                (0x0100)       /* ACLK Source Divider f(ACLK)/2 */
3012
#define DIVA__4                (0x0200)       /* ACLK Source Divider f(ACLK)/4 */
3013
#define DIVA__8                (0x0300)       /* ACLK Source Divider f(ACLK)/8 */
3014
#define DIVA__16               (0x0400)       /* ACLK Source Divider f(ACLK)/16 */
3015
#define DIVA__32               (0x0500)       /* ACLK Source Divider f(ACLK)/32 */
3016
 
3017
#define DIVPA_0                (0x0000)       /* ACLK from Pin Source Divider 0 */
3018
#define DIVPA_1                (0x1000)       /* ACLK from Pin Source Divider 1 */
3019
#define DIVPA_2                (0x2000)       /* ACLK from Pin Source Divider 2 */
3020
#define DIVPA_3                (0x3000)       /* ACLK from Pin Source Divider 3 */
3021
#define DIVPA_4                (0x4000)       /* ACLK from Pin Source Divider 4 */
3022
#define DIVPA_5                (0x5000)       /* ACLK from Pin Source Divider 5 */
3023
#define DIVPA_6                (0x6000)       /* ACLK from Pin Source Divider 6 */
3024
#define DIVPA_7                (0x7000)       /* ACLK from Pin Source Divider 7 */
3025
#define DIVPA__1               (0x0000)       /* ACLK from Pin Source Divider f(ACLK)/1 */
3026
#define DIVPA__2               (0x1000)       /* ACLK from Pin Source Divider f(ACLK)/2 */
3027
#define DIVPA__4               (0x2000)       /* ACLK from Pin Source Divider f(ACLK)/4 */
3028
#define DIVPA__8               (0x3000)       /* ACLK from Pin Source Divider f(ACLK)/8 */
3029
#define DIVPA__16              (0x4000)       /* ACLK from Pin Source Divider f(ACLK)/16 */
3030
#define DIVPA__32              (0x5000)       /* ACLK from Pin Source Divider f(ACLK)/32 */
3031
 
3032
/* UCSCTL6 Control Bits */
3033
#define XT1OFF                 (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3034
#define SMCLKOFF               (0x0002)       /* SMCLK Off */
3035
#define XCAP0                  (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3036
#define XCAP1                  (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3037
#define XT1BYPASS              (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3038
#define XTS                    (0x0020)       /* 1: Selects high-freq. oscillator */
3039
#define XT1DRIVE0              (0x0040)       /* XT1 Drive Level mode Bit 0 */
3040
#define XT1DRIVE1              (0x0080)       /* XT1 Drive Level mode Bit 1 */
3041
#define XT2OFF                 (0x0100)       /* High Frequency Oscillator 2 (XT2) disable */
3042
//#define RESERVED            (0x0200)    /* RESERVED */
3043
//#define RESERVED            (0x0400)    /* RESERVED */
3044
//#define RESERVED            (0x0800)    /* RESERVED */
3045
#define XT2BYPASS              (0x1000)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3046
//#define RESERVED            (0x2000)    /* RESERVED */
3047
#define XT2DRIVE0              (0x4000)       /* XT2 Drive Level mode Bit 0 */
3048
#define XT2DRIVE1              (0x8000)       /* XT2 Drive Level mode Bit 1 */
3049
 
3050
/* UCSCTL6 Control Bits */
3051
#define XT1OFF_L               (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3052
#define SMCLKOFF_L             (0x0002)       /* SMCLK Off */
3053
#define XCAP0_L                (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3054
#define XCAP1_L                (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3055
#define XT1BYPASS_L            (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3056
#define XTS_L                  (0x0020)       /* 1: Selects high-freq. oscillator */
3057
#define XT1DRIVE0_L            (0x0040)       /* XT1 Drive Level mode Bit 0 */
3058
#define XT1DRIVE1_L            (0x0080)       /* XT1 Drive Level mode Bit 1 */
3059
//#define RESERVED            (0x0200)    /* RESERVED */
3060
//#define RESERVED            (0x0400)    /* RESERVED */
3061
//#define RESERVED            (0x0800)    /* RESERVED */
3062
//#define RESERVED            (0x2000)    /* RESERVED */
3063
 
3064
/* UCSCTL6 Control Bits */
3065
#define XT2OFF_H               (0x0001)       /* High Frequency Oscillator 2 (XT2) disable */
3066
//#define RESERVED            (0x0200)    /* RESERVED */
3067
//#define RESERVED            (0x0400)    /* RESERVED */
3068
//#define RESERVED            (0x0800)    /* RESERVED */
3069
#define XT2BYPASS_H            (0x0010)       /* XT2 bypass mode : 0: internal 1:sourced from external pin */
3070
//#define RESERVED            (0x2000)    /* RESERVED */
3071
#define XT2DRIVE0_H            (0x0040)       /* XT2 Drive Level mode Bit 0 */
3072
#define XT2DRIVE1_H            (0x0080)       /* XT2 Drive Level mode Bit 1 */
3073
 
3074
#define XCAP_0                 (0x0000)       /* XIN/XOUT Cap 0 */
3075
#define XCAP_1                 (0x0004)       /* XIN/XOUT Cap 1 */
3076
#define XCAP_2                 (0x0008)       /* XIN/XOUT Cap 2 */
3077
#define XCAP_3                 (0x000C)       /* XIN/XOUT Cap 3 */
3078
#define XT1DRIVE_0             (0x0000)       /* XT1 Drive Level mode: 0 */
3079
#define XT1DRIVE_1             (0x0040)       /* XT1 Drive Level mode: 1 */
3080
#define XT1DRIVE_2             (0x0080)       /* XT1 Drive Level mode: 2 */
3081
#define XT1DRIVE_3             (0x00C0)       /* XT1 Drive Level mode: 3 */
3082
#define XT2DRIVE_0             (0x0000)       /* XT2 Drive Level mode: 0 */
3083
#define XT2DRIVE_1             (0x4000)       /* XT2 Drive Level mode: 1 */
3084
#define XT2DRIVE_2             (0x8000)       /* XT2 Drive Level mode: 2 */
3085
#define XT2DRIVE_3             (0xC000)       /* XT2 Drive Level mode: 3 */
3086
 
3087
/* UCSCTL7 Control Bits */
3088
#define DCOFFG                 (0x0001)       /* DCO Fault Flag */
3089
#define XT1LFOFFG              (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3090
//#define RESERVED            (0x0004)    /* RESERVED */
3091
#define XT2OFFG                (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3092
//#define RESERVED            (0x0010)    /* RESERVED */
3093
//#define RESERVED            (0x0020)    /* RESERVED */
3094
//#define RESERVED            (0x0040)    /* RESERVED */
3095
//#define RESERVED            (0x0080)    /* RESERVED */
3096
//#define RESERVED            (0x0100)    /* RESERVED */
3097
//#define RESERVED            (0x0200)    /* RESERVED */
3098
//#define RESERVED            (0x0400)    /* RESERVED */
3099
//#define RESERVED            (0x0800)    /* RESERVED */
3100
//#define RESERVED            (0x1000)    /* RESERVED */
3101
//#define RESERVED            (0x2000)    /* RESERVED */
3102
//#define RESERVED            (0x4000)    /* RESERVED */
3103
//#define RESERVED            (0x8000)    /* RESERVED */
3104
 
3105
/* UCSCTL7 Control Bits */
3106
#define DCOFFG_L               (0x0001)       /* DCO Fault Flag */
3107
#define XT1LFOFFG_L            (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3108
//#define RESERVED            (0x0004)    /* RESERVED */
3109
#define XT2OFFG_L              (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3110
//#define RESERVED            (0x0010)    /* RESERVED */
3111
//#define RESERVED            (0x0020)    /* RESERVED */
3112
//#define RESERVED            (0x0040)    /* RESERVED */
3113
//#define RESERVED            (0x0080)    /* RESERVED */
3114
//#define RESERVED            (0x0100)    /* RESERVED */
3115
//#define RESERVED            (0x0200)    /* RESERVED */
3116
//#define RESERVED            (0x0400)    /* RESERVED */
3117
//#define RESERVED            (0x0800)    /* RESERVED */
3118
//#define RESERVED            (0x1000)    /* RESERVED */
3119
//#define RESERVED            (0x2000)    /* RESERVED */
3120
//#define RESERVED            (0x4000)    /* RESERVED */
3121
//#define RESERVED            (0x8000)    /* RESERVED */
3122
 
3123
/* UCSCTL7 Control Bits */
3124
//#define RESERVED            (0x0004)    /* RESERVED */
3125
//#define RESERVED            (0x0010)    /* RESERVED */
3126
//#define RESERVED            (0x0020)    /* RESERVED */
3127
//#define RESERVED            (0x0040)    /* RESERVED */
3128
//#define RESERVED            (0x0080)    /* RESERVED */
3129
//#define RESERVED            (0x0100)    /* RESERVED */
3130
//#define RESERVED            (0x0200)    /* RESERVED */
3131
//#define RESERVED            (0x0400)    /* RESERVED */
3132
//#define RESERVED            (0x0800)    /* RESERVED */
3133
//#define RESERVED            (0x1000)    /* RESERVED */
3134
//#define RESERVED            (0x2000)    /* RESERVED */
3135
//#define RESERVED            (0x4000)    /* RESERVED */
3136
//#define RESERVED            (0x8000)    /* RESERVED */
3137
 
3138
/* UCSCTL8 Control Bits */
3139
#define ACLKREQEN              (0x0001)       /* ACLK Clock Request Enable */
3140
#define MCLKREQEN              (0x0002)       /* MCLK Clock Request Enable */
3141
#define SMCLKREQEN             (0x0004)       /* SMCLK Clock Request Enable */
3142
#define MODOSCREQEN            (0x0008)       /* MODOSC Clock Request Enable */
3143
//#define RESERVED            (0x0010)    /* RESERVED */
3144
//#define RESERVED            (0x0020)    /* RESERVED */
3145
//#define RESERVED            (0x0040)    /* RESERVED */
3146
//#define RESERVED            (0x0080)    /* RESERVED */
3147
//#define RESERVED            (0x0100)    /* RESERVED */
3148
//#define RESERVED            (0x0200)    /* RESERVED */
3149
//#define RESERVED            (0x0400)    /* RESERVED */
3150
//#define RESERVED            (0x0800)    /* RESERVED */
3151
//#define RESERVED            (0x1000)    /* RESERVED */
3152
//#define RESERVED            (0x2000)    /* RESERVED */
3153
//#define RESERVED            (0x4000)    /* RESERVED */
3154
//#define RESERVED            (0x8000)    /* RESERVED */
3155
 
3156
/* UCSCTL8 Control Bits */
3157
#define ACLKREQEN_L            (0x0001)       /* ACLK Clock Request Enable */
3158
#define MCLKREQEN_L            (0x0002)       /* MCLK Clock Request Enable */
3159
#define SMCLKREQEN_L           (0x0004)       /* SMCLK Clock Request Enable */
3160
#define MODOSCREQEN_L          (0x0008)       /* MODOSC Clock Request Enable */
3161
//#define RESERVED            (0x0010)    /* RESERVED */
3162
//#define RESERVED            (0x0020)    /* RESERVED */
3163
//#define RESERVED            (0x0040)    /* RESERVED */
3164
//#define RESERVED            (0x0080)    /* RESERVED */
3165
//#define RESERVED            (0x0100)    /* RESERVED */
3166
//#define RESERVED            (0x0200)    /* RESERVED */
3167
//#define RESERVED            (0x0400)    /* RESERVED */
3168
//#define RESERVED            (0x0800)    /* RESERVED */
3169
//#define RESERVED            (0x1000)    /* RESERVED */
3170
//#define RESERVED            (0x2000)    /* RESERVED */
3171
//#define RESERVED            (0x4000)    /* RESERVED */
3172
//#define RESERVED            (0x8000)    /* RESERVED */
3173
 
3174
/* UCSCTL8 Control Bits */
3175
//#define RESERVED            (0x0010)    /* RESERVED */
3176
//#define RESERVED            (0x0020)    /* RESERVED */
3177
//#define RESERVED            (0x0040)    /* RESERVED */
3178
//#define RESERVED            (0x0080)    /* RESERVED */
3179
//#define RESERVED            (0x0100)    /* RESERVED */
3180
//#define RESERVED            (0x0200)    /* RESERVED */
3181
//#define RESERVED            (0x0400)    /* RESERVED */
3182
//#define RESERVED            (0x0800)    /* RESERVED */
3183
//#define RESERVED            (0x1000)    /* RESERVED */
3184
//#define RESERVED            (0x2000)    /* RESERVED */
3185
//#define RESERVED            (0x4000)    /* RESERVED */
3186
//#define RESERVED            (0x8000)    /* RESERVED */
3187
 
3188
/************************************************************
3189
* USCI A0
3190
************************************************************/
3191
#define __MSP430_HAS_USCI_A0__                /* Definition to show that Module is available */
3192
#define __MSP430_BASEADDRESS_USCI_A0__ 0x05C0
3193
 
3194
SFR_16BIT(UCA0CTLW0);                         /* USCI A0 Control Word Register 0 */
3195
SFR_8BIT(UCA0CTLW0_L);                        /* USCI A0 Control Word Register 0 */
3196
SFR_8BIT(UCA0CTLW0_H);                        /* USCI A0 Control Word Register 0 */
3197
#define UCA0CTL1               UCA0CTLW0_L    /* USCI A0 Control Register 1 */
3198
#define UCA0CTL0               UCA0CTLW0_H    /* USCI A0 Control Register 0 */
3199
SFR_16BIT(UCA0BRW);                           /* USCI A0 Baud Word Rate 0 */
3200
SFR_8BIT(UCA0BRW_L);                          /* USCI A0 Baud Word Rate 0 */
3201
SFR_8BIT(UCA0BRW_H);                          /* USCI A0 Baud Word Rate 0 */
3202
#define UCA0BR0                UCA0BRW_L      /* USCI A0 Baud Rate 0 */
3203
#define UCA0BR1                UCA0BRW_H      /* USCI A0 Baud Rate 1 */
3204
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
3205
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
3206
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
3207
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
3208
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
3209
SFR_16BIT(UCA0IRCTL);                         /* USCI A0 IrDA Transmit Control */
3210
SFR_8BIT(UCA0IRCTL_L);                        /* USCI A0 IrDA Transmit Control */
3211
SFR_8BIT(UCA0IRCTL_H);                        /* USCI A0 IrDA Transmit Control */
3212
#define UCA0IRTCTL             UCA0IRCTL_L    /* USCI A0 IrDA Transmit Control */
3213
#define UCA0IRRCTL             UCA0IRCTL_H    /* USCI A0 IrDA Receive Control */
3214
SFR_16BIT(UCA0ICTL);                          /* USCI A0 Interrupt Enable Register */
3215
SFR_8BIT(UCA0ICTL_L);                         /* USCI A0 Interrupt Enable Register */
3216
SFR_8BIT(UCA0ICTL_H);                         /* USCI A0 Interrupt Enable Register */
3217
#define UCA0IE                 UCA0ICTL_L     /* USCI A0 Interrupt Enable Register */
3218
#define UCA0IFG                UCA0ICTL_H     /* USCI A0 Interrupt Flags Register */
3219
SFR_16BIT(UCA0IV);                            /* USCI A0 Interrupt Vector Register */
3220
 
3221
 
3222
/************************************************************
3223
* USCI B0
3224
************************************************************/
3225
#define __MSP430_HAS_USCI_B0__                /* Definition to show that Module is available */
3226
#define __MSP430_BASEADDRESS_USCI_B0__ 0x05E0
3227
 
3228
 
3229
SFR_16BIT(UCB0CTLW0);                         /* USCI B0 Control Word Register 0 */
3230
SFR_8BIT(UCB0CTLW0_L);                        /* USCI B0 Control Word Register 0 */
3231
SFR_8BIT(UCB0CTLW0_H);                        /* USCI B0 Control Word Register 0 */
3232
#define UCB0CTL1               UCB0CTLW0_L    /* USCI B0 Control Register 1 */
3233
#define UCB0CTL0               UCB0CTLW0_H    /* USCI B0 Control Register 0 */
3234
SFR_16BIT(UCB0BRW);                           /* USCI B0 Baud Word Rate 0 */
3235
SFR_8BIT(UCB0BRW_L);                          /* USCI B0 Baud Word Rate 0 */
3236
SFR_8BIT(UCB0BRW_H);                          /* USCI B0 Baud Word Rate 0 */
3237
#define UCB0BR0                UCB0BRW_L      /* USCI B0 Baud Rate 0 */
3238
#define UCB0BR1                UCB0BRW_H      /* USCI B0 Baud Rate 1 */
3239
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
3240
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
3241
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
3242
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
3243
SFR_8BIT(UCB0I2COA_L);                        /* USCI B0 I2C Own Address */
3244
SFR_8BIT(UCB0I2COA_H);                        /* USCI B0 I2C Own Address */
3245
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
3246
SFR_8BIT(UCB0I2CSA_L);                        /* USCI B0 I2C Slave Address */
3247
SFR_8BIT(UCB0I2CSA_H);                        /* USCI B0 I2C Slave Address */
3248
SFR_16BIT(UCB0ICTL);                          /* USCI B0 Interrupt Enable Register */
3249
SFR_8BIT(UCB0ICTL_L);                         /* USCI B0 Interrupt Enable Register */
3250
SFR_8BIT(UCB0ICTL_H);                         /* USCI B0 Interrupt Enable Register */
3251
#define UCB0IE                 UCB0ICTL_L     /* USCI B0 Interrupt Enable Register */
3252
#define UCB0IFG                UCB0ICTL_H     /* USCI B0 Interrupt Flags Register */
3253
SFR_16BIT(UCB0IV);                            /* USCI B0 Interrupt Vector Register */
3254
 
3255
// UCAxCTL0 UART-Mode Control Bits
3256
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
3257
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
3258
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
3259
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
3260
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
3261
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
3262
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
3263
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
3264
 
3265
// UCxxCTL0 SPI-Mode Control Bits
3266
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
3267
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
3268
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
3269
 
3270
// UCBxCTL0 I2C-Mode Control Bits
3271
#define UCA10                  (0x80)         /* 10-bit Address Mode */
3272
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
3273
#define UCMM                   (0x20)         /* Multi-Master Environment */
3274
//#define res               (0x10)    /* reserved */
3275
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
3276
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
3277
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
3278
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
3279
 
3280
// UCAxCTL1 UART-Mode Control Bits
3281
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
3282
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
3283
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
3284
#define UCBRKIE                (0x10)         /* Break interrupt enable */
3285
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
3286
#define UCTXADDR               (0x04)         /* Send next Data as Address */
3287
#define UCTXBRK                (0x02)         /* Send next Data as Break */
3288
#define UCSWRST                (0x01)         /* USCI Software Reset */
3289
 
3290
// UCxxCTL1 SPI-Mode Control Bits
3291
//#define res               (0x20)    /* reserved */
3292
//#define res               (0x10)    /* reserved */
3293
//#define res               (0x08)    /* reserved */
3294
//#define res               (0x04)    /* reserved */
3295
//#define res               (0x02)    /* reserved */
3296
 
3297
// UCBxCTL1 I2C-Mode Control Bits
3298
//#define res               (0x20)    /* reserved */
3299
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
3300
#define UCTXNACK               (0x08)         /* Transmit NACK */
3301
#define UCTXSTP                (0x04)         /* Transmit STOP */
3302
#define UCTXSTT                (0x02)         /* Transmit START */
3303
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
3304
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
3305
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
3306
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
3307
#define UCSSEL__UCLK           (0x00)         /* USCI 0 Clock Source: UCLK */
3308
#define UCSSEL__ACLK           (0x40)         /* USCI 0 Clock Source: ACLK */
3309
#define UCSSEL__SMCLK          (0x80)         /* USCI 0 Clock Source: SMCLK */
3310
 
3311
/* UCAxMCTL Control Bits */
3312
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
3313
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
3314
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
3315
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
3316
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
3317
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
3318
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
3319
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
3320
 
3321
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
3322
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
3323
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
3324
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
3325
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
3326
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
3327
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
3328
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
3329
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
3330
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
3331
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
3332
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
3333
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
3334
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
3335
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
3336
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
3337
 
3338
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
3339
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
3340
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
3341
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
3342
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
3343
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
3344
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
3345
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
3346
 
3347
/* UCAxSTAT Control Bits */
3348
#define UCLISTEN               (0x80)         /* USCI Listen mode */
3349
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
3350
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
3351
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
3352
#define UCBRK                  (0x08)         /* USCI Break received */
3353
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
3354
#define UCADDR                 (0x02)         /* USCI Address received Flag */
3355
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
3356
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
3357
 
3358
/* UCBxSTAT Control Bits */
3359
#define UCSCLLOW               (0x40)         /* SCL low */
3360
#define UCGC                   (0x20)         /* General Call address received Flag */
3361
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
3362
 
3363
/* UCAxIRTCTL Control Bits */
3364
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
3365
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
3366
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
3367
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
3368
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
3369
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
3370
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
3371
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
3372
 
3373
/* UCAxIRRCTL Control Bits */
3374
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
3375
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
3376
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
3377
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
3378
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
3379
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
3380
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
3381
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
3382
 
3383
/* UCAxABCTL Control Bits */
3384
//#define res               (0x80)    /* reserved */
3385
//#define res               (0x40)    /* reserved */
3386
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
3387
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
3388
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
3389
#define UCBTOE                 (0x04)         /* Break Timeout error */
3390
//#define res               (0x02)    /* reserved */
3391
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
3392
 
3393
/* UCBxI2COA Control Bits */
3394
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
3395
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
3396
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
3397
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
3398
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
3399
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
3400
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
3401
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
3402
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
3403
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
3404
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
3405
 
3406
/* UCBxI2COA Control Bits */
3407
#define UCOA7_L                (0x0080)       /* I2C Own Address 7 */
3408
#define UCOA6_L                (0x0040)       /* I2C Own Address 6 */
3409
#define UCOA5_L                (0x0020)       /* I2C Own Address 5 */
3410
#define UCOA4_L                (0x0010)       /* I2C Own Address 4 */
3411
#define UCOA3_L                (0x0008)       /* I2C Own Address 3 */
3412
#define UCOA2_L                (0x0004)       /* I2C Own Address 2 */
3413
#define UCOA1_L                (0x0002)       /* I2C Own Address 1 */
3414
#define UCOA0_L                (0x0001)       /* I2C Own Address 0 */
3415
 
3416
/* UCBxI2COA Control Bits */
3417
#define UCGCEN_H               (0x0080)       /* I2C General Call enable */
3418
#define UCOA9_H                (0x0002)       /* I2C Own Address 9 */
3419
#define UCOA8_H                (0x0001)       /* I2C Own Address 8 */
3420
 
3421
/* UCBxI2CSA Control Bits */
3422
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
3423
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
3424
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
3425
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
3426
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
3427
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
3428
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
3429
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
3430
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
3431
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
3432
 
3433
/* UCBxI2CSA Control Bits */
3434
#define UCSA7_L                (0x0080)       /* I2C Slave Address 7 */
3435
#define UCSA6_L                (0x0040)       /* I2C Slave Address 6 */
3436
#define UCSA5_L                (0x0020)       /* I2C Slave Address 5 */
3437
#define UCSA4_L                (0x0010)       /* I2C Slave Address 4 */
3438
#define UCSA3_L                (0x0008)       /* I2C Slave Address 3 */
3439
#define UCSA2_L                (0x0004)       /* I2C Slave Address 2 */
3440
#define UCSA1_L                (0x0002)       /* I2C Slave Address 1 */
3441
#define UCSA0_L                (0x0001)       /* I2C Slave Address 0 */
3442
 
3443
/* UCBxI2CSA Control Bits */
3444
#define UCSA9_H                (0x0002)       /* I2C Slave Address 9 */
3445
#define UCSA8_H                (0x0001)       /* I2C Slave Address 8 */
3446
 
3447
/* UCAxIE Control Bits */
3448
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
3449
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
3450
 
3451
/* UCBxIE Control Bits */
3452
#define UCNACKIE               (0x0020)       /* NACK Condition interrupt enable */
3453
#define UCALIE                 (0x0010)       /* Arbitration Lost interrupt enable */
3454
#define UCSTPIE                (0x0008)       /* STOP Condition interrupt enable */
3455
#define UCSTTIE                (0x0004)       /* START Condition interrupt enable */
3456
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
3457
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
3458
 
3459
/* UCAxIFG Control Bits */
3460
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
3461
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
3462
 
3463
/* UCBxIFG Control Bits */
3464
#define UCNACKIFG              (0x0020)       /* NAK Condition interrupt Flag */
3465
#define UCALIFG                (0x0010)       /* Arbitration Lost interrupt Flag */
3466
#define UCSTPIFG               (0x0008)       /* STOP Condition interrupt Flag */
3467
#define UCSTTIFG               (0x0004)       /* START Condition interrupt Flag */
3468
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
3469
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
3470
 
3471
/* USCI Definitions */
3472
#define USCI_NONE              (0x0000)       /* No Interrupt pending */
3473
#define USCI_UCRXIFG           (0x0002)       /* USCI UCRXIFG */
3474
#define USCI_UCTXIFG           (0x0004)       /* USCI UCTXIFG */
3475
#define USCI_I2C_UCALIFG       (0x0002)       /* USCI I2C Mode: UCALIFG */
3476
#define USCI_I2C_UCNACKIFG     (0x0004)       /* USCI I2C Mode: UCNACKIFG */
3477
#define USCI_I2C_UCSTTIFG      (0x0006)       /* USCI I2C Mode: UCSTTIFG*/
3478
#define USCI_I2C_UCSTPIFG      (0x0008)       /* USCI I2C Mode: UCSTPIFG*/
3479
#define USCI_I2C_UCRXIFG       (0x000A)       /* USCI I2C Mode: UCRXIFG */
3480
#define USCI_I2C_UCTXIFG       (0x000C)       /* USCI I2C Mode: UCTXIFG */
3481
 
3482
/************************************************************
3483
* USCI A1
3484
************************************************************/
3485
#define __MSP430_HAS_USCI_A1__                /* Definition to show that Module is available */
3486
#define __MSP430_BASEADDRESS_USCI_A1__ 0x0600
3487
 
3488
SFR_16BIT(UCA1CTLW0);                         /* USCI A1 Control Word Register 0 */
3489
SFR_8BIT(UCA1CTLW0_L);                        /* USCI A1 Control Word Register 0 */
3490
SFR_8BIT(UCA1CTLW0_H);                        /* USCI A1 Control Word Register 0 */
3491
#define UCA1CTL1               UCA1CTLW0_L    /* USCI A1 Control Register 1 */
3492
#define UCA1CTL0               UCA1CTLW0_H    /* USCI A1 Control Register 0 */
3493
SFR_16BIT(UCA1BRW);                           /* USCI A1 Baud Word Rate 0 */
3494
SFR_8BIT(UCA1BRW_L);                          /* USCI A1 Baud Word Rate 0 */
3495
SFR_8BIT(UCA1BRW_H);                          /* USCI A1 Baud Word Rate 0 */
3496
#define UCA1BR0                UCA1BRW_L      /* USCI A1 Baud Rate 0 */
3497
#define UCA1BR1                UCA1BRW_H      /* USCI A1 Baud Rate 1 */
3498
SFR_8BIT(UCA1MCTL);                           /* USCI A1 Modulation Control */
3499
SFR_8BIT(UCA1STAT);                           /* USCI A1 Status Register */
3500
SFR_8BIT(UCA1RXBUF);                          /* USCI A1 Receive Buffer */
3501
SFR_8BIT(UCA1TXBUF);                          /* USCI A1 Transmit Buffer */
3502
SFR_8BIT(UCA1ABCTL);                          /* USCI A1 LIN Control */
3503
SFR_16BIT(UCA1IRCTL);                         /* USCI A1 IrDA Transmit Control */
3504
SFR_8BIT(UCA1IRCTL_L);                        /* USCI A1 IrDA Transmit Control */
3505
SFR_8BIT(UCA1IRCTL_H);                        /* USCI A1 IrDA Transmit Control */
3506
#define UCA1IRTCTL             UCA1IRCTL_L    /* USCI A1 IrDA Transmit Control */
3507
#define UCA1IRRCTL             UCA1IRCTL_H    /* USCI A1 IrDA Receive Control */
3508
SFR_16BIT(UCA1ICTL);                          /* USCI A1 Interrupt Enable Register */
3509
SFR_8BIT(UCA1ICTL_L);                         /* USCI A1 Interrupt Enable Register */
3510
SFR_8BIT(UCA1ICTL_H);                         /* USCI A1 Interrupt Enable Register */
3511
#define UCA1IE                 UCA1ICTL_L     /* USCI A1 Interrupt Enable Register */
3512
#define UCA1IFG                UCA1ICTL_H     /* USCI A1 Interrupt Flags Register */
3513
SFR_16BIT(UCA1IV);                            /* USCI A1 Interrupt Vector Register */
3514
 
3515
 
3516
/************************************************************
3517
* USCI B1
3518
************************************************************/
3519
#define __MSP430_HAS_USCI_B1__                /* Definition to show that Module is available */
3520
#define __MSP430_BASEADDRESS_USCI_B1__ 0x0620
3521
 
3522
 
3523
SFR_16BIT(UCB1CTLW0);                         /* USCI B1 Control Word Register 0 */
3524
SFR_8BIT(UCB1CTLW0_L);                        /* USCI B1 Control Word Register 0 */
3525
SFR_8BIT(UCB1CTLW0_H);                        /* USCI B1 Control Word Register 0 */
3526
#define UCB1CTL1               UCB1CTLW0_L    /* USCI B1 Control Register 1 */
3527
#define UCB1CTL0               UCB1CTLW0_H    /* USCI B1 Control Register 0 */
3528
SFR_16BIT(UCB1BRW);                           /* USCI B1 Baud Word Rate 0 */
3529
SFR_8BIT(UCB1BRW_L);                          /* USCI B1 Baud Word Rate 0 */
3530
SFR_8BIT(UCB1BRW_H);                          /* USCI B1 Baud Word Rate 0 */
3531
#define UCB1BR0                UCB1BRW_L      /* USCI B1 Baud Rate 0 */
3532
#define UCB1BR1                UCB1BRW_H      /* USCI B1 Baud Rate 1 */
3533
SFR_8BIT(UCB1STAT);                           /* USCI B1 Status Register */
3534
SFR_8BIT(UCB1RXBUF);                          /* USCI B1 Receive Buffer */
3535
SFR_8BIT(UCB1TXBUF);                          /* USCI B1 Transmit Buffer */
3536
SFR_16BIT(UCB1I2COA);                         /* USCI B1 I2C Own Address */
3537
SFR_8BIT(UCB1I2COA_L);                        /* USCI B1 I2C Own Address */
3538
SFR_8BIT(UCB1I2COA_H);                        /* USCI B1 I2C Own Address */
3539
SFR_16BIT(UCB1I2CSA);                         /* USCI B1 I2C Slave Address */
3540
SFR_8BIT(UCB1I2CSA_L);                        /* USCI B1 I2C Slave Address */
3541
SFR_8BIT(UCB1I2CSA_H);                        /* USCI B1 I2C Slave Address */
3542
SFR_16BIT(UCB1ICTL);                          /* USCI B1 Interrupt Enable Register */
3543
SFR_8BIT(UCB1ICTL_L);                         /* USCI B1 Interrupt Enable Register */
3544
SFR_8BIT(UCB1ICTL_H);                         /* USCI B1 Interrupt Enable Register */
3545
#define UCB1IE                 UCB1ICTL_L     /* USCI B1 Interrupt Enable Register */
3546
#define UCB1IFG                UCB1ICTL_H     /* USCI B1 Interrupt Flags Register */
3547
SFR_16BIT(UCB1IV);                            /* USCI B1 Interrupt Vector Register */
3548
 
3549
/************************************************************
3550
* WATCHDOG TIMER A
3551
************************************************************/
3552
#define __MSP430_HAS_WDT_A__                  /* Definition to show that Module is available */
3553
#define __MSP430_BASEADDRESS_WDT_A__ 0x0150
3554
 
3555
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
3556
SFR_8BIT(WDTCTL_L);                           /* Watchdog Timer Control */
3557
SFR_8BIT(WDTCTL_H);                           /* Watchdog Timer Control */
3558
/* The bit names have been prefixed with "WDT" */
3559
/* WDTCTL Control Bits */
3560
#define WDTIS0                 (0x0001)       /* WDT - Timer Interval Select 0 */
3561
#define WDTIS1                 (0x0002)       /* WDT - Timer Interval Select 1 */
3562
#define WDTIS2                 (0x0004)       /* WDT - Timer Interval Select 2 */
3563
#define WDTCNTCL               (0x0008)       /* WDT - Timer Clear */
3564
#define WDTTMSEL               (0x0010)       /* WDT - Timer Mode Select */
3565
#define WDTSSEL0               (0x0020)       /* WDT - Timer Clock Source Select 0 */
3566
#define WDTSSEL1               (0x0040)       /* WDT - Timer Clock Source Select 1 */
3567
#define WDTHOLD                (0x0080)       /* WDT - Timer hold */
3568
 
3569
/* WDTCTL Control Bits */
3570
#define WDTIS0_L               (0x0001)       /* WDT - Timer Interval Select 0 */
3571
#define WDTIS1_L               (0x0002)       /* WDT - Timer Interval Select 1 */
3572
#define WDTIS2_L               (0x0004)       /* WDT - Timer Interval Select 2 */
3573
#define WDTCNTCL_L             (0x0008)       /* WDT - Timer Clear */
3574
#define WDTTMSEL_L             (0x0010)       /* WDT - Timer Mode Select */
3575
#define WDTSSEL0_L             (0x0020)       /* WDT - Timer Clock Source Select 0 */
3576
#define WDTSSEL1_L             (0x0040)       /* WDT - Timer Clock Source Select 1 */
3577
#define WDTHOLD_L              (0x0080)       /* WDT - Timer hold */
3578
 
3579
/* WDTCTL Control Bits */
3580
 
3581
#define WDTPW                  (0x5A00)
3582
 
3583
#define WDTIS_0                (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
3584
#define WDTIS_1                (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
3585
#define WDTIS_2                (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
3586
#define WDTIS_3                (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
3587
#define WDTIS_4                (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
3588
#define WDTIS_5                (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
3589
#define WDTIS_6                (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
3590
#define WDTIS_7                (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
3591
#define WDTIS__2G              (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
3592
#define WDTIS__128M            (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
3593
#define WDTIS__8192K           (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
3594
#define WDTIS__512K            (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
3595
#define WDTIS__32K             (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
3596
#define WDTIS__8192            (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
3597
#define WDTIS__512             (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
3598
#define WDTIS__64              (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
3599
 
3600
#define WDTSSEL_0              (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
3601
#define WDTSSEL_1              (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
3602
#define WDTSSEL_2              (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
3603
#define WDTSSEL_3              (3*0x0020u)    /* WDT - Timer Clock Source Select: reserved */
3604
#define WDTSSEL__SMCLK         (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
3605
#define WDTSSEL__ACLK          (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
3606
#define WDTSSEL__VLO           (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
3607
 
3608
/* WDT-interval times [1ms] coded with Bits 0-2 */
3609
/* WDT is clocked by fSMCLK (assumed 1MHz) */
3610
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2)                         /* 32ms interval (default) */
3611
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0)                  /* 8ms     " */
3612
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1)                  /* 0.5ms   " */
3613
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)           /* 0.064ms " */
3614
/* WDT is clocked by fACLK (assumed 32KHz) */
3615
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0)                /* 1000ms  " */
3616
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0)         /* 250ms   " */
3617
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1)         /* 16ms    " */
3618
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0)  /* 1.9ms   " */
3619
/* Watchdog mode -> reset after expired time */
3620
/* WDT is clocked by fSMCLK (assumed 1MHz) */
3621
#define WDT_MRST_32         (WDTPW+WDTCNTCL+WDTIS2)                                  /* 32ms interval (default) */
3622
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS2+WDTIS0)                           /* 8ms     " */
3623
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS2+WDTIS1)                           /* 0.5ms   " */
3624
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)                    /* 0.064ms " */
3625
/* WDT is clocked by fACLK (assumed 32KHz) */
3626
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2)                         /* 1000ms  " */
3627
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0)                  /* 250ms   " */
3628
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1)                  /* 16ms    " */
3629
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0)           /* 1.9ms   " */
3630
 
3631
 
3632
/************************************************************
3633
* TLV Descriptors
3634
************************************************************/
3635
#define __MSP430_HAS_TLV__                    /* Definition to show that Module is available */
3636
 
3637
#define TLV_START              (0x1A08)       /* Start Address of the TLV structure */
3638
#define TLV_END                (0x1AFF)       /* End Address of the TLV structure */
3639
 
3640
#define TLV_LDTAG              (0x01)         /*  Legacy descriptor (1xx, 2xx, 4xx families) */
3641
#define TLV_PDTAG              (0x02)         /*  Peripheral discovery descriptor */
3642
#define TLV_Reserved3          (0x03)         /*  Future usage */
3643
#define TLV_Reserved4          (0x04)         /*  Future usage */
3644
#define TLV_BLANK              (0x05)         /*  Blank descriptor */
3645
#define TLV_Reserved6          (0x06)         /*  Future usage */
3646
#define TLV_Reserved7          (0x07)         /*  Serial Number */
3647
#define TLV_DIERECORD          (0x08)         /*  Die Record  */
3648
#define TLV_ADCCAL             (0x11)         /*  ADC12 calibration */
3649
#define TLV_ADC12CAL           (0x11)         /*  ADC12 calibration */
3650
#define TLV_ADC10CAL           (0x13)         /*  ADC10 calibration */
3651
#define TLV_REFCAL             (0x12)         /*  REF calibration */
3652
#define TLV_TAGEXT             (0xFE)         /*  Tag extender */
3653
#define TLV_TAGEND             (0xFF)         //  Tag End of Table
3654
 
3655
/************************************************************
3656
* Interrupt Vectors (offset from 0xFF80)
3657
************************************************************/
3658
 
3659
#pragma diag_suppress 1107
3660
#define VECTOR_NAME(name)             name##_ptr
3661
#define EMIT_PRAGMA(x)                _Pragma(#x)
3662
#define CREATE_VECTOR(name)           void * const VECTOR_NAME(name) = (void *)(long)&name
3663
#define PLACE_VECTOR(vector,section)  EMIT_PRAGMA(DATA_SECTION(vector,section))
3664
#define PLACE_INTERRUPT(func)         EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))
3665
#define ISR_VECTOR(func,offset)       CREATE_VECTOR(func); \
3666
                                      PLACE_VECTOR(VECTOR_NAME(func), offset) \
3667
                                      PLACE_INTERRUPT(func)
3668
 
3669
 
3670
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3671
#define RTC_VECTOR              ".int41"                    /* 0xFFD2 RTC */
3672
#else
3673
#define RTC_VECTOR              (41 * 1u)                    /* 0xFFD2 RTC */
3674
/*#define RTC_ISR(func)           ISR_VECTOR(func, ".int41")  */ /* 0xFFD2 RTC */ /* CCE V2 Style */
3675
#endif
3676
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3677
#define PORT2_VECTOR            ".int42"                    /* 0xFFD4 Port 2 */
3678
#else
3679
#define PORT2_VECTOR            (42 * 1u)                    /* 0xFFD4 Port 2 */
3680
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int42")  */ /* 0xFFD4 Port 2 */ /* CCE V2 Style */
3681
#endif
3682
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3683
#define TIMER2_A1_VECTOR        ".int43"                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
3684
#else
3685
#define TIMER2_A1_VECTOR        (43 * 1u)                    /* 0xFFD6 Timer0_A5 CC1-4, TA */
3686
/*#define TIMER2_A1_ISR(func)     ISR_VECTOR(func, ".int43")  */ /* 0xFFD6 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
3687
#endif
3688
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3689
#define TIMER2_A0_VECTOR        ".int44"                    /* 0xFFD8 Timer0_A5 CC0 */
3690
#else
3691
#define TIMER2_A0_VECTOR        (44 * 1u)                    /* 0xFFD8 Timer0_A5 CC0 */
3692
/*#define TIMER2_A0_ISR(func)     ISR_VECTOR(func, ".int44")  */ /* 0xFFD8 Timer0_A5 CC0 */ /* CCE V2 Style */
3693
#endif
3694
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3695
#define USCI_B1_VECTOR          ".int45"                    /* 0xFFDA USCI B1 Receive/Transmit */
3696
#else
3697
#define USCI_B1_VECTOR          (45 * 1u)                    /* 0xFFDA USCI B1 Receive/Transmit */
3698
/*#define USCI_B1_ISR(func)       ISR_VECTOR(func, ".int45")  */ /* 0xFFDA USCI B1 Receive/Transmit */ /* CCE V2 Style */
3699
#endif
3700
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3701
#define USCI_A1_VECTOR          ".int46"                    /* 0xFFDC USCI A1 Receive/Transmit */
3702
#else
3703
#define USCI_A1_VECTOR          (46 * 1u)                    /* 0xFFDC USCI A1 Receive/Transmit */
3704
/*#define USCI_A1_ISR(func)       ISR_VECTOR(func, ".int46")  */ /* 0xFFDC USCI A1 Receive/Transmit */ /* CCE V2 Style */
3705
#endif
3706
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3707
#define PORT1_VECTOR            ".int47"                    /* 0xFFDE Port 1 */
3708
#else
3709
#define PORT1_VECTOR            (47 * 1u)                    /* 0xFFDE Port 1 */
3710
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int47")  */ /* 0xFFDE Port 1 */ /* CCE V2 Style */
3711
#endif
3712
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3713
#define TIMER1_A1_VECTOR        ".int48"                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
3714
#else
3715
#define TIMER1_A1_VECTOR        (48 * 1u)                    /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
3716
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int48")  */ /* 0xFFE0 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */
3717
#endif
3718
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3719
#define TIMER1_A0_VECTOR        ".int49"                    /* 0xFFE2 Timer1_A3 CC0 */
3720
#else
3721
#define TIMER1_A0_VECTOR        (49 * 1u)                    /* 0xFFE2 Timer1_A3 CC0 */
3722
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int49")  */ /* 0xFFE2 Timer1_A3 CC0 */ /* CCE V2 Style */
3723
#endif
3724
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3725
#define DMA_VECTOR              ".int50"                    /* 0xFFE4 DMA */
3726
#else
3727
#define DMA_VECTOR              (50 * 1u)                    /* 0xFFE4 DMA */
3728
/*#define DMA_ISR(func)           ISR_VECTOR(func, ".int50")  */ /* 0xFFE4 DMA */ /* CCE V2 Style */
3729
#endif
3730
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3731
#define LDO_PWR_VECTOR          ".int51"                    /* 0xFFE6 LDO Power Management event */
3732
#else
3733
#define LDO_PWR_VECTOR          (51 * 1u)                    /* 0xFFE6 LDO Power Management event */
3734
/*#define LDO_PWR_ISR(func)       ISR_VECTOR(func, ".int51")  */ /* 0xFFE6 LDO Power Management event */ /* CCE V2 Style */
3735
#endif
3736
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3737
#define TIMER0_A1_VECTOR        ".int52"                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
3738
#else
3739
#define TIMER0_A1_VECTOR        (52 * 1u)                    /* 0xFFE8 Timer0_A5 CC1-4, TA */
3740
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int52")  */ /* 0xFFE8 Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
3741
#endif
3742
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3743
#define TIMER0_A0_VECTOR        ".int53"                    /* 0xFFEA Timer0_A5 CC0 */
3744
#else
3745
#define TIMER0_A0_VECTOR        (53 * 1u)                    /* 0xFFEA Timer0_A5 CC0 */
3746
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int53")  */ /* 0xFFEA Timer0_A5 CC0 */ /* CCE V2 Style */
3747
#endif
3748
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3749
#define ADC10_VECTOR            ".int54"                    /* 0xFFEC ADC */
3750
#else
3751
#define ADC10_VECTOR            (54 * 1u)                    /* 0xFFEC ADC */
3752
/*#define ADC10_ISR(func)         ISR_VECTOR(func, ".int54")  */ /* 0xFFEC ADC */ /* CCE V2 Style */
3753
#endif
3754
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3755
#define USCI_B0_VECTOR          ".int55"                    /* 0xFFEE USCI B0 Receive/Transmit */
3756
#else
3757
#define USCI_B0_VECTOR          (55 * 1u)                    /* 0xFFEE USCI B0 Receive/Transmit */
3758
/*#define USCI_B0_ISR(func)       ISR_VECTOR(func, ".int55")  */ /* 0xFFEE USCI B0 Receive/Transmit */ /* CCE V2 Style */
3759
#endif
3760
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3761
#define USCI_A0_VECTOR          ".int56"                    /* 0xFFF0 USCI A0 Receive/Transmit */
3762
#else
3763
#define USCI_A0_VECTOR          (56 * 1u)                    /* 0xFFF0 USCI A0 Receive/Transmit */
3764
/*#define USCI_A0_ISR(func)       ISR_VECTOR(func, ".int56")  */ /* 0xFFF0 USCI A0 Receive/Transmit */ /* CCE V2 Style */
3765
#endif
3766
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3767
#define WDT_VECTOR              ".int57"                    /* 0xFFF2 Watchdog Timer */
3768
#else
3769
#define WDT_VECTOR              (57 * 1u)                    /* 0xFFF2 Watchdog Timer */
3770
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int57")  */ /* 0xFFF2 Watchdog Timer */ /* CCE V2 Style */
3771
#endif
3772
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3773
#define TIMER0_B1_VECTOR        ".int58"                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
3774
#else
3775
#define TIMER0_B1_VECTOR        (58 * 1u)                    /* 0xFFF4 Timer0_B7 CC1-6, TB */
3776
/*#define TIMER0_B1_ISR(func)     ISR_VECTOR(func, ".int58")  */ /* 0xFFF4 Timer0_B7 CC1-6, TB */ /* CCE V2 Style */
3777
#endif
3778
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3779
#define TIMER0_B0_VECTOR        ".int59"                    /* 0xFFF6 Timer0_B7 CC0 */
3780
#else
3781
#define TIMER0_B0_VECTOR        (59 * 1u)                    /* 0xFFF6 Timer0_B7 CC0 */
3782
/*#define TIMER0_B0_ISR(func)     ISR_VECTOR(func, ".int59")  */ /* 0xFFF6 Timer0_B7 CC0 */ /* CCE V2 Style */
3783
#endif
3784
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3785
#define UNMI_VECTOR             ".int61"                    /* 0xFFFA User Non-maskable */
3786
#else
3787
#define UNMI_VECTOR             (61 * 1u)                    /* 0xFFFA User Non-maskable */
3788
/*#define UNMI_ISR(func)          ISR_VECTOR(func, ".int61")  */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */
3789
#endif
3790
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3791
#define SYSNMI_VECTOR           ".int62"                    /* 0xFFFC System Non-maskable */
3792
#else
3793
#define SYSNMI_VECTOR           (62 * 1u)                    /* 0xFFFC System Non-maskable */
3794
/*#define SYSNMI_ISR(func)        ISR_VECTOR(func, ".int62")  */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */
3795
#endif
3796
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
3797
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
3798
#else
3799
#define RESET_VECTOR            (63 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
3800
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int63")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
3801
#endif
3802
 
3803
/************************************************************
3804
* End of Modules
3805
************************************************************/
3806
 
3807
#ifdef __cplusplus
3808
}
3809
#endif /* extern "C" */
3810
 
3811
#endif /* #ifndef __MSP430F5304 */
3812