Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430x42x devices.
8
*
9
* Texas Instruments, Version 2.5
10
*
11
*
12
* Rev. 2.1,
13
* Rev. 2.11, Added SD16INTDLY_x definitions
14
* Rev. 2.2, Removed unused def of TASSEL2
15
* Rev. 2.3, Added VLD bits in SVS module
16
* Rev. 2.4, Removed definitions for BTRESET
17
* Rev. 2.5, added definitions for Interrupt Vectors xxIV
18
*
19
********************************************************************/
20
 
21
#ifndef __msp430x42x
22
#define __msp430x42x
23
 
24
#ifdef __cplusplus
25
extern "C" {
26
#endif
27
 
28
 
29
/*----------------------------------------------------------------------------*/
30
/* PERIPHERAL FILE MAP                                                        */
31
/*----------------------------------------------------------------------------*/
32
 
33
/* External references resolved by a device-specific linker command file */
34
#define SFR_8BIT(address)   extern volatile unsigned char address
35
#define SFR_16BIT(address)  extern volatile unsigned int address
36
 
37
 
38
/************************************************************
39
* STANDARD BITS
40
************************************************************/
41
 
42
#define BIT0                   (0x0001)
43
#define BIT1                   (0x0002)
44
#define BIT2                   (0x0004)
45
#define BIT3                   (0x0008)
46
#define BIT4                   (0x0010)
47
#define BIT5                   (0x0020)
48
#define BIT6                   (0x0040)
49
#define BIT7                   (0x0080)
50
#define BIT8                   (0x0100)
51
#define BIT9                   (0x0200)
52
#define BITA                   (0x0400)
53
#define BITB                   (0x0800)
54
#define BITC                   (0x1000)
55
#define BITD                   (0x2000)
56
#define BITE                   (0x4000)
57
#define BITF                   (0x8000)
58
 
59
/************************************************************
60
* STATUS REGISTER BITS
61
************************************************************/
62
 
63
#define C                      (0x0001)
64
#define Z                      (0x0002)
65
#define N                      (0x0004)
66
#define V                      (0x0100)
67
#define GIE                    (0x0008)
68
#define CPUOFF                 (0x0010)
69
#define OSCOFF                 (0x0020)
70
#define SCG0                   (0x0040)
71
#define SCG1                   (0x0080)
72
 
73
/* Low Power Modes coded with Bits 4-7 in SR */
74
 
75
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
76
#define LPM0                   (CPUOFF)
77
#define LPM1                   (SCG0+CPUOFF)
78
#define LPM2                   (SCG1+CPUOFF)
79
#define LPM3                   (SCG1+SCG0+CPUOFF)
80
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
81
/* End #defines for assembler */
82
 
83
#else /* Begin #defines for C */
84
#define LPM0_bits              (CPUOFF)
85
#define LPM1_bits              (SCG0+CPUOFF)
86
#define LPM2_bits              (SCG1+CPUOFF)
87
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
88
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
89
 
90
#include "in430.h"
91
 
92
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
93
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
94
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
95
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
96
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
97
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
98
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
99
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
100
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
101
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
102
#endif /* End #defines for C */
103
 
104
/************************************************************
105
* PERIPHERAL FILE MAP
106
************************************************************/
107
 
108
/************************************************************
109
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
110
************************************************************/
111
 
112
SFR_8BIT(IE1);                                /* Interrupt Enable 1 */
113
#define U0IE                   IE1            /* UART0 Interrupt Enable Register */
114
#define WDTIE                  (0x01)
115
#define OFIE                   (0x02)
116
#define NMIIE                  (0x10)
117
#define ACCVIE                 (0x20)
118
#define URXIE0                 (0x40)
119
#define UTXIE0                 (0x80)
120
 
121
SFR_8BIT(IFG1);                               /* Interrupt Flag 1 */
122
#define U0IFG                  IFG1           /* UART0 Interrupt Flag Register */
123
#define WDTIFG                 (0x01)
124
#define OFIFG                  (0x02)
125
#define NMIIFG                 (0x10)
126
#define URXIFG0                (0x40)
127
#define UTXIFG0                (0x80)
128
 
129
SFR_8BIT(ME1);                                /* Module Enable 1 */
130
#define U0ME                   ME1            /* UART0 Module Enable Register */
131
#define URXE0                  (0x40)
132
#define UTXE0                  (0x80)
133
#define USPIE0                 (0x40)
134
 
135
SFR_8BIT(IE2);                                /* Interrupt Enable 2 */
136
#define BTIE                   (0x80)
137
 
138
SFR_8BIT(IFG2);                               /* Interrupt Flag 2 */
139
#define BTIFG                  (0x80)
140
 
141
/************************************************************
142
* WATCHDOG TIMER
143
************************************************************/
144
#define __MSP430_HAS_WDT__                    /* Definition to show that Module is available */
145
 
146
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
147
/* The bit names have been prefixed with "WDT" */
148
#define WDTIS0                 (0x0001)
149
#define WDTIS1                 (0x0002)
150
#define WDTSSEL                (0x0004)
151
#define WDTCNTCL               (0x0008)
152
#define WDTTMSEL               (0x0010)
153
#define WDTNMI                 (0x0020)
154
#define WDTNMIES               (0x0040)
155
#define WDTHOLD                (0x0080)
156
 
157
#define WDTPW                  (0x5A00)
158
 
159
/* WDT-interval times [1ms] coded with Bits 0-2 */
160
/* WDT is clocked by fSMCLK (assumed 1MHz) */
161
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL)                         /* 32ms interval (default) */
162
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS0)                  /* 8ms     " */
163
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1)                  /* 0.5ms   " */
164
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1+WDTIS0)           /* 0.064ms " */
165
/* WDT is clocked by fACLK (assumed 32KHz) */
166
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL)                 /* 1000ms  " */
167
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS0)          /* 250ms   " */
168
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1)          /* 16ms    " */
169
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)   /* 1.9ms   " */
170
/* Watchdog mode -> reset after expired time */
171
/* WDT is clocked by fSMCLK (assumed 1MHz) */
172
#define WDT_MRST_32         (WDTPW+WDTCNTCL)                                  /* 32ms interval (default) */
173
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS0)                           /* 8ms     " */
174
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS1)                           /* 0.5ms   " */
175
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS1+WDTIS0)                    /* 0.064ms " */
176
/* WDT is clocked by fACLK (assumed 32KHz) */
177
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL)                          /* 1000ms  " */
178
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS0)                   /* 250ms   " */
179
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1)                   /* 16ms    " */
180
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)            /* 1.9ms   " */
181
 
182
/* INTERRUPT CONTROL */
183
/* These two bits are defined in the Special Function Registers */
184
/* #define WDTIE               0x01 */
185
/* #define WDTIFG              0x01 */
186
 
187
/************************************************************
188
* DIGITAL I/O Port1/2
189
************************************************************/
190
#define __MSP430_HAS_PORT1__                  /* Definition to show that Module is available */
191
#define __MSP430_HAS_PORT2__                  /* Definition to show that Module is available */
192
 
193
SFR_8BIT(P1IN);                               /* Port 1 Input */
194
SFR_8BIT(P1OUT);                              /* Port 1 Output */
195
SFR_8BIT(P1DIR);                              /* Port 1 Direction */
196
SFR_8BIT(P1IFG);                              /* Port 1 Interrupt Flag */
197
SFR_8BIT(P1IES);                              /* Port 1 Interrupt Edge Select */
198
SFR_8BIT(P1IE);                               /* Port 1 Interrupt Enable */
199
SFR_8BIT(P1SEL);                              /* Port 1 Selection */
200
 
201
SFR_8BIT(P2IN);                               /* Port 2 Input */
202
SFR_8BIT(P2OUT);                              /* Port 2 Output */
203
SFR_8BIT(P2DIR);                              /* Port 2 Direction */
204
SFR_8BIT(P2IFG);                              /* Port 2 Interrupt Flag */
205
SFR_8BIT(P2IES);                              /* Port 2 Interrupt Edge Select */
206
SFR_8BIT(P2IE);                               /* Port 2 Interrupt Enable */
207
SFR_8BIT(P2SEL);                              /* Port 2 Selection */
208
 
209
/************************************************************
210
* BASIC TIMER
211
************************************************************/
212
#define __MSP430_HAS_BT__                     /* Definition to show that Module is available */
213
 
214
SFR_8BIT(BTCTL);                              /* Basic Timer Control */
215
/* The bit names have been prefixed with "BT" */
216
#define BTIP0                  (0x01)
217
#define BTIP1                  (0x02)
218
#define BTIP2                  (0x04)
219
#define BTFRFQ0                (0x08)
220
#define BTFRFQ1                (0x10)
221
#define BTDIV                  (0x20)         /* fCLK2 = ACLK:256 */
222
#define BTHOLD                 (0x40)         /* BT1 is held if this bit is set */
223
#define BTSSEL                 (0x80)         /* fBT = fMCLK (main clock) */
224
 
225
SFR_8BIT(BTCNT1);                             /* Basic Timer Count 1 */
226
SFR_8BIT(BTCNT2);                             /* Basic Timer Count 2 */
227
 
228
/* Frequency of the BTCNT2 coded with Bit 5 and 7 in BTCTL */
229
#define BT_fCLK2_ACLK          (0x00)
230
#define BT_fCLK2_ACLK_DIV256   (BTDIV)
231
#define BT_fCLK2_MCLK          (BTSSEL)
232
 
233
/* Interrupt interval time fINT coded with Bits 0-2 in BTCTL */
234
#define BT_fCLK2_DIV2          (0x00)         /* fINT = fCLK2:2 (default) */
235
#define BT_fCLK2_DIV4          (BTIP0)        /* fINT = fCLK2:4 */
236
#define BT_fCLK2_DIV8          (BTIP1)        /* fINT = fCLK2:8 */
237
#define BT_fCLK2_DIV16         (BTIP1+BTIP0)  /* fINT = fCLK2:16 */
238
#define BT_fCLK2_DIV32         (BTIP2)        /* fINT = fCLK2:32 */
239
#define BT_fCLK2_DIV64         (BTIP2+BTIP0)  /* fINT = fCLK2:64 */
240
#define BT_fCLK2_DIV128        (BTIP2+BTIP1)  /* fINT = fCLK2:128 */
241
#define BT_fCLK2_DIV256     (BTIP2+BTIP1+BTIP0)       /* fINT = fCLK2:256 */
242
/* Frequency of LCD coded with Bits 3-4 */
243
#define BT_fLCD_DIV32          (0x00)         /* fLCD = fACLK:32 (default) */
244
#define BT_fLCD_DIV64          (BTFRFQ0)      /* fLCD = fACLK:64 */
245
#define BT_fLCD_DIV128         (BTFRFQ1)      /* fLCD = fACLK:128 */
246
#define BT_fLCD_DIV256      (BTFRFQ1+BTFRFQ0)         /* fLCD = fACLK:256 */
247
/* LCD frequency values with fBT=fACLK */
248
#define BT_fLCD_1K             (0x00)         /* fACLK:32 (default) */
249
#define BT_fLCD_512            (BTFRFQ0)      /* fACLK:64 */
250
#define BT_fLCD_256            (BTFRFQ1)      /* fACLK:128 */
251
#define BT_fLCD_128         (BTFRFQ1+BTFRFQ0)         /* fACLK:256 */
252
/* LCD frequency values with fBT=fMCLK */
253
#define BT_fLCD_31K            (BTSSEL)       /* fMCLK:32 */
254
#define BT_fLCD_15_5K       (BTSSEL+BTFRFQ0)          /* fMCLK:64 */
255
#define BT_fLCD_7_8K        (BTSSEL+BTFRFQ1+BTFRFQ0)  /* fMCLK:256 */
256
/* with assumed vlues of fACLK=32KHz, fMCLK=1MHz */
257
/* fBT=fACLK is thought for longer interval times */
258
#define BT_ADLY_0_064          (0x00)         /* 0.064ms interval (default) */
259
#define BT_ADLY_0_125          (BTIP0)        /* 0.125ms    " */
260
#define BT_ADLY_0_25           (BTIP1)        /* 0.25ms     " */
261
#define BT_ADLY_0_5            (BTIP1+BTIP0)  /* 0.5ms      " */
262
#define BT_ADLY_1              (BTIP2)        /* 1ms        " */
263
#define BT_ADLY_2              (BTIP2+BTIP0)  /* 2ms        " */
264
#define BT_ADLY_4              (BTIP2+BTIP1)  /* 4ms        " */
265
#define BT_ADLY_8           (BTIP2+BTIP1+BTIP0)       /* 8ms        " */
266
#define BT_ADLY_16             (BTDIV)        /* 16ms       " */
267
#define BT_ADLY_32             (BTDIV+BTIP0)  /* 32ms       " */
268
#define BT_ADLY_64             (BTDIV+BTIP1)  /* 64ms       " */
269
#define BT_ADLY_125         (BTDIV+BTIP1+BTIP0)       /* 125ms      " */
270
#define BT_ADLY_250            (BTDIV+BTIP2)  /* 250ms      " */
271
#define BT_ADLY_500         (BTDIV+BTIP2+BTIP0)       /* 500ms      " */
272
#define BT_ADLY_1000        (BTDIV+BTIP2+BTIP1)       /* 1000ms     " */
273
#define BT_ADLY_2000        (BTDIV+BTIP2+BTIP1+BTIP0) /* 2000ms     " */
274
/* fCLK2=fMCLK (1MHz) is thought for short interval times */
275
/* the timing for short intervals is more precise than ACLK */
276
/* NOTE */
277
/* Be sure that the SCFQCTL-Register is set to 01Fh so that fMCLK=1MHz */
278
/* Too low interval time results in interrupts too frequent for the processor to handle! */
279
#define BT_MDLY_0_002          (BTSSEL)       /* 0.002ms interval       *** interval times */
280
#define BT_MDLY_0_004          (BTSSEL+BTIP0) /* 0.004ms    "           *** too short for */
281
#define BT_MDLY_0_008          (BTSSEL+BTIP1) /* 0.008ms    "           *** interrupt */
282
#define BT_MDLY_0_016       (BTSSEL+BTIP1+BTIP0)      /* 0.016ms    "           *** handling */
283
#define BT_MDLY_0_032          (BTSSEL+BTIP2) /* 0.032ms    " */
284
#define BT_MDLY_0_064       (BTSSEL+BTIP2+BTIP0)      /* 0.064ms    " */
285
#define BT_MDLY_0_125       (BTSSEL+BTIP2+BTIP1)      /* 0.125ms    " */
286
#define BT_MDLY_0_25        (BTSSEL+BTIP2+BTIP1+BTIP0)/* 0.25ms     " */
287
 
288
/* Reset/Hold coded with Bits 6-7 in BT(1)CTL */
289
/* this is for BT */
290
//#define BTRESET_CNT1        (BTRESET)           /* BTCNT1 is reset while BTRESET is set */
291
//#define BTRESET_CNT1_2      (BTRESET+BTDIV)     /* BTCNT1 .AND. BTCNT2 are reset while ~ is set */
292
/* this is for BT1 */
293
#define BTHOLD_CNT1            (BTHOLD)       /* BTCNT1 is held while BTHOLD is set */
294
#define BTHOLD_CNT1_2          (BTHOLD+BTDIV) /* BT1CNT1 .AND. BT1CNT2 are held while ~ is set */
295
 
296
/* INTERRUPT CONTROL BITS */
297
/* #define BTIE                0x80 */
298
/* #define BTIFG               0x80 */
299
 
300
/************************************************************
301
* SYSTEM CLOCK, FLL+ (x41x)
302
************************************************************/
303
#define __MSP430_HAS_FLLPLUS_SMALL__                /* Definition to show that Module is available */
304
 
305
SFR_8BIT(SCFI0);                              /* System Clock Frequency Integrator 0 */
306
#define FN_2                   (0x04)         /* fDCOCLK =   1.4-12MHz*/
307
#define FN_3                   (0x08)         /* fDCOCLK =   2.2-17Mhz*/
308
#define FN_4                   (0x10)         /* fDCOCLK =   3.2-25Mhz*/
309
#define FN_8                   (0x20)         /* fDCOCLK =     5-40Mhz*/
310
#define FLLD0                  (0x40)         /* Loop Divider Bit : 0 */
311
#define FLLD1                  (0x80)         /* Loop Divider Bit : 1 */
312
 
313
#define FLLD_1                 (0x00)         /* Multiply Selected Loop Freq. By 1 */
314
#define FLLD_2                 (0x40)         /* Multiply Selected Loop Freq. By 2 */
315
#define FLLD_4                 (0x80)         /* Multiply Selected Loop Freq. By 4 */
316
#define FLLD_8                 (0xC0)         /* Multiply Selected Loop Freq. By 8 */
317
 
318
SFR_8BIT(SCFI1);                              /* System Clock Frequency Integrator 1 */
319
SFR_8BIT(SCFQCTL);                            /* System Clock Frequency Control */
320
/* System clock frequency values fMCLK coded with Bits 0-6 in SCFQCTL */
321
/* #define SCFQ_32K            0x00                        fMCLK=1*fACLK       only a range from */
322
#define SCFQ_64K               (0x01)         /* fMCLK=2*fACLK          1+1 to 127+1 is possible */
323
#define SCFQ_128K              (0x03)         /* fMCLK=4*fACLK */
324
#define SCFQ_256K              (0x07)         /* fMCLK=8*fACLK */
325
#define SCFQ_512K              (0x0F)         /* fMCLK=16*fACLK */
326
#define SCFQ_1M                (0x1F)         /* fMCLK=32*fACLK */
327
#define SCFQ_2M                (0x3F)         /* fMCLK=64*fACLK */
328
#define SCFQ_4M                (0x7F)         /* fMCLK=128*fACLK */
329
#define SCFQ_M                 (0x80)         /* Modulation Disable */
330
 
331
SFR_8BIT(FLL_CTL0);                           /* FLL+ Control 0 */
332
#define DCOF                   (0x01)         /* DCO Fault Flag */
333
#define LFOF                   (0x02)         /* Low Frequency Oscillator Fault Flag */
334
#define XT1OF                  (0x04)         /* High Frequency Oscillator Fault Flag */
335
#define OSCCAP0                (0x10)         /* XIN/XOUT Cap 0 */
336
#define OSCCAP1                (0x20)         /* XIN/XOUT Cap 1 */
337
#define XTS_FLL                (0x40)         /* 1: Selects high-freq. oscillator */
338
#define DCOPLUS                (0x80)         /* DCO+ Enable */
339
 
340
#define XCAP0PF                (0x00)         /* XIN Cap = XOUT Cap = 0pf */
341
#define XCAP10PF               (0x10)         /* XIN Cap = XOUT Cap = 10pf */
342
#define XCAP14PF               (0x20)         /* XIN Cap = XOUT Cap = 14pf */
343
#define XCAP18PF               (0x30)         /* XIN Cap = XOUT Cap = 18pf */
344
#define OSCCAP_0               (0x00)         /* XIN Cap = XOUT Cap = 0pf */
345
#define OSCCAP_1               (0x10)         /* XIN Cap = XOUT Cap = 10pf */
346
#define OSCCAP_2               (0x20)         /* XIN Cap = XOUT Cap = 14pf */
347
#define OSCCAP_3               (0x30)         /* XIN Cap = XOUT Cap = 18pf */
348
 
349
SFR_8BIT(FLL_CTL1);                           /* FLL+ Control 1 */
350
#define FLL_DIV0               (0x01)         /* FLL+ Divide Px.x/ACLK 0 */
351
#define FLL_DIV1               (0x02)         /* FLL+ Divide Px.x/ACLK 1 */
352
 
353
#define FLL_DIV_1              (0x00)         /* FLL+ Divide Px.x/ACLK By 1 */
354
#define FLL_DIV_2              (0x01)         /* FLL+ Divide Px.x/ACLK By 2 */
355
#define FLL_DIV_4              (0x02)         /* FLL+ Divide Px.x/ACLK By 4 */
356
#define FLL_DIV_8              (0x03)         /* FLL+ Divide Px.x/ACLK By 8 */
357
 
358
/* INTERRUPT CONTROL BITS */
359
/* These two bits are defined in the Special Function Registers */
360
/* #define OFIFG               0x02 */
361
/* #define OFIE                0x02 */
362
 
363
/************************************************************
364
* Brown-Out, Supply Voltage Supervision (SVS)
365
************************************************************/
366
#define __MSP430_HAS_SVS__                    /* Definition to show that Module is available */
367
 
368
SFR_8BIT(SVSCTL);                             /* SVS Control */
369
#define SVSFG                  (0x01)         /* SVS Flag */
370
#define SVSOP                  (0x02)         /* SVS output (read only) */
371
#define SVSON                  (0x04)         /* Switches the SVS on/off */
372
#define PORON                  (0x08)         /* Enable POR Generation if Low Voltage */
373
#define VLD0                   (0x10)
374
#define VLD1                   (0x20)
375
#define VLD2                   (0x40)
376
#define VLD3                   (0x80)
377
 
378
#define VLDON                  (0x10)
379
#define VLDOFF                 (0x00)
380
#define VLD_1_8V               (0x10)
381
 
382
/************************************************************
383
* LCD
384
************************************************************/
385
#define __MSP430_HAS_LCD4__                   /* Definition to show that Module is available */
386
 
387
SFR_8BIT(LCDCTL);                             /* LCD Control */
388
/* the names of the mode bits are different from the spec */
389
#define LCDON                  (0x01)
390
//#define LCDLOWR             (0x02)
391
#define LCDSON                 (0x04)
392
#define LCDMX0                 (0x08)
393
#define LCDMX1                 (0x10)
394
#define LCDP0                  (0x20)
395
#define LCDP1                  (0x40)
396
#define LCDP2                  (0x80)
397
/* Display modes coded with Bits 2-4 */
398
#define LCDSTATIC              (LCDSON)
399
#define LCD2MUX                (LCDMX0+LCDSON)
400
#define LCD3MUX                (LCDMX1+LCDSON)
401
#define LCD4MUX                (LCDMX1+LCDMX0+LCDSON)
402
/* Group select code with Bits 5-7                     Seg.lines   Dig.output */
403
#define LCDSG0                 (0x00)         /* ---------   Port Only (default) */
404
#define LCDSG0_1               (LCDP0)        /* S0  - S15   see Datasheet */
405
#define LCDSG0_2               (LCDP1)        /* S0  - S19   see Datasheet */
406
#define LCDSG0_3               (LCDP1+LCDP0)  /* S0  - S23   see Datasheet */
407
#define LCDSG0_4               (LCDP2)        /* S0  - S27   see Datasheet */
408
#define LCDSG0_5               (LCDP2+LCDP0)  /* S0  - S31   see Datasheet */
409
#define LCDSG0_6               (LCDP2+LCDP1)  /* S0  - S35   see Datasheet */
410
#define LCDSG0_7            (LCDP2+LCDP1+LCDP0)       /* S0  - S39   see Datasheet */
411
/* NOTE: YOU CAN ONLY USE THE 'S' OR 'G' DECLARATIONS FOR A COMMAND */
412
/* MOV  #LCDSG0_3+LCDOG2_7,&LCDCTL ACTUALY MEANS MOV  #LCDP1,&LCDCTL! */
413
#define LCDOG1_7               (0x00)         /* ---------   Port Only (default) */
414
#define LCDOG2_7               (LCDP0)        /* S0  - S15   see Datasheet */
415
#define LCDOG3_7               (LCDP1)        /* S0  - S19   see Datasheet */
416
#define LCDOG4_7               (LCDP1+LCDP0)  /* S0  - S23   see Datasheet */
417
#define LCDOG5_7               (LCDP2)        /* S0  - S27   see Datasheet */
418
#define LCDOG6_7               (LCDP2+LCDP0)  /* S0  - S31   see Datasheet */
419
#define LCDOG7                 (LCDP2+LCDP1)  /* S0  - S35   see Datasheet */
420
#define LCDOGOFF            (LCDP2+LCDP1+LCDP0)       /* S0  - S39   see Datasheet */
421
 
422
#define LCDMEM_                (0x0091)       /* LCD Memory */
423
#ifdef __ASM_HEADER__
424
#define LCDMEM                 (LCDMEM_)      /* LCD Memory (for assembler) */
425
#else
426
#define LCDMEM                 ((char*)       LCDMEM_) /* LCD Memory (for C) */
427
#endif
428
SFR_8BIT(LCDM1);                              /* LCD Memory 1 */
429
SFR_8BIT(LCDM2);                              /* LCD Memory 2 */
430
SFR_8BIT(LCDM3);                              /* LCD Memory 3 */
431
SFR_8BIT(LCDM4);                              /* LCD Memory 4 */
432
SFR_8BIT(LCDM5);                              /* LCD Memory 5 */
433
SFR_8BIT(LCDM6);                              /* LCD Memory 6 */
434
SFR_8BIT(LCDM7);                              /* LCD Memory 7 */
435
SFR_8BIT(LCDM8);                              /* LCD Memory 8 */
436
SFR_8BIT(LCDM9);                              /* LCD Memory 9 */
437
SFR_8BIT(LCDM10);                             /* LCD Memory 10 */
438
SFR_8BIT(LCDM11);                             /* LCD Memory 11 */
439
SFR_8BIT(LCDM12);                             /* LCD Memory 12 */
440
SFR_8BIT(LCDM13);                             /* LCD Memory 13 */
441
SFR_8BIT(LCDM14);                             /* LCD Memory 14 */
442
SFR_8BIT(LCDM15);                             /* LCD Memory 15 */
443
SFR_8BIT(LCDM16);                             /* LCD Memory 16 */
444
SFR_8BIT(LCDM17);                             /* LCD Memory 17 */
445
SFR_8BIT(LCDM18);                             /* LCD Memory 18 */
446
SFR_8BIT(LCDM19);                             /* LCD Memory 19 */
447
SFR_8BIT(LCDM20);                             /* LCD Memory 20 */
448
 
449
#define LCDMA                  (LCDM10)       /* LCD Memory A */
450
#define LCDMB                  (LCDM11)       /* LCD Memory B */
451
#define LCDMC                  (LCDM12)       /* LCD Memory C */
452
#define LCDMD                  (LCDM13)       /* LCD Memory D */
453
#define LCDME                  (LCDM14)       /* LCD Memory E */
454
#define LCDMF                  (LCDM15)       /* LCD Memory F */
455
 
456
/************************************************************
457
* USART
458
************************************************************/
459
 
460
/* UxCTL */
461
#define PENA                   (0x80)         /* Parity enable */
462
#define PEV                    (0x40)         /* Parity 0:odd / 1:even */
463
#define SPB                    (0x20)         /* Stop Bits 0:one / 1: two */
464
#define CHAR                   (0x10)         /* Data 0:7-bits / 1:8-bits */
465
#define LISTEN                 (0x08)         /* Listen mode */
466
#define SYNC                   (0x04)         /* UART / SPI mode */
467
#define MM                     (0x02)         /* Master Mode off/on */
468
#define SWRST                  (0x01)         /* USART Software Reset */
469
 
470
/* UxTCTL */
471
#define CKPH                   (0x80)         /* SPI: Clock Phase */
472
#define CKPL                   (0x40)         /* Clock Polarity */
473
#define SSEL1                  (0x20)         /* Clock Source Select 1 */
474
#define SSEL0                  (0x10)         /* Clock Source Select 0 */
475
#define URXSE                  (0x08)         /* Receive Start edge select */
476
#define TXWAKE                 (0x04)         /* TX Wake up mode */
477
#define STC                    (0x02)         /* SPI: STC enable 0:on / 1:off */
478
#define TXEPT                  (0x01)         /* TX Buffer empty */
479
 
480
/* UxRCTL */
481
#define FE                     (0x80)         /* Frame Error */
482
#define PE                     (0x40)         /* Parity Error */
483
#define OE                     (0x20)         /* Overrun Error */
484
#define BRK                    (0x10)         /* Break detected */
485
#define URXEIE                 (0x08)         /* RX Error interrupt enable */
486
#define URXWIE                 (0x04)         /* RX Wake up interrupt enable */
487
#define RXWAKE                 (0x02)         /* RX Wake up detect */
488
#define RXERR                  (0x01)         /* RX Error Error */
489
 
490
/************************************************************
491
* USART 0
492
************************************************************/
493
#define __MSP430_HAS_UART0__                  /* Definition to show that Module is available */
494
 
495
SFR_8BIT(U0CTL);                              /* USART 0 Control */
496
SFR_8BIT(U0TCTL);                             /* USART 0 Transmit Control */
497
SFR_8BIT(U0RCTL);                             /* USART 0 Receive Control */
498
SFR_8BIT(U0MCTL);                             /* USART 0 Modulation Control */
499
SFR_8BIT(U0BR0);                              /* USART 0 Baud Rate 0 */
500
SFR_8BIT(U0BR1);                              /* USART 0 Baud Rate 1 */
501
SFR_8BIT(U0RXBUF);                            /* USART 0 Receive Buffer */
502
SFR_8BIT(U0TXBUF);                            /* USART 0 Transmit Buffer */
503
 
504
/* Alternate register names */
505
 
506
#define UCTL0                  U0CTL          /* USART 0 Control */
507
#define UTCTL0                 U0TCTL         /* USART 0 Transmit Control */
508
#define URCTL0                 U0RCTL         /* USART 0 Receive Control */
509
#define UMCTL0                 U0MCTL         /* USART 0 Modulation Control */
510
#define UBR00                  U0BR0          /* USART 0 Baud Rate 0 */
511
#define UBR10                  U0BR1          /* USART 0 Baud Rate 1 */
512
#define RXBUF0                 U0RXBUF        /* USART 0 Receive Buffer */
513
#define TXBUF0                 U0TXBUF        /* USART 0 Transmit Buffer */
514
#define UCTL0_                 U0CTL_         /* USART 0 Control */
515
#define UTCTL0_                U0TCTL_        /* USART 0 Transmit Control */
516
#define URCTL0_                U0RCTL_        /* USART 0 Receive Control */
517
#define UMCTL0_                U0MCTL_        /* USART 0 Modulation Control */
518
#define UBR00_                 U0BR0_         /* USART 0 Baud Rate 0 */
519
#define UBR10_                 U0BR1_         /* USART 0 Baud Rate 1 */
520
#define RXBUF0_                U0RXBUF_       /* USART 0 Receive Buffer */
521
#define TXBUF0_                U0TXBUF_       /* USART 0 Transmit Buffer */
522
#define UCTL_0                 U0CTL          /* USART 0 Control */
523
#define UTCTL_0                U0TCTL         /* USART 0 Transmit Control */
524
#define URCTL_0                U0RCTL         /* USART 0 Receive Control */
525
#define UMCTL_0                U0MCTL         /* USART 0 Modulation Control */
526
#define UBR0_0                 U0BR0          /* USART 0 Baud Rate 0 */
527
#define UBR1_0                 U0BR1          /* USART 0 Baud Rate 1 */
528
#define RXBUF_0                U0RXBUF        /* USART 0 Receive Buffer */
529
#define TXBUF_0                U0TXBUF        /* USART 0 Transmit Buffer */
530
#define UCTL_0_                U0CTL_         /* USART 0 Control */
531
#define UTCTL_0_               U0TCTL_        /* USART 0 Transmit Control */
532
#define URCTL_0_               U0RCTL_        /* USART 0 Receive Control */
533
#define UMCTL_0_               U0MCTL_        /* USART 0 Modulation Control */
534
#define UBR0_0_                U0BR0_         /* USART 0 Baud Rate 0 */
535
#define UBR1_0_                U0BR1_         /* USART 0 Baud Rate 1 */
536
#define RXBUF_0_               U0RXBUF_       /* USART 0 Receive Buffer */
537
#define TXBUF_0_               U0TXBUF_       /* USART 0 Transmit Buffer */
538
 
539
/************************************************************
540
* Timer A3
541
************************************************************/
542
#define __MSP430_HAS_TA3__                    /* Definition to show that Module is available */
543
 
544
SFR_16BIT(TAIV);                              /* Timer A Interrupt Vector Word */
545
SFR_16BIT(TACTL);                             /* Timer A Control */
546
SFR_16BIT(TACCTL0);                           /* Timer A Capture/Compare Control 0 */
547
SFR_16BIT(TACCTL1);                           /* Timer A Capture/Compare Control 1 */
548
SFR_16BIT(TACCTL2);                           /* Timer A Capture/Compare Control 2 */
549
SFR_16BIT(TAR);                               /* Timer A Counter Register */
550
SFR_16BIT(TACCR0);                            /* Timer A Capture/Compare 0 */
551
SFR_16BIT(TACCR1);                            /* Timer A Capture/Compare 1 */
552
SFR_16BIT(TACCR2);                            /* Timer A Capture/Compare 2 */
553
 
554
/* Alternate register names */
555
#define CCTL0                  TACCTL0        /* Timer A Capture/Compare Control 0 */
556
#define CCTL1                  TACCTL1        /* Timer A Capture/Compare Control 1 */
557
#define CCTL2                  TACCTL2        /* Timer A Capture/Compare Control 2 */
558
#define CCR0                   TACCR0         /* Timer A Capture/Compare 0 */
559
#define CCR1                   TACCR1         /* Timer A Capture/Compare 1 */
560
#define CCR2                   TACCR2         /* Timer A Capture/Compare 2 */
561
#define CCTL0_                 TACCTL0_       /* Timer A Capture/Compare Control 0 */
562
#define CCTL1_                 TACCTL1_       /* Timer A Capture/Compare Control 1 */
563
#define CCTL2_                 TACCTL2_       /* Timer A Capture/Compare Control 2 */
564
#define CCR0_                  TACCR0_        /* Timer A Capture/Compare 0 */
565
#define CCR1_                  TACCR1_        /* Timer A Capture/Compare 1 */
566
#define CCR2_                  TACCR2_        /* Timer A Capture/Compare 2 */
567
/* Alternate register names - 5xx style */
568
#define TA0IV                  TAIV           /* Timer A Interrupt Vector Word */
569
#define TA0CTL                 TACTL          /* Timer A Control */
570
#define TA0CCTL0               TACCTL0        /* Timer A Capture/Compare Control 0 */
571
#define TA0CCTL1               TACCTL1        /* Timer A Capture/Compare Control 1 */
572
#define TA0CCTL2               TACCTL2        /* Timer A Capture/Compare Control 2 */
573
#define TA0R                   TAR            /* Timer A Counter Register */
574
#define TA0CCR0                TACCR0         /* Timer A Capture/Compare 0 */
575
#define TA0CCR1                TACCR1         /* Timer A Capture/Compare 1 */
576
#define TA0CCR2                TACCR2         /* Timer A Capture/Compare 2 */
577
#define TA0IV_                 TAIV_          /* Timer A Interrupt Vector Word */
578
#define TA0CTL_                TACTL_         /* Timer A Control */
579
#define TA0CCTL0_              TACCTL0_       /* Timer A Capture/Compare Control 0 */
580
#define TA0CCTL1_              TACCTL1_       /* Timer A Capture/Compare Control 1 */
581
#define TA0CCTL2_              TACCTL2_       /* Timer A Capture/Compare Control 2 */
582
#define TA0R_                  TAR_           /* Timer A Counter Register */
583
#define TA0CCR0_               TACCR0_        /* Timer A Capture/Compare 0 */
584
#define TA0CCR1_               TACCR1_        /* Timer A Capture/Compare 1 */
585
#define TA0CCR2_               TACCR2_        /* Timer A Capture/Compare 2 */
586
 
587
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
588
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
589
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
590
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
591
#define MC1                    (0x0020)       /* Timer A mode control 1 */
592
#define MC0                    (0x0010)       /* Timer A mode control 0 */
593
#define TACLR                  (0x0004)       /* Timer A counter clear */
594
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
595
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
596
 
597
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
598
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
599
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
600
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
601
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
602
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
603
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
604
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
605
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
606
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
607
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
608
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
609
 
610
#define CM1                    (0x8000)       /* Capture mode 1 */
611
#define CM0                    (0x4000)       /* Capture mode 0 */
612
#define CCIS1                  (0x2000)       /* Capture input select 1 */
613
#define CCIS0                  (0x1000)       /* Capture input select 0 */
614
#define SCS                    (0x0800)       /* Capture sychronize */
615
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
616
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
617
#define OUTMOD2                (0x0080)       /* Output mode 2 */
618
#define OUTMOD1                (0x0040)       /* Output mode 1 */
619
#define OUTMOD0                (0x0020)       /* Output mode 0 */
620
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
621
#define CCI                    (0x0008)       /* Capture input signal (read) */
622
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
623
#define COV                    (0x0002)       /* Capture/compare overflow flag */
624
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
625
 
626
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
627
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
628
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
629
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
630
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
631
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
632
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
633
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
634
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
635
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
636
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
637
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
638
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
639
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
640
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
641
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
642
 
643
/* TA3IV Definitions */
644
#define TAIV_NONE              (0x0000)       /* No Interrupt pending */
645
#define TAIV_TACCR1            (0x0002)       /* TACCR1_CCIFG */
646
#define TAIV_TACCR2            (0x0004)       /* TACCR2_CCIFG */
647
#define TAIV_6                 (0x0006)       /* Reserved */
648
#define TAIV_8                 (0x0008)       /* Reserved */
649
#define TAIV_TAIFG             (0x000A)       /* TAIFG */
650
 
651
/*************************************************************
652
* Flash Memory
653
*************************************************************/
654
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
655
 
656
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
657
SFR_16BIT(FCTL2);                             /* FLASH Control 2 */
658
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
659
 
660
#define FRKEY                  (0x9600)       /* Flash key returned by read */
661
#define FWKEY                  (0xA500)       /* Flash key for write */
662
#define FXKEY                  (0x3300)       /* for use with XOR instruction */
663
 
664
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
665
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
666
#define WRT                    (0x0040)       /* Enable bit for Flash write */
667
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
668
#define SEGWRT                 (0x0080)       /* old definition */ /* Enable bit for Flash segment write */
669
 
670
#define FN0                    (0x0001)       /* Divide Flash clock by 1 to 64 using FN0 to FN5 according to: */
671
#define FN1                    (0x0002)       /*  32*FN5 + 16*FN4 + 8*FN3 + 4*FN2 + 2*FN1 + FN0 + 1 */
672
#ifndef FN2
673
#define FN2                    (0x0004)
674
#endif
675
#ifndef FN3
676
#define FN3                    (0x0008)
677
#endif
678
#ifndef FN4
679
#define FN4                    (0x0010)
680
#endif
681
#define FN5                    (0x0020)
682
#define FSSEL0                 (0x0040)       /* Flash clock select 0 */        /* to distinguish from USART SSELx */
683
#define FSSEL1                 (0x0080)       /* Flash clock select 1 */
684
 
685
#define FSSEL_0                (0x0000)       /* Flash clock select: 0 - ACLK */
686
#define FSSEL_1                (0x0040)       /* Flash clock select: 1 - MCLK */
687
#define FSSEL_2                (0x0080)       /* Flash clock select: 2 - SMCLK */
688
#define FSSEL_3                (0x00C0)       /* Flash clock select: 3 - SMCLK */
689
 
690
#define BUSY                   (0x0001)       /* Flash busy: 1 */
691
#define KEYV                   (0x0002)       /* Flash Key violation flag */
692
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
693
#define WAIT                   (0x0008)       /* Wait flag for segment write */
694
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
695
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
696
 
697
/************************************************************
698
* HARDWARE MULTIPLIER
699
************************************************************/
700
#define __MSP430_HAS_MPY__                    /* Definition to show that Module is available */
701
 
702
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
703
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
704
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
705
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
706
SFR_16BIT(OP2);                               /* Operand 2 */
707
SFR_16BIT(RESLO);                             /* Result Low Word */
708
SFR_16BIT(RESHI);                             /* Result High Word */
709
SFR_16BIT(SUMEXT);                            /* Sum Extend */
710
 
711
/************************************************************
712
* SD16 - Sigma Delta 16 Bit
713
************************************************************/
714
#define __MSP430_HAS_SD16_3__                 /* Definition to show that Module is available */
715
 
716
SFR_8BIT(SD16INCTL0);                         /* SD16 Input Control Register Channel 0 */
717
SFR_8BIT(SD16INCTL1);                         /* SD16 Input Control Register Channel 1 */
718
SFR_8BIT(SD16INCTL2);                         /* SD16 Input Control Register Channel 2 */
719
SFR_8BIT(SD16PRE0);                           /* SD16 Preload Register Channel 0 */
720
SFR_8BIT(SD16PRE1);                           /* SD16 Preload Register Channel 1 */
721
SFR_8BIT(SD16PRE2);                           /* SD16 Preload Register Channel 2 */
722
SFR_8BIT(SD16CONF0);                          /* SD16 Internal Configuration Register 0 */
723
SFR_8BIT(SD16CONF1);                          /* SD16 Internal Configuration Register 1 */
724
                                      /* Please use only the recommended settings */
725
 
726
SFR_16BIT(SD16CTL);                           /* Sigma Delta ADC 16 Control Register */
727
SFR_16BIT(SD16CCTL0);                         /* SD16 Channel 0 Control Register */
728
SFR_16BIT(SD16CCTL1);                         /* SD16 Channel 1 Control Register */
729
SFR_16BIT(SD16CCTL2);                         /* SD16 Channel 2 Control Register */
730
SFR_16BIT(SD16IV);                            /* SD16 Interrupt Vector Register */
731
SFR_16BIT(SD16MEM0);                          /* SD16 Channel 0 Conversion Memory */
732
SFR_16BIT(SD16MEM1);                          /* SD16 Channel 1 Conversion Memory */
733
SFR_16BIT(SD16MEM2);                          /* SD16 Channel 2 Conversion Memory */
734
 
735
/* SD16INCTLx - AFEINCTLx */
736
#define SD16INCH0              (0x0001)       /* SD16 Input Channel select 0 */
737
#define SD16INCH1              (0x0002)       /* SD16 Input Channel select 1 */
738
#define SD16INCH2              (0x0004)       /* SD16 Input Channel select 2 */
739
#define SD16GAIN0              (0x0008)       /* SD16 Input Pre-Amplifier Gain Select 0 */
740
#define SD16GAIN1              (0x0010)       /* SD16 Input Pre-Amplifier Gain Select 1 */
741
#define SD16GAIN2              (0x0020)       /* SD16 Input Pre-Amplifier Gain Select 2 */
742
#define SD16INTDLY0            (0x0040)       /* SD16 Interrupt Delay after 1.Conversion 0 */
743
#define SD16INTDLY1            (0x0080)       /* SD16 Interrupt Delay after 1.Conversion 1 */
744
 
745
#define SD16GAIN_1             (0x0000)       /* SD16 Input Pre-Amplifier Gain Select *1  */
746
#define SD16GAIN_2             (0x0008)       /* SD16 Input Pre-Amplifier Gain Select *2  */
747
#define SD16GAIN_4             (0x0010)       /* SD16 Input Pre-Amplifier Gain Select *4  */
748
#define SD16GAIN_8             (0x0018)       /* SD16 Input Pre-Amplifier Gain Select *8  */
749
#define SD16GAIN_16            (0x0020)       /* SD16 Input Pre-Amplifier Gain Select *16 */
750
#define SD16GAIN_32            (0x0028)       /* SD16 Input Pre-Amplifier Gain Select *32 */
751
 
752
#define SD16INCH_0             (0x0000)       /* SD16 Input Channel select input */
753
#define SD16INCH_1             (0x0001)       /* SD16 Input Channel select input */
754
#define SD16INCH_2             (0x0002)       /* SD16 Input Channel select input */
755
#define SD16INCH_3             (0x0003)       /* SD16 Input Channel select input */
756
#define SD16INCH_4             (0x0004)       /* SD16 Input Channel select input */
757
#define SD16INCH_5             (0x0005)       /* SD16 Input Channel select input */
758
#define SD16INCH_6             (0x0006)       /* SD16 Input Channel select Temp */
759
#define SD16INCH_7             (0x0007)       /* SD16 Input Channel select Offset */
760
 
761
#define SD16INTDLY_0           (0x0000)       /* SD16 Interrupt Delay: Int. after 4.Conversion  */
762
#define SD16INTDLY_1           (0x0040)       /* SD16 Interrupt Delay: Int. after 3.Conversion  */
763
#define SD16INTDLY_2           (0x0080)       /* SD16 Interrupt Delay: Int. after 2.Conversion  */
764
#define SD16INTDLY_3           (0x00C0)       /* SD16 Interrupt Delay: Int. after 1.Conversion  */
765
 
766
/* SD16CTL - AFECTL */
767
#define SD16OVIE               (0x0002)       /* SD16 Overflow Interupt Enable */
768
#define SD16REFON              (0x0004)       /* SD16 Switch internal Reference on */
769
#define SD16VMIDON             (0x0008)       /* SD16 Switch Vmid Buffer on */
770
#define SD16SSEL0              (0x0010)       /* SD16 Clock Source Select 0 */
771
#define SD16SSEL1              (0x0020)       /* SD16 Clock Source Select 1 */
772
#define SD16DIV0               (0x0040)       /* SD16 Clock Divider Select 0 */
773
#define SD16DIV1               (0x0080)       /* SD16 Clock Divider Select 1 */
774
#define SD16LP                 (0x0100)       /* SD16 Low Power Mode Enable */
775
 
776
#define SD16DIV_0              (0x0000)       /* SD16 Clock Divider Select /1 */
777
#define SD16DIV_1              (SD16DIV0)     /* SD16 Clock Divider Select /2 */
778
#define SD16DIV_2              (SD16DIV1)     /* SD16 Clock Divider Select /4 */
779
#define SD16DIV_3            (SD16DIV0+SD16DIV1)    /* SD16 Clock Divider Select /8 */
780
 
781
#define SD16SSEL_0             (0x0000)       /* SD16 Clock Source Select MCLK  */
782
#define SD16SSEL_1             (SD16SSEL0)    /* SD16 Clock Source Select SMCLK */
783
#define SD16SSEL_2             (SD16SSEL1)    /* SD16 Clock Source Select ACLK  */
784
#define SD16SSEL_3           (SD16SSEL0+SD16SSEL1)  /* SD16 Clock Source Select TACLK */
785
 
786
/* SD16CCTLx - AFECCTLx */
787
#define SD16GRP                (0x0001)       /* SD16 Grouping of Channels: 0:Off/1:On */
788
#define SD16SC                 (0x0002)       /* SD16 Start Conversion */
789
#define SD16IFG                (0x0004)       /* SD16 Channel x Interrupt Flag */
790
#define SD16IE                 (0x0008)       /* SD16 Channel x Interrupt Enable */
791
#define SD16DF                 (0x0010)       /* SD16 Channel x Data Format: 0:Unipolar/1:Bipolar */
792
#define SD16OVIFG              (0x0020)       /* SD16 Channel x Overflow Interrupt Flag */
793
#define SD16LSBACC             (0x0040)       /* SD16 Channel x Access LSB of ADC */
794
#define SD16LSBTOG             (0x0080)       /* SD16 Channel x Toggle LSB Output of ADC */
795
#define SD16OSR0               (0x0100)       /* SD16 Channel x OverSampling Ratio 0 */
796
#define SD16OSR1               (0x0200)       /* SD16 Channel x OverSampling Ratio 1 */
797
#define SD16SNGL               (0x0400)       /* SD16 Channel x Single Conversion On/Off */
798
 
799
#define SD16OSR_256            (0x0000)       /* SD16 Channel x OverSampling Ratio 256 */
800
#define SD16OSR_128            (0x0100)       /* SD16 Channel x OverSampling Ratio 128 */
801
#define SD16OSR_64             (0x0200)       /* SD16 Channel x OverSampling Ratio  64 */
802
#define SD16OSR_32             (0x0300)       /* SD16 Channel x OverSampling Ratio  32 */
803
 
804
/* SD16IV Definitions */
805
#define SD16IV_NONE            (0x0000)       /* No Interrupt pending */
806
#define SD16IV_SD16OVIFG       (0x0002)       /* SD16OVIFG */
807
#define SD16IV_SD16MEM0        (0x0004)       /* SD16MEM0 SD16IFG */
808
#define SD16IV_SD16MEM1        (0x0006)       /* SD16MEM1 SD16IFG */
809
#define SD16IV_SD16MEM2        (0x0008)       /* SD16MEM2 SD16IFG */
810
 
811
/************************************************************
812
* Interrupt Vectors (offset from 0xFFE0)
813
************************************************************/
814
 
815
#define VECTOR_NAME(name)       name##_ptr
816
#define EMIT_PRAGMA(x)          _Pragma(#x)
817
#define CREATE_VECTOR(name)     void (* const VECTOR_NAME(name))(void) = &name
818
#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))
819
#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \
820
                                PLACE_VECTOR(VECTOR_NAME(func), offset)
821
 
822
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
823
#define BASICTIMER_VECTOR       ".int00"                    /* 0xFFE0 Basic Timer */
824
#else
825
#define BASICTIMER_VECTOR       (0 * 1u)                     /* 0xFFE0 Basic Timer */
826
/*#define BASICTIMER_ISR(func)    ISR_VECTOR(func, ".int00")  */ /* 0xFFE0 Basic Timer */ /* CCE V2 Style */
827
#endif
828
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
829
#define PORT2_VECTOR            ".int01"                    /* 0xFFE2 Port 2 */
830
#else
831
#define PORT2_VECTOR            (1 * 1u)                     /* 0xFFE2 Port 2 */
832
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int01")  */ /* 0xFFE2 Port 2 */ /* CCE V2 Style */
833
#endif
834
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
835
#define PORT1_VECTOR            ".int04"                    /* 0xFFE8 Port 1 */
836
#else
837
#define PORT1_VECTOR            (4 * 1u)                     /* 0xFFE8 Port 1 */
838
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int04")  */ /* 0xFFE8 Port 1 */ /* CCE V2 Style */
839
#endif
840
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
841
#define TIMERA1_VECTOR          ".int05"                    /* 0xFFEA Timer A CC1-2, TA */
842
#else
843
#define TIMERA1_VECTOR          (5 * 1u)                     /* 0xFFEA Timer A CC1-2, TA */
844
/*#define TIMERA1_ISR(func)       ISR_VECTOR(func, ".int05")  */ /* 0xFFEA Timer A CC1-2, TA */ /* CCE V2 Style */
845
#endif
846
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
847
#define TIMERA0_VECTOR          ".int06"                    /* 0xFFEC Timer A CC0 */
848
#else
849
#define TIMERA0_VECTOR          (6 * 1u)                     /* 0xFFEC Timer A CC0 */
850
/*#define TIMERA0_ISR(func)       ISR_VECTOR(func, ".int06")  */ /* 0xFFEC Timer A CC0 */ /* CCE V2 Style */
851
#endif
852
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
853
#define USART0TX_VECTOR         ".int08"                    /* 0xFFF0 USART 0 Transmit */
854
#else
855
#define USART0TX_VECTOR         (8 * 1u)                     /* 0xFFF0 USART 0 Transmit */
856
/*#define USART0TX_ISR(func)      ISR_VECTOR(func, ".int08")  */ /* 0xFFF0 USART 0 Transmit */ /* CCE V2 Style */
857
#endif
858
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
859
#define USART0RX_VECTOR         ".int09"                    /* 0xFFF2 USART 0 Receive */
860
#else
861
#define USART0RX_VECTOR         (9 * 1u)                     /* 0xFFF2 USART 0 Receive */
862
/*#define USART0RX_ISR(func)      ISR_VECTOR(func, ".int09")  */ /* 0xFFF2 USART 0 Receive */ /* CCE V2 Style */
863
#endif
864
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
865
#define WDT_VECTOR              ".int10"                    /* 0xFFF4 Watchdog Timer */
866
#else
867
#define WDT_VECTOR              (10 * 1u)                    /* 0xFFF4 Watchdog Timer */
868
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int10")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
869
#endif
870
 
871
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
872
#define SD16_VECTOR             ".int12"                    /* 0xFFF8 Sigma Delta ADC */
873
#else
874
#define SD16_VECTOR             (12 * 1u)                    /* 0xFFF8 Sigma Delta ADC */
875
/*#define SD16_ISR(func)          ISR_VECTOR(func, ".int12")  */ /* 0xFFF8 Sigma Delta ADC */ /* CCE V2 Style */
876
#endif
877
 
878
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
879
#define NMI_VECTOR              ".int14"                    /* 0xFFFC Non-maskable */
880
#else
881
#define NMI_VECTOR              (14 * 1u)                    /* 0xFFFC Non-maskable */
882
/*#define NMI_ISR(func)           ISR_VECTOR(func, ".int14")  */ /* 0xFFFC Non-maskable */ /* CCE V2 Style */
883
#endif
884
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
885
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
886
#else
887
#define RESET_VECTOR            (15 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
888
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int15")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
889
#endif
890
 
891
 
892
/************************************************************
893
* End of Modules
894
************************************************************/
895
 
896
#ifdef __cplusplus
897
}
898
#endif /* extern "C" */
899
 
900
#endif /* #ifndef __msp430x42x */
901