Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* MSP430x24x1 devices.
8
*
9
* Texas Instruments, Version 1.2
10
*
11
* Rev. 1.0, Initial Version
12
* Rev. 1.1  added TLV in INFO Memory
13
* Rev. 1.2, added definitions for Interrupt Vectors xxIV
14
*
15
********************************************************************/
16
 
17
#ifndef __msp430x24x1
18
#define __msp430x24x1
19
 
20
#ifdef __cplusplus
21
extern "C" {
22
#endif
23
 
24
 
25
/*----------------------------------------------------------------------------*/
26
/* PERIPHERAL FILE MAP                                                        */
27
/*----------------------------------------------------------------------------*/
28
 
29
/* External references resolved by a device-specific linker command file */
30
#define SFR_8BIT(address)   extern volatile unsigned char address
31
#define SFR_16BIT(address)  extern volatile unsigned int address
32
 
33
 
34
/************************************************************
35
* STANDARD BITS
36
************************************************************/
37
 
38
#define BIT0                   (0x0001)
39
#define BIT1                   (0x0002)
40
#define BIT2                   (0x0004)
41
#define BIT3                   (0x0008)
42
#define BIT4                   (0x0010)
43
#define BIT5                   (0x0020)
44
#define BIT6                   (0x0040)
45
#define BIT7                   (0x0080)
46
#define BIT8                   (0x0100)
47
#define BIT9                   (0x0200)
48
#define BITA                   (0x0400)
49
#define BITB                   (0x0800)
50
#define BITC                   (0x1000)
51
#define BITD                   (0x2000)
52
#define BITE                   (0x4000)
53
#define BITF                   (0x8000)
54
 
55
/************************************************************
56
* STATUS REGISTER BITS
57
************************************************************/
58
 
59
#define C                      (0x0001)
60
#define Z                      (0x0002)
61
#define N                      (0x0004)
62
#define V                      (0x0100)
63
#define GIE                    (0x0008)
64
#define CPUOFF                 (0x0010)
65
#define OSCOFF                 (0x0020)
66
#define SCG0                   (0x0040)
67
#define SCG1                   (0x0080)
68
 
69
/* Low Power Modes coded with Bits 4-7 in SR */
70
 
71
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
72
#define LPM0                   (CPUOFF)
73
#define LPM1                   (SCG0+CPUOFF)
74
#define LPM2                   (SCG1+CPUOFF)
75
#define LPM3                   (SCG1+SCG0+CPUOFF)
76
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
77
/* End #defines for assembler */
78
 
79
#else /* Begin #defines for C */
80
#define LPM0_bits              (CPUOFF)
81
#define LPM1_bits              (SCG0+CPUOFF)
82
#define LPM2_bits              (SCG1+CPUOFF)
83
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
84
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
85
 
86
#include "in430.h"
87
 
88
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
89
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
90
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
91
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
92
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
93
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
94
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
95
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
96
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
97
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
98
#endif /* End #defines for C */
99
 
100
/************************************************************
101
* PERIPHERAL FILE MAP
102
************************************************************/
103
 
104
/************************************************************
105
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
106
************************************************************/
107
 
108
SFR_8BIT(IE1);                                /* Interrupt Enable 1 */
109
#define WDTIE                  (0x01)         /* Watchdog Interrupt Enable */
110
#define OFIE                   (0x02)         /* Osc. Fault  Interrupt Enable */
111
#define NMIIE                  (0x10)         /* NMI Interrupt Enable */
112
#define ACCVIE                 (0x20)         /* Flash Access Violation Interrupt Enable */
113
 
114
SFR_8BIT(IFG1);                               /* Interrupt Flag 1 */
115
#define WDTIFG                 (0x01)         /* Watchdog Interrupt Flag */
116
#define OFIFG                  (0x02)         /* Osc. Fault Interrupt Flag */
117
#define PORIFG                 (0x04)         /* Power On Interrupt Flag */
118
#define RSTIFG                 (0x08)         /* Reset Interrupt Flag */
119
#define NMIIFG                 (0x10)         /* NMI Interrupt Flag */
120
 
121
SFR_8BIT(IE2);                                /* Interrupt Enable 2 */
122
#define UC0IE                  IE2
123
#define UCA0RXIE               (0x01)
124
#define UCA0TXIE               (0x02)
125
#define UCB0RXIE               (0x04)
126
#define UCB0TXIE               (0x08)
127
 
128
SFR_8BIT(IFG2);                               /* Interrupt Flag 2 */
129
#define UC0IFG                 IFG2
130
#define UCA0RXIFG              (0x01)
131
#define UCA0TXIFG              (0x02)
132
#define UCB0RXIFG              (0x04)
133
#define UCB0TXIFG              (0x08)
134
 
135
SFR_8BIT(UC1IE);                              /* USCI 1 Interrupt Enable */
136
#define UCA1RXIE               (0x01)
137
#define UCA1TXIE               (0x02)
138
#define UCB1RXIE               (0x04)
139
#define UCB1TXIE               (0x08)
140
 
141
SFR_8BIT(UC1IFG);                             /* ISCI 1 Interrupt Flags */
142
#define UCA1RXIFG              (0x01)
143
#define UCA1TXIFG              (0x02)
144
#define UCB1RXIFG              (0x04)
145
#define UCB1TXIFG              (0x08)
146
 
147
/************************************************************
148
* Basic Clock Module
149
************************************************************/
150
#define __MSP430_HAS_BC2__                    /* Definition to show that Module is available */
151
 
152
SFR_8BIT(DCOCTL);                             /* DCO Clock Frequency Control */
153
SFR_8BIT(BCSCTL1);                            /* Basic Clock System Control 1 */
154
SFR_8BIT(BCSCTL2);                            /* Basic Clock System Control 2 */
155
SFR_8BIT(BCSCTL3);                            /* Basic Clock System Control 3 */
156
 
157
#define MOD0                   (0x01)         /* Modulation Bit 0 */
158
#define MOD1                   (0x02)         /* Modulation Bit 1 */
159
#define MOD2                   (0x04)         /* Modulation Bit 2 */
160
#define MOD3                   (0x08)         /* Modulation Bit 3 */
161
#define MOD4                   (0x10)         /* Modulation Bit 4 */
162
#define DCO0                   (0x20)         /* DCO Select Bit 0 */
163
#define DCO1                   (0x40)         /* DCO Select Bit 1 */
164
#define DCO2                   (0x80)         /* DCO Select Bit 2 */
165
 
166
#define RSEL0                  (0x01)         /* Range Select Bit 0 */
167
#define RSEL1                  (0x02)         /* Range Select Bit 1 */
168
#define RSEL2                  (0x04)         /* Range Select Bit 2 */
169
#define RSEL3                  (0x08)         /* Range Select Bit 3 */
170
#define DIVA0                  (0x10)         /* ACLK Divider 0 */
171
#define DIVA1                  (0x20)         /* ACLK Divider 1 */
172
#define XTS                    (0x40)         /* LFXTCLK 0:Low Freq. / 1: High Freq. */
173
#define XT2OFF                 (0x80)         /* Enable XT2CLK */
174
 
175
#define DIVA_0                 (0x00)         /* ACLK Divider 0: /1 */
176
#define DIVA_1                 (0x10)         /* ACLK Divider 1: /2 */
177
#define DIVA_2                 (0x20)         /* ACLK Divider 2: /4 */
178
#define DIVA_3                 (0x30)         /* ACLK Divider 3: /8 */
179
 
180
#define DCOR                   (0x01)         /* Enable External Resistor : 1 */
181
#define DIVS0                  (0x02)         /* SMCLK Divider 0 */
182
#define DIVS1                  (0x04)         /* SMCLK Divider 1 */
183
#define SELS                   (0x08)         /* SMCLK Source Select 0:DCOCLK / 1:XT2CLK/LFXTCLK */
184
#define DIVM0                  (0x10)         /* MCLK Divider 0 */
185
#define DIVM1                  (0x20)         /* MCLK Divider 1 */
186
#define SELM0                  (0x40)         /* MCLK Source Select 0 */
187
#define SELM1                  (0x80)         /* MCLK Source Select 1 */
188
 
189
#define DIVS_0                 (0x00)         /* SMCLK Divider 0: /1 */
190
#define DIVS_1                 (0x02)         /* SMCLK Divider 1: /2 */
191
#define DIVS_2                 (0x04)         /* SMCLK Divider 2: /4 */
192
#define DIVS_3                 (0x06)         /* SMCLK Divider 3: /8 */
193
 
194
#define DIVM_0                 (0x00)         /* MCLK Divider 0: /1 */
195
#define DIVM_1                 (0x10)         /* MCLK Divider 1: /2 */
196
#define DIVM_2                 (0x20)         /* MCLK Divider 2: /4 */
197
#define DIVM_3                 (0x30)         /* MCLK Divider 3: /8 */
198
 
199
#define SELM_0                 (0x00)         /* MCLK Source Select 0: DCOCLK */
200
#define SELM_1                 (0x40)         /* MCLK Source Select 1: DCOCLK */
201
#define SELM_2                 (0x80)         /* MCLK Source Select 2: XT2CLK/LFXTCLK */
202
#define SELM_3                 (0xC0)         /* MCLK Source Select 3: LFXTCLK */
203
 
204
#define LFXT1OF                (0x01)         /* Low/high Frequency Oscillator Fault Flag */
205
#define XT2OF                  (0x02)         /* High frequency oscillator 2 fault flag */
206
#define XCAP0                  (0x04)         /* XIN/XOUT Cap 0 */
207
#define XCAP1                  (0x08)         /* XIN/XOUT Cap 1 */
208
#define LFXT1S0                (0x10)         /* Mode 0 for LFXT1 (XTS = 0) */
209
#define LFXT1S1                (0x20)         /* Mode 1 for LFXT1 (XTS = 0) */
210
#define XT2S0                  (0x40)         /* Mode 0 for XT2 */
211
#define XT2S1                  (0x80)         /* Mode 1 for XT2 */
212
 
213
#define XCAP_0                 (0x00)         /* XIN/XOUT Cap : 0 pF */
214
#define XCAP_1                 (0x04)         /* XIN/XOUT Cap : 6 pF */
215
#define XCAP_2                 (0x08)         /* XIN/XOUT Cap : 10 pF */
216
#define XCAP_3                 (0x0C)         /* XIN/XOUT Cap : 12.5 pF */
217
 
218
#define LFXT1S_0               (0x00)         /* Mode 0 for LFXT1 : Normal operation */
219
#define LFXT1S_1               (0x10)         /* Mode 1 for LFXT1 : Reserved */
220
#define LFXT1S_2               (0x20)         /* Mode 2 for LFXT1 : VLO */
221
#define LFXT1S_3               (0x30)         /* Mode 3 for LFXT1 : Digital input signal */
222
 
223
#define XT2S_0                 (0x00)         /* Mode 0 for XT2 : 0.4 - 1 MHz */
224
#define XT2S_1                 (0x40)         /* Mode 1 for XT2 : 1 - 4 MHz */
225
#define XT2S_2                 (0x80)         /* Mode 2 for XT2 : 2 - 16 MHz */
226
#define XT2S_3                 (0xC0)         /* Mode 3 for XT2 : Digital input signal */
227
 
228
/************************************************************
229
* Comparator A
230
************************************************************/
231
#define __MSP430_HAS_CAPLUS__                 /* Definition to show that Module is available */
232
 
233
SFR_8BIT(CACTL1);                             /* Comparator A Control 1 */
234
SFR_8BIT(CACTL2);                             /* Comparator A Control 2 */
235
SFR_8BIT(CAPD);                               /* Comparator A Port Disable */
236
 
237
#define CAIFG                  (0x01)         /* Comp. A Interrupt Flag */
238
#define CAIE                   (0x02)         /* Comp. A Interrupt Enable */
239
#define CAIES                  (0x04)         /* Comp. A Int. Edge Select: 0:rising / 1:falling */
240
#define CAON                   (0x08)         /* Comp. A enable */
241
#define CAREF0                 (0x10)         /* Comp. A Internal Reference Select 0 */
242
#define CAREF1                 (0x20)         /* Comp. A Internal Reference Select 1 */
243
#define CARSEL                 (0x40)         /* Comp. A Internal Reference Enable */
244
#define CAEX                   (0x80)         /* Comp. A Exchange Inputs */
245
 
246
#define CAREF_0                (0x00)         /* Comp. A Int. Ref. Select 0 : Off */
247
#define CAREF_1                (0x10)         /* Comp. A Int. Ref. Select 1 : 0.25*Vcc */
248
#define CAREF_2                (0x20)         /* Comp. A Int. Ref. Select 2 : 0.5*Vcc */
249
#define CAREF_3                (0x30)         /* Comp. A Int. Ref. Select 3 : Vt*/
250
 
251
#define CAOUT                  (0x01)         /* Comp. A Output */
252
#define CAF                    (0x02)         /* Comp. A Enable Output Filter */
253
#define P2CA0                  (0x04)         /* Comp. A +Terminal Multiplexer */
254
#define P2CA1                  (0x08)         /* Comp. A -Terminal Multiplexer */
255
#define P2CA2                  (0x10)         /* Comp. A -Terminal Multiplexer */
256
#define P2CA3                  (0x20)         /* Comp. A -Terminal Multiplexer */
257
#define P2CA4                  (0x40)         /* Comp. A +Terminal Multiplexer */
258
#define CASHORT                (0x80)         /* Comp. A Short + and - Terminals */
259
 
260
#define CAPD0                  (0x01)         /* Comp. A Disable Input Buffer of Port Register .0 */
261
#define CAPD1                  (0x02)         /* Comp. A Disable Input Buffer of Port Register .1 */
262
#define CAPD2                  (0x04)         /* Comp. A Disable Input Buffer of Port Register .2 */
263
#define CAPD3                  (0x08)         /* Comp. A Disable Input Buffer of Port Register .3 */
264
#define CAPD4                  (0x10)         /* Comp. A Disable Input Buffer of Port Register .4 */
265
#define CAPD5                  (0x20)         /* Comp. A Disable Input Buffer of Port Register .5 */
266
#define CAPD6                  (0x40)         /* Comp. A Disable Input Buffer of Port Register .6 */
267
#define CAPD7                  (0x80)         /* Comp. A Disable Input Buffer of Port Register .7 */
268
 
269
/*************************************************************
270
* Flash Memory
271
*************************************************************/
272
#define __MSP430_HAS_FLASH2__                 /* Definition to show that Module is available */
273
 
274
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
275
SFR_16BIT(FCTL2);                             /* FLASH Control 2 */
276
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
277
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
278
 
279
#define FRKEY                  (0x9600)       /* Flash key returned by read */
280
#define FWKEY                  (0xA500)       /* Flash key for write */
281
#define FXKEY                  (0x3300)       /* for use with XOR instruction */
282
 
283
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
284
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
285
#define EEI                    (0x0008)       /* Enable Erase Interrupts */
286
#define EEIEX                  (0x0010)       /* Enable Emergency Interrupt Exit */
287
#define WRT                    (0x0040)       /* Enable bit for Flash write */
288
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
289
#define SEGWRT                 (0x0080)       /* old definition */ /* Enable bit for Flash segment write */
290
 
291
#define FN0                    (0x0001)       /* Divide Flash clock by 1 to 64 using FN0 to FN5 according to: */
292
#define FN1                    (0x0002)       /*  32*FN5 + 16*FN4 + 8*FN3 + 4*FN2 + 2*FN1 + FN0 + 1 */
293
#ifndef FN2
294
#define FN2                    (0x0004)
295
#endif
296
#ifndef FN3
297
#define FN3                    (0x0008)
298
#endif
299
#ifndef FN4
300
#define FN4                    (0x0010)
301
#endif
302
#define FN5                    (0x0020)
303
#define FSSEL0                 (0x0040)       /* Flash clock select 0 */        /* to distinguish from USART SSELx */
304
#define FSSEL1                 (0x0080)       /* Flash clock select 1 */
305
 
306
#define FSSEL_0                (0x0000)       /* Flash clock select: 0 - ACLK */
307
#define FSSEL_1                (0x0040)       /* Flash clock select: 1 - MCLK */
308
#define FSSEL_2                (0x0080)       /* Flash clock select: 2 - SMCLK */
309
#define FSSEL_3                (0x00C0)       /* Flash clock select: 3 - SMCLK */
310
 
311
#define BUSY                   (0x0001)       /* Flash busy: 1 */
312
#define KEYV                   (0x0002)       /* Flash Key violation flag */
313
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
314
#define WAIT                   (0x0008)       /* Wait flag for segment write */
315
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
316
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
317
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
318
#define FAIL                   (0x0080)       /* Last Program or Erase failed */
319
 
320
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
321
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
322
 
323
/************************************************************
324
* HARDWARE MULTIPLIER
325
************************************************************/
326
#define __MSP430_HAS_MPY__                    /* Definition to show that Module is available */
327
 
328
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
329
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
330
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
331
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
332
SFR_16BIT(OP2);                               /* Operand 2 */
333
SFR_16BIT(RESLO);                             /* Result Low Word */
334
SFR_16BIT(RESHI);                             /* Result High Word */
335
SFR_16BIT(SUMEXT);                            /* Sum Extend */
336
 
337
/************************************************************
338
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
339
************************************************************/
340
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
341
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
342
 
343
SFR_8BIT(P1IN);                               /* Port 1 Input */
344
SFR_8BIT(P1OUT);                              /* Port 1 Output */
345
SFR_8BIT(P1DIR);                              /* Port 1 Direction */
346
SFR_8BIT(P1IFG);                              /* Port 1 Interrupt Flag */
347
SFR_8BIT(P1IES);                              /* Port 1 Interrupt Edge Select */
348
SFR_8BIT(P1IE);                               /* Port 1 Interrupt Enable */
349
SFR_8BIT(P1SEL);                              /* Port 1 Selection */
350
SFR_8BIT(P1REN);                              /* Port 1 Resistor Enable */
351
 
352
SFR_8BIT(P2IN);                               /* Port 2 Input */
353
SFR_8BIT(P2OUT);                              /* Port 2 Output */
354
SFR_8BIT(P2DIR);                              /* Port 2 Direction */
355
SFR_8BIT(P2IFG);                              /* Port 2 Interrupt Flag */
356
SFR_8BIT(P2IES);                              /* Port 2 Interrupt Edge Select */
357
SFR_8BIT(P2IE);                               /* Port 2 Interrupt Enable */
358
SFR_8BIT(P2SEL);                              /* Port 2 Selection */
359
SFR_8BIT(P2REN);                              /* Port 2 Resistor Enable */
360
 
361
/************************************************************
362
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
363
************************************************************/
364
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
365
#define __MSP430_HAS_PORT4_R__                /* Definition to show that Module is available */
366
 
367
SFR_8BIT(P3IN);                               /* Port 3 Input */
368
SFR_8BIT(P3OUT);                              /* Port 3 Output */
369
SFR_8BIT(P3DIR);                              /* Port 3 Direction */
370
SFR_8BIT(P3SEL);                              /* Port 3 Selection */
371
SFR_8BIT(P3REN);                              /* Port 3 Resistor Enable */
372
 
373
SFR_8BIT(P4IN);                               /* Port 4 Input */
374
SFR_8BIT(P4OUT);                              /* Port 4 Output */
375
SFR_8BIT(P4DIR);                              /* Port 4 Direction */
376
SFR_8BIT(P4SEL);                              /* Port 4 Selection */
377
SFR_8BIT(P4REN);                              /* Port 4 Resistor Enable */
378
 
379
/************************************************************
380
* DIGITAL I/O Port5/6 Pull up / Pull down Resistors
381
************************************************************/
382
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
383
#define __MSP430_HAS_PORT6_R__                /* Definition to show that Module is available */
384
 
385
SFR_8BIT(P5IN);                               /* Port 5 Input */
386
SFR_8BIT(P5OUT);                              /* Port 5 Output */
387
SFR_8BIT(P5DIR);                              /* Port 5 Direction */
388
SFR_8BIT(P5SEL);                              /* Port 5 Selection */
389
SFR_8BIT(P5REN);                              /* Port 5 Resistor Enable */
390
 
391
SFR_8BIT(P6IN);                               /* Port 6 Input */
392
SFR_8BIT(P6OUT);                              /* Port 6 Output */
393
SFR_8BIT(P6DIR);                              /* Port 6 Direction */
394
SFR_8BIT(P6SEL);                              /* Port 6 Selection */
395
SFR_8BIT(P6REN);                              /* Port 6 Resistor Enable */
396
 
397
/************************************************************
398
* Brown-Out, Supply Voltage Supervision (SVS)
399
************************************************************/
400
#define __MSP430_HAS_SVS__                    /* Definition to show that Module is available */
401
 
402
SFR_8BIT(SVSCTL);                             /* SVS Control */
403
#define SVSFG                  (0x01)         /* SVS Flag */
404
#define SVSOP                  (0x02)         /* SVS output (read only) */
405
#define SVSON                  (0x04)         /* Switches the SVS on/off */
406
#define PORON                  (0x08)         /* Enable POR Generation if Low Voltage */
407
#define VLD0                   (0x10)
408
#define VLD1                   (0x20)
409
#define VLD2                   (0x40)
410
#define VLD3                   (0x80)
411
 
412
#define VLDON                  (0x10)
413
#define VLDOFF                 (0x00)
414
#define VLD_1_8V               (0x10)
415
 
416
/************************************************************
417
* Timer A3
418
************************************************************/
419
#define __MSP430_HAS_TA3__                    /* Definition to show that Module is available */
420
 
421
SFR_16BIT(TAIV);                              /* Timer A Interrupt Vector Word */
422
SFR_16BIT(TACTL);                             /* Timer A Control */
423
SFR_16BIT(TACCTL0);                           /* Timer A Capture/Compare Control 0 */
424
SFR_16BIT(TACCTL1);                           /* Timer A Capture/Compare Control 1 */
425
SFR_16BIT(TACCTL2);                           /* Timer A Capture/Compare Control 2 */
426
SFR_16BIT(TAR);                               /* Timer A Counter Register */
427
SFR_16BIT(TACCR0);                            /* Timer A Capture/Compare 0 */
428
SFR_16BIT(TACCR1);                            /* Timer A Capture/Compare 1 */
429
SFR_16BIT(TACCR2);                            /* Timer A Capture/Compare 2 */
430
 
431
/* Alternate register names */
432
#define CCTL0                  TACCTL0        /* Timer A Capture/Compare Control 0 */
433
#define CCTL1                  TACCTL1        /* Timer A Capture/Compare Control 1 */
434
#define CCTL2                  TACCTL2        /* Timer A Capture/Compare Control 2 */
435
#define CCR0                   TACCR0         /* Timer A Capture/Compare 0 */
436
#define CCR1                   TACCR1         /* Timer A Capture/Compare 1 */
437
#define CCR2                   TACCR2         /* Timer A Capture/Compare 2 */
438
#define CCTL0_                 TACCTL0_       /* Timer A Capture/Compare Control 0 */
439
#define CCTL1_                 TACCTL1_       /* Timer A Capture/Compare Control 1 */
440
#define CCTL2_                 TACCTL2_       /* Timer A Capture/Compare Control 2 */
441
#define CCR0_                  TACCR0_        /* Timer A Capture/Compare 0 */
442
#define CCR1_                  TACCR1_        /* Timer A Capture/Compare 1 */
443
#define CCR2_                  TACCR2_        /* Timer A Capture/Compare 2 */
444
/* Alternate register names - 5xx style */
445
#define TA0IV                  TAIV           /* Timer A Interrupt Vector Word */
446
#define TA0CTL                 TACTL          /* Timer A Control */
447
#define TA0CCTL0               TACCTL0        /* Timer A Capture/Compare Control 0 */
448
#define TA0CCTL1               TACCTL1        /* Timer A Capture/Compare Control 1 */
449
#define TA0CCTL2               TACCTL2        /* Timer A Capture/Compare Control 2 */
450
#define TA0R                   TAR            /* Timer A Counter Register */
451
#define TA0CCR0                TACCR0         /* Timer A Capture/Compare 0 */
452
#define TA0CCR1                TACCR1         /* Timer A Capture/Compare 1 */
453
#define TA0CCR2                TACCR2         /* Timer A Capture/Compare 2 */
454
#define TA0IV_                 TAIV_          /* Timer A Interrupt Vector Word */
455
#define TA0CTL_                TACTL_         /* Timer A Control */
456
#define TA0CCTL0_              TACCTL0_       /* Timer A Capture/Compare Control 0 */
457
#define TA0CCTL1_              TACCTL1_       /* Timer A Capture/Compare Control 1 */
458
#define TA0CCTL2_              TACCTL2_       /* Timer A Capture/Compare Control 2 */
459
#define TA0R_                  TAR_           /* Timer A Counter Register */
460
#define TA0CCR0_               TACCR0_        /* Timer A Capture/Compare 0 */
461
#define TA0CCR1_               TACCR1_        /* Timer A Capture/Compare 1 */
462
#define TA0CCR2_               TACCR2_        /* Timer A Capture/Compare 2 */
463
 
464
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
465
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
466
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
467
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
468
#define MC1                    (0x0020)       /* Timer A mode control 1 */
469
#define MC0                    (0x0010)       /* Timer A mode control 0 */
470
#define TACLR                  (0x0004)       /* Timer A counter clear */
471
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
472
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
473
 
474
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
475
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
476
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
477
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
478
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
479
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
480
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
481
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
482
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
483
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
484
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
485
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
486
 
487
#define CM1                    (0x8000)       /* Capture mode 1 */
488
#define CM0                    (0x4000)       /* Capture mode 0 */
489
#define CCIS1                  (0x2000)       /* Capture input select 1 */
490
#define CCIS0                  (0x1000)       /* Capture input select 0 */
491
#define SCS                    (0x0800)       /* Capture sychronize */
492
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
493
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
494
#define OUTMOD2                (0x0080)       /* Output mode 2 */
495
#define OUTMOD1                (0x0040)       /* Output mode 1 */
496
#define OUTMOD0                (0x0020)       /* Output mode 0 */
497
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
498
#define CCI                    (0x0008)       /* Capture input signal (read) */
499
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
500
#define COV                    (0x0002)       /* Capture/compare overflow flag */
501
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
502
 
503
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
504
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
505
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
506
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
507
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
508
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
509
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
510
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
511
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
512
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
513
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
514
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
515
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
516
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
517
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
518
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
519
 
520
/* TA3IV Definitions */
521
#define TAIV_NONE              (0x0000)       /* No Interrupt pending */
522
#define TAIV_TACCR1            (0x0002)       /* TACCR1_CCIFG */
523
#define TAIV_TACCR2            (0x0004)       /* TACCR2_CCIFG */
524
#define TAIV_6                 (0x0006)       /* Reserved */
525
#define TAIV_8                 (0x0008)       /* Reserved */
526
#define TAIV_TAIFG             (0x000A)       /* TAIFG */
527
 
528
/************************************************************
529
* Timer B7
530
************************************************************/
531
#define __MSP430_HAS_TB7__                    /* Definition to show that Module is available */
532
 
533
SFR_16BIT(TBIV);                              /* Timer B Interrupt Vector Word */
534
SFR_16BIT(TBCTL);                             /* Timer B Control */
535
SFR_16BIT(TBCCTL0);                           /* Timer B Capture/Compare Control 0 */
536
SFR_16BIT(TBCCTL1);                           /* Timer B Capture/Compare Control 1 */
537
SFR_16BIT(TBCCTL2);                           /* Timer B Capture/Compare Control 2 */
538
SFR_16BIT(TBCCTL3);                           /* Timer B Capture/Compare Control 3 */
539
SFR_16BIT(TBCCTL4);                           /* Timer B Capture/Compare Control 4 */
540
SFR_16BIT(TBCCTL5);                           /* Timer B Capture/Compare Control 5 */
541
SFR_16BIT(TBCCTL6);                           /* Timer B Capture/Compare Control 6 */
542
SFR_16BIT(TBR);                               /* Timer B Counter Register */
543
SFR_16BIT(TBCCR0);                            /* Timer B Capture/Compare 0 */
544
SFR_16BIT(TBCCR1);                            /* Timer B Capture/Compare 1 */
545
SFR_16BIT(TBCCR2);                            /* Timer B Capture/Compare 2 */
546
SFR_16BIT(TBCCR3);                            /* Timer B Capture/Compare 3 */
547
SFR_16BIT(TBCCR4);                            /* Timer B Capture/Compare 4 */
548
SFR_16BIT(TBCCR5);                            /* Timer B Capture/Compare 5 */
549
SFR_16BIT(TBCCR6);                            /* Timer B Capture/Compare 6 */
550
 
551
/* Alternate register names - 5xx style */
552
#define TB0IV                  TBIV           /* Timer B Interrupt Vector Word */
553
#define TB0CTL                 TBCTL          /* Timer B Control */
554
#define TB0CCTL0               TBCCTL0        /* Timer B Capture/Compare Control 0 */
555
#define TB0CCTL1               TBCCTL1        /* Timer B Capture/Compare Control 1 */
556
#define TB0CCTL2               TBCCTL2        /* Timer B Capture/Compare Control 2 */
557
#define TB0CCTL3               TBCCTL3        /* Timer B Capture/Compare Control 3 */
558
#define TB0CCTL4               TBCCTL4        /* Timer B Capture/Compare Control 4 */
559
#define TB0CCTL5               TBCCTL5        /* Timer B Capture/Compare Control 5 */
560
#define TB0CCTL6               TBCCTL6        /* Timer B Capture/Compare Control 6 */
561
#define TB0R                   TBR            /* Timer B Counter Register */
562
#define TB0CCR0                TBCCR0         /* Timer B Capture/Compare 0 */
563
#define TB0CCR1                TBCCR1         /* Timer B Capture/Compare 1 */
564
#define TB0CCR2                TBCCR2         /* Timer B Capture/Compare 2 */
565
#define TB0CCR3                TBCCR3         /* Timer B Capture/Compare 3 */
566
#define TB0CCR4                TBCCR4         /* Timer B Capture/Compare 4 */
567
#define TB0CCR5                TBCCR5         /* Timer B Capture/Compare 5 */
568
#define TB0CCR6                TBCCR6         /* Timer B Capture/Compare 6 */
569
#define TB0IV_                 TBIV_          /* Timer B Interrupt Vector Word */
570
#define TB0CTL_                TBCTL_         /* Timer B Control */
571
#define TB0CCTL0_              TBCCTL0_       /* Timer B Capture/Compare Control 0 */
572
#define TB0CCTL1_              TBCCTL1_       /* Timer B Capture/Compare Control 1 */
573
#define TB0CCTL2_              TBCCTL2_       /* Timer B Capture/Compare Control 2 */
574
#define TB0CCTL3_              TBCCTL3_       /* Timer B Capture/Compare Control 3 */
575
#define TB0CCTL4_              TBCCTL4_       /* Timer B Capture/Compare Control 4 */
576
#define TB0CCTL5_              TBCCTL5_       /* Timer B Capture/Compare Control 5 */
577
#define TB0CCTL6_              TBCCTL6_       /* Timer B Capture/Compare Control 6 */
578
#define TB0R_                  TBR_           /* Timer B Counter Register */
579
#define TB0CCR0_               TBCCR0_        /* Timer B Capture/Compare 0 */
580
#define TB0CCR1_               TBCCR1_        /* Timer B Capture/Compare 1 */
581
#define TB0CCR2_               TBCCR2_        /* Timer B Capture/Compare 2 */
582
#define TB0CCR3_               TBCCR3_        /* Timer B Capture/Compare 3 */
583
#define TB0CCR4_               TBCCR4_        /* Timer B Capture/Compare 4 */
584
#define TB0CCR5_               TBCCR5_        /* Timer B Capture/Compare 5 */
585
#define TB0CCR6_               TBCCR6_        /* Timer B Capture/Compare 6 */
586
 
587
#define TBCLGRP1               (0x4000)       /* Timer B Compare latch load group 1 */
588
#define TBCLGRP0               (0x2000)       /* Timer B Compare latch load group 0 */
589
#define CNTL1                  (0x1000)       /* Counter lenght 1 */
590
#define CNTL0                  (0x0800)       /* Counter lenght 0 */
591
#define TBSSEL1                (0x0200)       /* Clock source 1 */
592
#define TBSSEL0                (0x0100)       /* Clock source 0 */
593
#define TBCLR                  (0x0004)       /* Timer B counter clear */
594
#define TBIE                   (0x0002)       /* Timer B interrupt enable */
595
#define TBIFG                  (0x0001)       /* Timer B interrupt flag */
596
 
597
#define SHR1                   (0x4000)       /* Timer B Compare latch load group 1 */
598
#define SHR0                   (0x2000)       /* Timer B Compare latch load group 0 */
599
 
600
#define TBSSEL_0               (0*0x0100u)    /* Clock Source: TBCLK */
601
#define TBSSEL_1               (1*0x0100u)    /* Clock Source: ACLK  */
602
#define TBSSEL_2               (2*0x0100u)    /* Clock Source: SMCLK */
603
#define TBSSEL_3               (3*0x0100u)    /* Clock Source: INCLK */
604
#define CNTL_0                 (0*0x0800u)    /* Counter lenght: 16 bit */
605
#define CNTL_1                 (1*0x0800u)    /* Counter lenght: 12 bit */
606
#define CNTL_2                 (2*0x0800u)    /* Counter lenght: 10 bit */
607
#define CNTL_3                 (3*0x0800u)    /* Counter lenght:  8 bit */
608
#define SHR_0                  (0*0x2000u)    /* Timer B Group: 0 - individually */
609
#define SHR_1                  (1*0x2000u)    /* Timer B Group: 1 - 3 groups (1-2, 3-4, 5-6) */
610
#define SHR_2                  (2*0x2000u)    /* Timer B Group: 2 - 2 groups (1-3, 4-6)*/
611
#define SHR_3                  (3*0x2000u)    /* Timer B Group: 3 - 1 group (all) */
612
#define TBCLGRP_0              (0*0x2000u)    /* Timer B Group: 0 - individually */
613
#define TBCLGRP_1              (1*0x2000u)    /* Timer B Group: 1 - 3 groups (1-2, 3-4, 5-6) */
614
#define TBCLGRP_2              (2*0x2000u)    /* Timer B Group: 2 - 2 groups (1-3, 4-6)*/
615
#define TBCLGRP_3              (3*0x2000u)    /* Timer B Group: 3 - 1 group (all) */
616
 
617
/* Additional Timer B Control Register bits are defined in Timer A */
618
#define CLLD1                  (0x0400)       /* Compare latch load source 1 */
619
#define CLLD0                  (0x0200)       /* Compare latch load source 0 */
620
 
621
#define SLSHR1                 (0x0400)       /* Compare latch load source 1 */
622
#define SLSHR0                 (0x0200)       /* Compare latch load source 0 */
623
 
624
#define SLSHR_0                (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
625
#define SLSHR_1                (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
626
#define SLSHR_2                (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
627
#define SLSHR_3                (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
628
 
629
#define CLLD_0                 (0*0x0200u)    /* Compare latch load sourec : 0 - immediate */
630
#define CLLD_1                 (1*0x0200u)    /* Compare latch load sourec : 1 - TBR counts to 0 */
631
#define CLLD_2                 (2*0x0200u)    /* Compare latch load sourec : 2 - up/down */
632
#define CLLD_3                 (3*0x0200u)    /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
633
 
634
/* TB7IV Definitions */
635
#define TBIV_NONE              (0x0000)       /* No Interrupt pending */
636
#define TBIV_TBCCR1            (0x0002)       /* TBCCR1_CCIFG */
637
#define TBIV_TBCCR2            (0x0004)       /* TBCCR2_CCIFG */
638
#define TBIV_TBCCR3            (0x0006)       /* TBCCR3_CCIFG */
639
#define TBIV_TBCCR4            (0x0008)       /* TBCCR4_CCIFG */
640
#define TBIV_TBCCR5            (0x000A)       /* TBCCR3_CCIFG */
641
#define TBIV_TBCCR6            (0x000C)       /* TBCCR4_CCIFG */
642
#define TBIV_TBIFG             (0x000E)       /* TBIFG */
643
 
644
/************************************************************
645
* USCI
646
************************************************************/
647
#define __MSP430_HAS_USCI__                   /* Definition to show that Module is available */
648
#define __MSP430_HAS_USCI_AB0__                /* Definition to show that Module is available */
649
#define __MSP430_HAS_USCI_AB1__                /* Definition to show that Module is available */
650
 
651
SFR_8BIT(UCA0CTL0);                           /* USCI A0 Control Register 0 */
652
SFR_8BIT(UCA0CTL1);                           /* USCI A0 Control Register 1 */
653
SFR_8BIT(UCA0BR0);                            /* USCI A0 Baud Rate 0 */
654
SFR_8BIT(UCA0BR1);                            /* USCI A0 Baud Rate 1 */
655
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
656
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
657
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
658
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
659
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
660
SFR_8BIT(UCA0IRTCTL);                         /* USCI A0 IrDA Transmit Control */
661
SFR_8BIT(UCA0IRRCTL);                         /* USCI A0 IrDA Receive Control */
662
 
663
 
664
 
665
SFR_8BIT(UCB0CTL0);                           /* USCI B0 Control Register 0 */
666
SFR_8BIT(UCB0CTL1);                           /* USCI B0 Control Register 1 */
667
SFR_8BIT(UCB0BR0);                            /* USCI B0 Baud Rate 0 */
668
SFR_8BIT(UCB0BR1);                            /* USCI B0 Baud Rate 1 */
669
SFR_8BIT(UCB0I2CIE);                          /* USCI B0 I2C Interrupt Enable Register */
670
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
671
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
672
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
673
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
674
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
675
 
676
SFR_8BIT(UCA1CTL0);                           /* USCI A1 Control Register 0 */
677
SFR_8BIT(UCA1CTL1);                           /* USCI A1 Control Register 1 */
678
SFR_8BIT(UCA1BR0);                            /* USCI A1 Baud Rate 0 */
679
SFR_8BIT(UCA1BR1);                            /* USCI A1 Baud Rate 1 */
680
SFR_8BIT(UCA1MCTL);                           /* USCI A1 Modulation Control */
681
SFR_8BIT(UCA1STAT);                           /* USCI A1 Status Register */
682
SFR_8BIT(UCA1RXBUF);                          /* USCI A1 Receive Buffer */
683
SFR_8BIT(UCA1TXBUF);                          /* USCI A1 Transmit Buffer */
684
SFR_8BIT(UCA1ABCTL);                          /* USCI A1 LIN Control */
685
SFR_8BIT(UCA1IRTCTL);                         /* USCI A1 IrDA Transmit Control */
686
SFR_8BIT(UCA1IRRCTL);                         /* USCI A1 IrDA Receive Control */
687
 
688
 
689
 
690
SFR_8BIT(UCB1CTL0);                           /* USCI B1 Control Register 0 */
691
SFR_8BIT(UCB1CTL1);                           /* USCI B1 Control Register 1 */
692
SFR_8BIT(UCB1BR0);                            /* USCI B1 Baud Rate 0 */
693
SFR_8BIT(UCB1BR1);                            /* USCI B1 Baud Rate 1 */
694
SFR_8BIT(UCB1I2CIE);                          /* USCI B1 I2C Interrupt Enable Register */
695
SFR_8BIT(UCB1STAT);                           /* USCI B1 Status Register */
696
SFR_8BIT(UCB1RXBUF);                          /* USCI B1 Receive Buffer */
697
SFR_8BIT(UCB1TXBUF);                          /* USCI B1 Transmit Buffer */
698
SFR_16BIT(UCB1I2COA);                         /* USCI B1 I2C Own Address */
699
SFR_16BIT(UCB1I2CSA);                         /* USCI B1 I2C Slave Address */
700
 
701
// UART-Mode Bits
702
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
703
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
704
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
705
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
706
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
707
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
708
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
709
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
710
 
711
// SPI-Mode Bits
712
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
713
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
714
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
715
 
716
// I2C-Mode Bits
717
#define UCA10                  (0x80)         /* 10-bit Address Mode */
718
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
719
#define UCMM                   (0x20)         /* Multi-Master Environment */
720
//#define res               (0x10)    /* reserved */
721
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
722
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
723
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
724
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
725
 
726
// UART-Mode Bits
727
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
728
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
729
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
730
#define UCBRKIE                (0x10)         /* Break interrupt enable */
731
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
732
#define UCTXADDR               (0x04)         /* Send next Data as Address */
733
#define UCTXBRK                (0x02)         /* Send next Data as Break */
734
#define UCSWRST                (0x01)         /* USCI Software Reset */
735
 
736
// SPI-Mode Bits
737
//#define res               (0x20)    /* reserved */
738
//#define res               (0x10)    /* reserved */
739
//#define res               (0x08)    /* reserved */
740
//#define res               (0x04)    /* reserved */
741
//#define res               (0x02)    /* reserved */
742
 
743
// I2C-Mode Bits
744
//#define res               (0x20)    /* reserved */
745
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
746
#define UCTXNACK               (0x08)         /* Transmit NACK */
747
#define UCTXSTP                (0x04)         /* Transmit STOP */
748
#define UCTXSTT                (0x02)         /* Transmit START */
749
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
750
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
751
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
752
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
753
 
754
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
755
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
756
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
757
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
758
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
759
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
760
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
761
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
762
 
763
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
764
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
765
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
766
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
767
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
768
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
769
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
770
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
771
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
772
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
773
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
774
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
775
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
776
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
777
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
778
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
779
 
780
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
781
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
782
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
783
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
784
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
785
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
786
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
787
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
788
 
789
#define UCLISTEN               (0x80)         /* USCI Listen mode */
790
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
791
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
792
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
793
#define UCBRK                  (0x08)         /* USCI Break received */
794
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
795
#define UCADDR                 (0x02)         /* USCI Address received Flag */
796
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
797
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
798
 
799
//#define res               (0x80)    /* reserved */
800
//#define res               (0x40)    /* reserved */
801
//#define res               (0x20)    /* reserved */
802
//#define res               (0x10)    /* reserved */
803
#define UCNACKIE               (0x08)         /* NACK Condition interrupt enable */
804
#define UCSTPIE                (0x04)         /* STOP Condition interrupt enable */
805
#define UCSTTIE                (0x02)         /* START Condition interrupt enable */
806
#define UCALIE                 (0x01)         /* Arbitration Lost interrupt enable */
807
 
808
#define UCSCLLOW               (0x40)         /* SCL low */
809
#define UCGC                   (0x20)         /* General Call address received Flag */
810
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
811
#define UCNACKIFG              (0x08)         /* NAK Condition interrupt Flag */
812
#define UCSTPIFG               (0x04)         /* STOP Condition interrupt Flag */
813
#define UCSTTIFG               (0x02)         /* START Condition interrupt Flag */
814
#define UCALIFG                (0x01)         /* Arbitration Lost interrupt Flag */
815
 
816
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
817
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
818
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
819
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
820
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
821
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
822
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
823
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
824
 
825
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
826
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
827
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
828
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
829
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
830
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
831
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
832
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
833
 
834
//#define res               (0x80)    /* reserved */
835
//#define res               (0x40)    /* reserved */
836
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
837
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
838
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
839
#define UCBTOE                 (0x04)         /* Break Timeout error */
840
//#define res               (0x02)    /* reserved */
841
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
842
 
843
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
844
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
845
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
846
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
847
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
848
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
849
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
850
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
851
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
852
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
853
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
854
 
855
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
856
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
857
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
858
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
859
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
860
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
861
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
862
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
863
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
864
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
865
 
866
/************************************************************
867
* WATCHDOG TIMER
868
************************************************************/
869
#define __MSP430_HAS_WDT__                    /* Definition to show that Module is available */
870
 
871
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
872
/* The bit names have been prefixed with "WDT" */
873
#define WDTIS0                 (0x0001)
874
#define WDTIS1                 (0x0002)
875
#define WDTSSEL                (0x0004)
876
#define WDTCNTCL               (0x0008)
877
#define WDTTMSEL               (0x0010)
878
#define WDTNMI                 (0x0020)
879
#define WDTNMIES               (0x0040)
880
#define WDTHOLD                (0x0080)
881
 
882
#define WDTPW                  (0x5A00)
883
 
884
/* WDT-interval times [1ms] coded with Bits 0-2 */
885
/* WDT is clocked by fSMCLK (assumed 1MHz) */
886
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL)                         /* 32ms interval (default) */
887
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS0)                  /* 8ms     " */
888
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1)                  /* 0.5ms   " */
889
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS1+WDTIS0)           /* 0.064ms " */
890
/* WDT is clocked by fACLK (assumed 32KHz) */
891
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL)                 /* 1000ms  " */
892
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS0)          /* 250ms   " */
893
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1)          /* 16ms    " */
894
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)   /* 1.9ms   " */
895
/* Watchdog mode -> reset after expired time */
896
/* WDT is clocked by fSMCLK (assumed 1MHz) */
897
#define WDT_MRST_32         (WDTPW+WDTCNTCL)                                  /* 32ms interval (default) */
898
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS0)                           /* 8ms     " */
899
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS1)                           /* 0.5ms   " */
900
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS1+WDTIS0)                    /* 0.064ms " */
901
/* WDT is clocked by fACLK (assumed 32KHz) */
902
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL)                          /* 1000ms  " */
903
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS0)                   /* 250ms   " */
904
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1)                   /* 16ms    " */
905
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL+WDTIS1+WDTIS0)            /* 1.9ms   " */
906
 
907
/* INTERRUPT CONTROL */
908
/* These two bits are defined in the Special Function Registers */
909
/* #define WDTIE               0x01 */
910
/* #define WDTIFG              0x01 */
911
 
912
/************************************************************
913
* Calibration Data in Info Mem
914
************************************************************/
915
 
916
/* TLV Calibration Data Structure */
917
#define TAG_DCO_30             (0x01)         /* Tag for DCO30  Calibration Data */
918
#define TAG_EMPTY              (0xFE)         /* Tag for Empty Data Field in Calibration Data */
919
 
920
#ifndef __DisableCalData
921
SFR_16BIT(TLV_CHECKSUM);                      /* TLV CHECK SUM */
922
SFR_8BIT(TLV_DCO_30_TAG);                     /* TLV TAG_DCO30 TAG */
923
SFR_8BIT(TLV_DCO_30_LEN);                     /* TLV TAG_DCO30 LEN */
924
#endif
925
 
926
#define CAL_DCO_16MHZ          (0x0000)       /* Index for DCOCTL  Calibration Data for 16MHz */
927
#define CAL_BC1_16MHZ          (0x0001)       /* Index for BCSCTL1 Calibration Data for 16MHz */
928
#define CAL_DCO_12MHZ          (0x0002)       /* Index for DCOCTL  Calibration Data for 12MHz */
929
#define CAL_BC1_12MHZ          (0x0003)       /* Index for BCSCTL1 Calibration Data for 12MHz */
930
#define CAL_DCO_8MHZ           (0x0004)       /* Index for DCOCTL  Calibration Data for 8MHz */
931
#define CAL_BC1_8MHZ           (0x0005)       /* Index for BCSCTL1 Calibration Data for 8MHz */
932
#define CAL_DCO_1MHZ           (0x0006)       /* Index for DCOCTL  Calibration Data for 1MHz */
933
#define CAL_BC1_1MHZ           (0x0007)       /* Index for BCSCTL1 Calibration Data for 1MHz */
934
 
935
 
936
/************************************************************
937
* Calibration Data in Info Mem
938
************************************************************/
939
 
940
#ifndef __DisableCalData
941
 
942
SFR_8BIT(CALDCO_16MHZ);                       /* DCOCTL  Calibration Data for 16MHz */
943
SFR_8BIT(CALBC1_16MHZ);                       /* BCSCTL1 Calibration Data for 16MHz */
944
SFR_8BIT(CALDCO_12MHZ);                       /* DCOCTL  Calibration Data for 12MHz */
945
SFR_8BIT(CALBC1_12MHZ);                       /* BCSCTL1 Calibration Data for 12MHz */
946
SFR_8BIT(CALDCO_8MHZ);                        /* DCOCTL  Calibration Data for 8MHz */
947
SFR_8BIT(CALBC1_8MHZ);                        /* BCSCTL1 Calibration Data for 8MHz */
948
SFR_8BIT(CALDCO_1MHZ);                        /* DCOCTL  Calibration Data for 1MHz */
949
SFR_8BIT(CALBC1_1MHZ);                        /* BCSCTL1 Calibration Data for 1MHz */
950
 
951
#endif /* #ifndef __DisableCalData */
952
 
953
/************************************************************
954
* Interrupt Vectors (offset from 0xFFC0)
955
************************************************************/
956
 
957
#define VECTOR_NAME(name)       name##_ptr
958
#define EMIT_PRAGMA(x)          _Pragma(#x)
959
#define CREATE_VECTOR(name)     void (* const VECTOR_NAME(name))(void) = &name
960
#define PLACE_VECTOR(vector,section) EMIT_PRAGMA(DATA_SECTION(vector,section))
961
#define ISR_VECTOR(func,offset) CREATE_VECTOR(func); \
962
                                PLACE_VECTOR(VECTOR_NAME(func), offset)
963
 
964
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
965
#define RESERVED0_VECTOR        ".int00"                    /* 0xFFC0 Reserved Int. Vector 0 */
966
#else
967
#define RESERVED0_VECTOR        (0 * 1u)                     /* 0xFFC0 Reserved Int. Vector 0 */
968
/*#define RESERVED0_ISR(func)     ISR_VECTOR(func, ".int00")  */ /* 0xFFC0 Reserved Int. Vector 0 */ /* CCE V2 Style */
969
#endif
970
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
971
#define RESERVED1_VECTOR        ".int01"                    /* 0xFFC2 Reserved Int. Vector 1 */
972
#else
973
#define RESERVED1_VECTOR        (1 * 1u)                     /* 0xFFC2 Reserved Int. Vector 1 */
974
/*#define RESERVED1_ISR(func)     ISR_VECTOR(func, ".int01")  */ /* 0xFFC2 Reserved Int. Vector 1 */ /* CCE V2 Style */
975
#endif
976
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
977
#define RESERVED2_VECTOR        ".int02"                    /* 0xFFC4 Reserved Int. Vector 2 */
978
#else
979
#define RESERVED2_VECTOR        (2 * 1u)                     /* 0xFFC4 Reserved Int. Vector 2 */
980
/*#define RESERVED2_ISR(func)     ISR_VECTOR(func, ".int02")  */ /* 0xFFC4 Reserved Int. Vector 2 */ /* CCE V2 Style */
981
#endif
982
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
983
#define RESERVED3_VECTOR        ".int03"                    /* 0xFFC6 Reserved Int. Vector 3 */
984
#else
985
#define RESERVED3_VECTOR        (3 * 1u)                     /* 0xFFC6 Reserved Int. Vector 3 */
986
/*#define RESERVED3_ISR(func)     ISR_VECTOR(func, ".int03")  */ /* 0xFFC6 Reserved Int. Vector 3 */ /* CCE V2 Style */
987
#endif
988
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
989
#define RESERVED4_VECTOR        ".int04"                    /* 0xFFC8 Reserved Int. Vector 4 */
990
#else
991
#define RESERVED4_VECTOR        (4 * 1u)                     /* 0xFFC8 Reserved Int. Vector 4 */
992
/*#define RESERVED4_ISR(func)     ISR_VECTOR(func, ".int04")  */ /* 0xFFC8 Reserved Int. Vector 4 */ /* CCE V2 Style */
993
#endif
994
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
995
#define RESERVED5_VECTOR        ".int05"                    /* 0xFFCA Reserved Int. Vector 5 */
996
#else
997
#define RESERVED5_VECTOR        (5 * 1u)                     /* 0xFFCA Reserved Int. Vector 5 */
998
/*#define RESERVED5_ISR(func)     ISR_VECTOR(func, ".int05")  */ /* 0xFFCA Reserved Int. Vector 5 */ /* CCE V2 Style */
999
#endif
1000
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1001
#define RESERVED6_VECTOR        ".int06"                    /* 0xFFCC Reserved Int. Vector 6 */
1002
#else
1003
#define RESERVED6_VECTOR        (6 * 1u)                     /* 0xFFCC Reserved Int. Vector 6 */
1004
/*#define RESERVED6_ISR(func)     ISR_VECTOR(func, ".int06")  */ /* 0xFFCC Reserved Int. Vector 6 */ /* CCE V2 Style */
1005
#endif
1006
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1007
#define RESERVED7_VECTOR        ".int07"                    /* 0xFFCE Reserved Int. Vector 7 */
1008
#else
1009
#define RESERVED7_VECTOR        (7 * 1u)                     /* 0xFFCE Reserved Int. Vector 7 */
1010
/*#define RESERVED7_ISR(func)     ISR_VECTOR(func, ".int07")  */ /* 0xFFCE Reserved Int. Vector 7 */ /* CCE V2 Style */
1011
#endif
1012
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1013
#define RESERVED8_VECTOR        ".int08"                    /* 0xFFD0 Reserved Int. Vector 8 */
1014
#else
1015
#define RESERVED8_VECTOR        (8 * 1u)                     /* 0xFFD0 Reserved Int. Vector 8 */
1016
/*#define RESERVED8_ISR(func)     ISR_VECTOR(func, ".int08")  */ /* 0xFFD0 Reserved Int. Vector 8 */ /* CCE V2 Style */
1017
#endif
1018
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1019
#define RESERVED9_VECTOR        ".int09"                    /* 0xFFD2 Reserved Int. Vector 9 */
1020
#else
1021
#define RESERVED9_VECTOR        (9 * 1u)                     /* 0xFFD2 Reserved Int. Vector 9 */
1022
/*#define RESERVED9_ISR(func)     ISR_VECTOR(func, ".int09")  */ /* 0xFFD2 Reserved Int. Vector 9 */ /* CCE V2 Style */
1023
#endif
1024
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1025
#define RESERVED10_VECTOR       ".int10"                    /* 0xFFD4 Reserved Int. Vector 10 */
1026
#else
1027
#define RESERVED10_VECTOR       (10 * 1u)                    /* 0xFFD4 Reserved Int. Vector 10 */
1028
/*#define RESERVED10_ISR(func)    ISR_VECTOR(func, ".int10")  */ /* 0xFFD4 Reserved Int. Vector 10 */ /* CCE V2 Style */
1029
#endif
1030
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1031
#define RESERVED11_VECTOR       ".int11"                    /* 0xFFD6 Reserved Int. Vector 11 */
1032
#else
1033
#define RESERVED11_VECTOR       (11 * 1u)                    /* 0xFFD6 Reserved Int. Vector 11 */
1034
/*#define RESERVED11_ISR(func)    ISR_VECTOR(func, ".int11")  */ /* 0xFFD6 Reserved Int. Vector 11 */ /* CCE V2 Style */
1035
#endif
1036
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1037
#define RESERVED12_VECTOR       ".int12"                    /* 0xFFD8 Reserved Int. Vector 12 */
1038
#else
1039
#define RESERVED12_VECTOR       (12 * 1u)                    /* 0xFFD8 Reserved Int. Vector 12 */
1040
/*#define RESERVED12_ISR(func)    ISR_VECTOR(func, ".int12")  */ /* 0xFFD8 Reserved Int. Vector 12 */ /* CCE V2 Style */
1041
#endif
1042
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1043
#define RESERVED13_VECTOR       ".int13"                    /* 0xFFDA Reserved Int. Vector 13 */
1044
#else
1045
#define RESERVED13_VECTOR       (13 * 1u)                    /* 0xFFDA Reserved Int. Vector 13 */
1046
/*#define RESERVED13_ISR(func)    ISR_VECTOR(func, ".int13")  */ /* 0xFFDA Reserved Int. Vector 13 */ /* CCE V2 Style */
1047
#endif
1048
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1049
#define RESERVED14_VECTOR       ".int14"                    /* 0xFFDC Reserved Int. Vector 14 */
1050
#else
1051
#define RESERVED14_VECTOR       (14 * 1u)                    /* 0xFFDC Reserved Int. Vector 14 */
1052
/*#define RESERVED14_ISR(func)    ISR_VECTOR(func, ".int14")  */ /* 0xFFDC Reserved Int. Vector 14 */ /* CCE V2 Style */
1053
#endif
1054
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1055
#define RESERVED15_VECTOR       ".int15"                    /* 0xFFDE Reserved Int. Vector 15 */
1056
#else
1057
#define RESERVED15_VECTOR       (15 * 1u)                    /* 0xFFDE Reserved Int. Vector 15 */
1058
/*#define RESERVED15_ISR(func)    ISR_VECTOR(func, ".int15")  */ /* 0xFFDE Reserved Int. Vector 15 */ /* CCE V2 Style */
1059
#endif
1060
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1061
#define USCIAB1TX_VECTOR        ".int16"                    /* 0xFFE0 USCI A1/B1 Transmit */
1062
#else
1063
#define USCIAB1TX_VECTOR        (16 * 1u)                    /* 0xFFE0 USCI A1/B1 Transmit */
1064
/*#define USCIAB1TX_ISR(func)     ISR_VECTOR(func, ".int16")  */ /* 0xFFE0 USCI A1/B1 Transmit */ /* CCE V2 Style */
1065
#endif
1066
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1067
#define USCIAB1RX_VECTOR        ".int17"                    /* 0xFFE2 USCI A1/B1 Receive */
1068
#else
1069
#define USCIAB1RX_VECTOR        (17 * 1u)                    /* 0xFFE2 USCI A1/B1 Receive */
1070
/*#define USCIAB1RX_ISR(func)     ISR_VECTOR(func, ".int17")  */ /* 0xFFE2 USCI A1/B1 Receive */ /* CCE V2 Style */
1071
#endif
1072
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1073
#define PORT1_VECTOR            ".int18"                    /* 0xFFE4 Port 1 */
1074
#else
1075
#define PORT1_VECTOR            (18 * 1u)                    /* 0xFFE4 Port 1 */
1076
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int18")  */ /* 0xFFE4 Port 1 */ /* CCE V2 Style */
1077
#endif
1078
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1079
#define PORT2_VECTOR            ".int19"                    /* 0xFFE6 Port 2 */
1080
#else
1081
#define PORT2_VECTOR            (19 * 1u)                    /* 0xFFE6 Port 2 */
1082
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int19")  */ /* 0xFFE6 Port 2 */ /* CCE V2 Style */
1083
#endif
1084
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1085
#define RESERVED20_VECTOR       ".int20"                    /* 0xFFE8 Reserved Int. Vector 20 */
1086
#else
1087
#define RESERVED20_VECTOR       (20 * 1u)                    /* 0xFFE8 Reserved Int. Vector 20 */
1088
/*#define RESERVED20_ISR(func)    ISR_VECTOR(func, ".int20")  */ /* 0xFFE8 Reserved Int. Vector 20 */ /* CCE V2 Style */
1089
#endif
1090
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1091
#define RESERVED21_VECTOR       ".int21"                    /* 0xFFEA Reserved Int. Vector 21 */
1092
#else
1093
#define RESERVED21_VECTOR       (21 * 1u)                    /* 0xFFEA Reserved Int. Vector 21 */
1094
/*#define RESERVED21_ISR(func)    ISR_VECTOR(func, ".int21")  */ /* 0xFFEA Reserved Int. Vector 21 */ /* CCE V2 Style */
1095
#endif
1096
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1097
#define USCIAB0TX_VECTOR        ".int22"                    /* 0xFFEC USCI A0/B0 Transmit */
1098
#else
1099
#define USCIAB0TX_VECTOR        (22 * 1u)                    /* 0xFFEC USCI A0/B0 Transmit */
1100
/*#define USCIAB0TX_ISR(func)     ISR_VECTOR(func, ".int22")  */ /* 0xFFEC USCI A0/B0 Transmit */ /* CCE V2 Style */
1101
#endif
1102
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1103
#define USCIAB0RX_VECTOR        ".int23"                    /* 0xFFEE USCI A0/B0 Receive */
1104
#else
1105
#define USCIAB0RX_VECTOR        (23 * 1u)                    /* 0xFFEE USCI A0/B0 Receive */
1106
/*#define USCIAB0RX_ISR(func)     ISR_VECTOR(func, ".int23")  */ /* 0xFFEE USCI A0/B0 Receive */ /* CCE V2 Style */
1107
#endif
1108
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1109
#define TIMERA1_VECTOR          ".int24"                    /* 0xFFF0 Timer A CC1-2, TA */
1110
#else
1111
#define TIMERA1_VECTOR          (24 * 1u)                    /* 0xFFF0 Timer A CC1-2, TA */
1112
/*#define TIMERA1_ISR(func)       ISR_VECTOR(func, ".int24")  */ /* 0xFFF0 Timer A CC1-2, TA */ /* CCE V2 Style */
1113
#endif
1114
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1115
#define TIMERA0_VECTOR          ".int25"                    /* 0xFFF2 Timer A CC0 */
1116
#else
1117
#define TIMERA0_VECTOR          (25 * 1u)                    /* 0xFFF2 Timer A CC0 */
1118
/*#define TIMERA0_ISR(func)       ISR_VECTOR(func, ".int25")  */ /* 0xFFF2 Timer A CC0 */ /* CCE V2 Style */
1119
#endif
1120
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1121
#define WDT_VECTOR              ".int26"                    /* 0xFFF4 Watchdog Timer */
1122
#else
1123
#define WDT_VECTOR              (26 * 1u)                    /* 0xFFF4 Watchdog Timer */
1124
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int26")  */ /* 0xFFF4 Watchdog Timer */ /* CCE V2 Style */
1125
#endif
1126
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1127
#define COMPARATORA_VECTOR      ".int27"                    /* 0xFFF6 Comparator A */
1128
#else
1129
#define COMPARATORA_VECTOR      (27 * 1u)                    /* 0xFFF6 Comparator A */
1130
/*#define COMPARATORA_ISR(func)   ISR_VECTOR(func, ".int27")  */ /* 0xFFF6 Comparator A */ /* CCE V2 Style */
1131
#endif
1132
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1133
#define TIMERB1_VECTOR          ".int28"                    /* 0xFFF8 Timer B CC1-6, TB */
1134
#else
1135
#define TIMERB1_VECTOR          (28 * 1u)                    /* 0xFFF8 Timer B CC1-6, TB */
1136
/*#define TIMERB1_ISR(func)       ISR_VECTOR(func, ".int28")  */ /* 0xFFF8 Timer B CC1-6, TB */ /* CCE V2 Style */
1137
#endif
1138
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1139
#define TIMERB0_VECTOR          ".int29"                    /* 0xFFFA Timer B CC0 */
1140
#else
1141
#define TIMERB0_VECTOR          (29 * 1u)                    /* 0xFFFA Timer B CC0 */
1142
/*#define TIMERB0_ISR(func)       ISR_VECTOR(func, ".int29")  */ /* 0xFFFA Timer B CC0 */ /* CCE V2 Style */
1143
#endif
1144
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1145
#define NMI_VECTOR              ".int30"                    /* 0xFFFC Non-maskable */
1146
#else
1147
#define NMI_VECTOR              (30 * 1u)                    /* 0xFFFC Non-maskable */
1148
/*#define NMI_ISR(func)           ISR_VECTOR(func, ".int30")  */ /* 0xFFFC Non-maskable */ /* CCE V2 Style */
1149
#endif
1150
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
1151
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
1152
#else
1153
#define RESET_VECTOR            (31 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
1154
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int31")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
1155
#endif
1156
 
1157
/************************************************************
1158
* End of Modules
1159
************************************************************/
1160
 
1161
#ifdef __cplusplus
1162
}
1163
#endif /* extern "C" */
1164
 
1165
#endif /* #ifndef __msp430x24x1 */
1166