| 2850 |
dpurdie |
1 |
/******************************************************************************/
|
|
|
2 |
/* msp430f1471.cmd */
|
|
|
3 |
/* - Linker Command File for defintions in the header file */
|
|
|
4 |
/* Please do not change ! */
|
|
|
5 |
/* */
|
|
|
6 |
/******************************************************************************/
|
|
|
7 |
|
|
|
8 |
|
|
|
9 |
/************************************************************
|
|
|
10 |
* STANDARD BITS
|
|
|
11 |
************************************************************/
|
|
|
12 |
/************************************************************
|
|
|
13 |
* STATUS REGISTER BITS
|
|
|
14 |
************************************************************/
|
|
|
15 |
/************************************************************
|
|
|
16 |
* PERIPHERAL FILE MAP
|
|
|
17 |
************************************************************/
|
|
|
18 |
/************************************************************
|
|
|
19 |
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
|
|
|
20 |
************************************************************/
|
|
|
21 |
IE1 = 0x0000;
|
|
|
22 |
IFG1 = 0x0002;
|
|
|
23 |
ME1 = 0x0004;
|
|
|
24 |
IE2 = 0x0001;
|
|
|
25 |
IFG2 = 0x0003;
|
|
|
26 |
ME2 = 0x0005;
|
|
|
27 |
/************************************************************
|
|
|
28 |
* WATCHDOG TIMER
|
|
|
29 |
************************************************************/
|
|
|
30 |
WDTCTL = 0x0120;
|
|
|
31 |
/************************************************************
|
|
|
32 |
* HARDWARE MULTIPLIER
|
|
|
33 |
************************************************************/
|
|
|
34 |
MPY = 0x0130;
|
|
|
35 |
MPYS = 0x0132;
|
|
|
36 |
MAC = 0x0134;
|
|
|
37 |
MACS = 0x0136;
|
|
|
38 |
OP2 = 0x0138;
|
|
|
39 |
RESLO = 0x013A;
|
|
|
40 |
RESHI = 0x013C;
|
|
|
41 |
SUMEXT = 0x013E;
|
|
|
42 |
/************************************************************
|
|
|
43 |
* DIGITAL I/O Port1/2
|
|
|
44 |
************************************************************/
|
|
|
45 |
P1IN = 0x0020;
|
|
|
46 |
P1OUT = 0x0021;
|
|
|
47 |
P1DIR = 0x0022;
|
|
|
48 |
P1IFG = 0x0023;
|
|
|
49 |
P1IES = 0x0024;
|
|
|
50 |
P1IE = 0x0025;
|
|
|
51 |
P1SEL = 0x0026;
|
|
|
52 |
P2IN = 0x0028;
|
|
|
53 |
P2OUT = 0x0029;
|
|
|
54 |
P2DIR = 0x002A;
|
|
|
55 |
P2IFG = 0x002B;
|
|
|
56 |
P2IES = 0x002C;
|
|
|
57 |
P2IE = 0x002D;
|
|
|
58 |
P2SEL = 0x002E;
|
|
|
59 |
/************************************************************
|
|
|
60 |
* DIGITAL I/O Port3/4
|
|
|
61 |
************************************************************/
|
|
|
62 |
P3IN = 0x0018;
|
|
|
63 |
P3OUT = 0x0019;
|
|
|
64 |
P3DIR = 0x001A;
|
|
|
65 |
P3SEL = 0x001B;
|
|
|
66 |
P4IN = 0x001C;
|
|
|
67 |
P4OUT = 0x001D;
|
|
|
68 |
P4DIR = 0x001E;
|
|
|
69 |
P4SEL = 0x001F;
|
|
|
70 |
/************************************************************
|
|
|
71 |
* DIGITAL I/O Port5/6
|
|
|
72 |
************************************************************/
|
|
|
73 |
P5IN = 0x0030;
|
|
|
74 |
P5OUT = 0x0031;
|
|
|
75 |
P5DIR = 0x0032;
|
|
|
76 |
P5SEL = 0x0033;
|
|
|
77 |
P6IN = 0x0034;
|
|
|
78 |
P6OUT = 0x0035;
|
|
|
79 |
P6DIR = 0x0036;
|
|
|
80 |
P6SEL = 0x0037;
|
|
|
81 |
/************************************************************
|
|
|
82 |
* USART
|
|
|
83 |
************************************************************/
|
|
|
84 |
/************************************************************
|
|
|
85 |
* USART 0
|
|
|
86 |
************************************************************/
|
|
|
87 |
U0CTL = 0x0070;
|
|
|
88 |
U0TCTL = 0x0071;
|
|
|
89 |
U0RCTL = 0x0072;
|
|
|
90 |
U0MCTL = 0x0073;
|
|
|
91 |
U0BR0 = 0x0074;
|
|
|
92 |
U0BR1 = 0x0075;
|
|
|
93 |
U0RXBUF = 0x0076;
|
|
|
94 |
U0TXBUF = 0x0077;
|
|
|
95 |
/************************************************************
|
|
|
96 |
* USART 1
|
|
|
97 |
************************************************************/
|
|
|
98 |
U1CTL = 0x0078;
|
|
|
99 |
U1TCTL = 0x0079;
|
|
|
100 |
U1RCTL = 0x007A;
|
|
|
101 |
U1MCTL = 0x007B;
|
|
|
102 |
U1BR0 = 0x007C;
|
|
|
103 |
U1BR1 = 0x007D;
|
|
|
104 |
U1RXBUF = 0x007E;
|
|
|
105 |
U1TXBUF = 0x007F;
|
|
|
106 |
/************************************************************
|
|
|
107 |
* Timer A3
|
|
|
108 |
************************************************************/
|
|
|
109 |
TAIV = 0x012E;
|
|
|
110 |
TACTL = 0x0160;
|
|
|
111 |
TACCTL0 = 0x0162;
|
|
|
112 |
TACCTL1 = 0x0164;
|
|
|
113 |
TACCTL2 = 0x0166;
|
|
|
114 |
TAR = 0x0170;
|
|
|
115 |
TACCR0 = 0x0172;
|
|
|
116 |
TACCR1 = 0x0174;
|
|
|
117 |
TACCR2 = 0x0176;
|
|
|
118 |
/************************************************************
|
|
|
119 |
* Timer B7
|
|
|
120 |
************************************************************/
|
|
|
121 |
TBIV = 0x011E;
|
|
|
122 |
TBCTL = 0x0180;
|
|
|
123 |
TBCCTL0 = 0x0182;
|
|
|
124 |
TBCCTL1 = 0x0184;
|
|
|
125 |
TBCCTL2 = 0x0186;
|
|
|
126 |
TBCCTL3 = 0x0188;
|
|
|
127 |
TBCCTL4 = 0x018A;
|
|
|
128 |
TBCCTL5 = 0x018C;
|
|
|
129 |
TBCCTL6 = 0x018E;
|
|
|
130 |
TBR = 0x0190;
|
|
|
131 |
TBCCR0 = 0x0192;
|
|
|
132 |
TBCCR1 = 0x0194;
|
|
|
133 |
TBCCR2 = 0x0196;
|
|
|
134 |
TBCCR3 = 0x0198;
|
|
|
135 |
TBCCR4 = 0x019A;
|
|
|
136 |
TBCCR5 = 0x019C;
|
|
|
137 |
TBCCR6 = 0x019E;
|
|
|
138 |
/************************************************************
|
|
|
139 |
* Basic Clock Module
|
|
|
140 |
************************************************************/
|
|
|
141 |
DCOCTL = 0x0056;
|
|
|
142 |
BCSCTL1 = 0x0057;
|
|
|
143 |
BCSCTL2 = 0x0058;
|
|
|
144 |
/*************************************************************
|
|
|
145 |
* Flash Memory
|
|
|
146 |
*************************************************************/
|
|
|
147 |
FCTL1 = 0x0128;
|
|
|
148 |
FCTL2 = 0x012A;
|
|
|
149 |
FCTL3 = 0x012C;
|
|
|
150 |
/************************************************************
|
|
|
151 |
* Comparator A
|
|
|
152 |
************************************************************/
|
|
|
153 |
CACTL1 = 0x0059;
|
|
|
154 |
CACTL2 = 0x005A;
|
|
|
155 |
CAPD = 0x005B;
|
|
|
156 |
/************************************************************
|
|
|
157 |
* Interrupt Vectors (offset from 0xFFE0)
|
|
|
158 |
************************************************************/
|
|
|
159 |
/************************************************************
|
|
|
160 |
* End of Modules
|
|
|
161 |
************************************************************/
|