| 2850 |
dpurdie |
1 |
/******************************************************************************/
|
|
|
2 |
/* msp430cg4618.cmd */
|
|
|
3 |
/* - Linker Command File for defintions in the header file */
|
|
|
4 |
/* Please do not change ! */
|
|
|
5 |
/* */
|
|
|
6 |
/******************************************************************************/
|
|
|
7 |
|
|
|
8 |
|
|
|
9 |
/************************************************************
|
|
|
10 |
* STANDARD BITS
|
|
|
11 |
************************************************************/
|
|
|
12 |
/************************************************************
|
|
|
13 |
* STATUS REGISTER BITS
|
|
|
14 |
************************************************************/
|
|
|
15 |
/************************************************************
|
|
|
16 |
* CPU
|
|
|
17 |
************************************************************/
|
|
|
18 |
/************************************************************
|
|
|
19 |
* PERIPHERAL FILE MAP
|
|
|
20 |
************************************************************/
|
|
|
21 |
/************************************************************
|
|
|
22 |
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
|
|
|
23 |
************************************************************/
|
|
|
24 |
IE1 = 0x0000;
|
|
|
25 |
IFG1 = 0x0002;
|
|
|
26 |
IE2 = 0x0001;
|
|
|
27 |
IFG2 = 0x0003;
|
|
|
28 |
ME2 = 0x0005;
|
|
|
29 |
/************************************************************
|
|
|
30 |
* ADC12
|
|
|
31 |
************************************************************/
|
|
|
32 |
ADC12CTL0 = 0x01A0;
|
|
|
33 |
ADC12CTL1 = 0x01A2;
|
|
|
34 |
ADC12IFG = 0x01A4;
|
|
|
35 |
ADC12IE = 0x01A6;
|
|
|
36 |
ADC12IV = 0x01A8;
|
|
|
37 |
ADC12MEM0 = 0x0140;
|
|
|
38 |
ADC12MEM1 = 0x0142;
|
|
|
39 |
ADC12MEM2 = 0x0144;
|
|
|
40 |
ADC12MEM3 = 0x0146;
|
|
|
41 |
ADC12MEM4 = 0x0148;
|
|
|
42 |
ADC12MEM5 = 0x014A;
|
|
|
43 |
ADC12MEM6 = 0x014C;
|
|
|
44 |
ADC12MEM7 = 0x014E;
|
|
|
45 |
ADC12MEM8 = 0x0150;
|
|
|
46 |
ADC12MEM9 = 0x0152;
|
|
|
47 |
ADC12MEM10 = 0x0154;
|
|
|
48 |
ADC12MEM11 = 0x0156;
|
|
|
49 |
ADC12MEM12 = 0x0158;
|
|
|
50 |
ADC12MEM13 = 0x015A;
|
|
|
51 |
ADC12MEM14 = 0x015C;
|
|
|
52 |
ADC12MEM15 = 0x015E;
|
|
|
53 |
ADC12MCTL0 = 0x0080;
|
|
|
54 |
ADC12MCTL1 = 0x0081;
|
|
|
55 |
ADC12MCTL2 = 0x0082;
|
|
|
56 |
ADC12MCTL3 = 0x0083;
|
|
|
57 |
ADC12MCTL4 = 0x0084;
|
|
|
58 |
ADC12MCTL5 = 0x0085;
|
|
|
59 |
ADC12MCTL6 = 0x0086;
|
|
|
60 |
ADC12MCTL7 = 0x0087;
|
|
|
61 |
ADC12MCTL8 = 0x0088;
|
|
|
62 |
ADC12MCTL9 = 0x0089;
|
|
|
63 |
ADC12MCTL10 = 0x008A;
|
|
|
64 |
ADC12MCTL11 = 0x008B;
|
|
|
65 |
ADC12MCTL12 = 0x008C;
|
|
|
66 |
ADC12MCTL13 = 0x008D;
|
|
|
67 |
ADC12MCTL14 = 0x008E;
|
|
|
68 |
ADC12MCTL15 = 0x008F;
|
|
|
69 |
/************************************************************
|
|
|
70 |
* BASIC TIMER with Real Time Clock
|
|
|
71 |
************************************************************/
|
|
|
72 |
BTCTL = 0x0040;
|
|
|
73 |
RTCCTL = 0x0041;
|
|
|
74 |
RTCNT1 = 0x0042;
|
|
|
75 |
RTCNT2 = 0x0043;
|
|
|
76 |
RTCNT3 = 0x0044;
|
|
|
77 |
RTCNT4 = 0x0045;
|
|
|
78 |
BTCNT1 = 0x0046;
|
|
|
79 |
BTCNT2 = 0x0047;
|
|
|
80 |
RTCDAY = 0x004C;
|
|
|
81 |
RTCMON = 0x004D;
|
|
|
82 |
RTCYEARL = 0x004E;
|
|
|
83 |
RTCYEARH = 0x004F;
|
|
|
84 |
RTCTL = 0x0040;
|
|
|
85 |
RTCTIM0 = 0x0042;
|
|
|
86 |
RTCTIM1 = 0x0044;
|
|
|
87 |
BTCNT12 = 0x0046;
|
|
|
88 |
RTCDATE = 0x004C;
|
|
|
89 |
RTCYEAR = 0x004E;
|
|
|
90 |
/************************************************************
|
|
|
91 |
* Comparator A
|
|
|
92 |
************************************************************/
|
|
|
93 |
CACTL1 = 0x0059;
|
|
|
94 |
CACTL2 = 0x005A;
|
|
|
95 |
CAPD = 0x005B;
|
|
|
96 |
/************************************************************
|
|
|
97 |
* DAC12
|
|
|
98 |
************************************************************/
|
|
|
99 |
DAC12_0CTL = 0x01C0;
|
|
|
100 |
DAC12_1CTL = 0x01C2;
|
|
|
101 |
DAC12_0DAT = 0x01C8;
|
|
|
102 |
DAC12_1DAT = 0x01CA;
|
|
|
103 |
/************************************************************
|
|
|
104 |
* DMA_X
|
|
|
105 |
************************************************************/
|
|
|
106 |
DMACTL0 = 0x0122;
|
|
|
107 |
DMACTL1 = 0x0124;
|
|
|
108 |
DMAIV = 0x0126;
|
|
|
109 |
DMA0CTL = 0x01D0;
|
|
|
110 |
DMA1CTL = 0x01DC;
|
|
|
111 |
DMA2CTL = 0x01E8;
|
|
|
112 |
DMA0SA = 0x01D2;
|
|
|
113 |
DMA0SAL = 0x01D2;
|
|
|
114 |
DMA0DA = 0x01D6;
|
|
|
115 |
DMA0DAL = 0x01D6;
|
|
|
116 |
DMA0SZ = 0x01DA;
|
|
|
117 |
DMA1SA = 0x01DE;
|
|
|
118 |
DMA1SAL = 0x01DE;
|
|
|
119 |
DMA1DA = 0x01E2;
|
|
|
120 |
DMA1DAL = 0x01E2;
|
|
|
121 |
DMA1SZ = 0x01E6;
|
|
|
122 |
DMA2SA = 0x01EA;
|
|
|
123 |
DMA2SAL = 0x01EA;
|
|
|
124 |
DMA2DA = 0x01EE;
|
|
|
125 |
DMA2DAL = 0x01EE;
|
|
|
126 |
DMA2SZ = 0x01F2;
|
|
|
127 |
/*************************************************************
|
|
|
128 |
* Flash Memory
|
|
|
129 |
*************************************************************/
|
|
|
130 |
FCTL1 = 0x0128;
|
|
|
131 |
FCTL2 = 0x012A;
|
|
|
132 |
FCTL3 = 0x012C;
|
|
|
133 |
/************************************************************
|
|
|
134 |
* SYSTEM CLOCK, FLL+
|
|
|
135 |
************************************************************/
|
|
|
136 |
SCFI0 = 0x0050;
|
|
|
137 |
SCFI1 = 0x0051;
|
|
|
138 |
SCFQCTL = 0x0052;
|
|
|
139 |
FLL_CTL0 = 0x0053;
|
|
|
140 |
FLL_CTL1 = 0x0054;
|
|
|
141 |
/************************************************************
|
|
|
142 |
* LCD_A
|
|
|
143 |
************************************************************/
|
|
|
144 |
LCDACTL = 0x0090;
|
|
|
145 |
LCDAPCTL0 = 0x00AC;
|
|
|
146 |
LCDAPCTL1 = 0x00AD;
|
|
|
147 |
LCDAVCTL0 = 0x00AE;
|
|
|
148 |
LCDAVCTL1 = 0x00AF;
|
|
|
149 |
LCDM1 = 0x0091;
|
|
|
150 |
LCDM2 = 0x0092;
|
|
|
151 |
LCDM3 = 0x0093;
|
|
|
152 |
LCDM4 = 0x0094;
|
|
|
153 |
LCDM5 = 0x0095;
|
|
|
154 |
LCDM6 = 0x0096;
|
|
|
155 |
LCDM7 = 0x0097;
|
|
|
156 |
LCDM8 = 0x0098;
|
|
|
157 |
LCDM9 = 0x0099;
|
|
|
158 |
LCDM10 = 0x009A;
|
|
|
159 |
LCDM11 = 0x009B;
|
|
|
160 |
LCDM12 = 0x009C;
|
|
|
161 |
LCDM13 = 0x009D;
|
|
|
162 |
LCDM14 = 0x009E;
|
|
|
163 |
LCDM15 = 0x009F;
|
|
|
164 |
LCDM16 = 0x00A0;
|
|
|
165 |
LCDM17 = 0x00A1;
|
|
|
166 |
LCDM18 = 0x00A2;
|
|
|
167 |
LCDM19 = 0x00A3;
|
|
|
168 |
LCDM20 = 0x00A4;
|
|
|
169 |
/************************************************************
|
|
|
170 |
* HARDWARE MULTIPLIER
|
|
|
171 |
************************************************************/
|
|
|
172 |
MPY = 0x0130;
|
|
|
173 |
MPYS = 0x0132;
|
|
|
174 |
MAC = 0x0134;
|
|
|
175 |
MACS = 0x0136;
|
|
|
176 |
OP2 = 0x0138;
|
|
|
177 |
RESLO = 0x013A;
|
|
|
178 |
RESHI = 0x013C;
|
|
|
179 |
SUMEXT = 0x013E;
|
|
|
180 |
/************************************************************
|
|
|
181 |
* Operational Amplifier
|
|
|
182 |
************************************************************/
|
|
|
183 |
OA0CTL0 = 0x00C0;
|
|
|
184 |
OA0CTL1 = 0x00C1;
|
|
|
185 |
OA1CTL0 = 0x00C2;
|
|
|
186 |
OA1CTL1 = 0x00C3;
|
|
|
187 |
OA2CTL0 = 0x00C4;
|
|
|
188 |
OA2CTL1 = 0x00C5;
|
|
|
189 |
/************************************************************
|
|
|
190 |
* DIGITAL I/O Port1/2
|
|
|
191 |
************************************************************/
|
|
|
192 |
P1IN = 0x0020;
|
|
|
193 |
P1OUT = 0x0021;
|
|
|
194 |
P1DIR = 0x0022;
|
|
|
195 |
P1IFG = 0x0023;
|
|
|
196 |
P1IES = 0x0024;
|
|
|
197 |
P1IE = 0x0025;
|
|
|
198 |
P1SEL = 0x0026;
|
|
|
199 |
P2IN = 0x0028;
|
|
|
200 |
P2OUT = 0x0029;
|
|
|
201 |
P2DIR = 0x002A;
|
|
|
202 |
P2IFG = 0x002B;
|
|
|
203 |
P2IES = 0x002C;
|
|
|
204 |
P2IE = 0x002D;
|
|
|
205 |
P2SEL = 0x002E;
|
|
|
206 |
/************************************************************
|
|
|
207 |
* DIGITAL I/O Port3/4
|
|
|
208 |
************************************************************/
|
|
|
209 |
P3IN = 0x0018;
|
|
|
210 |
P3OUT = 0x0019;
|
|
|
211 |
P3DIR = 0x001A;
|
|
|
212 |
P3SEL = 0x001B;
|
|
|
213 |
P4IN = 0x001C;
|
|
|
214 |
P4OUT = 0x001D;
|
|
|
215 |
P4DIR = 0x001E;
|
|
|
216 |
P4SEL = 0x001F;
|
|
|
217 |
/************************************************************
|
|
|
218 |
* DIGITAL I/O Port5/6
|
|
|
219 |
************************************************************/
|
|
|
220 |
P5IN = 0x0030;
|
|
|
221 |
P5OUT = 0x0031;
|
|
|
222 |
P5DIR = 0x0032;
|
|
|
223 |
P5SEL = 0x0033;
|
|
|
224 |
P6IN = 0x0034;
|
|
|
225 |
P6OUT = 0x0035;
|
|
|
226 |
P6DIR = 0x0036;
|
|
|
227 |
P6SEL = 0x0037;
|
|
|
228 |
/************************************************************
|
|
|
229 |
* DIGITAL I/O Port7/8
|
|
|
230 |
************************************************************/
|
|
|
231 |
P7IN = 0x0038;
|
|
|
232 |
P7OUT = 0x003A;
|
|
|
233 |
P7DIR = 0x003C;
|
|
|
234 |
P7SEL = 0x003E;
|
|
|
235 |
P8IN = 0x0039;
|
|
|
236 |
P8OUT = 0x003B;
|
|
|
237 |
P8DIR = 0x003D;
|
|
|
238 |
P8SEL = 0x003F;
|
|
|
239 |
PAIN = 0x0038;
|
|
|
240 |
PAOUT = 0x003A;
|
|
|
241 |
PADIR = 0x003C;
|
|
|
242 |
PASEL = 0x003E;
|
|
|
243 |
/************************************************************
|
|
|
244 |
* DIGITAL I/O Port9/10
|
|
|
245 |
************************************************************/
|
|
|
246 |
P9IN = 0x0008;
|
|
|
247 |
P9OUT = 0x000A;
|
|
|
248 |
P9DIR = 0x000C;
|
|
|
249 |
P9SEL = 0x000E;
|
|
|
250 |
P10IN = 0x0009;
|
|
|
251 |
P10OUT = 0x000B;
|
|
|
252 |
P10DIR = 0x000D;
|
|
|
253 |
P10SEL = 0x000F;
|
|
|
254 |
PBIN = 0x0008;
|
|
|
255 |
PBOUT = 0x000A;
|
|
|
256 |
PBDIR = 0x000C;
|
|
|
257 |
PBSEL = 0x000E;
|
|
|
258 |
/************************************************************
|
|
|
259 |
* Brown-Out, Supply Voltage Supervision (SVS)
|
|
|
260 |
************************************************************/
|
|
|
261 |
SVSCTL = 0x0056;
|
|
|
262 |
/************************************************************
|
|
|
263 |
* Timer A3
|
|
|
264 |
************************************************************/
|
|
|
265 |
TAIV = 0x012E;
|
|
|
266 |
TACTL = 0x0160;
|
|
|
267 |
TACCTL0 = 0x0162;
|
|
|
268 |
TACCTL1 = 0x0164;
|
|
|
269 |
TACCTL2 = 0x0166;
|
|
|
270 |
TAR = 0x0170;
|
|
|
271 |
TACCR0 = 0x0172;
|
|
|
272 |
TACCR1 = 0x0174;
|
|
|
273 |
TACCR2 = 0x0176;
|
|
|
274 |
/************************************************************
|
|
|
275 |
* Timer B7
|
|
|
276 |
************************************************************/
|
|
|
277 |
TBIV = 0x011E;
|
|
|
278 |
TBCTL = 0x0180;
|
|
|
279 |
TBCCTL0 = 0x0182;
|
|
|
280 |
TBCCTL1 = 0x0184;
|
|
|
281 |
TBCCTL2 = 0x0186;
|
|
|
282 |
TBCCTL3 = 0x0188;
|
|
|
283 |
TBCCTL4 = 0x018A;
|
|
|
284 |
TBCCTL5 = 0x018C;
|
|
|
285 |
TBCCTL6 = 0x018E;
|
|
|
286 |
TBR = 0x0190;
|
|
|
287 |
TBCCR0 = 0x0192;
|
|
|
288 |
TBCCR1 = 0x0194;
|
|
|
289 |
TBCCR2 = 0x0196;
|
|
|
290 |
TBCCR3 = 0x0198;
|
|
|
291 |
TBCCR4 = 0x019A;
|
|
|
292 |
TBCCR5 = 0x019C;
|
|
|
293 |
TBCCR6 = 0x019E;
|
|
|
294 |
/************************************************************
|
|
|
295 |
* USCI
|
|
|
296 |
************************************************************/
|
|
|
297 |
UCA0CTL0 = 0x0060;
|
|
|
298 |
UCA0CTL1 = 0x0061;
|
|
|
299 |
UCA0BR0 = 0x0062;
|
|
|
300 |
UCA0BR1 = 0x0063;
|
|
|
301 |
UCA0MCTL = 0x0064;
|
|
|
302 |
UCA0STAT = 0x0065;
|
|
|
303 |
UCA0RXBUF = 0x0066;
|
|
|
304 |
UCA0TXBUF = 0x0067;
|
|
|
305 |
UCA0ABCTL = 0x005D;
|
|
|
306 |
UCA0IRTCTL = 0x005E;
|
|
|
307 |
UCA0IRRCTL = 0x005F;
|
|
|
308 |
UCB0CTL0 = 0x0068;
|
|
|
309 |
UCB0CTL1 = 0x0069;
|
|
|
310 |
UCB0BR0 = 0x006A;
|
|
|
311 |
UCB0BR1 = 0x006B;
|
|
|
312 |
UCB0I2CIE = 0x006C;
|
|
|
313 |
UCB0STAT = 0x006D;
|
|
|
314 |
UCB0RXBUF = 0x006E;
|
|
|
315 |
UCB0TXBUF = 0x006F;
|
|
|
316 |
UCB0I2COA = 0x0118;
|
|
|
317 |
UCB0I2CSA = 0x011A;
|
|
|
318 |
/************************************************************
|
|
|
319 |
* USART
|
|
|
320 |
************************************************************/
|
|
|
321 |
/************************************************************
|
|
|
322 |
* USART 1
|
|
|
323 |
************************************************************/
|
|
|
324 |
U1CTL = 0x0078;
|
|
|
325 |
U1TCTL = 0x0079;
|
|
|
326 |
U1RCTL = 0x007A;
|
|
|
327 |
U1MCTL = 0x007B;
|
|
|
328 |
U1BR0 = 0x007C;
|
|
|
329 |
U1BR1 = 0x007D;
|
|
|
330 |
U1RXBUF = 0x007E;
|
|
|
331 |
U1TXBUF = 0x007F;
|
|
|
332 |
/************************************************************
|
|
|
333 |
* WATCHDOG TIMER
|
|
|
334 |
************************************************************/
|
|
|
335 |
WDTCTL = 0x0120;
|
|
|
336 |
/************************************************************
|
|
|
337 |
* Interrupt Vectors (offset from 0xFFC0)
|
|
|
338 |
************************************************************/
|
|
|
339 |
/************************************************************
|
|
|
340 |
* End of Modules
|
|
|
341 |
************************************************************/
|