| 2850 |
dpurdie |
1 |
/******************************************************************************/
|
|
|
2 |
/* msp430c111.cmd */
|
|
|
3 |
/* - Linker Command File for defintions in the header file */
|
|
|
4 |
/* Please do not change ! */
|
|
|
5 |
/* */
|
|
|
6 |
/******************************************************************************/
|
|
|
7 |
|
|
|
8 |
|
|
|
9 |
/************************************************************
|
|
|
10 |
* STANDARD BITS
|
|
|
11 |
************************************************************/
|
|
|
12 |
/************************************************************
|
|
|
13 |
* STATUS REGISTER BITS
|
|
|
14 |
************************************************************/
|
|
|
15 |
/************************************************************
|
|
|
16 |
* PERIPHERAL FILE MAP
|
|
|
17 |
************************************************************/
|
|
|
18 |
/************************************************************
|
|
|
19 |
* SPECIAL FUNCTION REGISTER ADDRESSES + CONTROL BITS
|
|
|
20 |
************************************************************/
|
|
|
21 |
IE1 = 0x0000;
|
|
|
22 |
IFG1 = 0x0002;
|
|
|
23 |
/************************************************************
|
|
|
24 |
* WATCHDOG TIMER
|
|
|
25 |
************************************************************/
|
|
|
26 |
WDTCTL = 0x0120;
|
|
|
27 |
/************************************************************
|
|
|
28 |
* DIGITAL I/O Port1/2
|
|
|
29 |
************************************************************/
|
|
|
30 |
P1IN = 0x0020;
|
|
|
31 |
P1OUT = 0x0021;
|
|
|
32 |
P1DIR = 0x0022;
|
|
|
33 |
P1IFG = 0x0023;
|
|
|
34 |
P1IES = 0x0024;
|
|
|
35 |
P1IE = 0x0025;
|
|
|
36 |
P1SEL = 0x0026;
|
|
|
37 |
P2IN = 0x0028;
|
|
|
38 |
P2OUT = 0x0029;
|
|
|
39 |
P2DIR = 0x002A;
|
|
|
40 |
P2IFG = 0x002B;
|
|
|
41 |
P2IES = 0x002C;
|
|
|
42 |
P2IE = 0x002D;
|
|
|
43 |
P2SEL = 0x002E;
|
|
|
44 |
/************************************************************
|
|
|
45 |
* Timer A3
|
|
|
46 |
************************************************************/
|
|
|
47 |
TAIV = 0x012E;
|
|
|
48 |
TACTL = 0x0160;
|
|
|
49 |
TACCTL0 = 0x0162;
|
|
|
50 |
TACCTL1 = 0x0164;
|
|
|
51 |
TACCTL2 = 0x0166;
|
|
|
52 |
TAR = 0x0170;
|
|
|
53 |
TACCR0 = 0x0172;
|
|
|
54 |
TACCR1 = 0x0174;
|
|
|
55 |
TACCR2 = 0x0176;
|
|
|
56 |
/************************************************************
|
|
|
57 |
* Basic Clock Module
|
|
|
58 |
************************************************************/
|
|
|
59 |
DCOCTL = 0x0056;
|
|
|
60 |
BCSCTL1 = 0x0057;
|
|
|
61 |
BCSCTL2 = 0x0058;
|
|
|
62 |
/*************************************************************
|
|
|
63 |
* Flash Memory
|
|
|
64 |
*************************************************************/
|
|
|
65 |
FCTL1 = 0x0128;
|
|
|
66 |
FCTL2 = 0x012A;
|
|
|
67 |
FCTL3 = 0x012C;
|
|
|
68 |
/************************************************************
|
|
|
69 |
* EPROM CONTROL
|
|
|
70 |
************************************************************/
|
|
|
71 |
EPCTL = 0x0054;
|
|
|
72 |
/************************************************************
|
|
|
73 |
* Interrupt Vectors (offset from 0xFFE0)
|
|
|
74 |
************************************************************/
|
|
|
75 |
/************************************************************
|
|
|
76 |
* End of Modules
|
|
|
77 |
************************************************************/
|