Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/******************************************************************************/
2
/* Legacy Header File                                                         */
3
/* Not recommended for use in new projects.                                   */
4
/* Please use the msp430.h file or the device specific header file            */
5
/******************************************************************************/
6
 
7
/********************************************************************
8
*
9
* Standard register and bit definitions for the Texas Instruments
10
* MSP430 microcontroller.
11
*
12
* This file supports assembler and C development for
13
* CC430x513x devices.
14
*
15
* Texas Instruments, Version 1.6
16
*
17
* Rev. 1.0, First Release
18
* Rev. 1.1, added TLV definitions
19
* Rev. 1.2, added some more DMA Trigger definitions
20
* Rev. 1.3, changed RTC_A_VECTOR to RTC_VECTOR
21
* Rev. 1.4, clean up of Flash section
22
* Rev. 1.5, Changed access type of DMAxSZ registers to word only
23
* Rev. 1.6  Changed access type of TimerA/B registers to word only
24
*
25
********************************************************************/
26
 
27
#ifndef __cc430x513x
28
#define __cc430x513x
29
 
30
#ifdef __cplusplus
31
extern "C" {
32
#endif
33
 
34
 
35
/*----------------------------------------------------------------------------*/
36
/* PERIPHERAL FILE MAP                                                        */
37
/*----------------------------------------------------------------------------*/
38
 
39
/* External references resolved by a device-specific linker command file */
40
#define SFR_8BIT(address)   extern volatile unsigned char address
41
#define SFR_16BIT(address)  extern volatile unsigned int address
42
//#define SFR_20BIT(address)  extern volatile unsigned int address
43
typedef void (* __SFR_FARPTR)();
44
#define SFR_20BIT(address) extern __SFR_FARPTR address
45
#define SFR_32BIT(address)  extern volatile unsigned long address
46
 
47
 
48
 
49
/************************************************************
50
* STANDARD BITS
51
************************************************************/
52
 
53
#define BIT0                   (0x0001)
54
#define BIT1                   (0x0002)
55
#define BIT2                   (0x0004)
56
#define BIT3                   (0x0008)
57
#define BIT4                   (0x0010)
58
#define BIT5                   (0x0020)
59
#define BIT6                   (0x0040)
60
#define BIT7                   (0x0080)
61
#define BIT8                   (0x0100)
62
#define BIT9                   (0x0200)
63
#define BITA                   (0x0400)
64
#define BITB                   (0x0800)
65
#define BITC                   (0x1000)
66
#define BITD                   (0x2000)
67
#define BITE                   (0x4000)
68
#define BITF                   (0x8000)
69
 
70
/************************************************************
71
* STATUS REGISTER BITS
72
************************************************************/
73
 
74
#define C                      (0x0001)
75
#define Z                      (0x0002)
76
#define N                      (0x0004)
77
#define V                      (0x0100)
78
#define GIE                    (0x0008)
79
#define CPUOFF                 (0x0010)
80
#define OSCOFF                 (0x0020)
81
#define SCG0                   (0x0040)
82
#define SCG1                   (0x0080)
83
 
84
/* Low Power Modes coded with Bits 4-7 in SR */
85
 
86
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
87
#define LPM0                   (CPUOFF)
88
#define LPM1                   (SCG0+CPUOFF)
89
#define LPM2                   (SCG1+CPUOFF)
90
#define LPM3                   (SCG1+SCG0+CPUOFF)
91
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
92
/* End #defines for assembler */
93
 
94
#else /* Begin #defines for C */
95
#define LPM0_bits              (CPUOFF)
96
#define LPM1_bits              (SCG0+CPUOFF)
97
#define LPM2_bits              (SCG1+CPUOFF)
98
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
99
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
100
 
101
#include "in430.h"
102
 
103
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
104
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
105
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
106
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
107
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
108
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
109
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
110
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
111
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
112
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
113
#endif /* End #defines for C */
114
 
115
/************************************************************
116
* CPU
117
************************************************************/
118
#define __MSP430_HAS_MSP430XV2_CPU__                /* Definition to show that it has MSP430XV2 CPU */
119
 
120
/************************************************************
121
* PERIPHERAL FILE MAP
122
************************************************************/
123
 
124
/************************************************************
125
* ADC12 PLUS
126
************************************************************/
127
#define __MSP430_HAS_ADC12_PLUS__                /* Definition to show that Module is available */
128
#define __MSP430_BASEADDRESS_ADC12_PLUS__ 0x0700
129
 
130
SFR_16BIT(ADC12CTL0);                         /* ADC12+ Control 0 */
131
SFR_8BIT(ADC12CTL0_L);                        /* ADC12+ Control 0 */
132
SFR_8BIT(ADC12CTL0_H);                        /* ADC12+ Control 0 */
133
SFR_16BIT(ADC12CTL1);                         /* ADC12+ Control 1 */
134
SFR_8BIT(ADC12CTL1_L);                        /* ADC12+ Control 1 */
135
SFR_8BIT(ADC12CTL1_H);                        /* ADC12+ Control 1 */
136
SFR_16BIT(ADC12CTL2);                         /* ADC12+ Control 2 */
137
SFR_8BIT(ADC12CTL2_L);                        /* ADC12+ Control 2 */
138
SFR_8BIT(ADC12CTL2_H);                        /* ADC12+ Control 2 */
139
SFR_16BIT(ADC12IFG);                          /* ADC12+ Interrupt Flag */
140
SFR_8BIT(ADC12IFG_L);                         /* ADC12+ Interrupt Flag */
141
SFR_8BIT(ADC12IFG_H);                         /* ADC12+ Interrupt Flag */
142
SFR_16BIT(ADC12IE);                           /* ADC12+ Interrupt Enable */
143
SFR_8BIT(ADC12IE_L);                          /* ADC12+ Interrupt Enable */
144
SFR_8BIT(ADC12IE_H);                          /* ADC12+ Interrupt Enable */
145
SFR_16BIT(ADC12IV);                           /* ADC12+ Interrupt Vector Word */
146
SFR_8BIT(ADC12IV_L);                          /* ADC12+ Interrupt Vector Word */
147
SFR_8BIT(ADC12IV_H);                          /* ADC12+ Interrupt Vector Word */
148
 
149
SFR_16BIT(ADC12MEM0);                         /* ADC12 Conversion Memory 0 */
150
SFR_8BIT(ADC12MEM0_L);                        /* ADC12 Conversion Memory 0 */
151
SFR_8BIT(ADC12MEM0_H);                        /* ADC12 Conversion Memory 0 */
152
SFR_16BIT(ADC12MEM1);                         /* ADC12 Conversion Memory 1 */
153
SFR_8BIT(ADC12MEM1_L);                        /* ADC12 Conversion Memory 1 */
154
SFR_8BIT(ADC12MEM1_H);                        /* ADC12 Conversion Memory 1 */
155
SFR_16BIT(ADC12MEM2);                         /* ADC12 Conversion Memory 2 */
156
SFR_8BIT(ADC12MEM2_L);                        /* ADC12 Conversion Memory 2 */
157
SFR_8BIT(ADC12MEM2_H);                        /* ADC12 Conversion Memory 2 */
158
SFR_16BIT(ADC12MEM3);                         /* ADC12 Conversion Memory 3 */
159
SFR_8BIT(ADC12MEM3_L);                        /* ADC12 Conversion Memory 3 */
160
SFR_8BIT(ADC12MEM3_H);                        /* ADC12 Conversion Memory 3 */
161
SFR_16BIT(ADC12MEM4);                         /* ADC12 Conversion Memory 4 */
162
SFR_8BIT(ADC12MEM4_L);                        /* ADC12 Conversion Memory 4 */
163
SFR_8BIT(ADC12MEM4_H);                        /* ADC12 Conversion Memory 4 */
164
SFR_16BIT(ADC12MEM5);                         /* ADC12 Conversion Memory 5 */
165
SFR_8BIT(ADC12MEM5_L);                        /* ADC12 Conversion Memory 5 */
166
SFR_8BIT(ADC12MEM5_H);                        /* ADC12 Conversion Memory 5 */
167
SFR_16BIT(ADC12MEM6);                         /* ADC12 Conversion Memory 6 */
168
SFR_8BIT(ADC12MEM6_L);                        /* ADC12 Conversion Memory 6 */
169
SFR_8BIT(ADC12MEM6_H);                        /* ADC12 Conversion Memory 6 */
170
SFR_16BIT(ADC12MEM7);                         /* ADC12 Conversion Memory 7 */
171
SFR_8BIT(ADC12MEM7_L);                        /* ADC12 Conversion Memory 7 */
172
SFR_8BIT(ADC12MEM7_H);                        /* ADC12 Conversion Memory 7 */
173
SFR_16BIT(ADC12MEM8);                         /* ADC12 Conversion Memory 8 */
174
SFR_8BIT(ADC12MEM8_L);                        /* ADC12 Conversion Memory 8 */
175
SFR_8BIT(ADC12MEM8_H);                        /* ADC12 Conversion Memory 8 */
176
SFR_16BIT(ADC12MEM9);                         /* ADC12 Conversion Memory 9 */
177
SFR_8BIT(ADC12MEM9_L);                        /* ADC12 Conversion Memory 9 */
178
SFR_8BIT(ADC12MEM9_H);                        /* ADC12 Conversion Memory 9 */
179
SFR_16BIT(ADC12MEM10);                        /* ADC12 Conversion Memory 10 */
180
SFR_8BIT(ADC12MEM10_L);                       /* ADC12 Conversion Memory 10 */
181
SFR_8BIT(ADC12MEM10_H);                       /* ADC12 Conversion Memory 10 */
182
SFR_16BIT(ADC12MEM11);                        /* ADC12 Conversion Memory 11 */
183
SFR_8BIT(ADC12MEM11_L);                       /* ADC12 Conversion Memory 11 */
184
SFR_8BIT(ADC12MEM11_H);                       /* ADC12 Conversion Memory 11 */
185
SFR_16BIT(ADC12MEM12);                        /* ADC12 Conversion Memory 12 */
186
SFR_8BIT(ADC12MEM12_L);                       /* ADC12 Conversion Memory 12 */
187
SFR_8BIT(ADC12MEM12_H);                       /* ADC12 Conversion Memory 12 */
188
SFR_16BIT(ADC12MEM13);                        /* ADC12 Conversion Memory 13 */
189
SFR_8BIT(ADC12MEM13_L);                       /* ADC12 Conversion Memory 13 */
190
SFR_8BIT(ADC12MEM13_H);                       /* ADC12 Conversion Memory 13 */
191
SFR_16BIT(ADC12MEM14);                        /* ADC12 Conversion Memory 14 */
192
SFR_8BIT(ADC12MEM14_L);                       /* ADC12 Conversion Memory 14 */
193
SFR_8BIT(ADC12MEM14_H);                       /* ADC12 Conversion Memory 14 */
194
SFR_16BIT(ADC12MEM15);                        /* ADC12 Conversion Memory 15 */
195
SFR_8BIT(ADC12MEM15_L);                       /* ADC12 Conversion Memory 15 */
196
SFR_8BIT(ADC12MEM15_H);                       /* ADC12 Conversion Memory 15 */
197
#define ADC12MEM_              ADC12MEM       /* ADC12 Conversion Memory */
198
#ifdef __ASM_HEADER__
199
#define ADC12MEM               ADC12MEM0      /* ADC12 Conversion Memory (for assembler) */
200
#else
201
#define ADC12MEM               ((int*)        &ADC12MEM0) /* ADC12 Conversion Memory (for C) */
202
#endif
203
 
204
SFR_8BIT(ADC12MCTL0);                         /* ADC12 Memory Control 0 */
205
SFR_8BIT(ADC12MCTL1);                         /* ADC12 Memory Control 1 */
206
SFR_8BIT(ADC12MCTL2);                         /* ADC12 Memory Control 2 */
207
SFR_8BIT(ADC12MCTL3);                         /* ADC12 Memory Control 3 */
208
SFR_8BIT(ADC12MCTL4);                         /* ADC12 Memory Control 4 */
209
SFR_8BIT(ADC12MCTL5);                         /* ADC12 Memory Control 5 */
210
SFR_8BIT(ADC12MCTL6);                         /* ADC12 Memory Control 6 */
211
SFR_8BIT(ADC12MCTL7);                         /* ADC12 Memory Control 7 */
212
SFR_8BIT(ADC12MCTL8);                         /* ADC12 Memory Control 8 */
213
SFR_8BIT(ADC12MCTL9);                         /* ADC12 Memory Control 9 */
214
SFR_8BIT(ADC12MCTL10);                        /* ADC12 Memory Control 10 */
215
SFR_8BIT(ADC12MCTL11);                        /* ADC12 Memory Control 11 */
216
SFR_8BIT(ADC12MCTL12);                        /* ADC12 Memory Control 12 */
217
SFR_8BIT(ADC12MCTL13);                        /* ADC12 Memory Control 13 */
218
SFR_8BIT(ADC12MCTL14);                        /* ADC12 Memory Control 14 */
219
SFR_8BIT(ADC12MCTL15);                        /* ADC12 Memory Control 15 */
220
#define ADC12MCTL_             ADC12MCTL      /* ADC12 Memory Control */
221
#ifdef __ASM_HEADER__
222
#define ADC12MCTL              ADC12MCTL0     /* ADC12 Memory Control (for assembler) */
223
#else
224
#define ADC12MCTL              ((char*)       &ADC12MCTL0) /* ADC12 Memory Control (for C) */
225
#endif
226
 
227
/* ADC12CTL0 Control Bits */
228
#define ADC12SC                (0x0001)       /* ADC12 Start Conversion */
229
#define ADC12ENC               (0x0002)       /* ADC12 Enable Conversion */
230
#define ADC12TOVIE             (0x0004)       /* ADC12 Timer Overflow interrupt enable */
231
#define ADC12OVIE              (0x0008)       /* ADC12 Overflow interrupt enable */
232
#define ADC12ON                (0x0010)       /* ADC12 On/enable */
233
#define ADC12REFON             (0x0020)       /* ADC12 Reference on */
234
#define ADC12REF2_5V           (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
235
#define ADC12MSC               (0x0080)       /* ADC12 Multiple SampleConversion */
236
#define ADC12SHT00             (0x0100)       /* ADC12 Sample Hold 0 Select Bit: 0 */
237
#define ADC12SHT01             (0x0200)       /* ADC12 Sample Hold 0 Select Bit: 1 */
238
#define ADC12SHT02             (0x0400)       /* ADC12 Sample Hold 0 Select Bit: 2 */
239
#define ADC12SHT03             (0x0800)       /* ADC12 Sample Hold 0 Select Bit: 3 */
240
#define ADC12SHT10             (0x1000)       /* ADC12 Sample Hold 1 Select Bit: 0 */
241
#define ADC12SHT11             (0x2000)       /* ADC12 Sample Hold 1 Select Bit: 1 */
242
#define ADC12SHT12             (0x4000)       /* ADC12 Sample Hold 1 Select Bit: 2 */
243
#define ADC12SHT13             (0x8000)       /* ADC12 Sample Hold 1 Select Bit: 3 */
244
 
245
/* ADC12CTL0 Control Bits */
246
#define ADC12SC_L              (0x0001)       /* ADC12 Start Conversion */
247
#define ADC12ENC_L             (0x0002)       /* ADC12 Enable Conversion */
248
#define ADC12TOVIE_L           (0x0004)       /* ADC12 Timer Overflow interrupt enable */
249
#define ADC12OVIE_L            (0x0008)       /* ADC12 Overflow interrupt enable */
250
#define ADC12ON_L              (0x0010)       /* ADC12 On/enable */
251
#define ADC12REFON_L           (0x0020)       /* ADC12 Reference on */
252
#define ADC12REF2_5V_L         (0x0040)       /* ADC12 Ref 0:1.5V / 1:2.5V */
253
#define ADC12MSC_L             (0x0080)       /* ADC12 Multiple SampleConversion */
254
 
255
/* ADC12CTL0 Control Bits */
256
#define ADC12SHT00_H           (0x0001)       /* ADC12 Sample Hold 0 Select Bit: 0 */
257
#define ADC12SHT01_H           (0x0002)       /* ADC12 Sample Hold 0 Select Bit: 1 */
258
#define ADC12SHT02_H           (0x0004)       /* ADC12 Sample Hold 0 Select Bit: 2 */
259
#define ADC12SHT03_H           (0x0008)       /* ADC12 Sample Hold 0 Select Bit: 3 */
260
#define ADC12SHT10_H           (0x0010)       /* ADC12 Sample Hold 1 Select Bit: 0 */
261
#define ADC12SHT11_H           (0x0020)       /* ADC12 Sample Hold 1 Select Bit: 1 */
262
#define ADC12SHT12_H           (0x0040)       /* ADC12 Sample Hold 1 Select Bit: 2 */
263
#define ADC12SHT13_H           (0x0080)       /* ADC12 Sample Hold 1 Select Bit: 3 */
264
 
265
#define ADC12SHT0_0            (0*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 0 */
266
#define ADC12SHT0_1            (1*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 1 */
267
#define ADC12SHT0_2            (2*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 2 */
268
#define ADC12SHT0_3            (3*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 3 */
269
#define ADC12SHT0_4            (4*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 4 */
270
#define ADC12SHT0_5            (5*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 5 */
271
#define ADC12SHT0_6            (6*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 6 */
272
#define ADC12SHT0_7            (7*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 7 */
273
#define ADC12SHT0_8            (8*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 8 */
274
#define ADC12SHT0_9            (9*0x100u)     /* ADC12 Sample Hold 0 Select Bit: 9 */
275
#define ADC12SHT0_10           (10*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 10 */
276
#define ADC12SHT0_11           (11*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 11 */
277
#define ADC12SHT0_12           (12*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 12 */
278
#define ADC12SHT0_13           (13*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 13 */
279
#define ADC12SHT0_14           (14*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 14 */
280
#define ADC12SHT0_15           (15*0x100u)    /* ADC12 Sample Hold 0 Select Bit: 15 */
281
 
282
#define ADC12SHT1_0            (0*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 0 */
283
#define ADC12SHT1_1            (1*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 1 */
284
#define ADC12SHT1_2            (2*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 2 */
285
#define ADC12SHT1_3            (3*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 3 */
286
#define ADC12SHT1_4            (4*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 4 */
287
#define ADC12SHT1_5            (5*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 5 */
288
#define ADC12SHT1_6            (6*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 6 */
289
#define ADC12SHT1_7            (7*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 7 */
290
#define ADC12SHT1_8            (8*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 8 */
291
#define ADC12SHT1_9            (9*0x1000u)    /* ADC12 Sample Hold 1 Select Bit: 9 */
292
#define ADC12SHT1_10           (10*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 10 */
293
#define ADC12SHT1_11           (11*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 11 */
294
#define ADC12SHT1_12           (12*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 12 */
295
#define ADC12SHT1_13           (13*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 13 */
296
#define ADC12SHT1_14           (14*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 14 */
297
#define ADC12SHT1_15           (15*0x1000u)   /* ADC12 Sample Hold 1 Select Bit: 15 */
298
 
299
/* ADC12CTL1 Control Bits */
300
#define ADC12BUSY              (0x0001)       /* ADC12 Busy */
301
#define ADC12CONSEQ0           (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
302
#define ADC12CONSEQ1           (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
303
#define ADC12SSEL0             (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
304
#define ADC12SSEL1             (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
305
#define ADC12DIV0              (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
306
#define ADC12DIV1              (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
307
#define ADC12DIV2              (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
308
#define ADC12ISSH              (0x0100)       /* ADC12 Invert Sample Hold Signal */
309
#define ADC12SHP               (0x0200)       /* ADC12 Sample/Hold Pulse Mode */
310
#define ADC12SHS0              (0x0400)       /* ADC12 Sample/Hold Source Bit: 0 */
311
#define ADC12SHS1              (0x0800)       /* ADC12 Sample/Hold Source Bit: 1 */
312
#define ADC12CSTARTADD0        (0x1000)       /* ADC12 Conversion Start Address Bit: 0 */
313
#define ADC12CSTARTADD1        (0x2000)       /* ADC12 Conversion Start Address Bit: 1 */
314
#define ADC12CSTARTADD2        (0x4000)       /* ADC12 Conversion Start Address Bit: 2 */
315
#define ADC12CSTARTADD3        (0x8000)       /* ADC12 Conversion Start Address Bit: 3 */
316
 
317
/* ADC12CTL1 Control Bits */
318
#define ADC12BUSY_L            (0x0001)       /* ADC12 Busy */
319
#define ADC12CONSEQ0_L         (0x0002)       /* ADC12 Conversion Sequence Select Bit: 0 */
320
#define ADC12CONSEQ1_L         (0x0004)       /* ADC12 Conversion Sequence Select Bit: 1 */
321
#define ADC12SSEL0_L           (0x0008)       /* ADC12 Clock Source Select Bit: 0 */
322
#define ADC12SSEL1_L           (0x0010)       /* ADC12 Clock Source Select Bit: 1 */
323
#define ADC12DIV0_L            (0x0020)       /* ADC12 Clock Divider Select Bit: 0 */
324
#define ADC12DIV1_L            (0x0040)       /* ADC12 Clock Divider Select Bit: 1 */
325
#define ADC12DIV2_L            (0x0080)       /* ADC12 Clock Divider Select Bit: 2 */
326
 
327
/* ADC12CTL1 Control Bits */
328
#define ADC12ISSH_H            (0x0001)       /* ADC12 Invert Sample Hold Signal */
329
#define ADC12SHP_H             (0x0002)       /* ADC12 Sample/Hold Pulse Mode */
330
#define ADC12SHS0_H            (0x0004)       /* ADC12 Sample/Hold Source Bit: 0 */
331
#define ADC12SHS1_H            (0x0008)       /* ADC12 Sample/Hold Source Bit: 1 */
332
#define ADC12CSTARTADD0_H      (0x0010)       /* ADC12 Conversion Start Address Bit: 0 */
333
#define ADC12CSTARTADD1_H      (0x0020)       /* ADC12 Conversion Start Address Bit: 1 */
334
#define ADC12CSTARTADD2_H      (0x0040)       /* ADC12 Conversion Start Address Bit: 2 */
335
#define ADC12CSTARTADD3_H      (0x0080)       /* ADC12 Conversion Start Address Bit: 3 */
336
 
337
#define ADC12CONSEQ_0          (0*2u)         /* ADC12 Conversion Sequence Select: 0 */
338
#define ADC12CONSEQ_1          (1*2u)         /* ADC12 Conversion Sequence Select: 1 */
339
#define ADC12CONSEQ_2          (2*2u)         /* ADC12 Conversion Sequence Select: 2 */
340
#define ADC12CONSEQ_3          (3*2u)         /* ADC12 Conversion Sequence Select: 3 */
341
 
342
#define ADC12SSEL_0            (0*8u)         /* ADC12 Clock Source Select: 0 */
343
#define ADC12SSEL_1            (1*8u)         /* ADC12 Clock Source Select: 1 */
344
#define ADC12SSEL_2            (2*8u)         /* ADC12 Clock Source Select: 2 */
345
#define ADC12SSEL_3            (3*8u)         /* ADC12 Clock Source Select: 3 */
346
 
347
#define ADC12DIV_0             (0*0x20u)      /* ADC12 Clock Divider Select: 0 */
348
#define ADC12DIV_1             (1*0x20u)      /* ADC12 Clock Divider Select: 1 */
349
#define ADC12DIV_2             (2*0x20u)      /* ADC12 Clock Divider Select: 2 */
350
#define ADC12DIV_3             (3*0x20u)      /* ADC12 Clock Divider Select: 3 */
351
#define ADC12DIV_4             (4*0x20u)      /* ADC12 Clock Divider Select: 4 */
352
#define ADC12DIV_5             (5*0x20u)      /* ADC12 Clock Divider Select: 5 */
353
#define ADC12DIV_6             (6*0x20u)      /* ADC12 Clock Divider Select: 6 */
354
#define ADC12DIV_7             (7*0x20u)      /* ADC12 Clock Divider Select: 7 */
355
 
356
#define ADC12SHS_0             (0*0x400u)     /* ADC12 Sample/Hold Source: 0 */
357
#define ADC12SHS_1             (1*0x400u)     /* ADC12 Sample/Hold Source: 1 */
358
#define ADC12SHS_2             (2*0x400u)     /* ADC12 Sample/Hold Source: 2 */
359
#define ADC12SHS_3             (3*0x400u)     /* ADC12 Sample/Hold Source: 3 */
360
 
361
#define ADC12CSTARTADD_0       (0*0x1000u)    /* ADC12 Conversion Start Address: 0 */
362
#define ADC12CSTARTADD_1       (1*0x1000u)    /* ADC12 Conversion Start Address: 1 */
363
#define ADC12CSTARTADD_2       (2*0x1000u)    /* ADC12 Conversion Start Address: 2 */
364
#define ADC12CSTARTADD_3       (3*0x1000u)    /* ADC12 Conversion Start Address: 3 */
365
#define ADC12CSTARTADD_4       (4*0x1000u)    /* ADC12 Conversion Start Address: 4 */
366
#define ADC12CSTARTADD_5       (5*0x1000u)    /* ADC12 Conversion Start Address: 5 */
367
#define ADC12CSTARTADD_6       (6*0x1000u)    /* ADC12 Conversion Start Address: 6 */
368
#define ADC12CSTARTADD_7       (7*0x1000u)    /* ADC12 Conversion Start Address: 7 */
369
#define ADC12CSTARTADD_8       (8*0x1000u)    /* ADC12 Conversion Start Address: 8 */
370
#define ADC12CSTARTADD_9       (9*0x1000u)    /* ADC12 Conversion Start Address: 9 */
371
#define ADC12CSTARTADD_10      (10*0x1000u)   /* ADC12 Conversion Start Address: 10 */
372
#define ADC12CSTARTADD_11      (11*0x1000u)   /* ADC12 Conversion Start Address: 11 */
373
#define ADC12CSTARTADD_12      (12*0x1000u)   /* ADC12 Conversion Start Address: 12 */
374
#define ADC12CSTARTADD_13      (13*0x1000u)   /* ADC12 Conversion Start Address: 13 */
375
#define ADC12CSTARTADD_14      (14*0x1000u)   /* ADC12 Conversion Start Address: 14 */
376
#define ADC12CSTARTADD_15      (15*0x1000u)   /* ADC12 Conversion Start Address: 15 */
377
 
378
/* ADC12CTL2 Control Bits */
379
#define ADC12REFBURST          (0x0001)       /* ADC12+ Reference Burst */
380
#define ADC12REFOUT            (0x0002)       /* ADC12+ Reference Out */
381
#define ADC12SR                (0x0004)       /* ADC12+ Sampling Rate */
382
#define ADC12DF                (0x0008)       /* ADC12+ Data Format */
383
#define ADC12RES0              (0x0010)       /* ADC12+ Resolution Bit: 0 */
384
#define ADC12RES1              (0x0020)       /* ADC12+ Resolution Bit: 1 */
385
#define ADC12TCOFF             (0x0080)       /* ADC12+ Temperature Sensor Off */
386
#define ADC12PDIV              (0x0100)       /* ADC12+ predivider 0:/1   1:/4 */
387
 
388
/* ADC12CTL2 Control Bits */
389
#define ADC12REFBURST_L        (0x0001)       /* ADC12+ Reference Burst */
390
#define ADC12REFOUT_L          (0x0002)       /* ADC12+ Reference Out */
391
#define ADC12SR_L              (0x0004)       /* ADC12+ Sampling Rate */
392
#define ADC12DF_L              (0x0008)       /* ADC12+ Data Format */
393
#define ADC12RES0_L            (0x0010)       /* ADC12+ Resolution Bit: 0 */
394
#define ADC12RES1_L            (0x0020)       /* ADC12+ Resolution Bit: 1 */
395
#define ADC12TCOFF_L           (0x0080)       /* ADC12+ Temperature Sensor Off */
396
 
397
/* ADC12CTL2 Control Bits */
398
#define ADC12PDIV_H            (0x0001)       /* ADC12+ predivider 0:/1   1:/4 */
399
 
400
#define ADC12RES_0             (0x0000)       /* ADC12+ Resolution : 8 Bit */
401
#define ADC12RES_1             (0x0010)       /* ADC12+ Resolution : 10 Bit */
402
#define ADC12RES_2             (0x0020)       /* ADC12+ Resolution : 12 Bit */
403
#define ADC12RES_3             (0x0030)       /* ADC12+ Resolution : reserved */
404
 
405
/* ADC12MCTLx Control Bits */
406
#define ADC12INCH0             (0x0001)       /* ADC12 Input Channel Select Bit 0 */
407
#define ADC12INCH1             (0x0002)       /* ADC12 Input Channel Select Bit 1 */
408
#define ADC12INCH2             (0x0004)       /* ADC12 Input Channel Select Bit 2 */
409
#define ADC12INCH3             (0x0008)       /* ADC12 Input Channel Select Bit 3 */
410
#define ADC12SREF0             (0x0010)       /* ADC12 Select Reference Bit 0 */
411
#define ADC12SREF1             (0x0020)       /* ADC12 Select Reference Bit 1 */
412
#define ADC12SREF2             (0x0040)       /* ADC12 Select Reference Bit 2 */
413
#define ADC12EOS               (0x0080)       /* ADC12 End of Sequence */
414
 
415
#define ADC12INCH_0            (0x0000)       /* ADC12 Input Channel 0 */
416
#define ADC12INCH_1            (0x0001)       /* ADC12 Input Channel 1 */
417
#define ADC12INCH_2            (0x0002)       /* ADC12 Input Channel 2 */
418
#define ADC12INCH_3            (0x0003)       /* ADC12 Input Channel 3 */
419
#define ADC12INCH_4            (0x0004)       /* ADC12 Input Channel 4 */
420
#define ADC12INCH_5            (0x0005)       /* ADC12 Input Channel 5 */
421
#define ADC12INCH_6            (0x0006)       /* ADC12 Input Channel 6 */
422
#define ADC12INCH_7            (0x0007)       /* ADC12 Input Channel 7 */
423
#define ADC12INCH_8            (0x0008)       /* ADC12 Input Channel 8 */
424
#define ADC12INCH_9            (0x0009)       /* ADC12 Input Channel 9 */
425
#define ADC12INCH_10           (0x000A)       /* ADC12 Input Channel 10 */
426
#define ADC12INCH_11           (0x000B)       /* ADC12 Input Channel 11 */
427
#define ADC12INCH_12           (0x000C)       /* ADC12 Input Channel 12 */
428
#define ADC12INCH_13           (0x000D)       /* ADC12 Input Channel 13 */
429
#define ADC12INCH_14           (0x000E)       /* ADC12 Input Channel 14 */
430
#define ADC12INCH_15           (0x000F)       /* ADC12 Input Channel 15 */
431
 
432
#define ADC12SREF_0            (0*0x10u)      /* ADC12 Select Reference 0 */
433
#define ADC12SREF_1            (1*0x10u)      /* ADC12 Select Reference 1 */
434
#define ADC12SREF_2            (2*0x10u)      /* ADC12 Select Reference 2 */
435
#define ADC12SREF_3            (3*0x10u)      /* ADC12 Select Reference 3 */
436
#define ADC12SREF_4            (4*0x10u)      /* ADC12 Select Reference 4 */
437
#define ADC12SREF_5            (5*0x10u)      /* ADC12 Select Reference 5 */
438
#define ADC12SREF_6            (6*0x10u)      /* ADC12 Select Reference 6 */
439
#define ADC12SREF_7            (7*0x10u)      /* ADC12 Select Reference 7 */
440
 
441
#define ADC12IE0               (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
442
#define ADC12IE1               (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
443
#define ADC12IE2               (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
444
#define ADC12IE3               (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
445
#define ADC12IE4               (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
446
#define ADC12IE5               (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
447
#define ADC12IE6               (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
448
#define ADC12IE7               (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
449
#define ADC12IE8               (0x0100)       /* ADC12 Memory 8      Interrupt Enable */
450
#define ADC12IE9               (0x0200)       /* ADC12 Memory 9      Interrupt Enable */
451
#define ADC12IE10              (0x0400)       /* ADC12 Memory 10      Interrupt Enable */
452
#define ADC12IE11              (0x0800)       /* ADC12 Memory 11      Interrupt Enable */
453
#define ADC12IE12              (0x1000)       /* ADC12 Memory 12      Interrupt Enable */
454
#define ADC12IE13              (0x2000)       /* ADC12 Memory 13      Interrupt Enable */
455
#define ADC12IE14              (0x4000)       /* ADC12 Memory 14      Interrupt Enable */
456
#define ADC12IE15              (0x8000)       /* ADC12 Memory 15      Interrupt Enable */
457
 
458
#define ADC12IE0_L             (0x0001)       /* ADC12 Memory 0      Interrupt Enable */
459
#define ADC12IE1_L             (0x0002)       /* ADC12 Memory 1      Interrupt Enable */
460
#define ADC12IE2_L             (0x0004)       /* ADC12 Memory 2      Interrupt Enable */
461
#define ADC12IE3_L             (0x0008)       /* ADC12 Memory 3      Interrupt Enable */
462
#define ADC12IE4_L             (0x0010)       /* ADC12 Memory 4      Interrupt Enable */
463
#define ADC12IE5_L             (0x0020)       /* ADC12 Memory 5      Interrupt Enable */
464
#define ADC12IE6_L             (0x0040)       /* ADC12 Memory 6      Interrupt Enable */
465
#define ADC12IE7_L             (0x0080)       /* ADC12 Memory 7      Interrupt Enable */
466
 
467
#define ADC12IE8_H             (0x0001)       /* ADC12 Memory 8      Interrupt Enable */
468
#define ADC12IE9_H             (0x0002)       /* ADC12 Memory 9      Interrupt Enable */
469
#define ADC12IE10_H            (0x0004)       /* ADC12 Memory 10      Interrupt Enable */
470
#define ADC12IE11_H            (0x0008)       /* ADC12 Memory 11      Interrupt Enable */
471
#define ADC12IE12_H            (0x0010)       /* ADC12 Memory 12      Interrupt Enable */
472
#define ADC12IE13_H            (0x0020)       /* ADC12 Memory 13      Interrupt Enable */
473
#define ADC12IE14_H            (0x0040)       /* ADC12 Memory 14      Interrupt Enable */
474
#define ADC12IE15_H            (0x0080)       /* ADC12 Memory 15      Interrupt Enable */
475
 
476
#define ADC12IFG0              (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
477
#define ADC12IFG1              (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
478
#define ADC12IFG2              (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
479
#define ADC12IFG3              (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
480
#define ADC12IFG4              (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
481
#define ADC12IFG5              (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
482
#define ADC12IFG6              (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
483
#define ADC12IFG7              (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
484
#define ADC12IFG8              (0x0100)       /* ADC12 Memory 8      Interrupt Flag */
485
#define ADC12IFG9              (0x0200)       /* ADC12 Memory 9      Interrupt Flag */
486
#define ADC12IFG10             (0x0400)       /* ADC12 Memory 10      Interrupt Flag */
487
#define ADC12IFG11             (0x0800)       /* ADC12 Memory 11      Interrupt Flag */
488
#define ADC12IFG12             (0x1000)       /* ADC12 Memory 12      Interrupt Flag */
489
#define ADC12IFG13             (0x2000)       /* ADC12 Memory 13      Interrupt Flag */
490
#define ADC12IFG14             (0x4000)       /* ADC12 Memory 14      Interrupt Flag */
491
#define ADC12IFG15             (0x8000)       /* ADC12 Memory 15      Interrupt Flag */
492
 
493
#define ADC12IFG0_L            (0x0001)       /* ADC12 Memory 0      Interrupt Flag */
494
#define ADC12IFG1_L            (0x0002)       /* ADC12 Memory 1      Interrupt Flag */
495
#define ADC12IFG2_L            (0x0004)       /* ADC12 Memory 2      Interrupt Flag */
496
#define ADC12IFG3_L            (0x0008)       /* ADC12 Memory 3      Interrupt Flag */
497
#define ADC12IFG4_L            (0x0010)       /* ADC12 Memory 4      Interrupt Flag */
498
#define ADC12IFG5_L            (0x0020)       /* ADC12 Memory 5      Interrupt Flag */
499
#define ADC12IFG6_L            (0x0040)       /* ADC12 Memory 6      Interrupt Flag */
500
#define ADC12IFG7_L            (0x0080)       /* ADC12 Memory 7      Interrupt Flag */
501
 
502
#define ADC12IFG8_H            (0x0001)       /* ADC12 Memory 8      Interrupt Flag */
503
#define ADC12IFG9_H            (0x0002)       /* ADC12 Memory 9      Interrupt Flag */
504
#define ADC12IFG10_H           (0x0004)       /* ADC12 Memory 10      Interrupt Flag */
505
#define ADC12IFG11_H           (0x0008)       /* ADC12 Memory 11      Interrupt Flag */
506
#define ADC12IFG12_H           (0x0010)       /* ADC12 Memory 12      Interrupt Flag */
507
#define ADC12IFG13_H           (0x0020)       /* ADC12 Memory 13      Interrupt Flag */
508
#define ADC12IFG14_H           (0x0040)       /* ADC12 Memory 14      Interrupt Flag */
509
#define ADC12IFG15_H           (0x0080)       /* ADC12 Memory 15      Interrupt Flag */
510
 
511
/* ADC12IV Definitions */
512
#define ADC12IV_NONE           (0x0000)       /* No Interrupt pending */
513
#define ADC12IV_ADC12OVIFG     (0x0002)       /* ADC12OVIFG */
514
#define ADC12IV_ADC12TOVIFG    (0x0004)       /* ADC12TOVIFG */
515
#define ADC12IV_ADC12IFG0      (0x0006)       /* ADC12IFG0 */
516
#define ADC12IV_ADC12IFG1      (0x0008)       /* ADC12IFG1 */
517
#define ADC12IV_ADC12IFG2      (0x000A)       /* ADC12IFG2 */
518
#define ADC12IV_ADC12IFG3      (0x000C)       /* ADC12IFG3 */
519
#define ADC12IV_ADC12IFG4      (0x000E)       /* ADC12IFG4 */
520
#define ADC12IV_ADC12IFG5      (0x0010)       /* ADC12IFG5 */
521
#define ADC12IV_ADC12IFG6      (0x0012)       /* ADC12IFG6 */
522
#define ADC12IV_ADC12IFG7      (0x0014)       /* ADC12IFG7 */
523
#define ADC12IV_ADC12IFG8      (0x0016)       /* ADC12IFG8 */
524
#define ADC12IV_ADC12IFG9      (0x0018)       /* ADC12IFG9 */
525
#define ADC12IV_ADC12IFG10     (0x001A)       /* ADC12IFG10 */
526
#define ADC12IV_ADC12IFG11     (0x001C)       /* ADC12IFG11 */
527
#define ADC12IV_ADC12IFG12     (0x001E)       /* ADC12IFG12 */
528
#define ADC12IV_ADC12IFG13     (0x0020)       /* ADC12IFG13 */
529
#define ADC12IV_ADC12IFG14     (0x0022)       /* ADC12IFG14 */
530
#define ADC12IV_ADC12IFG15     (0x0024)       /* ADC12IFG15 */
531
 
532
/************************************************************
533
* AES Accelerator
534
************************************************************/
535
#define __MSP430_HAS_AES__                    /* Definition to show that Module is available */
536
#define __MSP430_BASEADDRESS_AES__ 0x09C0
537
 
538
SFR_16BIT(AESACTL0);                          /* AES accelerator control register 0 */
539
SFR_8BIT(AESACTL0_L);                         /* AES accelerator control register 0 */
540
SFR_8BIT(AESACTL0_H);                         /* AES accelerator control register 0 */
541
SFR_16BIT(AESASTAT);                          /* AES accelerator status register */
542
SFR_8BIT(AESASTAT_L);                         /* AES accelerator status register */
543
SFR_8BIT(AESASTAT_H);                         /* AES accelerator status register */
544
SFR_16BIT(AESAKEY);                           /* AES accelerator key register */
545
SFR_8BIT(AESAKEY_L);                          /* AES accelerator key register */
546
SFR_8BIT(AESAKEY_H);                          /* AES accelerator key register */
547
SFR_16BIT(AESADIN);                           /* AES accelerator data in register */
548
SFR_8BIT(AESADIN_L);                          /* AES accelerator data in register */
549
SFR_8BIT(AESADIN_H);                          /* AES accelerator data in register */
550
SFR_16BIT(AESADOUT);                          /* AES accelerator data out register  */
551
SFR_8BIT(AESADOUT_L);                         /* AES accelerator data out register  */
552
SFR_8BIT(AESADOUT_H);                         /* AES accelerator data out register  */
553
 
554
/* AESACTL0 Control Bits */
555
#define AESOP0                 (0x0001)       /* AES Operation Bit: 0 */
556
#define AESOP1                 (0x0002)       /* AES Operation Bit: 1 */
557
#define AESSWRST               (0x0080)       /* AES Software Reset */
558
#define AESRDYIFG              (0x0100)       /* AES ready interrupt flag */
559
#define AESERRFG               (0x0800)       /* AES Error Flag */
560
#define AESRDYIE               (0x1000)       /* AES ready interrupt enable*/
561
 
562
/* AESACTL0 Control Bits */
563
#define AESOP0_L               (0x0001)       /* AES Operation Bit: 0 */
564
#define AESOP1_L               (0x0002)       /* AES Operation Bit: 1 */
565
#define AESSWRST_L             (0x0080)       /* AES Software Reset */
566
 
567
/* AESACTL0 Control Bits */
568
#define AESRDYIFG_H            (0x0001)       /* AES ready interrupt flag */
569
#define AESERRFG_H             (0x0008)       /* AES Error Flag */
570
#define AESRDYIE_H             (0x0010)       /* AES ready interrupt enable*/
571
 
572
#define AESOP_0                (0x0000)       /* AES Operation: Encrypt */
573
#define AESOP_1                (0x0001)       /* AES Operation: Decrypt (same Key) */
574
#define AESOP_2                (0x0002)       /* AES Operation: Decrypt (frist round Key) */
575
#define AESOP_3                (0x0003)       /* AES Operation: Generate first round Key */
576
 
577
/* AESASTAT Control Bits */
578
#define AESBUSY                (0x0001)       /* AES Busy */
579
#define AESKEYWR               (0x0002)       /* AES All 16 bytes written to AESAKEY */
580
#define AESDINWR               (0x0004)       /* AES All 16 bytes written to AESADIN */
581
#define AESDOUTRD              (0x0008)       /* AES All 16 bytes read from AESADOUT */
582
#define AESKEYCNT0             (0x0010)       /* AES Bytes written via AESAKEY Bit: 0 */
583
#define AESKEYCNT1             (0x0020)       /* AES Bytes written via AESAKEY Bit: 1 */
584
#define AESKEYCNT2             (0x0040)       /* AES Bytes written via AESAKEY Bit: 2 */
585
#define AESKEYCNT3             (0x0080)       /* AES Bytes written via AESAKEY Bit: 3 */
586
#define AESDINCNT0             (0x0100)       /* AES Bytes written via AESADIN Bit: 0 */
587
#define AESDINCNT1             (0x0200)       /* AES Bytes written via AESADIN Bit: 1 */
588
#define AESDINCNT2             (0x0400)       /* AES Bytes written via AESADIN Bit: 2 */
589
#define AESDINCNT3             (0x0800)       /* AES Bytes written via AESADIN Bit: 3 */
590
#define AESDOUTCNT0            (0x1000)       /* AES Bytes read via AESADOUT Bit: 0 */
591
#define AESDOUTCNT1            (0x2000)       /* AES Bytes read via AESADOUT Bit: 1 */
592
#define AESDOUTCNT2            (0x4000)       /* AES Bytes read via AESADOUT Bit: 2 */
593
#define AESDOUTCNT3            (0x8000)       /* AES Bytes read via AESADOUT Bit: 3 */
594
 
595
/* AESASTAT Control Bits */
596
#define AESBUSY_L              (0x0001)       /* AES Busy */
597
#define AESKEYWR_L             (0x0002)       /* AES All 16 bytes written to AESAKEY */
598
#define AESDINWR_L             (0x0004)       /* AES All 16 bytes written to AESADIN */
599
#define AESDOUTRD_L            (0x0008)       /* AES All 16 bytes read from AESADOUT */
600
#define AESKEYCNT0_L           (0x0010)       /* AES Bytes written via AESAKEY Bit: 0 */
601
#define AESKEYCNT1_L           (0x0020)       /* AES Bytes written via AESAKEY Bit: 1 */
602
#define AESKEYCNT2_L           (0x0040)       /* AES Bytes written via AESAKEY Bit: 2 */
603
#define AESKEYCNT3_L           (0x0080)       /* AES Bytes written via AESAKEY Bit: 3 */
604
 
605
/* AESASTAT Control Bits */
606
#define AESDINCNT0_H           (0x0001)       /* AES Bytes written via AESADIN Bit: 0 */
607
#define AESDINCNT1_H           (0x0002)       /* AES Bytes written via AESADIN Bit: 1 */
608
#define AESDINCNT2_H           (0x0004)       /* AES Bytes written via AESADIN Bit: 2 */
609
#define AESDINCNT3_H           (0x0008)       /* AES Bytes written via AESADIN Bit: 3 */
610
#define AESDOUTCNT0_H          (0x0010)       /* AES Bytes read via AESADOUT Bit: 0 */
611
#define AESDOUTCNT1_H          (0x0020)       /* AES Bytes read via AESADOUT Bit: 1 */
612
#define AESDOUTCNT2_H          (0x0040)       /* AES Bytes read via AESADOUT Bit: 2 */
613
#define AESDOUTCNT3_H          (0x0080)       /* AES Bytes read via AESADOUT Bit: 3 */
614
 
615
/************************************************************
616
* Comparator B
617
************************************************************/
618
#define __MSP430_HAS_COMPB__                  /* Definition to show that Module is available */
619
#define __MSP430_BASEADDRESS_COMPB__ 0x08C0
620
 
621
SFR_16BIT(CBCTL0);                            /* Comparator B Control Register 0 */
622
SFR_8BIT(CBCTL0_L);                           /* Comparator B Control Register 0 */
623
SFR_8BIT(CBCTL0_H);                           /* Comparator B Control Register 0 */
624
SFR_16BIT(CBCTL1);                            /* Comparator B Control Register 1 */
625
SFR_8BIT(CBCTL1_L);                           /* Comparator B Control Register 1 */
626
SFR_8BIT(CBCTL1_H);                           /* Comparator B Control Register 1 */
627
SFR_16BIT(CBCTL2);                            /* Comparator B Control Register 2 */
628
SFR_8BIT(CBCTL2_L);                           /* Comparator B Control Register 2 */
629
SFR_8BIT(CBCTL2_H);                           /* Comparator B Control Register 2 */
630
SFR_16BIT(CBCTL3);                            /* Comparator B Control Register 3 */
631
SFR_8BIT(CBCTL3_L);                           /* Comparator B Control Register 3 */
632
SFR_8BIT(CBCTL3_H);                           /* Comparator B Control Register 3 */
633
SFR_16BIT(CBINT);                             /* Comparator B Interrupt Register */
634
SFR_8BIT(CBINT_L);                            /* Comparator B Interrupt Register */
635
SFR_8BIT(CBINT_H);                            /* Comparator B Interrupt Register */
636
SFR_16BIT(CBIV);                              /* Comparator B Interrupt Vector Word */
637
 
638
/* CBCTL0 Control Bits */
639
#define CBIPSEL0               (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
640
#define CBIPSEL1               (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
641
#define CBIPSEL2               (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
642
#define CBIPSEL3               (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
643
//#define RESERVED            (0x0010)  /* Comp. B */
644
//#define RESERVED            (0x0020)  /* Comp. B */
645
//#define RESERVED            (0x0040)  /* Comp. B */
646
#define CBIPEN                 (0x0080)       /* Comp. B Pos. Channel Input Enable */
647
#define CBIMSEL0               (0x0100)       /* Comp. B Neg. Channel Input Select 0 */
648
#define CBIMSEL1               (0x0200)       /* Comp. B Neg. Channel Input Select 1 */
649
#define CBIMSEL2               (0x0400)       /* Comp. B Neg. Channel Input Select 2 */
650
#define CBIMSEL3               (0x0800)       /* Comp. B Neg. Channel Input Select 3 */
651
//#define RESERVED            (0x1000)  /* Comp. B */
652
//#define RESERVED            (0x2000)  /* Comp. B */
653
//#define RESERVED            (0x4000)  /* Comp. B */
654
#define CBIMEN                 (0x8000)       /* Comp. B Neg. Channel Input Enable */
655
 
656
/* CBCTL0 Control Bits */
657
#define CBIPSEL0_L             (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
658
#define CBIPSEL1_L             (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
659
#define CBIPSEL2_L             (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
660
#define CBIPSEL3_L             (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
661
//#define RESERVED            (0x0010)  /* Comp. B */
662
//#define RESERVED            (0x0020)  /* Comp. B */
663
//#define RESERVED            (0x0040)  /* Comp. B */
664
#define CBIPEN_L               (0x0080)       /* Comp. B Pos. Channel Input Enable */
665
//#define RESERVED            (0x1000)  /* Comp. B */
666
//#define RESERVED            (0x2000)  /* Comp. B */
667
//#define RESERVED            (0x4000)  /* Comp. B */
668
 
669
/* CBCTL0 Control Bits */
670
//#define RESERVED            (0x0010)  /* Comp. B */
671
//#define RESERVED            (0x0020)  /* Comp. B */
672
//#define RESERVED            (0x0040)  /* Comp. B */
673
#define CBIMSEL0_H             (0x0001)       /* Comp. B Neg. Channel Input Select 0 */
674
#define CBIMSEL1_H             (0x0002)       /* Comp. B Neg. Channel Input Select 1 */
675
#define CBIMSEL2_H             (0x0004)       /* Comp. B Neg. Channel Input Select 2 */
676
#define CBIMSEL3_H             (0x0008)       /* Comp. B Neg. Channel Input Select 3 */
677
//#define RESERVED            (0x1000)  /* Comp. B */
678
//#define RESERVED            (0x2000)  /* Comp. B */
679
//#define RESERVED            (0x4000)  /* Comp. B */
680
#define CBIMEN_H               (0x0080)       /* Comp. B Neg. Channel Input Enable */
681
 
682
#define CBIPSEL_0              (0x0000)       /* Comp. B V+ terminal Input Select: Channel 0 */
683
#define CBIPSEL_1              (0x0001)       /* Comp. B V+ terminal Input Select: Channel 1 */
684
#define CBIPSEL_2              (0x0002)       /* Comp. B V+ terminal Input Select: Channel 2 */
685
#define CBIPSEL_3              (0x0003)       /* Comp. B V+ terminal Input Select: Channel 3 */
686
#define CBIPSEL_4              (0x0004)       /* Comp. B V+ terminal Input Select: Channel 4 */
687
#define CBIPSEL_5              (0x0005)       /* Comp. B V+ terminal Input Select: Channel 5 */
688
#define CBIPSEL_6              (0x0006)       /* Comp. B V+ terminal Input Select: Channel 6 */
689
#define CBIPSEL_7              (0x0007)       /* Comp. B V+ terminal Input Select: Channel 7 */
690
#define CBIPSEL_8              (0x0008)       /* Comp. B V+ terminal Input Select: Channel 8 */
691
#define CBIPSEL_9              (0x0009)       /* Comp. B V+ terminal Input Select: Channel 9 */
692
#define CBIPSEL_10             (0x000A)       /* Comp. B V+ terminal Input Select: Channel 10 */
693
#define CBIPSEL_11             (0x000B)       /* Comp. B V+ terminal Input Select: Channel 11 */
694
#define CBIPSEL_12             (0x000C)       /* Comp. B V+ terminal Input Select: Channel 12 */
695
#define CBIPSEL_13             (0x000D)       /* Comp. B V+ terminal Input Select: Channel 13 */
696
#define CBIPSEL_14             (0x000E)       /* Comp. B V+ terminal Input Select: Channel 14 */
697
#define CBIPSEL_15             (0x000F)       /* Comp. B V+ terminal Input Select: Channel 15 */
698
 
699
#define CBIMSEL_0              (0x0000)       /* Comp. B V- Terminal Input Select: Channel 0 */
700
#define CBIMSEL_1              (0x0100)       /* Comp. B V- Terminal Input Select: Channel 1 */
701
#define CBIMSEL_2              (0x0200)       /* Comp. B V- Terminal Input Select: Channel 2 */
702
#define CBIMSEL_3              (0x0300)       /* Comp. B V- Terminal Input Select: Channel 3 */
703
#define CBIMSEL_4              (0x0400)       /* Comp. B V- Terminal Input Select: Channel 4 */
704
#define CBIMSEL_5              (0x0500)       /* Comp. B V- Terminal Input Select: Channel 5 */
705
#define CBIMSEL_6              (0x0600)       /* Comp. B V- Terminal Input Select: Channel 6 */
706
#define CBIMSEL_7              (0x0700)       /* Comp. B V- Terminal Input Select: Channel 7 */
707
#define CBIMSEL_8              (0x0800)       /* Comp. B V- terminal Input Select: Channel 8 */
708
#define CBIMSEL_9              (0x0900)       /* Comp. B V- terminal Input Select: Channel 9 */
709
#define CBIMSEL_10             (0x0A00)       /* Comp. B V- terminal Input Select: Channel 10 */
710
#define CBIMSEL_11             (0x0B00)       /* Comp. B V- terminal Input Select: Channel 11 */
711
#define CBIMSEL_12             (0x0C00)       /* Comp. B V- terminal Input Select: Channel 12 */
712
#define CBIMSEL_13             (0x0D00)       /* Comp. B V- terminal Input Select: Channel 13 */
713
#define CBIMSEL_14             (0x0E00)       /* Comp. B V- terminal Input Select: Channel 14 */
714
#define CBIMSEL_15             (0x0F00)       /* Comp. B V- terminal Input Select: Channel 15 */
715
 
716
/* CBCTL1 Control Bits */
717
#define CBOUT                  (0x0001)       /* Comp. B Output */
718
#define CBOUTPOL               (0x0002)       /* Comp. B Output Polarity */
719
#define CBF                    (0x0004)       /* Comp. B Enable Output Filter */
720
#define CBIES                  (0x0008)       /* Comp. B Interrupt Edge Select */
721
#define CBSHORT                (0x0010)       /* Comp. B Input Short */
722
#define CBEX                   (0x0020)       /* Comp. B Exchange Inputs */
723
#define CBFDLY0                (0x0040)       /* Comp. B Filter delay Bit 0 */
724
#define CBFDLY1                (0x0080)       /* Comp. B Filter delay Bit 1 */
725
#define CBPWRMD0               (0x0100)       /* Comp. B Power Mode Bit 0 */
726
#define CBPWRMD1               (0x0200)       /* Comp. B Power Mode Bit 1 */
727
#define CBON                   (0x0400)       /* Comp. B enable */
728
#define CBMRVL                 (0x0800)       /* Comp. B CBMRV Level */
729
#define CBMRVS                 (0x1000)       /* Comp. B Output selects between VREF0 or VREF1*/
730
//#define RESERVED            (0x2000)  /* Comp. B */
731
//#define RESERVED            (0x4000)  /* Comp. B */
732
//#define RESERVED            (0x8000)  /* Comp. B */
733
 
734
/* CBCTL1 Control Bits */
735
#define CBOUT_L                (0x0001)       /* Comp. B Output */
736
#define CBOUTPOL_L             (0x0002)       /* Comp. B Output Polarity */
737
#define CBF_L                  (0x0004)       /* Comp. B Enable Output Filter */
738
#define CBIES_L                (0x0008)       /* Comp. B Interrupt Edge Select */
739
#define CBSHORT_L              (0x0010)       /* Comp. B Input Short */
740
#define CBEX_L                 (0x0020)       /* Comp. B Exchange Inputs */
741
#define CBFDLY0_L              (0x0040)       /* Comp. B Filter delay Bit 0 */
742
#define CBFDLY1_L              (0x0080)       /* Comp. B Filter delay Bit 1 */
743
//#define RESERVED            (0x2000)  /* Comp. B */
744
//#define RESERVED            (0x4000)  /* Comp. B */
745
//#define RESERVED            (0x8000)  /* Comp. B */
746
 
747
/* CBCTL1 Control Bits */
748
#define CBPWRMD0_H             (0x0001)       /* Comp. B Power Mode Bit 0 */
749
#define CBPWRMD1_H             (0x0002)       /* Comp. B Power Mode Bit 1 */
750
#define CBON_H                 (0x0004)       /* Comp. B enable */
751
#define CBMRVL_H               (0x0008)       /* Comp. B CBMRV Level */
752
#define CBMRVS_H               (0x0010)       /* Comp. B Output selects between VREF0 or VREF1*/
753
//#define RESERVED            (0x2000)  /* Comp. B */
754
//#define RESERVED            (0x4000)  /* Comp. B */
755
//#define RESERVED            (0x8000)  /* Comp. B */
756
 
757
#define CBFDLY_0               (0x0000)       /* Comp. B Filter delay 0 : 450ns */
758
#define CBFDLY_1               (0x0040)       /* Comp. B Filter delay 1 : 900ns */
759
#define CBFDLY_2               (0x0080)       /* Comp. B Filter delay 2 : 1800ns */
760
#define CBFDLY_3               (0x00C0)       /* Comp. B Filter delay 3 : 3600ns */
761
 
762
#define CBPWRMD_0              (0x0000)       /* Comp. B Power Mode 0 : High speed */
763
#define CBPWRMD_1              (0x0100)       /* Comp. B Power Mode 1 : Normal */
764
#define CBPWRMD_2              (0x0200)       /* Comp. B Power Mode 2 : Ultra-Low*/
765
#define CBPWRMD_3              (0x0300)       /* Comp. B Power Mode 3 : Reserved */
766
 
767
/* CBCTL2 Control Bits */
768
#define CBREF00                (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
769
#define CBREF01                (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
770
#define CBREF02                (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
771
#define CBREF03                (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
772
#define CBREF04                (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
773
#define CBRSEL                 (0x0020)       /* Comp. B Reference select */
774
#define CBRS0                  (0x0040)       /* Comp. B Reference Source Bit : 0 */
775
#define CBRS1                  (0x0080)       /* Comp. B Reference Source Bit : 1 */
776
#define CBREF10                (0x0100)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
777
#define CBREF11                (0x0200)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
778
#define CBREF12                (0x0400)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
779
#define CBREF13                (0x0800)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
780
#define CBREF14                (0x1000)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
781
#define CBREFL0                (0x2000)       /* Comp. B Reference voltage level Bit : 0 */
782
#define CBREFL1                (0x4000)       /* Comp. B Reference voltage level Bit : 1 */
783
#define CBREFACC               (0x8000)       /* Comp. B Reference Accuracy */
784
 
785
/* CBCTL2 Control Bits */
786
#define CBREF00_L              (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
787
#define CBREF01_L              (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
788
#define CBREF02_L              (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
789
#define CBREF03_L              (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
790
#define CBREF04_L              (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
791
#define CBRSEL_L               (0x0020)       /* Comp. B Reference select */
792
#define CBRS0_L                (0x0040)       /* Comp. B Reference Source Bit : 0 */
793
#define CBRS1_L                (0x0080)       /* Comp. B Reference Source Bit : 1 */
794
 
795
/* CBCTL2 Control Bits */
796
#define CBREF10_H              (0x0001)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
797
#define CBREF11_H              (0x0002)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
798
#define CBREF12_H              (0x0004)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
799
#define CBREF13_H              (0x0008)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
800
#define CBREF14_H              (0x0010)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
801
#define CBREFL0_H              (0x0020)       /* Comp. B Reference voltage level Bit : 0 */
802
#define CBREFL1_H              (0x0040)       /* Comp. B Reference voltage level Bit : 1 */
803
#define CBREFACC_H             (0x0080)       /* Comp. B Reference Accuracy */
804
 
805
#define CBREF0_0               (0x0000)       /* Comp. B Int. Ref.0 Select 0 : 1/32 */
806
#define CBREF0_1               (0x0001)       /* Comp. B Int. Ref.0 Select 1 : 2/32 */
807
#define CBREF0_2               (0x0002)       /* Comp. B Int. Ref.0 Select 2 : 3/32 */
808
#define CBREF0_3               (0x0003)       /* Comp. B Int. Ref.0 Select 3 : 4/32 */
809
#define CBREF0_4               (0x0004)       /* Comp. B Int. Ref.0 Select 4 : 5/32 */
810
#define CBREF0_5               (0x0005)       /* Comp. B Int. Ref.0 Select 5 : 6/32 */
811
#define CBREF0_6               (0x0006)       /* Comp. B Int. Ref.0 Select 6 : 7/32 */
812
#define CBREF0_7               (0x0007)       /* Comp. B Int. Ref.0 Select 7 : 8/32 */
813
#define CBREF0_8               (0x0008)       /* Comp. B Int. Ref.0 Select 0 : 9/32 */
814
#define CBREF0_9               (0x0009)       /* Comp. B Int. Ref.0 Select 1 : 10/32 */
815
#define CBREF0_10              (0x000A)       /* Comp. B Int. Ref.0 Select 2 : 11/32 */
816
#define CBREF0_11              (0x000B)       /* Comp. B Int. Ref.0 Select 3 : 12/32 */
817
#define CBREF0_12              (0x000C)       /* Comp. B Int. Ref.0 Select 4 : 13/32 */
818
#define CBREF0_13              (0x000D)       /* Comp. B Int. Ref.0 Select 5 : 14/32 */
819
#define CBREF0_14              (0x000E)       /* Comp. B Int. Ref.0 Select 6 : 15/32 */
820
#define CBREF0_15              (0x000F)       /* Comp. B Int. Ref.0 Select 7 : 16/32 */
821
#define CBREF0_16              (0x0010)       /* Comp. B Int. Ref.0 Select 0 : 17/32 */
822
#define CBREF0_17              (0x0011)       /* Comp. B Int. Ref.0 Select 1 : 18/32 */
823
#define CBREF0_18              (0x0012)       /* Comp. B Int. Ref.0 Select 2 : 19/32 */
824
#define CBREF0_19              (0x0013)       /* Comp. B Int. Ref.0 Select 3 : 20/32 */
825
#define CBREF0_20              (0x0014)       /* Comp. B Int. Ref.0 Select 4 : 21/32 */
826
#define CBREF0_21              (0x0015)       /* Comp. B Int. Ref.0 Select 5 : 22/32 */
827
#define CBREF0_22              (0x0016)       /* Comp. B Int. Ref.0 Select 6 : 23/32 */
828
#define CBREF0_23              (0x0017)       /* Comp. B Int. Ref.0 Select 7 : 24/32 */
829
#define CBREF0_24              (0x0018)       /* Comp. B Int. Ref.0 Select 0 : 25/32 */
830
#define CBREF0_25              (0x0019)       /* Comp. B Int. Ref.0 Select 1 : 26/32 */
831
#define CBREF0_26              (0x001A)       /* Comp. B Int. Ref.0 Select 2 : 27/32 */
832
#define CBREF0_27              (0x001B)       /* Comp. B Int. Ref.0 Select 3 : 28/32 */
833
#define CBREF0_28              (0x001C)       /* Comp. B Int. Ref.0 Select 4 : 29/32 */
834
#define CBREF0_29              (0x001D)       /* Comp. B Int. Ref.0 Select 5 : 30/32 */
835
#define CBREF0_30              (0x001E)       /* Comp. B Int. Ref.0 Select 6 : 31/32 */
836
#define CBREF0_31              (0x001F)       /* Comp. B Int. Ref.0 Select 7 : 32/32 */
837
 
838
#define CBRS_0                 (0x0000)       /* Comp. B Reference Source 0 : Off */
839
#define CBRS_1                 (0x0040)       /* Comp. B Reference Source 1 : Vcc */
840
#define CBRS_2                 (0x0080)       /* Comp. B Reference Source 2 : Shared Ref. */
841
#define CBRS_3                 (0x00C0)       /* Comp. B Reference Source 3 : Shared Ref. / Off */
842
 
843
#define CBREF1_0               (0x0000)       /* Comp. B Int. Ref.1 Select 0 : 1/32 */
844
#define CBREF1_1               (0x0100)       /* Comp. B Int. Ref.1 Select 1 : 2/32 */
845
#define CBREF1_2               (0x0200)       /* Comp. B Int. Ref.1 Select 2 : 3/32 */
846
#define CBREF1_3               (0x0300)       /* Comp. B Int. Ref.1 Select 3 : 4/32 */
847
#define CBREF1_4               (0x0400)       /* Comp. B Int. Ref.1 Select 4 : 5/32 */
848
#define CBREF1_5               (0x0500)       /* Comp. B Int. Ref.1 Select 5 : 6/32 */
849
#define CBREF1_6               (0x0600)       /* Comp. B Int. Ref.1 Select 6 : 7/32 */
850
#define CBREF1_7               (0x0700)       /* Comp. B Int. Ref.1 Select 7 : 8/32 */
851
#define CBREF1_8               (0x0800)       /* Comp. B Int. Ref.1 Select 0 : 9/32 */
852
#define CBREF1_9               (0x0900)       /* Comp. B Int. Ref.1 Select 1 : 10/32 */
853
#define CBREF1_10              (0x0A00)       /* Comp. B Int. Ref.1 Select 2 : 11/32 */
854
#define CBREF1_11              (0x0B00)       /* Comp. B Int. Ref.1 Select 3 : 12/32 */
855
#define CBREF1_12              (0x0C00)       /* Comp. B Int. Ref.1 Select 4 : 13/32 */
856
#define CBREF1_13              (0x0D00)       /* Comp. B Int. Ref.1 Select 5 : 14/32 */
857
#define CBREF1_14              (0x0E00)       /* Comp. B Int. Ref.1 Select 6 : 15/32 */
858
#define CBREF1_15              (0x0F00)       /* Comp. B Int. Ref.1 Select 7 : 16/32 */
859
#define CBREF1_16              (0x1000)       /* Comp. B Int. Ref.1 Select 0 : 17/32 */
860
#define CBREF1_17              (0x1100)       /* Comp. B Int. Ref.1 Select 1 : 18/32 */
861
#define CBREF1_18              (0x1200)       /* Comp. B Int. Ref.1 Select 2 : 19/32 */
862
#define CBREF1_19              (0x1300)       /* Comp. B Int. Ref.1 Select 3 : 20/32 */
863
#define CBREF1_20              (0x1400)       /* Comp. B Int. Ref.1 Select 4 : 21/32 */
864
#define CBREF1_21              (0x1500)       /* Comp. B Int. Ref.1 Select 5 : 22/32 */
865
#define CBREF1_22              (0x1600)       /* Comp. B Int. Ref.1 Select 6 : 23/32 */
866
#define CBREF1_23              (0x1700)       /* Comp. B Int. Ref.1 Select 7 : 24/32 */
867
#define CBREF1_24              (0x1800)       /* Comp. B Int. Ref.1 Select 0 : 25/32 */
868
#define CBREF1_25              (0x1900)       /* Comp. B Int. Ref.1 Select 1 : 26/32 */
869
#define CBREF1_26              (0x1A00)       /* Comp. B Int. Ref.1 Select 2 : 27/32 */
870
#define CBREF1_27              (0x1B00)       /* Comp. B Int. Ref.1 Select 3 : 28/32 */
871
#define CBREF1_28              (0x1C00)       /* Comp. B Int. Ref.1 Select 4 : 29/32 */
872
#define CBREF1_29              (0x1D00)       /* Comp. B Int. Ref.1 Select 5 : 30/32 */
873
#define CBREF1_30              (0x1E00)       /* Comp. B Int. Ref.1 Select 6 : 31/32 */
874
#define CBREF1_31              (0x1F00)       /* Comp. B Int. Ref.1 Select 7 : 32/32 */
875
 
876
#define CBREFL_0               (0x0000)       /* Comp. B Reference voltage level 0 : None */
877
#define CBREFL_1               (0x2000)       /* Comp. B Reference voltage level 1 : 1.5V */
878
#define CBREFL_2               (0x4000)       /* Comp. B Reference voltage level 2 : 2.0V  */
879
#define CBREFL_3               (0x6000)       /* Comp. B Reference voltage level 3 : 2.5V  */
880
 
881
#define CBPD0                  (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
882
#define CBPD1                  (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
883
#define CBPD2                  (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
884
#define CBPD3                  (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
885
#define CBPD4                  (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
886
#define CBPD5                  (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
887
#define CBPD6                  (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
888
#define CBPD7                  (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
889
#define CBPD8                  (0x0100)       /* Comp. B Disable Input Buffer of Port Register .8 */
890
#define CBPD9                  (0x0200)       /* Comp. B Disable Input Buffer of Port Register .9 */
891
#define CBPD10                 (0x0400)       /* Comp. B Disable Input Buffer of Port Register .10 */
892
#define CBPD11                 (0x0800)       /* Comp. B Disable Input Buffer of Port Register .11 */
893
#define CBPD12                 (0x1000)       /* Comp. B Disable Input Buffer of Port Register .12 */
894
#define CBPD13                 (0x2000)       /* Comp. B Disable Input Buffer of Port Register .13 */
895
#define CBPD14                 (0x4000)       /* Comp. B Disable Input Buffer of Port Register .14 */
896
#define CBPD15                 (0x8000)       /* Comp. B Disable Input Buffer of Port Register .15 */
897
 
898
#define CBPD0_L                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
899
#define CBPD1_L                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
900
#define CBPD2_L                (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
901
#define CBPD3_L                (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
902
#define CBPD4_L                (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
903
#define CBPD5_L                (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
904
#define CBPD6_L                (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
905
#define CBPD7_L                (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
906
 
907
#define CBPD8_H                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .8 */
908
#define CBPD9_H                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .9 */
909
#define CBPD10_H               (0x0004)       /* Comp. B Disable Input Buffer of Port Register .10 */
910
#define CBPD11_H               (0x0008)       /* Comp. B Disable Input Buffer of Port Register .11 */
911
#define CBPD12_H               (0x0010)       /* Comp. B Disable Input Buffer of Port Register .12 */
912
#define CBPD13_H               (0x0020)       /* Comp. B Disable Input Buffer of Port Register .13 */
913
#define CBPD14_H               (0x0040)       /* Comp. B Disable Input Buffer of Port Register .14 */
914
#define CBPD15_H               (0x0080)       /* Comp. B Disable Input Buffer of Port Register .15 */
915
 
916
/* CBINT Control Bits */
917
#define CBIFG                  (0x0001)       /* Comp. B Interrupt Flag */
918
#define CBIIFG                 (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
919
//#define RESERVED             (0x0004)  /* Comp. B */
920
//#define RESERVED             (0x0008)  /* Comp. B */
921
//#define RESERVED             (0x0010)  /* Comp. B */
922
//#define RESERVED             (0x0020)  /* Comp. B */
923
//#define RESERVED             (0x0040)  /* Comp. B */
924
//#define RESERVED             (0x0080)  /* Comp. B */
925
#define CBIE                   (0x0100)       /* Comp. B Interrupt Enable */
926
#define CBIIE                  (0x0200)       /* Comp. B Interrupt Enable Inverted Polarity */
927
//#define RESERVED             (0x0400)  /* Comp. B */
928
//#define RESERVED             (0x0800)  /* Comp. B */
929
//#define RESERVED             (0x1000)  /* Comp. B */
930
//#define RESERVED             (0x2000)  /* Comp. B */
931
//#define RESERVED             (0x4000)  /* Comp. B */
932
//#define RESERVED             (0x8000)  /* Comp. B */
933
 
934
/* CBINT Control Bits */
935
#define CBIFG_L                (0x0001)       /* Comp. B Interrupt Flag */
936
#define CBIIFG_L               (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
937
//#define RESERVED             (0x0004)  /* Comp. B */
938
//#define RESERVED             (0x0008)  /* Comp. B */
939
//#define RESERVED             (0x0010)  /* Comp. B */
940
//#define RESERVED             (0x0020)  /* Comp. B */
941
//#define RESERVED             (0x0040)  /* Comp. B */
942
//#define RESERVED             (0x0080)  /* Comp. B */
943
//#define RESERVED             (0x0400)  /* Comp. B */
944
//#define RESERVED             (0x0800)  /* Comp. B */
945
//#define RESERVED             (0x1000)  /* Comp. B */
946
//#define RESERVED             (0x2000)  /* Comp. B */
947
//#define RESERVED             (0x4000)  /* Comp. B */
948
//#define RESERVED             (0x8000)  /* Comp. B */
949
 
950
/* CBINT Control Bits */
951
//#define RESERVED             (0x0004)  /* Comp. B */
952
//#define RESERVED             (0x0008)  /* Comp. B */
953
//#define RESERVED             (0x0010)  /* Comp. B */
954
//#define RESERVED             (0x0020)  /* Comp. B */
955
//#define RESERVED             (0x0040)  /* Comp. B */
956
//#define RESERVED             (0x0080)  /* Comp. B */
957
#define CBIE_H                 (0x0001)       /* Comp. B Interrupt Enable */
958
#define CBIIE_H                (0x0002)       /* Comp. B Interrupt Enable Inverted Polarity */
959
//#define RESERVED             (0x0400)  /* Comp. B */
960
//#define RESERVED             (0x0800)  /* Comp. B */
961
//#define RESERVED             (0x1000)  /* Comp. B */
962
//#define RESERVED             (0x2000)  /* Comp. B */
963
//#define RESERVED             (0x4000)  /* Comp. B */
964
//#define RESERVED             (0x8000)  /* Comp. B */
965
 
966
/* CBIV Definitions */
967
#define CBIV_NONE              (0x0000)       /* No Interrupt pending */
968
#define CBIV_CBIFG             (0x0002)       /* CBIFG */
969
#define CBIV_CBIIFG            (0x0004)       /* CBIIFG */
970
 
971
/************************************************************
972
* CC1101 Radio Interface
973
************************************************************/
974
#define __MSP430_HAS_CC1101__                 /* Definition to show that Module is available */
975
#define __MSP430_BASEADDRESS_CC1101__ 0x0F00
976
 
977
SFR_16BIT(RF1AIFCTL0);                        /* Radio interface control register 0 */
978
SFR_8BIT(RF1AIFCTL0_L);                       /* Radio interface control register 0 */
979
SFR_8BIT(RF1AIFCTL0_H);                       /* Radio interface control register 0 */
980
SFR_16BIT(RF1AIFCTL1);                        /* Radio interface control register 1 */
981
SFR_8BIT(RF1AIFCTL1_L);                       /* Radio interface control register 1 */
982
SFR_8BIT(RF1AIFCTL1_H);                       /* Radio interface control register 1 */
983
#define  RF1AIFIFG             RF1AIFCTL1_L   /* Radio interface interrupt flag register */
984
#define  RF1AIFIE              RF1AIFCTL1_H   /* Radio interface interrupt enable register */
985
SFR_16BIT(RF1AIFCTL2);                        /* (Radio interface control register 2) */
986
SFR_8BIT(RF1AIFCTL2_L);                       /* (Radio interface control register 2) */
987
SFR_8BIT(RF1AIFCTL2_H);                       /* (Radio interface control register 2) */
988
SFR_16BIT(RF1AIFERR);                         /* Radio interface error flag register */
989
SFR_8BIT(RF1AIFERR_L);                        /* Radio interface error flag register */
990
SFR_8BIT(RF1AIFERR_H);                        /* Radio interface error flag register */
991
SFR_16BIT(RF1AIFERRV);                        /* Radio interface error vector word register */
992
SFR_8BIT(RF1AIFERRV_L);                       /* Radio interface error vector word register */
993
SFR_8BIT(RF1AIFERRV_H);                       /* Radio interface error vector word register */
994
SFR_16BIT(RF1AIFIV);                          /* Radio interface interrupt vector word register */
995
SFR_8BIT(RF1AIFIV_L);                         /* Radio interface interrupt vector word register */
996
SFR_8BIT(RF1AIFIV_H);                         /* Radio interface interrupt vector word register */
997
SFR_16BIT(RF1AINSTRW);                        /* Radio instruction word register */
998
SFR_8BIT(RF1AINSTRW_L);                       /* Radio instruction word register */
999
SFR_8BIT(RF1AINSTRW_H);                       /* Radio instruction word register */
1000
#define  RF1ADINB              RF1AINSTRW_L   /* Radio instruction byte register */
1001
#define  RF1AINSTRB            RF1AINSTRW_H   /* Radio byte data in register */
1002
SFR_16BIT(RF1AINSTR1W);                       /* Radio instruction 1-byte register with autoread */
1003
SFR_8BIT(RF1AINSTR1W_L);                      /* Radio instruction 1-byte register with autoread */
1004
SFR_8BIT(RF1AINSTR1W_H);                      /* Radio instruction 1-byte register with autoread */
1005
#define  RF1AINSTR1B           RF1AINSTR1W_H  /* Radio instruction 1-byte register with autoread */
1006
SFR_16BIT(RF1AINSTR2W);                       /* Radio instruction 2-byte register with autoread */
1007
SFR_8BIT(RF1AINSTR2W_L);                      /* Radio instruction 2-byte register with autoread */
1008
SFR_8BIT(RF1AINSTR2W_H);                      /* Radio instruction 2-byte register with autoread */
1009
#define  RF1AINSTR2B           RF1AINSTR1W_H  /* Radio instruction 2-byte register with autoread */
1010
SFR_16BIT(RF1ADINW);                          /* Radio word data in register */
1011
SFR_8BIT(RF1ADINW_L);                         /* Radio word data in register */
1012
SFR_8BIT(RF1ADINW_H);                         /* Radio word data in register */
1013
 
1014
SFR_16BIT(RF1ASTAT0W);                        /* Radio status word register without auto-read */
1015
SFR_8BIT(RF1ASTAT0W_L);                       /* Radio status word register without auto-read */
1016
SFR_8BIT(RF1ASTAT0W_H);                       /* Radio status word register without auto-read */
1017
#define  RF1ADOUT0B            RF1ASTAT0W_L   /* Radio byte data out register without auto-read */
1018
#define  RF1ASTAT0B            RF1ASTAT0W_H   /* Radio status byte register without auto-read */
1019
#define  RF1ASTATW             RF1ASTAT0W     /* Radio status word register without auto-read */
1020
#define  RF1ADOUTB             RF1ASTAT0W_L   /* Radio byte data out register without auto-read */
1021
#define  RF1ASTATB             RF1ASTAT0W_H   /* Radio status byte register without auto-read */
1022
SFR_16BIT(RF1ASTAT1W);                        /* Radio status word register with 1-byte auto-read */
1023
SFR_8BIT(RF1ASTAT1W_L);                       /* Radio status word register with 1-byte auto-read */
1024
SFR_8BIT(RF1ASTAT1W_H);                       /* Radio status word register with 1-byte auto-read */
1025
#define  RF1ADOUT1B            RF1ASTAT1W_L   /* Radio byte data out register with 1-byte auto-read */
1026
#define  RF1ASTAT1B            RF1ASTAT1W_H   /* Radio status byte register with 1-byte auto-read */
1027
SFR_16BIT(RF1ASTAT2W);                        /* Radio status word register with 2-byte auto-read */
1028
SFR_8BIT(RF1ASTAT2W_L);                       /* Radio status word register with 2-byte auto-read */
1029
SFR_8BIT(RF1ASTAT2W_H);                       /* Radio status word register with 2-byte auto-read */
1030
#define  RF1ADOUT2B            RF1ASTAT2W_L   /* Radio byte data out register with 2-byte auto-read */
1031
#define  RF1ASTAT2B            RF1ASTAT2W_H   /* Radio status byte register with 2-byte auto-read */
1032
SFR_16BIT(RF1ADOUT0W);                        /* Radio core word data out register without auto-read */
1033
SFR_8BIT(RF1ADOUT0W_L);                       /* Radio core word data out register without auto-read */
1034
SFR_8BIT(RF1ADOUT0W_H);                       /* Radio core word data out register without auto-read */
1035
#define  RF1ADOUTW             RF1ADOUT0W     /* Radio core word data out register without auto-read */
1036
#define  RF1ADOUTW_L           RF1ADOUT0W_L   /* Radio core word data out register without auto-read */
1037
#define  RF1ADOUTW_H           RF1ADOUT0W_H   /* Radio core word data out register without auto-read */
1038
SFR_16BIT(RF1ADOUT1W);                        /* Radio core word data out register with 1-byte auto-read */
1039
SFR_8BIT(RF1ADOUT1W_L);                       /* Radio core word data out register with 1-byte auto-read */
1040
SFR_8BIT(RF1ADOUT1W_H);                       /* Radio core word data out register with 1-byte auto-read */
1041
SFR_16BIT(RF1ADOUT2W);                        /* Radio core word data out register with 2-byte auto-read */
1042
SFR_8BIT(RF1ADOUT2W_L);                       /* Radio core word data out register with 2-byte auto-read */
1043
SFR_8BIT(RF1ADOUT2W_H);                       /* Radio core word data out register with 2-byte auto-read */
1044
SFR_16BIT(RF1AIN);                            /* Radio core signal input register */
1045
SFR_8BIT(RF1AIN_L);                           /* Radio core signal input register */
1046
SFR_8BIT(RF1AIN_H);                           /* Radio core signal input register */
1047
SFR_16BIT(RF1AIFG);                           /* Radio core interrupt flag register */
1048
SFR_8BIT(RF1AIFG_L);                          /* Radio core interrupt flag register */
1049
SFR_8BIT(RF1AIFG_H);                          /* Radio core interrupt flag register */
1050
SFR_16BIT(RF1AIES);                           /* Radio core interrupt edge select register */
1051
SFR_8BIT(RF1AIES_L);                          /* Radio core interrupt edge select register */
1052
SFR_8BIT(RF1AIES_H);                          /* Radio core interrupt edge select register */
1053
SFR_16BIT(RF1AIE);                            /* Radio core interrupt enable register */
1054
SFR_8BIT(RF1AIE_L);                           /* Radio core interrupt enable register */
1055
SFR_8BIT(RF1AIE_H);                           /* Radio core interrupt enable register */
1056
SFR_16BIT(RF1AIV);                            /* Radio core interrupt vector word register */
1057
SFR_8BIT(RF1AIV_L);                           /* Radio core interrupt vector word register */
1058
SFR_8BIT(RF1AIV_H);                           /* Radio core interrupt vector word register */
1059
SFR_16BIT(RF1ARXFIFO);                        /* Direct receive FIFO access register */
1060
SFR_8BIT(RF1ARXFIFO_L);                       /* Direct receive FIFO access register */
1061
SFR_8BIT(RF1ARXFIFO_H);                       /* Direct receive FIFO access register */
1062
SFR_16BIT(RF1ATXFIFO);                        /* Direct transmit FIFO access register */
1063
SFR_8BIT(RF1ATXFIFO_L);                       /* Direct transmit FIFO access register */
1064
SFR_8BIT(RF1ATXFIFO_H);                       /* Direct transmit FIFO access register */
1065
 
1066
/* RF1AIFCTL0 Control Bits */
1067
#define RFFIFOEN               (0x0001)       /* CC1101 Direct FIFO access enable */
1068
#define RFENDIAN               (0x0002)       /* CC1101 Disable endianness conversion */
1069
 
1070
/* RF1AIFCTL0 Control Bits */
1071
#define RFFIFOEN_L             (0x0001)       /* CC1101 Direct FIFO access enable */
1072
#define RFENDIAN_L             (0x0002)       /* CC1101 Disable endianness conversion */
1073
 
1074
/* RF1AIFCTL0 Control Bits */
1075
 
1076
/* RF1AIFCTL1 Control Bits */
1077
#define RFRXIFG                (0x0001)       /* Radio interface direct FIFO access receive interrupt flag */
1078
#define RFTXIFG                (0x0002)       /* Radio interface direct FIFO access transmit interrupt flag */
1079
#define RFERRIFG               (0x0004)       /* Radio interface error interrupt flag */
1080
#define RFINSTRIFG             (0x0010)       /* Radio interface instruction interrupt flag */
1081
#define RFDINIFG               (0x0020)       /* Radio interface data in interrupt flag */
1082
#define RFSTATIFG              (0x0040)       /* Radio interface status interrupt flag */
1083
#define RFDOUTIFG              (0x0080)       /* Radio interface data out interrupt flag */
1084
#define RFRXIE                 (0x0100)       /* Radio interface direct FIFO access receive interrupt enable */
1085
#define RFTXIE                 (0x0200)       /* Radio interface direct FIFO access transmit interrupt enable */
1086
#define RFERRIE                (0x0400)       /* Radio interface error interrupt enable */
1087
#define RFINSTRIE              (0x1000)       /* Radio interface instruction interrupt enable */
1088
#define RFDINIE                (0x2000)       /* Radio interface data in interrupt enable */
1089
#define RFSTATIE               (0x4000)       /* Radio interface status interrupt enable */
1090
#define RFDOUTIE               (0x8000)       /* Radio interface data out interrupt enable */
1091
 
1092
/* RF1AIFCTL1 Control Bits */
1093
#define RFRXIFG_L              (0x0001)       /* Radio interface direct FIFO access receive interrupt flag */
1094
#define RFTXIFG_L              (0x0002)       /* Radio interface direct FIFO access transmit interrupt flag */
1095
#define RFERRIFG_L             (0x0004)       /* Radio interface error interrupt flag */
1096
#define RFINSTRIFG_L           (0x0010)       /* Radio interface instruction interrupt flag */
1097
#define RFDINIFG_L             (0x0020)       /* Radio interface data in interrupt flag */
1098
#define RFSTATIFG_L            (0x0040)       /* Radio interface status interrupt flag */
1099
#define RFDOUTIFG_L            (0x0080)       /* Radio interface data out interrupt flag */
1100
 
1101
/* RF1AIFCTL1 Control Bits */
1102
#define RFRXIE_H               (0x0001)       /* Radio interface direct FIFO access receive interrupt enable */
1103
#define RFTXIE_H               (0x0002)       /* Radio interface direct FIFO access transmit interrupt enable */
1104
#define RFERRIE_H              (0x0004)       /* Radio interface error interrupt enable */
1105
#define RFINSTRIE_H            (0x0010)       /* Radio interface instruction interrupt enable */
1106
#define RFDINIE_H              (0x0020)       /* Radio interface data in interrupt enable */
1107
#define RFSTATIE_H             (0x0040)       /* Radio interface status interrupt enable */
1108
#define RFDOUTIE_H             (0x0080)       /* Radio interface data out interrupt enable */
1109
 
1110
/* RF1AIFERR Control Bits */
1111
#define LVERR                  (0x0001)       /* Low Core Voltage Error Flag */
1112
#define OPERR                  (0x0002)       /* Operand Error Flag */
1113
#define OUTERR                 (0x0004)       /* Output data not available Error Flag */
1114
#define OPOVERR                (0x0008)       /* Operand Overwrite Error Flag */
1115
 
1116
/* RF1AIFERR Control Bits */
1117
#define LVERR_L                (0x0001)       /* Low Core Voltage Error Flag */
1118
#define OPERR_L                (0x0002)       /* Operand Error Flag */
1119
#define OUTERR_L               (0x0004)       /* Output data not available Error Flag */
1120
#define OPOVERR_L              (0x0008)       /* Operand Overwrite Error Flag */
1121
 
1122
/* RF1AIFERR Control Bits */
1123
 
1124
/* RF1AIFERRV Definitions */
1125
#define RF1AIFERRV_NONE        (0x0000)       /* No Error pending */
1126
#define RF1AIFERRV_LVERR       (0x0002)       /* Low core voltage error */
1127
#define RF1AIFERRV_OPERR       (0x0004)       /* Operand Error */
1128
#define RF1AIFERRV_OUTERR      (0x0006)       /* Output data not available Error */
1129
#define RF1AIFERRV_OPOVERR     (0x0008)       /* Operand Overwrite Error */
1130
 
1131
/* RF1AIFIV Definitions */
1132
#define RF1AIFIV_NONE          (0x0000)       /* No Interrupt pending */
1133
#define RF1AIFIV_RFERRIFG      (0x0002)       /* Radio interface error */
1134
#define RF1AIFIV_RFDOUTIFG     (0x0004)       /* Radio i/f data out */
1135
#define RF1AIFIV_RFSTATIFG     (0x0006)       /* Radio i/f status out */
1136
#define RF1AIFIV_RFDINIFG      (0x0008)       /* Radio i/f data in */
1137
#define RF1AIFIV_RFINSTRIFG    (0x000A)       /* Radio i/f instruction in */
1138
#define RF1AIFIV_RFRXIFG       (0x000C)       /* Radio direct FIFO RX */
1139
#define RF1AIFIV_RFTXIFG       (0x000E)       /* Radio direct FIFO TX */
1140
 
1141
/* RF1AIV Definitions */
1142
#define RF1AIV_NONE            (0x0000)       /* No Interrupt pending */
1143
#define RF1AIV_RFIFG0          (0x0002)       /* RFIFG0 */
1144
#define RF1AIV_RFIFG1          (0x0004)       /* RFIFG1 */
1145
#define RF1AIV_RFIFG2          (0x0006)       /* RFIFG2 */
1146
#define RF1AIV_RFIFG3          (0x0008)       /* RFIFG3 */
1147
#define RF1AIV_RFIFG4          (0x000A)       /* RFIFG4 */
1148
#define RF1AIV_RFIFG5          (0x000C)       /* RFIFG5 */
1149
#define RF1AIV_RFIFG6          (0x000E)       /* RFIFG6 */
1150
#define RF1AIV_RFIFG7          (0x0010)       /* RFIFG7 */
1151
#define RF1AIV_RFIFG8          (0x0012)       /* RFIFG8 */
1152
#define RF1AIV_RFIFG9          (0x0014)       /* RFIFG9 */
1153
#define RF1AIV_RFIFG10         (0x0016)       /* RFIFG10 */
1154
#define RF1AIV_RFIFG11         (0x0018)       /* RFIFG11 */
1155
#define RF1AIV_RFIFG12         (0x001A)       /* RFIFG12 */
1156
#define RF1AIV_RFIFG13         (0x001C)       /* RFIFG13 */
1157
#define RF1AIV_RFIFG14         (0x001E)       /* RFIFG14 */
1158
#define RF1AIV_RFIFG15         (0x0020)       /* RFIFG15 */
1159
 
1160
// Radio Core Registers
1161
#define IOCFG2                 0x00           /*  IOCFG2   - GDO2 output pin configuration  */
1162
#define IOCFG1                 0x01           /*  IOCFG1   - GDO1 output pin configuration  */
1163
#define IOCFG0                 0x02           /*  IOCFG1   - GDO0 output pin configuration  */
1164
#define FIFOTHR                0x03           /*  FIFOTHR  - RX FIFO and TX FIFO thresholds */
1165
#define SYNC1                  0x04           /*  SYNC1    - Sync word, high byte */
1166
#define SYNC0                  0x05           /*  SYNC0    - Sync word, low byte */
1167
#define PKTLEN                 0x06           /*  PKTLEN   - Packet length */
1168
#define PKTCTRL1               0x07           /*  PKTCTRL1 - Packet automation control */
1169
#define PKTCTRL0               0x08           /*  PKTCTRL0 - Packet automation control */
1170
#define ADDR                   0x09           /*  ADDR     - Device address */
1171
#define CHANNR                 0x0A           /*  CHANNR   - Channel number */
1172
#define FSCTRL1                0x0B           /*  FSCTRL1  - Frequency synthesizer control */
1173
#define FSCTRL0                0x0C           /*  FSCTRL0  - Frequency synthesizer control */
1174
#define FREQ2                  0x0D           /*  FREQ2    - Frequency control word, high byte */
1175
#define FREQ1                  0x0E           /*  FREQ1    - Frequency control word, middle byte */
1176
#define FREQ0                  0x0F           /*  FREQ0    - Frequency control word, low byte */
1177
#define MDMCFG4                0x10           /*  MDMCFG4  - Modem configuration */
1178
#define MDMCFG3                0x11           /*  MDMCFG3  - Modem configuration */
1179
#define MDMCFG2                0x12           /*  MDMCFG2  - Modem configuration */
1180
#define MDMCFG1                0x13           /*  MDMCFG1  - Modem configuration */
1181
#define MDMCFG0                0x14           /*  MDMCFG0  - Modem configuration */
1182
#define DEVIATN                0x15           /*  DEVIATN  - Modem deviation setting */
1183
#define MCSM2                  0x16           /*  MCSM2    - Main Radio Control State Machine configuration */
1184
#define MCSM1                  0x17           /*  MCSM1    - Main Radio Control State Machine configuration */
1185
#define MCSM0                  0x18           /*  MCSM0    - Main Radio Control State Machine configuration */
1186
#define FOCCFG                 0x19           /*  FOCCFG   - Frequency Offset Compensation configuration */
1187
#define BSCFG                  0x1A           /*  BSCFG    - Bit Synchronization configuration */
1188
#define AGCCTRL2               0x1B           /*  AGCCTRL2 - AGC control */
1189
#define AGCCTRL1               0x1C           /*  AGCCTRL1 - AGC control */
1190
#define AGCCTRL0               0x1D           /*  AGCCTRL0 - AGC control */
1191
#define WOREVT1                0x1E           /*  WOREVT1  - High byte Event0 timeout */
1192
#define WOREVT0                0x1F           /*  WOREVT0  - Low byte Event0 timeout */
1193
#define WORCTRL                0x20           /*  WORCTRL  - Wake On Radio control */
1194
#define FREND1                 0x21           /*  FREND1   - Front end RX configuration */
1195
#define FREND0                 0x22           /*  FREDN0   - Front end TX configuration */
1196
#define FSCAL3                 0x23           /*  FSCAL3   - Frequency synthesizer calibration */
1197
#define FSCAL2                 0x24           /*  FSCAL2   - Frequency synthesizer calibration */
1198
#define FSCAL1                 0x25           /*  FSCAL1   - Frequency synthesizer calibration */
1199
#define FSCAL0                 0x26           /*  FSCAL0   - Frequency synthesizer calibration */
1200
//#define RCCTRL1             0x27      /*  RCCTRL1  - RC oscillator configuration */
1201
//#define RCCTRL0             0x28      /*  RCCTRL0  - RC oscillator configuration */
1202
#define FSTEST                 0x29           /*  FSTEST   - Frequency synthesizer calibration control */
1203
#define PTEST                  0x2A           /*  PTEST    - Production test */
1204
#define AGCTEST                0x2B           /*  AGCTEST  - AGC test */
1205
#define TEST2                  0x2C           /*  TEST2    - Various test settings */
1206
#define TEST1                  0x2D           /*  TEST1    - Various test settings */
1207
#define TEST0                  0x2E           /*  TEST0    - Various test settings */
1208
 
1209
/* status registers */
1210
#define PARTNUM                0x30           /*  PARTNUM    - Chip ID */
1211
#define VERSION                0x31           /*  VERSION    - Chip ID */
1212
#define FREQEST                0x32           /*  FREQEST    – Frequency Offset Estimate from demodulator */
1213
#define LQI                    0x33           /*  LQI        – Demodulator estimate for Link Quality */
1214
#define RSSI                   0x34           /*  RSSI       – Received signal strength indication */
1215
#define MARCSTATE              0x35           /*  MARCSTATE  – Main Radio Control State Machine state */
1216
#define WORTIME1               0x36           /*  WORTIME1   – High byte of WOR time */
1217
#define WORTIME0               0x37           /*  WORTIME0   – Low byte of WOR time */
1218
#define PKTSTATUS              0x38           /*  PKTSTATUS  – Current GDOx status and packet status */
1219
#define VCO_VC_DAC             0x39           /*  VCO_VC_DAC – Current setting from PLL calibration module */
1220
#define TXBYTES                0x3A           /*  TXBYTES    – Underflow and number of bytes */
1221
#define RXBYTES                0x3B           /*  RXBYTES    – Overflow and number of bytes */
1222
 
1223
/* burst write registers */
1224
#define PATABLE                0x3E           /*  PATABLE - PA control settings table */
1225
#define TXFIFO                 0x3F           /*  TXFIFO  - Transmit FIFO */
1226
#define RXFIFO                 0x3F           /*  RXFIFO  - Receive FIFO */
1227
 
1228
/* Radio Core Instructions */
1229
/* command strobes               */
1230
#define RF_SRES                0x30           /*  SRES    - Reset chip. */
1231
#define RF_SFSTXON             0x31           /*  SFSTXON - Enable and calibrate frequency synthesizer. */
1232
#define RF_SXOFF               0x32           /*  SXOFF   - Turn off crystal oscillator. */
1233
#define RF_SCAL                0x33           /*  SCAL    - Calibrate frequency synthesizer and turn it off. */
1234
#define RF_SRX                 0x34           /*  SRX     - Enable RX. Perform calibration if enabled. */
1235
#define RF_STX                 0x35           /*  STX     - Enable TX. If in RX state, only enable TX if CCA passes. */
1236
#define RF_SIDLE               0x36           /*  SIDLE   - Exit RX / TX, turn off frequency synthesizer. */
1237
//#define RF_SRSVD            0x37      /*  SRVSD   - Reserved.  Do not use. */
1238
#define RF_SWOR                0x38           /*  SWOR    - Start automatic RX polling sequence (Wake-on-Radio) */
1239
#define RF_SPWD                0x39           /*  SPWD    - Enter power down mode when CSn goes high. */
1240
#define RF_SFRX                0x3A           /*  SFRX    - Flush the RX FIFO buffer. */
1241
#define RF_SFTX                0x3B           /*  SFTX    - Flush the TX FIFO buffer. */
1242
#define RF_SWORRST             0x3C           /*  SWORRST - Reset real time clock. */
1243
#define RF_SNOP                0x3D           /*  SNOP    - No operation. Returns status byte. */
1244
 
1245
#define RF_RXSTAT              0x80           /* Used in combination with strobe commands delivers number of availabe bytes in RX FIFO with return status */
1246
#define RF_TXSTAT              0x00           /* Used in combination with strobe commands delivers number of availabe bytes in TX FIFO with return status */
1247
 
1248
/* other radio instr */
1249
#define RF_SNGLREGRD           0x80
1250
#define RF_SNGLREGWR           0x00
1251
#define RF_REGRD               0xC0
1252
#define RF_REGWR               0x40
1253
#define RF_STATREGRD           0xC0           /* Read single radio core status register */
1254
#define RF_SNGLPATABRD         (RF_SNGLREGRD+PATABLE)
1255
#define RF_SNGLPATABWR         (RF_SNGLREGWR+PATABLE)
1256
#define RF_PATABRD             (RF_REGRD+PATABLE)
1257
#define RF_PATABWR             (RF_REGWR+PATABLE)
1258
#define RF_SNGLRXRD            (RF_SNGLREGRD+RXFIFO)
1259
#define RF_SNGLTXWR            (RF_SNGLREGWR+TXFIFO)
1260
#define RF_RXFIFORD            (RF_REGRD+RXFIFO)
1261
#define RF_TXFIFOWR            (RF_REGWR+TXFIFO)
1262
 
1263
/*************************************************************
1264
* CRC Module
1265
*************************************************************/
1266
#define __MSP430_HAS_CRC__                    /* Definition to show that Module is available */
1267
#define __MSP430_BASEADDRESS_CRC__ 0x0150
1268
 
1269
SFR_16BIT(CRCDI);                             /* CRC Data In Register */
1270
SFR_8BIT(CRCDI_L);                            /* CRC Data In Register */
1271
SFR_8BIT(CRCDI_H);                            /* CRC Data In Register */
1272
SFR_16BIT(CRCDIRB);                           /* CRC data in reverse byte Register */
1273
SFR_8BIT(CRCDIRB_L);                          /* CRC data in reverse byte Register */
1274
SFR_8BIT(CRCDIRB_H);                          /* CRC data in reverse byte Register */
1275
SFR_16BIT(CRCINIRES);                         /* CRC Initialisation Register and Result Register */
1276
SFR_8BIT(CRCINIRES_L);                        /* CRC Initialisation Register and Result Register */
1277
SFR_8BIT(CRCINIRES_H);                        /* CRC Initialisation Register and Result Register */
1278
SFR_16BIT(CRCRESR);                           /* CRC reverse result Register */
1279
SFR_8BIT(CRCRESR_L);                          /* CRC reverse result Register */
1280
SFR_8BIT(CRCRESR_H);                          /* CRC reverse result Register */
1281
 
1282
/************************************************************
1283
* DMA_X
1284
************************************************************/
1285
#define __MSP430_HAS_DMAX_3__                 /* Definition to show that Module is available */
1286
#define __MSP430_BASEADDRESS_DMAX_3__ 0x0500
1287
 
1288
SFR_16BIT(DMACTL0);                           /* DMA Module Control 0 */
1289
SFR_8BIT(DMACTL0_L);                          /* DMA Module Control 0 */
1290
SFR_8BIT(DMACTL0_H);                          /* DMA Module Control 0 */
1291
SFR_16BIT(DMACTL1);                           /* DMA Module Control 1 */
1292
SFR_8BIT(DMACTL1_L);                          /* DMA Module Control 1 */
1293
SFR_8BIT(DMACTL1_H);                          /* DMA Module Control 1 */
1294
SFR_16BIT(DMACTL2);                           /* DMA Module Control 2 */
1295
SFR_8BIT(DMACTL2_L);                          /* DMA Module Control 2 */
1296
SFR_8BIT(DMACTL2_H);                          /* DMA Module Control 2 */
1297
SFR_16BIT(DMACTL3);                           /* DMA Module Control 3 */
1298
SFR_8BIT(DMACTL3_L);                          /* DMA Module Control 3 */
1299
SFR_8BIT(DMACTL3_H);                          /* DMA Module Control 3 */
1300
SFR_16BIT(DMACTL4);                           /* DMA Module Control 4 */
1301
SFR_8BIT(DMACTL4_L);                          /* DMA Module Control 4 */
1302
SFR_8BIT(DMACTL4_H);                          /* DMA Module Control 4 */
1303
SFR_16BIT(DMAIV);                             /* DMA Interrupt Vector Word */
1304
SFR_8BIT(DMAIV_L);                            /* DMA Interrupt Vector Word */
1305
SFR_8BIT(DMAIV_H);                            /* DMA Interrupt Vector Word */
1306
 
1307
SFR_16BIT(DMA0CTL);                           /* DMA Channel 0 Control */
1308
SFR_8BIT(DMA0CTL_L);                          /* DMA Channel 0 Control */
1309
SFR_8BIT(DMA0CTL_H);                          /* DMA Channel 0 Control */
1310
SFR_20BIT(DMA0SA);                            /* DMA Channel 0 Source Address */
1311
SFR_16BIT(DMA0SAL);                           /* DMA Channel 0 Source Address */
1312
SFR_20BIT(DMA0DA);                            /* DMA Channel 0 Destination Address */
1313
SFR_16BIT(DMA0DAL);                           /* DMA Channel 0 Destination Address */
1314
SFR_16BIT(DMA0SZ);                            /* DMA Channel 0 Transfer Size */
1315
 
1316
SFR_16BIT(DMA1CTL);                           /* DMA Channel 1 Control */
1317
SFR_8BIT(DMA1CTL_L);                          /* DMA Channel 1 Control */
1318
SFR_8BIT(DMA1CTL_H);                          /* DMA Channel 1 Control */
1319
SFR_20BIT(DMA1SA);                            /* DMA Channel 1 Source Address */
1320
SFR_16BIT(DMA1SAL);                           /* DMA Channel 1 Source Address */
1321
SFR_20BIT(DMA1DA);                            /* DMA Channel 1 Destination Address */
1322
SFR_16BIT(DMA1DAL);                           /* DMA Channel 1 Destination Address */
1323
SFR_16BIT(DMA1SZ);                            /* DMA Channel 1 Transfer Size */
1324
 
1325
SFR_16BIT(DMA2CTL);                           /* DMA Channel 2 Control */
1326
SFR_8BIT(DMA2CTL_L);                          /* DMA Channel 2 Control */
1327
SFR_8BIT(DMA2CTL_H);                          /* DMA Channel 2 Control */
1328
SFR_20BIT(DMA2SA);                            /* DMA Channel 2 Source Address */
1329
SFR_16BIT(DMA2SAL);                           /* DMA Channel 2 Source Address */
1330
SFR_20BIT(DMA2DA);                            /* DMA Channel 2 Destination Address */
1331
SFR_16BIT(DMA2DAL);                           /* DMA Channel 2 Destination Address */
1332
SFR_16BIT(DMA2SZ);                            /* DMA Channel 2 Transfer Size */
1333
 
1334
/* DMACTL0 Control Bits */
1335
#define DMA0TSEL0              (0x0001)       /* DMA channel 0 transfer select bit 0 */
1336
#define DMA0TSEL1              (0x0002)       /* DMA channel 0 transfer select bit 1 */
1337
#define DMA0TSEL2              (0x0004)       /* DMA channel 0 transfer select bit 2 */
1338
#define DMA0TSEL3              (0x0008)       /* DMA channel 0 transfer select bit 3 */
1339
#define DMA0TSEL4              (0x0010)       /* DMA channel 0 transfer select bit 4 */
1340
#define DMA1TSEL0              (0x0100)       /* DMA channel 1 transfer select bit 0 */
1341
#define DMA1TSEL1              (0x0200)       /* DMA channel 1 transfer select bit 1 */
1342
#define DMA1TSEL2              (0x0400)       /* DMA channel 1 transfer select bit 2 */
1343
#define DMA1TSEL3              (0x0800)       /* DMA channel 1 transfer select bit 3 */
1344
#define DMA1TSEL4              (0x1000)       /* DMA channel 1 transfer select bit 4 */
1345
 
1346
/* DMACTL0 Control Bits */
1347
#define DMA0TSEL0_L            (0x0001)       /* DMA channel 0 transfer select bit 0 */
1348
#define DMA0TSEL1_L            (0x0002)       /* DMA channel 0 transfer select bit 1 */
1349
#define DMA0TSEL2_L            (0x0004)       /* DMA channel 0 transfer select bit 2 */
1350
#define DMA0TSEL3_L            (0x0008)       /* DMA channel 0 transfer select bit 3 */
1351
#define DMA0TSEL4_L            (0x0010)       /* DMA channel 0 transfer select bit 4 */
1352
 
1353
/* DMACTL0 Control Bits */
1354
#define DMA1TSEL0_H            (0x0001)       /* DMA channel 1 transfer select bit 0 */
1355
#define DMA1TSEL1_H            (0x0002)       /* DMA channel 1 transfer select bit 1 */
1356
#define DMA1TSEL2_H            (0x0004)       /* DMA channel 1 transfer select bit 2 */
1357
#define DMA1TSEL3_H            (0x0008)       /* DMA channel 1 transfer select bit 3 */
1358
#define DMA1TSEL4_H            (0x0010)       /* DMA channel 1 transfer select bit 4 */
1359
 
1360
/* DMACTL01 Control Bits */
1361
#define DMA2TSEL0              (0x0001)       /* DMA channel 2 transfer select bit 0 */
1362
#define DMA2TSEL1              (0x0002)       /* DMA channel 2 transfer select bit 1 */
1363
#define DMA2TSEL2              (0x0004)       /* DMA channel 2 transfer select bit 2 */
1364
#define DMA2TSEL3              (0x0008)       /* DMA channel 2 transfer select bit 3 */
1365
#define DMA2TSEL4              (0x0010)       /* DMA channel 2 transfer select bit 4 */
1366
 
1367
/* DMACTL01 Control Bits */
1368
#define DMA2TSEL0_L            (0x0001)       /* DMA channel 2 transfer select bit 0 */
1369
#define DMA2TSEL1_L            (0x0002)       /* DMA channel 2 transfer select bit 1 */
1370
#define DMA2TSEL2_L            (0x0004)       /* DMA channel 2 transfer select bit 2 */
1371
#define DMA2TSEL3_L            (0x0008)       /* DMA channel 2 transfer select bit 3 */
1372
#define DMA2TSEL4_L            (0x0010)       /* DMA channel 2 transfer select bit 4 */
1373
 
1374
/* DMACTL01 Control Bits */
1375
 
1376
/* DMACTL4 Control Bits */
1377
#define ENNMI                  (0x0001)       /* Enable NMI interruption of DMA */
1378
#define ROUNDROBIN             (0x0002)       /* Round-Robin DMA channel priorities */
1379
#define DMARMWDIS              (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
1380
 
1381
/* DMACTL4 Control Bits */
1382
#define ENNMI_L                (0x0001)       /* Enable NMI interruption of DMA */
1383
#define ROUNDROBIN_L           (0x0002)       /* Round-Robin DMA channel priorities */
1384
#define DMARMWDIS_L            (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
1385
 
1386
/* DMACTL4 Control Bits */
1387
 
1388
/* DMAxCTL Control Bits */
1389
#define DMAREQ                 (0x0001)       /* Initiate DMA transfer with DMATSEL */
1390
#define DMAABORT               (0x0002)       /* DMA transfer aborted by NMI */
1391
#define DMAIE                  (0x0004)       /* DMA interrupt enable */
1392
#define DMAIFG                 (0x0008)       /* DMA interrupt flag */
1393
#define DMAEN                  (0x0010)       /* DMA enable */
1394
#define DMALEVEL               (0x0020)       /* DMA level sensitive trigger select */
1395
#define DMASRCBYTE             (0x0040)       /* DMA source byte */
1396
#define DMADSTBYTE             (0x0080)       /* DMA destination byte */
1397
#define DMASRCINCR0            (0x0100)       /* DMA source increment bit 0 */
1398
#define DMASRCINCR1            (0x0200)       /* DMA source increment bit 1 */
1399
#define DMADSTINCR0            (0x0400)       /* DMA destination increment bit 0 */
1400
#define DMADSTINCR1            (0x0800)       /* DMA destination increment bit 1 */
1401
#define DMADT0                 (0x1000)       /* DMA transfer mode bit 0 */
1402
#define DMADT1                 (0x2000)       /* DMA transfer mode bit 1 */
1403
#define DMADT2                 (0x4000)       /* DMA transfer mode bit 2 */
1404
 
1405
/* DMAxCTL Control Bits */
1406
#define DMAREQ_L               (0x0001)       /* Initiate DMA transfer with DMATSEL */
1407
#define DMAABORT_L             (0x0002)       /* DMA transfer aborted by NMI */
1408
#define DMAIE_L                (0x0004)       /* DMA interrupt enable */
1409
#define DMAIFG_L               (0x0008)       /* DMA interrupt flag */
1410
#define DMAEN_L                (0x0010)       /* DMA enable */
1411
#define DMALEVEL_L             (0x0020)       /* DMA level sensitive trigger select */
1412
#define DMASRCBYTE_L           (0x0040)       /* DMA source byte */
1413
#define DMADSTBYTE_L           (0x0080)       /* DMA destination byte */
1414
 
1415
/* DMAxCTL Control Bits */
1416
#define DMASRCINCR0_H          (0x0001)       /* DMA source increment bit 0 */
1417
#define DMASRCINCR1_H          (0x0002)       /* DMA source increment bit 1 */
1418
#define DMADSTINCR0_H          (0x0004)       /* DMA destination increment bit 0 */
1419
#define DMADSTINCR1_H          (0x0008)       /* DMA destination increment bit 1 */
1420
#define DMADT0_H               (0x0010)       /* DMA transfer mode bit 0 */
1421
#define DMADT1_H               (0x0020)       /* DMA transfer mode bit 1 */
1422
#define DMADT2_H               (0x0040)       /* DMA transfer mode bit 2 */
1423
 
1424
#define DMASWDW                (0*0x0040u)    /* DMA transfer: source word to destination word */
1425
#define DMASBDW                (1*0x0040u)    /* DMA transfer: source byte to destination word */
1426
#define DMASWDB                (2*0x0040u)    /* DMA transfer: source word to destination byte */
1427
#define DMASBDB                (3*0x0040u)    /* DMA transfer: source byte to destination byte */
1428
 
1429
#define DMASRCINCR_0           (0*0x0100u)    /* DMA source increment 0: source address unchanged */
1430
#define DMASRCINCR_1           (1*0x0100u)    /* DMA source increment 1: source address unchanged */
1431
#define DMASRCINCR_2           (2*0x0100u)    /* DMA source increment 2: source address decremented */
1432
#define DMASRCINCR_3           (3*0x0100u)    /* DMA source increment 3: source address incremented */
1433
 
1434
#define DMADSTINCR_0           (0*0x0400u)    /* DMA destination increment 0: destination address unchanged */
1435
#define DMADSTINCR_1           (1*0x0400u)    /* DMA destination increment 1: destination address unchanged */
1436
#define DMADSTINCR_2           (2*0x0400u)    /* DMA destination increment 2: destination address decremented */
1437
#define DMADSTINCR_3           (3*0x0400u)    /* DMA destination increment 3: destination address incremented */
1438
 
1439
#define DMADT_0                (0*0x1000u)    /* DMA transfer mode 0: Single transfer */
1440
#define DMADT_1                (1*0x1000u)    /* DMA transfer mode 1: Block transfer */
1441
#define DMADT_2                (2*0x1000u)    /* DMA transfer mode 2: Burst-Block transfer */
1442
#define DMADT_3                (3*0x1000u)    /* DMA transfer mode 3: Burst-Block transfer */
1443
#define DMADT_4                (4*0x1000u)    /* DMA transfer mode 4: Repeated Single transfer */
1444
#define DMADT_5                (5*0x1000u)    /* DMA transfer mode 5: Repeated Block transfer */
1445
#define DMADT_6                (6*0x1000u)    /* DMA transfer mode 6: Repeated Burst-Block transfer */
1446
#define DMADT_7                (7*0x1000u)    /* DMA transfer mode 7: Repeated Burst-Block transfer */
1447
 
1448
/* DMAIV Definitions */
1449
#define DMAIV_NONE             (0x0000)       /* No Interrupt pending */
1450
#define DMAIV_DMA0IFG          (0x0002)       /* DMA0IFG*/
1451
#define DMAIV_DMA1IFG          (0x0004)       /* DMA1IFG*/
1452
#define DMAIV_DMA2IFG          (0x0006)       /* DMA2IFG*/
1453
 
1454
#define DMA0TSEL_0             (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1455
#define DMA0TSEL_1             (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1456
#define DMA0TSEL_2             (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1457
#define DMA0TSEL_3             (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1458
#define DMA0TSEL_4             (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1459
#define DMA0TSEL_5             (5*0x0001u)    /* DMA channel 0 transfer select 5:  TimerB (TB0CCR0.IFG) */
1460
#define DMA0TSEL_6             (6*0x0001u)    /* DMA channel 0 transfer select 6:  TimerB (TB0CCR2.IFG) */
1461
#define DMA0TSEL_7             (7*0x0001u)    /* DMA channel 0 transfer select 7:  Reserved */
1462
#define DMA0TSEL_8             (8*0x0001u)    /* DMA channel 0 transfer select 8:  Reserved */
1463
#define DMA0TSEL_9             (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1464
#define DMA0TSEL_10            (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1465
#define DMA0TSEL_11            (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1466
#define DMA0TSEL_12            (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1467
#define DMA0TSEL_13            (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1468
#define DMA0TSEL_14            (14*0x0001u)   /* DMA channel 0 transfer select 14: RFRXIFG */
1469
#define DMA0TSEL_15            (15*0x0001u)   /* DMA channel 0 transfer select 15: RFTXIFG */
1470
#define DMA0TSEL_16            (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1471
#define DMA0TSEL_17            (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1472
#define DMA0TSEL_18            (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1473
#define DMA0TSEL_19            (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1474
#define DMA0TSEL_20            (20*0x0001u)   /* DMA channel 0 transfer select 20: Reserved  */
1475
#define DMA0TSEL_21            (21*0x0001u)   /* DMA channel 0 transfer select 21: Reserved  */
1476
#define DMA0TSEL_22            (22*0x0001u)   /* DMA channel 0 transfer select 22: Reserved  */
1477
#define DMA0TSEL_23            (23*0x0001u)   /* DMA channel 0 transfer select 23: Reserved  */
1478
#define DMA0TSEL_24            (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
1479
#define DMA0TSEL_25            (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
1480
#define DMA0TSEL_26            (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
1481
#define DMA0TSEL_27            (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
1482
#define DMA0TSEL_28            (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
1483
#define DMA0TSEL_29            (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1484
#define DMA0TSEL_30            (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
1485
#define DMA0TSEL_31            (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1486
 
1487
#define DMA1TSEL_0             (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1488
#define DMA1TSEL_1             (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1489
#define DMA1TSEL_2             (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1490
#define DMA1TSEL_3             (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1491
#define DMA1TSEL_4             (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1492
#define DMA1TSEL_5             (5*0x0100u)    /* DMA channel 1 transfer select 5:  TimerB (TB0CCR0.IFG) */
1493
#define DMA1TSEL_6             (6*0x0100u)    /* DMA channel 1 transfer select 6:  TimerB (TB0CCR2.IFG) */
1494
#define DMA1TSEL_7             (7*0x0100u)    /* DMA channel 1 transfer select 7:  Reserved */
1495
#define DMA1TSEL_8             (8*0x0100u)    /* DMA channel 1 transfer select 8:  Reserved */
1496
#define DMA1TSEL_9             (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1497
#define DMA1TSEL_10            (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1498
#define DMA1TSEL_11            (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1499
#define DMA1TSEL_12            (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1500
#define DMA1TSEL_13            (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1501
#define DMA1TSEL_14            (14*0x0100u)   /* DMA channel 1 transfer select 14: RFRXIFG */
1502
#define DMA1TSEL_15            (15*0x0100u)   /* DMA channel 1 transfer select 15: RFTXIFG */
1503
#define DMA1TSEL_16            (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1504
#define DMA1TSEL_17            (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1505
#define DMA1TSEL_18            (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1506
#define DMA1TSEL_19            (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1507
#define DMA1TSEL_20            (20*0x0100u)   /* DMA channel 1 transfer select 20: Reserved  */
1508
#define DMA1TSEL_21            (21*0x0100u)   /* DMA channel 1 transfer select 21: Reserved  */
1509
#define DMA1TSEL_22            (22*0x0100u)   /* DMA channel 1 transfer select 22: Reserved  */
1510
#define DMA1TSEL_23            (23*0x0100u)   /* DMA channel 1 transfer select 23: Reserved  */
1511
#define DMA1TSEL_24            (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
1512
#define DMA1TSEL_25            (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
1513
#define DMA1TSEL_26            (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
1514
#define DMA1TSEL_27            (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
1515
#define DMA1TSEL_28            (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
1516
#define DMA1TSEL_29            (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1517
#define DMA1TSEL_30            (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1518
#define DMA1TSEL_31            (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1519
 
1520
#define DMA2TSEL_0             (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1521
#define DMA2TSEL_1             (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1522
#define DMA2TSEL_2             (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1523
#define DMA2TSEL_3             (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1524
#define DMA2TSEL_4             (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1525
#define DMA2TSEL_5             (5*0x0001u)    /* DMA channel 2 transfer select 5:  TimerB (TB0CCR0.IFG) */
1526
#define DMA2TSEL_6             (6*0x0001u)    /* DMA channel 2 transfer select 6:  TimerB (TB0CCR2.IFG) */
1527
#define DMA2TSEL_7             (7*0x0001u)    /* DMA channel 2 transfer select 7:  Reserved */
1528
#define DMA2TSEL_8             (8*0x0001u)    /* DMA channel 2 transfer select 8:  Reserved */
1529
#define DMA2TSEL_9             (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1530
#define DMA2TSEL_10            (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1531
#define DMA2TSEL_11            (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1532
#define DMA2TSEL_12            (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1533
#define DMA2TSEL_13            (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1534
#define DMA2TSEL_14            (14*0x0001u)   /* DMA channel 2 transfer select 14: RFRXIFG */
1535
#define DMA2TSEL_15            (15*0x0001u)   /* DMA channel 2 transfer select 15: RFTXIFG */
1536
#define DMA2TSEL_16            (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1537
#define DMA2TSEL_17            (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1538
#define DMA2TSEL_18            (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1539
#define DMA2TSEL_19            (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1540
#define DMA2TSEL_20            (20*0x0001u)   /* DMA channel 2 transfer select 20: Reserved  */
1541
#define DMA2TSEL_21            (21*0x0001u)   /* DMA channel 2 transfer select 21: Reserved  */
1542
#define DMA2TSEL_22            (22*0x0001u)   /* DMA channel 2 transfer select 22: Reserved  */
1543
#define DMA2TSEL_23            (23*0x0001u)   /* DMA channel 2 transfer select 23: Reserved  */
1544
#define DMA2TSEL_24            (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
1545
#define DMA2TSEL_25            (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
1546
#define DMA2TSEL_26            (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
1547
#define DMA2TSEL_27            (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
1548
#define DMA2TSEL_28            (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
1549
#define DMA2TSEL_29            (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1550
#define DMA2TSEL_30            (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1551
#define DMA2TSEL_31            (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1552
 
1553
#define DMA0TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1554
#define DMA0TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1555
#define DMA0TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1556
#define DMA0TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1557
#define DMA0TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1558
#define DMA0TSEL__TB0CCR0      (5*0x0001u)    /* DMA channel 0 transfer select 5:  TimerB (TB0CCR0.IFG) */
1559
#define DMA0TSEL__TB0CCR2      (6*0x0001u)    /* DMA channel 0 transfer select 6:  TimerB (TB0CCR2.IFG) */
1560
#define DMA0TSEL__RES7         (7*0x0001u)    /* DMA channel 0 transfer select 7:  Reserved */
1561
#define DMA0TSEL__RES8         (8*0x0001u)    /* DMA channel 0 transfer select 8:  Reserved */
1562
#define DMA0TSEL__RES9         (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1563
#define DMA0TSEL__RES10        (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1564
#define DMA0TSEL__RES11        (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1565
#define DMA0TSEL__RES12        (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1566
#define DMA0TSEL__RES13        (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1567
#define DMA0TSEL__RFRXIFG      (14*0x0001u)   /* DMA channel 0 transfer select 14: RFRXIFG */
1568
#define DMA0TSEL__RFTXIFG      (15*0x0001u)   /* DMA channel 0 transfer select 15: RFTXIFG */
1569
#define DMA0TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1570
#define DMA0TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1571
#define DMA0TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1572
#define DMA0TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1573
#define DMA0TSEL__RES20        (20*0x0001u)   /* DMA channel 0 transfer select 20: Reserved  */
1574
#define DMA0TSEL__RES21        (21*0x0001u)   /* DMA channel 0 transfer select 21: Reserved  */
1575
#define DMA0TSEL__RES22        (22*0x0001u)   /* DMA channel 0 transfer select 22: Reserved  */
1576
#define DMA0TSEL__RES23        (23*0x0001u)   /* DMA channel 0 transfer select 23: Reserved  */
1577
#define DMA0TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 0 transfer select 24: ADC12IFGx */
1578
#define DMA0TSEL__RES25        (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
1579
#define DMA0TSEL__RES26        (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
1580
#define DMA0TSEL__RES27        (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
1581
#define DMA0TSEL__RES28        (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
1582
#define DMA0TSEL__MPY          (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1583
#define DMA0TSEL__DMA2IFG      (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
1584
#define DMA0TSEL__DMAE0        (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1585
 
1586
#define DMA1TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1587
#define DMA1TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1588
#define DMA1TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1589
#define DMA1TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1590
#define DMA1TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1591
#define DMA1TSEL__TB0CCR0      (5*0x0100u)    /* DMA channel 1 transfer select 5:  TimerB (TB0CCR0.IFG) */
1592
#define DMA1TSEL__TB0CCR2      (6*0x0100u)    /* DMA channel 1 transfer select 6:  TimerB (TB0CCR2.IFG) */
1593
#define DMA1TSEL__RES7         (7*0x0100u)    /* DMA channel 1 transfer select 7:  Reserved */
1594
#define DMA1TSEL__RES8         (8*0x0100u)    /* DMA channel 1 transfer select 8:  Reserved */
1595
#define DMA1TSEL__RES9         (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1596
#define DMA1TSEL__RES10        (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1597
#define DMA1TSEL__RES11        (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1598
#define DMA1TSEL__RES12        (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1599
#define DMA1TSEL__RES13        (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1600
#define DMA1TSEL__RFRXIFG      (14*0x0100u)   /* DMA channel 1 transfer select 14: RFRXIFG */
1601
#define DMA1TSEL__RFTXIFG      (15*0x0100u)   /* DMA channel 1 transfer select 15: RFTXIFG */
1602
#define DMA1TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1603
#define DMA1TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1604
#define DMA1TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1605
#define DMA1TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1606
#define DMA1TSEL__RES20        (20*0x0100u)   /* DMA channel 1 transfer select 20: Reserved  */
1607
#define DMA1TSEL__RES21        (21*0x0100u)   /* DMA channel 1 transfer select 21: Reserved  */
1608
#define DMA1TSEL__RES22        (22*0x0100u)   /* DMA channel 1 transfer select 22: Reserved  */
1609
#define DMA1TSEL__RES23        (23*0x0100u)   /* DMA channel 1 transfer select 23: Reserved  */
1610
#define DMA1TSEL__ADC12IFG     (24*0x0100u)   /* DMA channel 1 transfer select 24: ADC12IFGx */
1611
#define DMA1TSEL__RES25        (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
1612
#define DMA1TSEL__RES26        (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
1613
#define DMA1TSEL__RES27        (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
1614
#define DMA1TSEL__RES28        (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
1615
#define DMA1TSEL__MPY          (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1616
#define DMA1TSEL__DMA0IFG      (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1617
#define DMA1TSEL__DMAE0        (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1618
 
1619
#define DMA2TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1620
#define DMA2TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1621
#define DMA2TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1622
#define DMA2TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1623
#define DMA2TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1624
#define DMA2TSEL__TB0CCR0      (5*0x0001u)    /* DMA channel 2 transfer select 5:  TimerB (TB0CCR0.IFG) */
1625
#define DMA2TSEL__TB0CCR2      (6*0x0001u)    /* DMA channel 2 transfer select 6:  TimerB (TB0CCR2.IFG) */
1626
#define DMA2TSEL__RES7         (7*0x0001u)    /* DMA channel 2 transfer select 7:  Reserved */
1627
#define DMA2TSEL__RES8         (8*0x0001u)    /* DMA channel 2 transfer select 8:  Reserved */
1628
#define DMA2TSEL__RES9         (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1629
#define DMA2TSEL__RES10        (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1630
#define DMA2TSEL__RES11        (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1631
#define DMA2TSEL__RES12        (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1632
#define DMA2TSEL__RES13        (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1633
#define DMA2TSEL__RFRXIFG      (14*0x0001u)   /* DMA channel 2 transfer select 14: RFRXIFG */
1634
#define DMA2TSEL__RFTXIFG      (15*0x0001u)   /* DMA channel 2 transfer select 15: RFTXIFG */
1635
#define DMA2TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1636
#define DMA2TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1637
#define DMA2TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1638
#define DMA2TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1639
#define DMA2TSEL__RES20        (20*0x0001u)   /* DMA channel 2 transfer select 20: Reserved  */
1640
#define DMA2TSEL__RES21        (21*0x0001u)   /* DMA channel 2 transfer select 21: Reserved  */
1641
#define DMA2TSEL__RES22        (22*0x0001u)   /* DMA channel 2 transfer select 22: Reserved  */
1642
#define DMA2TSEL__RES23        (23*0x0001u)   /* DMA channel 2 transfer select 23: Reserved  */
1643
#define DMA2TSEL__ADC12IFG     (24*0x0001u)   /* DMA channel 2 transfer select 24: ADC12IFGx */
1644
#define DMA2TSEL__RES25        (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
1645
#define DMA2TSEL__RES26        (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
1646
#define DMA2TSEL__RES27        (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
1647
#define DMA2TSEL__RES28        (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
1648
#define DMA2TSEL__MPY          (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1649
#define DMA2TSEL__DMA1IFG      (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1650
#define DMA2TSEL__DMAE0        (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1651
 
1652
/*************************************************************
1653
* Flash Memory
1654
*************************************************************/
1655
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
1656
#define __MSP430_BASEADDRESS_FLASH__ 0x0140
1657
 
1658
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
1659
SFR_8BIT(FCTL1_L);                            /* FLASH Control 1 */
1660
SFR_8BIT(FCTL1_H);                            /* FLASH Control 1 */
1661
//sfrbw    FCTL2               (0x0142)  /* FLASH Control 2 */
1662
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
1663
SFR_8BIT(FCTL3_L);                            /* FLASH Control 3 */
1664
SFR_8BIT(FCTL3_H);                            /* FLASH Control 3 */
1665
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
1666
SFR_8BIT(FCTL4_L);                            /* FLASH Control 4 */
1667
SFR_8BIT(FCTL4_H);                            /* FLASH Control 4 */
1668
 
1669
#define FRPW                   (0x9600)       /* Flash password returned by read */
1670
#define FWPW                   (0xA500)       /* Flash password for write */
1671
#define FXPW                   (0x3300)       /* for use with XOR instruction */
1672
#define FRKEY                  (0x9600)       /* (legacy definition) Flash key returned by read */
1673
#define FWKEY                  (0xA500)       /* (legacy definition) Flash key for write */
1674
#define FXKEY                  (0x3300)       /* (legacy definition) for use with XOR instruction */
1675
 
1676
/* FCTL1 Control Bits */
1677
//#define RESERVED            (0x0001)  /* Reserved */
1678
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
1679
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
1680
//#define RESERVED            (0x0008)  /* Reserved */
1681
//#define RESERVED            (0x0010)  /* Reserved */
1682
#define SWRT                   (0x0020)       /* Smart Write enable */
1683
#define WRT                    (0x0040)       /* Enable bit for Flash write */
1684
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
1685
 
1686
/* FCTL1 Control Bits */
1687
//#define RESERVED            (0x0001)  /* Reserved */
1688
#define ERASE_L                (0x0002)       /* Enable bit for Flash segment erase */
1689
#define MERAS_L                (0x0004)       /* Enable bit for Flash mass erase */
1690
//#define RESERVED            (0x0008)  /* Reserved */
1691
//#define RESERVED            (0x0010)  /* Reserved */
1692
#define SWRT_L                 (0x0020)       /* Smart Write enable */
1693
#define WRT_L                  (0x0040)       /* Enable bit for Flash write */
1694
#define BLKWRT_L               (0x0080)       /* Enable bit for Flash segment write */
1695
 
1696
/* FCTL1 Control Bits */
1697
//#define RESERVED            (0x0001)  /* Reserved */
1698
//#define RESERVED            (0x0008)  /* Reserved */
1699
//#define RESERVED            (0x0010)  /* Reserved */
1700
 
1701
/* FCTL3 Control Bits */
1702
#define BUSY                   (0x0001)       /* Flash busy: 1 */
1703
#define KEYV                   (0x0002)       /* Flash Key violation flag */
1704
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
1705
#define WAIT                   (0x0008)       /* Wait flag for segment write */
1706
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1707
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
1708
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1709
//#define RESERVED            (0x0080)  /* Reserved */
1710
 
1711
/* FCTL3 Control Bits */
1712
#define BUSY_L                 (0x0001)       /* Flash busy: 1 */
1713
#define KEYV_L                 (0x0002)       /* Flash Key violation flag */
1714
#define ACCVIFG_L              (0x0004)       /* Flash Access violation flag */
1715
#define WAIT_L                 (0x0008)       /* Wait flag for segment write */
1716
#define LOCK_L                 (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1717
#define EMEX_L                 (0x0020)       /* Flash Emergency Exit */
1718
#define LOCKA_L                (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1719
//#define RESERVED            (0x0080)  /* Reserved */
1720
 
1721
/* FCTL3 Control Bits */
1722
//#define RESERVED            (0x0080)  /* Reserved */
1723
 
1724
/* FCTL4 Control Bits */
1725
#define VPE                    (0x0001)       /* Voltage Changed during Program Error Flag */
1726
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
1727
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
1728
#define LOCKINFO               (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1729
 
1730
/* FCTL4 Control Bits */
1731
#define VPE_L                  (0x0001)       /* Voltage Changed during Program Error Flag */
1732
#define MGR0_L                 (0x0010)       /* Marginal read 0 mode. */
1733
#define MGR1_L                 (0x0020)       /* Marginal read 1 mode. */
1734
#define LOCKINFO_L             (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1735
 
1736
/* FCTL4 Control Bits */
1737
 
1738
/************************************************************
1739
* HARDWARE MULTIPLIER 32Bit
1740
************************************************************/
1741
#define __MSP430_HAS_MPY32__                  /* Definition to show that Module is available */
1742
#define __MSP430_BASEADDRESS_MPY32__ 0x04C0
1743
 
1744
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
1745
SFR_8BIT(MPY_L);                              /* Multiply Unsigned/Operand 1 */
1746
SFR_8BIT(MPY_H);                              /* Multiply Unsigned/Operand 1 */
1747
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
1748
SFR_8BIT(MPYS_L);                             /* Multiply Signed/Operand 1 */
1749
SFR_8BIT(MPYS_H);                             /* Multiply Signed/Operand 1 */
1750
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
1751
SFR_8BIT(MAC_L);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1752
SFR_8BIT(MAC_H);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1753
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
1754
SFR_8BIT(MACS_L);                             /* Multiply Signed and Accumulate/Operand 1 */
1755
SFR_8BIT(MACS_H);                             /* Multiply Signed and Accumulate/Operand 1 */
1756
SFR_16BIT(OP2);                               /* Operand 2 */
1757
SFR_8BIT(OP2_L);                              /* Operand 2 */
1758
SFR_8BIT(OP2_H);                              /* Operand 2 */
1759
SFR_16BIT(RESLO);                             /* Result Low Word */
1760
SFR_8BIT(RESLO_L);                            /* Result Low Word */
1761
SFR_8BIT(RESLO_H);                            /* Result Low Word */
1762
SFR_16BIT(RESHI);                             /* Result High Word */
1763
SFR_8BIT(RESHI_L);                            /* Result High Word */
1764
SFR_8BIT(RESHI_H);                            /* Result High Word */
1765
SFR_16BIT(SUMEXT);                            /* Sum Extend */
1766
SFR_8BIT(SUMEXT_L);                           /* Sum Extend */
1767
SFR_8BIT(SUMEXT_H);                           /* Sum Extend */
1768
 
1769
SFR_16BIT(MPY32L);                            /* 32-bit operand 1 - multiply - low word */
1770
SFR_8BIT(MPY32L_L);                           /* 32-bit operand 1 - multiply - low word */
1771
SFR_8BIT(MPY32L_H);                           /* 32-bit operand 1 - multiply - low word */
1772
SFR_16BIT(MPY32H);                            /* 32-bit operand 1 - multiply - high word */
1773
SFR_8BIT(MPY32H_L);                           /* 32-bit operand 1 - multiply - high word */
1774
SFR_8BIT(MPY32H_H);                           /* 32-bit operand 1 - multiply - high word */
1775
SFR_16BIT(MPYS32L);                           /* 32-bit operand 1 - signed multiply - low word */
1776
SFR_8BIT(MPYS32L_L);                          /* 32-bit operand 1 - signed multiply - low word */
1777
SFR_8BIT(MPYS32L_H);                          /* 32-bit operand 1 - signed multiply - low word */
1778
SFR_16BIT(MPYS32H);                           /* 32-bit operand 1 - signed multiply - high word */
1779
SFR_8BIT(MPYS32H_L);                          /* 32-bit operand 1 - signed multiply - high word */
1780
SFR_8BIT(MPYS32H_H);                          /* 32-bit operand 1 - signed multiply - high word */
1781
SFR_16BIT(MAC32L);                            /* 32-bit operand 1 - multiply accumulate - low word */
1782
SFR_8BIT(MAC32L_L);                           /* 32-bit operand 1 - multiply accumulate - low word */
1783
SFR_8BIT(MAC32L_H);                           /* 32-bit operand 1 - multiply accumulate - low word */
1784
SFR_16BIT(MAC32H);                            /* 32-bit operand 1 - multiply accumulate - high word */
1785
SFR_8BIT(MAC32H_L);                           /* 32-bit operand 1 - multiply accumulate - high word */
1786
SFR_8BIT(MAC32H_H);                           /* 32-bit operand 1 - multiply accumulate - high word */
1787
SFR_16BIT(MACS32L);                           /* 32-bit operand 1 - signed multiply accumulate - low word */
1788
SFR_8BIT(MACS32L_L);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1789
SFR_8BIT(MACS32L_H);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1790
SFR_16BIT(MACS32H);                           /* 32-bit operand 1 - signed multiply accumulate - high word */
1791
SFR_8BIT(MACS32H_L);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1792
SFR_8BIT(MACS32H_H);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1793
SFR_16BIT(OP2L);                              /* 32-bit operand 2 - low word */
1794
SFR_8BIT(OP2L_L);                             /* 32-bit operand 2 - low word */
1795
SFR_8BIT(OP2L_H);                             /* 32-bit operand 2 - low word */
1796
SFR_16BIT(OP2H);                              /* 32-bit operand 2 - high word */
1797
SFR_8BIT(OP2H_L);                             /* 32-bit operand 2 - high word */
1798
SFR_8BIT(OP2H_H);                             /* 32-bit operand 2 - high word */
1799
SFR_16BIT(RES0);                              /* 32x32-bit result 0 - least significant word */
1800
SFR_8BIT(RES0_L);                             /* 32x32-bit result 0 - least significant word */
1801
SFR_8BIT(RES0_H);                             /* 32x32-bit result 0 - least significant word */
1802
SFR_16BIT(RES1);                              /* 32x32-bit result 1 */
1803
SFR_8BIT(RES1_L);                             /* 32x32-bit result 1 */
1804
SFR_8BIT(RES1_H);                             /* 32x32-bit result 1 */
1805
SFR_16BIT(RES2);                              /* 32x32-bit result 2 */
1806
SFR_8BIT(RES2_L);                             /* 32x32-bit result 2 */
1807
SFR_8BIT(RES2_H);                             /* 32x32-bit result 2 */
1808
SFR_16BIT(RES3);                              /* 32x32-bit result 3 - most significant word */
1809
SFR_8BIT(RES3_L);                             /* 32x32-bit result 3 - most significant word */
1810
SFR_8BIT(RES3_H);                             /* 32x32-bit result 3 - most significant word */
1811
SFR_16BIT(MPY32CTL0);                         /* MPY32 Control Register 0 */
1812
SFR_8BIT(MPY32CTL0_L);                        /* MPY32 Control Register 0 */
1813
SFR_8BIT(MPY32CTL0_H);                        /* MPY32 Control Register 0 */
1814
 
1815
#define MPY_B                  MPY_L          /* Multiply Unsigned/Operand 1 (Byte Access) */
1816
#define MPYS_B                 MPYS_L         /* Multiply Signed/Operand 1 (Byte Access) */
1817
#define MAC_B                  MAC_L          /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
1818
#define MACS_B                 MACS_L         /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
1819
#define OP2_B                  OP2_L          /* Operand 2 (Byte Access) */
1820
#define MPY32L_B               MPY32L_L       /* 32-bit operand 1 - multiply - low word (Byte Access) */
1821
#define MPY32H_B               MPY32H_L       /* 32-bit operand 1 - multiply - high word (Byte Access) */
1822
#define MPYS32L_B              MPYS32L_L      /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
1823
#define MPYS32H_B              MPYS32H_L      /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
1824
#define MAC32L_B               MAC32L_L       /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
1825
#define MAC32H_B               MAC32H_L       /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
1826
#define MACS32L_B              MACS32L_L      /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
1827
#define MACS32H_B              MACS32H_L      /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
1828
#define OP2L_B                 OP2L_L         /* 32-bit operand 2 - low word (Byte Access) */
1829
#define OP2H_B                 OP2H_L         /* 32-bit operand 2 - high word (Byte Access) */
1830
 
1831
/* MPY32CTL0 Control Bits */
1832
#define MPYC                   (0x0001)       /* Carry of the multiplier */
1833
//#define RESERVED            (0x0002)  /* Reserved */
1834
#define MPYFRAC                (0x0004)       /* Fractional mode */
1835
#define MPYSAT                 (0x0008)       /* Saturation mode */
1836
#define MPYM0                  (0x0010)       /* Multiplier mode Bit:0 */
1837
#define MPYM1                  (0x0020)       /* Multiplier mode Bit:1 */
1838
#define OP1_32                 (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1839
#define OP2_32                 (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1840
#define MPYDLYWRTEN            (0x0100)       /* Delayed write enable */
1841
#define MPYDLY32               (0x0200)       /* Delayed write mode */
1842
 
1843
/* MPY32CTL0 Control Bits */
1844
#define MPYC_L                 (0x0001)       /* Carry of the multiplier */
1845
//#define RESERVED            (0x0002)  /* Reserved */
1846
#define MPYFRAC_L              (0x0004)       /* Fractional mode */
1847
#define MPYSAT_L               (0x0008)       /* Saturation mode */
1848
#define MPYM0_L                (0x0010)       /* Multiplier mode Bit:0 */
1849
#define MPYM1_L                (0x0020)       /* Multiplier mode Bit:1 */
1850
#define OP1_32_L               (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1851
#define OP2_32_L               (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1852
 
1853
/* MPY32CTL0 Control Bits */
1854
//#define RESERVED            (0x0002)  /* Reserved */
1855
#define MPYDLYWRTEN_H          (0x0001)       /* Delayed write enable */
1856
#define MPYDLY32_H             (0x0002)       /* Delayed write mode */
1857
 
1858
#define MPYM_0                 (0x0000)       /* Multiplier mode: MPY */
1859
#define MPYM_1                 (0x0010)       /* Multiplier mode: MPYS */
1860
#define MPYM_2                 (0x0020)       /* Multiplier mode: MAC */
1861
#define MPYM_3                 (0x0030)       /* Multiplier mode: MACS */
1862
#define MPYM__MPY              (0x0000)       /* Multiplier mode: MPY */
1863
#define MPYM__MPYS             (0x0010)       /* Multiplier mode: MPYS */
1864
#define MPYM__MAC              (0x0020)       /* Multiplier mode: MAC */
1865
#define MPYM__MACS             (0x0030)       /* Multiplier mode: MACS */
1866
 
1867
/************************************************************
1868
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
1869
************************************************************/
1870
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
1871
#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200
1872
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
1873
#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200
1874
#define __MSP430_HAS_PORTA_R__                /* Definition to show that Module is available */
1875
#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200
1876
 
1877
SFR_16BIT(PAIN);                              /* Port A Input */
1878
SFR_8BIT(PAIN_L);                             /* Port A Input */
1879
SFR_8BIT(PAIN_H);                             /* Port A Input */
1880
SFR_16BIT(PAOUT);                             /* Port A Output */
1881
SFR_8BIT(PAOUT_L);                            /* Port A Output */
1882
SFR_8BIT(PAOUT_H);                            /* Port A Output */
1883
SFR_16BIT(PADIR);                             /* Port A Direction */
1884
SFR_8BIT(PADIR_L);                            /* Port A Direction */
1885
SFR_8BIT(PADIR_H);                            /* Port A Direction */
1886
SFR_16BIT(PAREN);                             /* Port A Resistor Enable */
1887
SFR_8BIT(PAREN_L);                            /* Port A Resistor Enable */
1888
SFR_8BIT(PAREN_H);                            /* Port A Resistor Enable */
1889
SFR_16BIT(PADS);                              /* Port A Resistor Drive Strenght */
1890
SFR_8BIT(PADS_L);                             /* Port A Resistor Drive Strenght */
1891
SFR_8BIT(PADS_H);                             /* Port A Resistor Drive Strenght */
1892
SFR_16BIT(PASEL);                             /* Port A Selection */
1893
SFR_8BIT(PASEL_L);                            /* Port A Selection */
1894
SFR_8BIT(PASEL_H);                            /* Port A Selection */
1895
SFR_16BIT(PAIES);                             /* Port A Interrupt Edge Select */
1896
SFR_8BIT(PAIES_L);                            /* Port A Interrupt Edge Select */
1897
SFR_8BIT(PAIES_H);                            /* Port A Interrupt Edge Select */
1898
SFR_16BIT(PAIE);                              /* Port A Interrupt Enable */
1899
SFR_8BIT(PAIE_L);                             /* Port A Interrupt Enable */
1900
SFR_8BIT(PAIE_H);                             /* Port A Interrupt Enable */
1901
SFR_16BIT(PAIFG);                             /* Port A Interrupt Flag */
1902
SFR_8BIT(PAIFG_L);                            /* Port A Interrupt Flag */
1903
SFR_8BIT(PAIFG_H);                            /* Port A Interrupt Flag */
1904
 
1905
 
1906
SFR_16BIT(P1IV);                              /* Port 1 Interrupt Vector Word */
1907
SFR_16BIT(P2IV);                              /* Port 2 Interrupt Vector Word */
1908
#define P1IN                   (PAIN_L)       /* Port 1 Input */
1909
#define P1OUT                  (PAOUT_L)      /* Port 1 Output */
1910
#define P1DIR                  (PADIR_L)      /* Port 1 Direction */
1911
#define P1REN                  (PAREN_L)      /* Port 1 Resistor Enable */
1912
#define P1DS                   (PADS_L)       /* Port 1 Resistor Drive Strenght */
1913
#define P1SEL                  (PASEL_L)      /* Port 1 Selection */
1914
#define P1IES                  (PAIES_L)      /* Port 1 Interrupt Edge Select */
1915
#define P1IE                   (PAIE_L)       /* Port 1 Interrupt Enable */
1916
#define P1IFG                  (PAIFG_L)      /* Port 1 Interrupt Flag */
1917
 
1918
//Definitions for P1IV
1919
#define P1IV_NONE              (0x0000)       /* No Interrupt pending */
1920
#define P1IV_P1IFG0            (0x0002)       /* P1IV P1IFG.0 */
1921
#define P1IV_P1IFG1            (0x0004)       /* P1IV P1IFG.1 */
1922
#define P1IV_P1IFG2            (0x0006)       /* P1IV P1IFG.2 */
1923
#define P1IV_P1IFG3            (0x0008)       /* P1IV P1IFG.3 */
1924
#define P1IV_P1IFG4            (0x000A)       /* P1IV P1IFG.4 */
1925
#define P1IV_P1IFG5            (0x000C)       /* P1IV P1IFG.5 */
1926
#define P1IV_P1IFG6            (0x000E)       /* P1IV P1IFG.6 */
1927
#define P1IV_P1IFG7            (0x0010)       /* P1IV P1IFG.7 */
1928
 
1929
#define P2IN                   (PAIN_H)       /* Port 2 Input */
1930
#define P2OUT                  (PAOUT_H)      /* Port 2 Output */
1931
#define P2DIR                  (PADIR_H)      /* Port 2 Direction */
1932
#define P2REN                  (PAREN_H)      /* Port 2 Resistor Enable */
1933
#define P2DS                   (PADS_H)       /* Port 2 Resistor Drive Strenght */
1934
#define P2SEL                  (PASEL_H)      /* Port 2 Selection */
1935
#define P2IES                  (PAIES_H)      /* Port 2 Interrupt Edge Select */
1936
#define P2IE                   (PAIE_H)       /* Port 2 Interrupt Enable */
1937
#define P2IFG                  (PAIFG_H)      /* Port 2 Interrupt Flag */
1938
 
1939
//Definitions for P2IV
1940
#define P2IV_NONE              (0x0000)       /* No Interrupt pending */
1941
#define P2IV_P2IFG0            (0x0002)       /* P2IV P2IFG.0 */
1942
#define P2IV_P2IFG1            (0x0004)       /* P2IV P2IFG.1 */
1943
#define P2IV_P2IFG2            (0x0006)       /* P2IV P2IFG.2 */
1944
#define P2IV_P2IFG3            (0x0008)       /* P2IV P2IFG.3 */
1945
#define P2IV_P2IFG4            (0x000A)       /* P2IV P2IFG.4 */
1946
#define P2IV_P2IFG5            (0x000C)       /* P2IV P2IFG.5 */
1947
#define P2IV_P2IFG6            (0x000E)       /* P2IV P2IFG.6 */
1948
#define P2IV_P2IFG7            (0x0010)       /* P2IV P2IFG.7 */
1949
 
1950
 
1951
/************************************************************
1952
* DIGITAL I/O Port3 Pull up / Pull down Resistors
1953
************************************************************/
1954
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
1955
#define __MSP430_BASEADDRESS_PORT3_R__ 0x0220
1956
#define __MSP430_HAS_PORTB_R__                /* Definition to show that Module is available */
1957
#define __MSP430_BASEADDRESS_PORTB_R__ 0x0220
1958
 
1959
SFR_16BIT(PBIN);                              /* Port B Input */
1960
SFR_8BIT(PBIN_L);                             /* Port B Input */
1961
SFR_8BIT(PBIN_H);                             /* Port B Input */
1962
SFR_16BIT(PBOUT);                             /* Port B Output */
1963
SFR_8BIT(PBOUT_L);                            /* Port B Output */
1964
SFR_8BIT(PBOUT_H);                            /* Port B Output */
1965
SFR_16BIT(PBDIR);                             /* Port B Direction */
1966
SFR_8BIT(PBDIR_L);                            /* Port B Direction */
1967
SFR_8BIT(PBDIR_H);                            /* Port B Direction */
1968
SFR_16BIT(PBREN);                             /* Port B Resistor Enable */
1969
SFR_8BIT(PBREN_L);                            /* Port B Resistor Enable */
1970
SFR_8BIT(PBREN_H);                            /* Port B Resistor Enable */
1971
SFR_16BIT(PBDS);                              /* Port B Resistor Drive Strenght */
1972
SFR_8BIT(PBDS_L);                             /* Port B Resistor Drive Strenght */
1973
SFR_8BIT(PBDS_H);                             /* Port B Resistor Drive Strenght */
1974
SFR_16BIT(PBSEL);                             /* Port B Selection */
1975
SFR_8BIT(PBSEL_L);                            /* Port B Selection */
1976
SFR_8BIT(PBSEL_H);                            /* Port B Selection */
1977
 
1978
 
1979
#define P3IN                   (PBIN_L)       /* Port 3 Input */
1980
#define P3OUT                  (PBOUT_L)      /* Port 3 Output */
1981
#define P3DIR                  (PBDIR_L)      /* Port 3 Direction */
1982
#define P3REN                  (PBREN_L)      /* Port 3 Resistor Enable */
1983
#define P3DS                   (PBDS_L)       /* Port 3 Resistor Drive Strenght */
1984
#define P3SEL                  (PBSEL_L)      /* Port 3 Selection */
1985
 
1986
 
1987
/************************************************************
1988
* DIGITAL I/O Port5 Pull up / Pull down Resistors
1989
************************************************************/
1990
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
1991
#define __MSP430_BASEADDRESS_PORT5_R__ 0x0240
1992
#define __MSP430_HAS_PORTC_R__                /* Definition to show that Module is available */
1993
#define __MSP430_BASEADDRESS_PORTC_R__ 0x0240
1994
 
1995
SFR_16BIT(PCIN);                              /* Port C Input */
1996
SFR_8BIT(PCIN_L);                             /* Port C Input */
1997
SFR_8BIT(PCIN_H);                             /* Port C Input */
1998
SFR_16BIT(PCOUT);                             /* Port C Output */
1999
SFR_8BIT(PCOUT_L);                            /* Port C Output */
2000
SFR_8BIT(PCOUT_H);                            /* Port C Output */
2001
SFR_16BIT(PCDIR);                             /* Port C Direction */
2002
SFR_8BIT(PCDIR_L);                            /* Port C Direction */
2003
SFR_8BIT(PCDIR_H);                            /* Port C Direction */
2004
SFR_16BIT(PCREN);                             /* Port C Resistor Enable */
2005
SFR_8BIT(PCREN_L);                            /* Port C Resistor Enable */
2006
SFR_8BIT(PCREN_H);                            /* Port C Resistor Enable */
2007
SFR_16BIT(PCDS);                              /* Port C Resistor Drive Strenght */
2008
SFR_8BIT(PCDS_L);                             /* Port C Resistor Drive Strenght */
2009
SFR_8BIT(PCDS_H);                             /* Port C Resistor Drive Strenght */
2010
SFR_16BIT(PCSEL);                             /* Port C Selection */
2011
SFR_8BIT(PCSEL_L);                            /* Port C Selection */
2012
SFR_8BIT(PCSEL_H);                            /* Port C Selection */
2013
 
2014
 
2015
#define P5IN                   (PCIN_L)       /* Port 5 Input */
2016
#define P5OUT                  (PCOUT_L)      /* Port 5 Output */
2017
#define P5DIR                  (PCDIR_L)      /* Port 5 Direction */
2018
#define P5REN                  (PCREN_L)      /* Port 5 Resistor Enable */
2019
#define P5DS                   (PCDS_L)       /* Port 5 Resistor Drive Strenght */
2020
#define P5SEL                  (PCSEL_L)      /* Port 5 Selection */
2021
 
2022
 
2023
/************************************************************
2024
* DIGITAL I/O PortJ Pull up / Pull down Resistors
2025
************************************************************/
2026
#define __MSP430_HAS_PORTJ_R__                /* Definition to show that Module is available */
2027
#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320
2028
 
2029
SFR_16BIT(PJIN);                              /* Port J Input */
2030
SFR_8BIT(PJIN_L);                             /* Port J Input */
2031
SFR_8BIT(PJIN_H);                             /* Port J Input */
2032
SFR_16BIT(PJOUT);                             /* Port J Output */
2033
SFR_8BIT(PJOUT_L);                            /* Port J Output */
2034
SFR_8BIT(PJOUT_H);                            /* Port J Output */
2035
SFR_16BIT(PJDIR);                             /* Port J Direction */
2036
SFR_8BIT(PJDIR_L);                            /* Port J Direction */
2037
SFR_8BIT(PJDIR_H);                            /* Port J Direction */
2038
SFR_16BIT(PJREN);                             /* Port J Resistor Enable */
2039
SFR_8BIT(PJREN_L);                            /* Port J Resistor Enable */
2040
SFR_8BIT(PJREN_H);                            /* Port J Resistor Enable */
2041
SFR_16BIT(PJDS);                              /* Port J Resistor Drive Strenght */
2042
SFR_8BIT(PJDS_L);                             /* Port J Resistor Drive Strenght */
2043
SFR_8BIT(PJDS_H);                             /* Port J Resistor Drive Strenght */
2044
 
2045
/************************************************************
2046
* PORT MAPPING CONTROLLER
2047
************************************************************/
2048
#define __MSP430_HAS_PORT_MAPPING__                /* Definition to show that Module is available */
2049
#define __MSP430_BASEADDRESS_PORT_MAPPING__ 0x01C0
2050
 
2051
SFR_16BIT(PMAPKEYID);                         /* Port Mapping Key register */
2052
SFR_8BIT(PMAPKEYID_L);                        /* Port Mapping Key register */
2053
SFR_8BIT(PMAPKEYID_H);                        /* Port Mapping Key register */
2054
SFR_16BIT(PMAPCTL);                           /* Port Mapping control register */
2055
SFR_8BIT(PMAPCTL_L);                          /* Port Mapping control register */
2056
SFR_8BIT(PMAPCTL_H);                          /* Port Mapping control register */
2057
 
2058
#define  PMAPKEY               (0x2D52)       /* Port Mapping Key */
2059
#define  PMAPPWD               PMAPKEYID      /* Legacy Definition: Mapping Key register */
2060
#define  PMAPPW                (0x2D52)       /* Legacy Definition: Port Mapping Password */
2061
 
2062
/* PMAPCTL Control Bits */
2063
#define PMAPLOCKED             (0x0001)       /* Port Mapping Lock bit. Read only */
2064
#define PMAPRECFG              (0x0002)       /* Port Mapping re-configuration control bit */
2065
 
2066
/* PMAPCTL Control Bits */
2067
#define PMAPLOCKED_L           (0x0001)       /* Port Mapping Lock bit. Read only */
2068
#define PMAPRECFG_L            (0x0002)       /* Port Mapping re-configuration control bit */
2069
 
2070
/* PMAPCTL Control Bits */
2071
 
2072
/************************************************************
2073
* PORT 1 MAPPING CONTROLLER
2074
************************************************************/
2075
#define __MSP430_HAS_PORT1_MAPPING__                /* Definition to show that Module is available */
2076
#define __MSP430_BASEADDRESS_PORT1_MAPPING__ 0x01C8
2077
 
2078
SFR_16BIT(P1MAP01);                           /* Port P1.0/1 mapping register */
2079
SFR_8BIT(P1MAP01_L);                          /* Port P1.0/1 mapping register */
2080
SFR_8BIT(P1MAP01_H);                          /* Port P1.0/1 mapping register */
2081
SFR_16BIT(P1MAP23);                           /* Port P1.2/3 mapping register */
2082
SFR_8BIT(P1MAP23_L);                          /* Port P1.2/3 mapping register */
2083
SFR_8BIT(P1MAP23_H);                          /* Port P1.2/3 mapping register */
2084
SFR_16BIT(P1MAP45);                           /* Port P1.4/5 mapping register */
2085
SFR_8BIT(P1MAP45_L);                          /* Port P1.4/5 mapping register */
2086
SFR_8BIT(P1MAP45_H);                          /* Port P1.4/5 mapping register */
2087
SFR_16BIT(P1MAP67);                           /* Port P1.6/7 mapping register */
2088
SFR_8BIT(P1MAP67_L);                          /* Port P1.6/7 mapping register */
2089
SFR_8BIT(P1MAP67_H);                          /* Port P1.6/7 mapping register */
2090
 
2091
#define  P1MAP0                P1MAP01_L      /* Port P1.0 mapping register */
2092
#define  P1MAP1                P1MAP01_H      /* Port P1.1 mapping register */
2093
#define  P1MAP2                P1MAP23_L      /* Port P1.2 mapping register */
2094
#define  P1MAP3                P1MAP23_H      /* Port P1.3 mapping register */
2095
#define  P1MAP4                P1MAP45_L      /* Port P1.4 mapping register */
2096
#define  P1MAP5                P1MAP45_H      /* Port P1.5 mapping register */
2097
#define  P1MAP6                P1MAP67_L      /* Port P1.6 mapping register */
2098
#define  P1MAP7                P1MAP67_H      /* Port P1.7 mapping register */
2099
 
2100
/************************************************************
2101
* PORT 2 MAPPING CONTROLLER
2102
************************************************************/
2103
#define __MSP430_HAS_PORT2_MAPPING__                /* Definition to show that Module is available */
2104
#define __MSP430_BASEADDRESS_PORT2_MAPPING__ 0x01D0
2105
 
2106
SFR_16BIT(P2MAP01);                           /* Port P2.0/1 mapping register */
2107
SFR_8BIT(P2MAP01_L);                          /* Port P2.0/1 mapping register */
2108
SFR_8BIT(P2MAP01_H);                          /* Port P2.0/1 mapping register */
2109
SFR_16BIT(P2MAP23);                           /* Port P2.2/3 mapping register */
2110
SFR_8BIT(P2MAP23_L);                          /* Port P2.2/3 mapping register */
2111
SFR_8BIT(P2MAP23_H);                          /* Port P2.2/3 mapping register */
2112
SFR_16BIT(P2MAP45);                           /* Port P2.4/5 mapping register */
2113
SFR_8BIT(P2MAP45_L);                          /* Port P2.4/5 mapping register */
2114
SFR_8BIT(P2MAP45_H);                          /* Port P2.4/5 mapping register */
2115
SFR_16BIT(P2MAP67);                           /* Port P2.6/7 mapping register */
2116
SFR_8BIT(P2MAP67_L);                          /* Port P2.6/7 mapping register */
2117
SFR_8BIT(P2MAP67_H);                          /* Port P2.6/7 mapping register */
2118
 
2119
#define  P2MAP0                P2MAP01_L      /* Port P2.0 mapping register */
2120
#define  P2MAP1                P2MAP01_H      /* Port P2.1 mapping register */
2121
#define  P2MAP2                P2MAP23_L      /* Port P2.2 mapping register */
2122
#define  P2MAP3                P2MAP23_H      /* Port P2.3 mapping register */
2123
#define  P2MAP4                P2MAP45_L      /* Port P2.4 mapping register */
2124
#define  P2MAP5                P2MAP45_H      /* Port P2.5 mapping register */
2125
#define  P2MAP6                P2MAP67_L      /* Port P2.6 mapping register */
2126
#define  P2MAP7                P2MAP67_H      /* Port P2.7 mapping register */
2127
 
2128
/************************************************************
2129
* PORT 3 MAPPING CONTROLLER
2130
************************************************************/
2131
#define __MSP430_HAS_PORT3_MAPPING__                /* Definition to show that Module is available */
2132
#define __MSP430_BASEADDRESS_PORT3_MAPPING__ 0x01D8
2133
 
2134
SFR_16BIT(P3MAP01);                           /* Port P3.0/1 mapping register */
2135
SFR_8BIT(P3MAP01_L);                          /* Port P3.0/1 mapping register */
2136
SFR_8BIT(P3MAP01_H);                          /* Port P3.0/1 mapping register */
2137
SFR_16BIT(P3MAP23);                           /* Port P3.2/3 mapping register */
2138
SFR_8BIT(P3MAP23_L);                          /* Port P3.2/3 mapping register */
2139
SFR_8BIT(P3MAP23_H);                          /* Port P3.2/3 mapping register */
2140
SFR_16BIT(P3MAP45);                           /* Port P3.4/5 mapping register */
2141
SFR_8BIT(P3MAP45_L);                          /* Port P3.4/5 mapping register */
2142
SFR_8BIT(P3MAP45_H);                          /* Port P3.4/5 mapping register */
2143
SFR_16BIT(P3MAP67);                           /* Port P3.6/7 mapping register */
2144
SFR_8BIT(P3MAP67_L);                          /* Port P3.6/7 mapping register */
2145
SFR_8BIT(P3MAP67_H);                          /* Port P3.6/7 mapping register */
2146
 
2147
#define  P3MAP0                P3MAP01_L      /* Port P3.0 mapping register */
2148
#define  P3MAP1                P3MAP01_H      /* Port P3.1 mapping register */
2149
#define  P3MAP2                P3MAP23_L      /* Port P3.2 mapping register */
2150
#define  P3MAP3                P3MAP23_H      /* Port P3.3 mapping register */
2151
#define  P3MAP4                P3MAP45_L      /* Port P3.4 mapping register */
2152
#define  P3MAP5                P3MAP45_H      /* Port P3.5 mapping register */
2153
#define  P3MAP6                P3MAP67_L      /* Port P3.6 mapping register */
2154
#define  P3MAP7                P3MAP67_H      /* Port P3.7 mapping register */
2155
 
2156
#define PM_NONE                0
2157
#define PM_CBOUT0              1
2158
#define PM_TA0CLK              1
2159
#define PM_CBOUT1              2
2160
#define PM_TA1CLK              2
2161
#define PM_ACLK                3
2162
#define PM_MCLK                4
2163
#define PM_SMCLK               5
2164
#define PM_RTCCLK              6
2165
#define PM_MODCLK              7
2166
#define PM_DMAE0               7
2167
#define PM_SVMOUT              8
2168
#define PM_TA0CCR0A            9
2169
#define PM_TA0CCR1A            10
2170
#define PM_TA0CCR2A            11
2171
#define PM_TA0CCR3A            12
2172
#define PM_TA0CCR4A            13
2173
#define PM_TA1CCR0A            14
2174
#define PM_TA1CCR1A            15
2175
#define PM_TA1CCR2A            16
2176
#define PM_UCA0RXD             17
2177
#define PM_UCA0SOMI            17
2178
#define PM_UCA0TXD             18
2179
#define PM_UCA0SIMO            18
2180
#define PM_UCA0CLK             19
2181
#define PM_UCB0STE             19
2182
#define PM_UCB0SOMI            20
2183
#define PM_UCB0SCL             20
2184
#define PM_UCB0SIMO            21
2185
#define PM_UCB0SDA             21
2186
#define PM_UCB0CLK             22
2187
#define PM_UCA0STE             22
2188
#define PM_RFGDO0              23
2189
#define PM_RFGDO1              24
2190
#define PM_RFGDO2              25
2191
#define PM_ANALOG              31
2192
 
2193
/************************************************************
2194
* PMM - Power Management System
2195
************************************************************/
2196
#define __MSP430_HAS_PMM__                    /* Definition to show that Module is available */
2197
#define __MSP430_BASEADDRESS_PMM__ 0x0120
2198
 
2199
SFR_16BIT(PMMCTL0);                           /* PMM Control 0 */
2200
SFR_8BIT(PMMCTL0_L);                          /* PMM Control 0 */
2201
SFR_8BIT(PMMCTL0_H);                          /* PMM Control 0 */
2202
SFR_16BIT(PMMCTL1);                           /* PMM Control 1 */
2203
SFR_8BIT(PMMCTL1_L);                          /* PMM Control 1 */
2204
SFR_8BIT(PMMCTL1_H);                          /* PMM Control 1 */
2205
SFR_16BIT(SVSMHCTL);                          /* SVS and SVM high side control register */
2206
SFR_8BIT(SVSMHCTL_L);                         /* SVS and SVM high side control register */
2207
SFR_8BIT(SVSMHCTL_H);                         /* SVS and SVM high side control register */
2208
SFR_16BIT(SVSMLCTL);                          /* SVS and SVM low side control register */
2209
SFR_8BIT(SVSMLCTL_L);                         /* SVS and SVM low side control register */
2210
SFR_8BIT(SVSMLCTL_H);                         /* SVS and SVM low side control register */
2211
SFR_16BIT(SVSMIO);                            /* SVSIN and SVSOUT control register */
2212
SFR_8BIT(SVSMIO_L);                           /* SVSIN and SVSOUT control register */
2213
SFR_8BIT(SVSMIO_H);                           /* SVSIN and SVSOUT control register */
2214
SFR_16BIT(PMMIFG);                            /* PMM Interrupt Flag */
2215
SFR_8BIT(PMMIFG_L);                           /* PMM Interrupt Flag */
2216
SFR_8BIT(PMMIFG_H);                           /* PMM Interrupt Flag */
2217
SFR_16BIT(PMMRIE);                            /* PMM and RESET Interrupt Enable */
2218
SFR_8BIT(PMMRIE_L);                           /* PMM and RESET Interrupt Enable */
2219
SFR_8BIT(PMMRIE_H);                           /* PMM and RESET Interrupt Enable */
2220
 
2221
#define PMMPW                  (0xA500)       /* PMM Register Write Password */
2222
#define PMMPW_H                (0xA5)         /* PMM Register Write Password for high word access */
2223
 
2224
/* PMMCTL0 Control Bits */
2225
#define PMMCOREV0              (0x0001)       /* PMM Core Voltage Bit: 0 */
2226
#define PMMCOREV1              (0x0002)       /* PMM Core Voltage Bit: 1 */
2227
#define PMMSWBOR               (0x0004)       /* PMM Software BOR */
2228
#define PMMSWPOR               (0x0008)       /* PMM Software POR */
2229
#define PMMREGOFF              (0x0010)       /* PMM Turn Regulator off */
2230
#define PMMHPMRE               (0x0080)       /* PMM Global High Power Module Request Enable */
2231
 
2232
/* PMMCTL0 Control Bits */
2233
#define PMMCOREV0_L            (0x0001)       /* PMM Core Voltage Bit: 0 */
2234
#define PMMCOREV1_L            (0x0002)       /* PMM Core Voltage Bit: 1 */
2235
#define PMMSWBOR_L             (0x0004)       /* PMM Software BOR */
2236
#define PMMSWPOR_L             (0x0008)       /* PMM Software POR */
2237
#define PMMREGOFF_L            (0x0010)       /* PMM Turn Regulator off */
2238
#define PMMHPMRE_L             (0x0080)       /* PMM Global High Power Module Request Enable */
2239
 
2240
/* PMMCTL0 Control Bits */
2241
 
2242
#define PMMCOREV_0             (0x0000)       /* PMM Core Voltage 0 (1.35V) */
2243
#define PMMCOREV_1             (0x0001)       /* PMM Core Voltage 1 (1.55V) */
2244
#define PMMCOREV_2             (0x0002)       /* PMM Core Voltage 2 (1.75V) */
2245
#define PMMCOREV_3             (0x0003)       /* PMM Core Voltage 3 (1.85V) */
2246
 
2247
/* PMMCTL1 Control Bits */
2248
#define PMMREFMD               (0x0001)       /* PMM Reference Mode */
2249
#define PMMCMD0                (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
2250
#define PMMCMD1                (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
2251
 
2252
/* PMMCTL1 Control Bits */
2253
#define PMMREFMD_L             (0x0001)       /* PMM Reference Mode */
2254
#define PMMCMD0_L              (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
2255
#define PMMCMD1_L              (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
2256
 
2257
/* PMMCTL1 Control Bits */
2258
 
2259
/* SVSMHCTL Control Bits */
2260
#define SVSMHRRL0              (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
2261
#define SVSMHRRL1              (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
2262
#define SVSMHRRL2              (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
2263
#define SVSMHDLYST             (0x0008)       /* SVS and SVM high side delay status */
2264
#define SVSHMD                 (0x0010)       /* SVS high side mode */
2265
#define SVSMHEVM               (0x0040)       /* SVS and SVM high side event mask */
2266
#define SVSMHACE               (0x0080)       /* SVS and SVM high side auto control enable */
2267
#define SVSHRVL0               (0x0100)       /* SVS high side reset voltage level Bit: 0 */
2268
#define SVSHRVL1               (0x0200)       /* SVS high side reset voltage level Bit: 1 */
2269
#define SVSHE                  (0x0400)       /* SVS high side enable */
2270
#define SVSHFP                 (0x0800)       /* SVS high side full performace mode */
2271
#define SVMHOVPE               (0x1000)       /* SVM high side over-voltage enable */
2272
#define SVMHE                  (0x4000)       /* SVM high side enable */
2273
#define SVMHFP                 (0x8000)       /* SVM high side full performace mode */
2274
 
2275
/* SVSMHCTL Control Bits */
2276
#define SVSMHRRL0_L            (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
2277
#define SVSMHRRL1_L            (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
2278
#define SVSMHRRL2_L            (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
2279
#define SVSMHDLYST_L           (0x0008)       /* SVS and SVM high side delay status */
2280
#define SVSHMD_L               (0x0010)       /* SVS high side mode */
2281
#define SVSMHEVM_L             (0x0040)       /* SVS and SVM high side event mask */
2282
#define SVSMHACE_L             (0x0080)       /* SVS and SVM high side auto control enable */
2283
 
2284
/* SVSMHCTL Control Bits */
2285
#define SVSHRVL0_H             (0x0001)       /* SVS high side reset voltage level Bit: 0 */
2286
#define SVSHRVL1_H             (0x0002)       /* SVS high side reset voltage level Bit: 1 */
2287
#define SVSHE_H                (0x0004)       /* SVS high side enable */
2288
#define SVSHFP_H               (0x0008)       /* SVS high side full performace mode */
2289
#define SVMHOVPE_H             (0x0010)       /* SVM high side over-voltage enable */
2290
#define SVMHE_H                (0x0040)       /* SVM high side enable */
2291
#define SVMHFP_H               (0x0080)       /* SVM high side full performace mode */
2292
 
2293
#define SVSMHRRL_0             (0x0000)       /* SVS and SVM high side Reset Release Voltage Level 0 */
2294
#define SVSMHRRL_1             (0x0001)       /* SVS and SVM high side Reset Release Voltage Level 1 */
2295
#define SVSMHRRL_2             (0x0002)       /* SVS and SVM high side Reset Release Voltage Level 2 */
2296
#define SVSMHRRL_3             (0x0003)       /* SVS and SVM high side Reset Release Voltage Level 3 */
2297
#define SVSMHRRL_4             (0x0004)       /* SVS and SVM high side Reset Release Voltage Level 4 */
2298
#define SVSMHRRL_5             (0x0005)       /* SVS and SVM high side Reset Release Voltage Level 5 */
2299
#define SVSMHRRL_6             (0x0006)       /* SVS and SVM high side Reset Release Voltage Level 6 */
2300
#define SVSMHRRL_7             (0x0007)       /* SVS and SVM high side Reset Release Voltage Level 7 */
2301
 
2302
#define SVSHRVL_0              (0x0000)       /* SVS high side Reset Release Voltage Level 0 */
2303
#define SVSHRVL_1              (0x0100)       /* SVS high side Reset Release Voltage Level 1 */
2304
#define SVSHRVL_2              (0x0200)       /* SVS high side Reset Release Voltage Level 2 */
2305
#define SVSHRVL_3              (0x0300)       /* SVS high side Reset Release Voltage Level 3 */
2306
 
2307
/* SVSMLCTL Control Bits */
2308
#define SVSMLRRL0              (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
2309
#define SVSMLRRL1              (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
2310
#define SVSMLRRL2              (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
2311
#define SVSMLDLYST             (0x0008)       /* SVS and SVM low side delay status */
2312
#define SVSLMD                 (0x0010)       /* SVS low side mode */
2313
#define SVSMLEVM               (0x0040)       /* SVS and SVM low side event mask */
2314
#define SVSMLACE               (0x0080)       /* SVS and SVM low side auto control enable */
2315
#define SVSLRVL0               (0x0100)       /* SVS low side reset voltage level Bit: 0 */
2316
#define SVSLRVL1               (0x0200)       /* SVS low side reset voltage level Bit: 1 */
2317
#define SVSLE                  (0x0400)       /* SVS low side enable */
2318
#define SVSLFP                 (0x0800)       /* SVS low side full performace mode */
2319
#define SVMLOVPE               (0x1000)       /* SVM low side over-voltage enable */
2320
#define SVMLE                  (0x4000)       /* SVM low side enable */
2321
#define SVMLFP                 (0x8000)       /* SVM low side full performace mode */
2322
 
2323
/* SVSMLCTL Control Bits */
2324
#define SVSMLRRL0_L            (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
2325
#define SVSMLRRL1_L            (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
2326
#define SVSMLRRL2_L            (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
2327
#define SVSMLDLYST_L           (0x0008)       /* SVS and SVM low side delay status */
2328
#define SVSLMD_L               (0x0010)       /* SVS low side mode */
2329
#define SVSMLEVM_L             (0x0040)       /* SVS and SVM low side event mask */
2330
#define SVSMLACE_L             (0x0080)       /* SVS and SVM low side auto control enable */
2331
 
2332
/* SVSMLCTL Control Bits */
2333
#define SVSLRVL0_H             (0x0001)       /* SVS low side reset voltage level Bit: 0 */
2334
#define SVSLRVL1_H             (0x0002)       /* SVS low side reset voltage level Bit: 1 */
2335
#define SVSLE_H                (0x0004)       /* SVS low side enable */
2336
#define SVSLFP_H               (0x0008)       /* SVS low side full performace mode */
2337
#define SVMLOVPE_H             (0x0010)       /* SVM low side over-voltage enable */
2338
#define SVMLE_H                (0x0040)       /* SVM low side enable */
2339
#define SVMLFP_H               (0x0080)       /* SVM low side full performace mode */
2340
 
2341
#define SVSMLRRL_0             (0x0000)       /* SVS and SVM low side Reset Release Voltage Level 0 */
2342
#define SVSMLRRL_1             (0x0001)       /* SVS and SVM low side Reset Release Voltage Level 1 */
2343
#define SVSMLRRL_2             (0x0002)       /* SVS and SVM low side Reset Release Voltage Level 2 */
2344
#define SVSMLRRL_3             (0x0003)       /* SVS and SVM low side Reset Release Voltage Level 3 */
2345
#define SVSMLRRL_4             (0x0004)       /* SVS and SVM low side Reset Release Voltage Level 4 */
2346
#define SVSMLRRL_5             (0x0005)       /* SVS and SVM low side Reset Release Voltage Level 5 */
2347
#define SVSMLRRL_6             (0x0006)       /* SVS and SVM low side Reset Release Voltage Level 6 */
2348
#define SVSMLRRL_7             (0x0007)       /* SVS and SVM low side Reset Release Voltage Level 7 */
2349
 
2350
#define SVSLRVL_0              (0x0000)       /* SVS low side Reset Release Voltage Level 0 */
2351
#define SVSLRVL_1              (0x0100)       /* SVS low side Reset Release Voltage Level 1 */
2352
#define SVSLRVL_2              (0x0200)       /* SVS low side Reset Release Voltage Level 2 */
2353
#define SVSLRVL_3              (0x0300)       /* SVS low side Reset Release Voltage Level 3 */
2354
 
2355
/* SVSMIO Control Bits */
2356
#define SVMLOE                 (0x0008)       /* SVM low side output enable */
2357
#define SVMLVLROE              (0x0010)       /* SVM low side voltage level reached output enable */
2358
#define SVMOUTPOL              (0x0020)       /* SVMOUT pin polarity */
2359
#define SVMHOE                 (0x0800)       /* SVM high side output enable */
2360
#define SVMHVLROE              (0x1000)       /* SVM high side voltage level reached output enable */
2361
 
2362
/* SVSMIO Control Bits */
2363
#define SVMLOE_L               (0x0008)       /* SVM low side output enable */
2364
#define SVMLVLROE_L            (0x0010)       /* SVM low side voltage level reached output enable */
2365
#define SVMOUTPOL_L            (0x0020)       /* SVMOUT pin polarity */
2366
 
2367
/* SVSMIO Control Bits */
2368
#define SVMHOE_H               (0x0008)       /* SVM high side output enable */
2369
#define SVMHVLROE_H            (0x0010)       /* SVM high side voltage level reached output enable */
2370
 
2371
/* PMMIFG Control Bits */
2372
#define SVSMLDLYIFG            (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
2373
#define SVMLIFG                (0x0002)       /* SVM low side interrupt flag */
2374
#define SVMLVLRIFG             (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
2375
#define SVSMHDLYIFG            (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
2376
#define SVMHIFG                (0x0020)       /* SVM high side interrupt flag */
2377
#define SVMHVLRIFG             (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
2378
#define PMMBORIFG              (0x0100)       /* PMM Software BOR interrupt flag */
2379
#define PMMRSTIFG              (0x0200)       /* PMM RESET pin interrupt flag */
2380
#define PMMPORIFG              (0x0400)       /* PMM Software POR interrupt flag */
2381
#define SVSHIFG                (0x1000)       /* SVS low side interrupt flag */
2382
#define SVSLIFG                (0x2000)       /* SVS high side interrupt flag */
2383
#define PMMLPM5IFG             (0x8000)       /* LPM5 indication Flag */
2384
 
2385
/* PMMIFG Control Bits */
2386
#define SVSMLDLYIFG_L          (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
2387
#define SVMLIFG_L              (0x0002)       /* SVM low side interrupt flag */
2388
#define SVMLVLRIFG_L           (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
2389
#define SVSMHDLYIFG_L          (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
2390
#define SVMHIFG_L              (0x0020)       /* SVM high side interrupt flag */
2391
#define SVMHVLRIFG_L           (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
2392
 
2393
/* PMMIFG Control Bits */
2394
#define PMMBORIFG_H            (0x0001)       /* PMM Software BOR interrupt flag */
2395
#define PMMRSTIFG_H            (0x0002)       /* PMM RESET pin interrupt flag */
2396
#define PMMPORIFG_H            (0x0004)       /* PMM Software POR interrupt flag */
2397
#define SVSHIFG_H              (0x0010)       /* SVS low side interrupt flag */
2398
#define SVSLIFG_H              (0x0020)       /* SVS high side interrupt flag */
2399
#define PMMLPM5IFG_H           (0x0080)       /* LPM5 indication Flag */
2400
 
2401
#define PMMRSTLPM5IFG          PMMLPM5IFG     /* LPM5 indication Flag */
2402
 
2403
/* PMMIE and RESET Control Bits */
2404
#define SVSMLDLYIE             (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
2405
#define SVMLIE                 (0x0002)       /* SVM low side interrupt enable */
2406
#define SVMLVLRIE              (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
2407
#define SVSMHDLYIE             (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
2408
#define SVMHIE                 (0x0020)       /* SVM high side interrupt enable */
2409
#define SVMHVLRIE              (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
2410
#define SVSLPE                 (0x0100)       /* SVS low side POR enable */
2411
#define SVMLVLRPE              (0x0200)       /* SVM low side Voltage Level reached POR enable */
2412
#define SVSHPE                 (0x1000)       /* SVS high side POR enable */
2413
#define SVMHVLRPE              (0x2000)       /* SVM high side Voltage Level reached POR enable */
2414
 
2415
/* PMMIE and RESET Control Bits */
2416
#define SVSMLDLYIE_L           (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
2417
#define SVMLIE_L               (0x0002)       /* SVM low side interrupt enable */
2418
#define SVMLVLRIE_L            (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
2419
#define SVSMHDLYIE_L           (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
2420
#define SVMHIE_L               (0x0020)       /* SVM high side interrupt enable */
2421
#define SVMHVLRIE_L            (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
2422
 
2423
/* PMMIE and RESET Control Bits */
2424
#define SVSLPE_H               (0x0001)       /* SVS low side POR enable */
2425
#define SVMLVLRPE_H            (0x0002)       /* SVM low side Voltage Level reached POR enable */
2426
#define SVSHPE_H               (0x0010)       /* SVS high side POR enable */
2427
#define SVMHVLRPE_H            (0x0020)       /* SVM high side Voltage Level reached POR enable */
2428
 
2429
/*************************************************************
2430
* RAM Control Module
2431
*************************************************************/
2432
#define __MSP430_HAS_RC__                     /* Definition to show that Module is available */
2433
#define __MSP430_BASEADDRESS_RC__ 0x0158
2434
 
2435
SFR_16BIT(RCCTL0);                            /* Ram Controller Control Register */
2436
SFR_8BIT(RCCTL0_L);                           /* Ram Controller Control Register */
2437
SFR_8BIT(RCCTL0_H);                           /* Ram Controller Control Register */
2438
 
2439
/* RCCTL0 Control Bits */
2440
#define RCRS0OFF               (0x0001)       /* RAM Controller RAM Sector 0 Off */
2441
#define RCRS1OFF               (0x0002)       /* RAM Controller RAM Sector 1 Off */
2442
#define RCRS2OFF               (0x0004)       /* RAM Controller RAM Sector 2 Off */
2443
#define RCRS3OFF               (0x0008)       /* RAM Controller RAM Sector 3 Off */
2444
 
2445
/* RCCTL0 Control Bits */
2446
#define RCRS0OFF_L             (0x0001)       /* RAM Controller RAM Sector 0 Off */
2447
#define RCRS1OFF_L             (0x0002)       /* RAM Controller RAM Sector 1 Off */
2448
#define RCRS2OFF_L             (0x0004)       /* RAM Controller RAM Sector 2 Off */
2449
#define RCRS3OFF_L             (0x0008)       /* RAM Controller RAM Sector 3 Off */
2450
 
2451
/* RCCTL0 Control Bits */
2452
 
2453
#define RCKEY                  (0x5A00)
2454
 
2455
/************************************************************
2456
* Shared Reference
2457
************************************************************/
2458
#define __MSP430_HAS_REF__                    /* Definition to show that Module is available */
2459
#define __MSP430_BASEADDRESS_REF__ 0x01B0
2460
 
2461
SFR_16BIT(REFCTL0);                           /* REF Shared Reference control register 0 */
2462
SFR_8BIT(REFCTL0_L);                          /* REF Shared Reference control register 0 */
2463
SFR_8BIT(REFCTL0_H);                          /* REF Shared Reference control register 0 */
2464
 
2465
/* REFCTL0 Control Bits */
2466
#define REFON                  (0x0001)       /* REF Reference On */
2467
#define REFOUT                 (0x0002)       /* REF Reference output Buffer On */
2468
//#define RESERVED            (0x0004)  /* Reserved */
2469
#define REFTCOFF               (0x0008)       /* REF Temp.Sensor off */
2470
#define REFVSEL0               (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2471
#define REFVSEL1               (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2472
//#define RESERVED            (0x0040)  /* Reserved */
2473
#define REFMSTR                (0x0080)       /* REF Master Control */
2474
#define REFGENACT              (0x0100)       /* REF Reference generator active */
2475
#define REFBGACT               (0x0200)       /* REF Reference bandgap active */
2476
#define REFGENBUSY             (0x0400)       /* REF Reference generator busy */
2477
#define BGMODE                 (0x0800)       /* REF Bandgap mode */
2478
//#define RESERVED            (0x1000)  /* Reserved */
2479
//#define RESERVED            (0x2000)  /* Reserved */
2480
//#define RESERVED            (0x4000)  /* Reserved */
2481
//#define RESERVED            (0x8000)  /* Reserved */
2482
 
2483
/* REFCTL0 Control Bits */
2484
#define REFON_L                (0x0001)       /* REF Reference On */
2485
#define REFOUT_L               (0x0002)       /* REF Reference output Buffer On */
2486
//#define RESERVED            (0x0004)  /* Reserved */
2487
#define REFTCOFF_L             (0x0008)       /* REF Temp.Sensor off */
2488
#define REFVSEL0_L             (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2489
#define REFVSEL1_L             (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2490
//#define RESERVED            (0x0040)  /* Reserved */
2491
#define REFMSTR_L              (0x0080)       /* REF Master Control */
2492
//#define RESERVED            (0x1000)  /* Reserved */
2493
//#define RESERVED            (0x2000)  /* Reserved */
2494
//#define RESERVED            (0x4000)  /* Reserved */
2495
//#define RESERVED            (0x8000)  /* Reserved */
2496
 
2497
/* REFCTL0 Control Bits */
2498
//#define RESERVED            (0x0004)  /* Reserved */
2499
//#define RESERVED            (0x0040)  /* Reserved */
2500
#define REFGENACT_H            (0x0001)       /* REF Reference generator active */
2501
#define REFBGACT_H             (0x0002)       /* REF Reference bandgap active */
2502
#define REFGENBUSY_H           (0x0004)       /* REF Reference generator busy */
2503
#define BGMODE_H               (0x0008)       /* REF Bandgap mode */
2504
//#define RESERVED            (0x1000)  /* Reserved */
2505
//#define RESERVED            (0x2000)  /* Reserved */
2506
//#define RESERVED            (0x4000)  /* Reserved */
2507
//#define RESERVED            (0x8000)  /* Reserved */
2508
 
2509
#define REFVSEL_0              (0x0000)       /* REF Reference Voltage Level Select 1.5V */
2510
#define REFVSEL_1              (0x0010)       /* REF Reference Voltage Level Select 2.0V */
2511
#define REFVSEL_2              (0x0020)       /* REF Reference Voltage Level Select 2.5V */
2512
#define REFVSEL_3              (0x0030)       /* REF Reference Voltage Level Select 2.5V */
2513
 
2514
/************************************************************
2515
* Real Time Clock
2516
************************************************************/
2517
#define __MSP430_HAS_RTC__                    /* Definition to show that Module is available */
2518
#define __MSP430_BASEADDRESS_RTC__ 0x04A0
2519
 
2520
SFR_16BIT(RTCCTL01);                          /* Real Timer Control 0/1 */
2521
SFR_8BIT(RTCCTL01_L);                         /* Real Timer Control 0/1 */
2522
SFR_8BIT(RTCCTL01_H);                         /* Real Timer Control 0/1 */
2523
SFR_16BIT(RTCCTL23);                          /* Real Timer Control 2/3 */
2524
SFR_8BIT(RTCCTL23_L);                         /* Real Timer Control 2/3 */
2525
SFR_8BIT(RTCCTL23_H);                         /* Real Timer Control 2/3 */
2526
SFR_16BIT(RTCPS0CTL);                         /* Real Timer Prescale Timer 0 Control */
2527
SFR_8BIT(RTCPS0CTL_L);                        /* Real Timer Prescale Timer 0 Control */
2528
SFR_8BIT(RTCPS0CTL_H);                        /* Real Timer Prescale Timer 0 Control */
2529
SFR_16BIT(RTCPS1CTL);                         /* Real Timer Prescale Timer 1 Control */
2530
SFR_8BIT(RTCPS1CTL_L);                        /* Real Timer Prescale Timer 1 Control */
2531
SFR_8BIT(RTCPS1CTL_H);                        /* Real Timer Prescale Timer 1 Control */
2532
SFR_16BIT(RTCPS);                             /* Real Timer Prescale Timer Control */
2533
SFR_8BIT(RTCPS_L);                            /* Real Timer Prescale Timer Control */
2534
SFR_8BIT(RTCPS_H);                            /* Real Timer Prescale Timer Control */
2535
SFR_16BIT(RTCIV);                             /* Real Time Clock Interrupt Vector */
2536
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
2537
SFR_8BIT(RTCTIM0_L);                          /* Real Time Clock Time 0 */
2538
SFR_8BIT(RTCTIM0_H);                          /* Real Time Clock Time 0 */
2539
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
2540
SFR_8BIT(RTCTIM1_L);                          /* Real Time Clock Time 1 */
2541
SFR_8BIT(RTCTIM1_H);                          /* Real Time Clock Time 1 */
2542
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
2543
SFR_8BIT(RTCDATE_L);                          /* Real Time Clock Date */
2544
SFR_8BIT(RTCDATE_H);                          /* Real Time Clock Date */
2545
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
2546
SFR_8BIT(RTCYEAR_L);                          /* Real Time Clock Year */
2547
SFR_8BIT(RTCYEAR_H);                          /* Real Time Clock Year */
2548
SFR_16BIT(RTCAMINHR);                         /* Real Time Clock Alarm Min/Hour */
2549
SFR_8BIT(RTCAMINHR_L);                        /* Real Time Clock Alarm Min/Hour */
2550
SFR_8BIT(RTCAMINHR_H);                        /* Real Time Clock Alarm Min/Hour */
2551
SFR_16BIT(RTCADOWDAY);                        /* Real Time Clock Alarm day of week/day */
2552
SFR_8BIT(RTCADOWDAY_L);                       /* Real Time Clock Alarm day of week/day */
2553
SFR_8BIT(RTCADOWDAY_H);                       /* Real Time Clock Alarm day of week/day */
2554
 
2555
#define RTCCTL0                RTCCTL01_L     /* Real Time Clock Control 0 */
2556
#define RTCCTL1                RTCCTL01_H     /* Real Time Clock Control 1 */
2557
#define RTCCTL2                RTCCTL23_L     /* Real Time Clock Control 2 */
2558
#define RTCCTL3                RTCCTL23_H     /* Real Time Clock Control 3 */
2559
#define RTCNT12                RTCTIM0
2560
#define RTCNT34                RTCTIM1
2561
#define RTCNT1                 RTCTIM0_L
2562
#define RTCNT2                 RTCTIM0_H
2563
#define RTCNT3                 RTCTIM1_L
2564
#define RTCNT4                 RTCTIM1_H
2565
#define RTCSEC                 RTCTIM0_L
2566
#define RTCMIN                 RTCTIM0_H
2567
#define RTCHOUR                RTCTIM1_L
2568
#define RTCDOW                 RTCTIM1_H
2569
#define RTCDAY                 RTCDATE_L
2570
#define RTCMON                 RTCDATE_H
2571
#define RTCYEARL               RTCYEAR_L
2572
#define RTCYEARH               RTCYEAR_H
2573
#define RT0PS                  RTCPS_L
2574
#define RT1PS                  RTCPS_H
2575
#define RTCAMIN                RTCAMINHR_L    /* Real Time Clock Alarm Min */
2576
#define RTCAHOUR               RTCAMINHR_H    /* Real Time Clock Alarm Hour */
2577
#define RTCADOW                RTCADOWDAY_L   /* Real Time Clock Alarm day of week */
2578
#define RTCADAY                RTCADOWDAY_H   /* Real Time Clock Alarm day */
2579
 
2580
/* RTCCTL01 Control Bits */
2581
#define RTCBCD                 (0x8000)       /* RTC BCD  0:Binary / 1:BCD */
2582
#define RTCHOLD                (0x4000)       /* RTC Hold */
2583
#define RTCMODE                (0x2000)       /* RTC Mode 0:Counter / 1: Calendar */
2584
#define RTCRDY                 (0x1000)       /* RTC Ready */
2585
#define RTCSSEL1               (0x0800)       /* RTC Source Select 1 */
2586
#define RTCSSEL0               (0x0400)       /* RTC Source Select 0 */
2587
#define RTCTEV1                (0x0200)       /* RTC Time Event 1 */
2588
#define RTCTEV0                (0x0100)       /* RTC Time Event 0 */
2589
//#define Reserved          (0x0080)
2590
#define RTCTEVIE               (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2591
#define RTCAIE                 (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2592
#define RTCRDYIE               (0x0010)       /* RTC Ready Interrupt Enable Flag */
2593
//#define Reserved          (0x0008)
2594
#define RTCTEVIFG              (0x0004)       /* RTC Time Event Interrupt Flag */
2595
#define RTCAIFG                (0x0002)       /* RTC Alarm Interrupt Flag */
2596
#define RTCRDYIFG              (0x0001)       /* RTC Ready Interrupt Flag */
2597
 
2598
/* RTCCTL01 Control Bits */
2599
//#define Reserved          (0x0080)
2600
#define RTCTEVIE_L             (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2601
#define RTCAIE_L               (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2602
#define RTCRDYIE_L             (0x0010)       /* RTC Ready Interrupt Enable Flag */
2603
//#define Reserved          (0x0008)
2604
#define RTCTEVIFG_L            (0x0004)       /* RTC Time Event Interrupt Flag */
2605
#define RTCAIFG_L              (0x0002)       /* RTC Alarm Interrupt Flag */
2606
#define RTCRDYIFG_L            (0x0001)       /* RTC Ready Interrupt Flag */
2607
 
2608
/* RTCCTL01 Control Bits */
2609
#define RTCBCD_H               (0x0080)       /* RTC BCD  0:Binary / 1:BCD */
2610
#define RTCHOLD_H              (0x0040)       /* RTC Hold */
2611
#define RTCMODE_H              (0x0020)       /* RTC Mode 0:Counter / 1: Calendar */
2612
#define RTCRDY_H               (0x0010)       /* RTC Ready */
2613
#define RTCSSEL1_H             (0x0008)       /* RTC Source Select 1 */
2614
#define RTCSSEL0_H             (0x0004)       /* RTC Source Select 0 */
2615
#define RTCTEV1_H              (0x0002)       /* RTC Time Event 1 */
2616
#define RTCTEV0_H              (0x0001)       /* RTC Time Event 0 */
2617
//#define Reserved          (0x0080)
2618
//#define Reserved          (0x0008)
2619
 
2620
#define RTCSSEL_0              (0x0000)       /* RTC Source Select ACLK */
2621
#define RTCSSEL_1              (0x0400)       /* RTC Source Select SMCLK */
2622
#define RTCSSEL_2              (0x0800)       /* RTC Source Select RT1PS */
2623
#define RTCSSEL_3              (0x0C00)       /* RTC Source Select RT1PS */
2624
#define RTCSSEL__ACLK          (0x0000)       /* RTC Source Select ACLK */
2625
#define RTCSSEL__SMCLK         (0x0400)       /* RTC Source Select SMCLK */
2626
#define RTCSSEL__RT1PS         (0x0800)       /* RTC Source Select RT1PS */
2627
#define RTCTEV_0               (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2628
#define RTCTEV_1               (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2629
#define RTCTEV_2               (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
2630
#define RTCTEV_3               (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
2631
#define RTCTEV__MIN            (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2632
#define RTCTEV__HOUR           (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2633
#define RTCTEV__1200           (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
2634
#define RTCTEV__0000           (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
2635
 
2636
/* RTCCTL23 Control Bits */
2637
#define RTCCALF1               (0x0200)       /* RTC Calibration Frequency Bit 1 */
2638
#define RTCCALF0               (0x0100)       /* RTC Calibration Frequency Bit 0 */
2639
#define RTCCALS                (0x0080)       /* RTC Calibration Sign */
2640
//#define Reserved          (0x0040)
2641
#define RTCCAL5                (0x0020)       /* RTC Calibration Bit 5 */
2642
#define RTCCAL4                (0x0010)       /* RTC Calibration Bit 4 */
2643
#define RTCCAL3                (0x0008)       /* RTC Calibration Bit 3 */
2644
#define RTCCAL2                (0x0004)       /* RTC Calibration Bit 2 */
2645
#define RTCCAL1                (0x0002)       /* RTC Calibration Bit 1 */
2646
#define RTCCAL0                (0x0001)       /* RTC Calibration Bit 0 */
2647
 
2648
/* RTCCTL23 Control Bits */
2649
#define RTCCALS_L              (0x0080)       /* RTC Calibration Sign */
2650
//#define Reserved          (0x0040)
2651
#define RTCCAL5_L              (0x0020)       /* RTC Calibration Bit 5 */
2652
#define RTCCAL4_L              (0x0010)       /* RTC Calibration Bit 4 */
2653
#define RTCCAL3_L              (0x0008)       /* RTC Calibration Bit 3 */
2654
#define RTCCAL2_L              (0x0004)       /* RTC Calibration Bit 2 */
2655
#define RTCCAL1_L              (0x0002)       /* RTC Calibration Bit 1 */
2656
#define RTCCAL0_L              (0x0001)       /* RTC Calibration Bit 0 */
2657
 
2658
/* RTCCTL23 Control Bits */
2659
#define RTCCALF1_H             (0x0002)       /* RTC Calibration Frequency Bit 1 */
2660
#define RTCCALF0_H             (0x0001)       /* RTC Calibration Frequency Bit 0 */
2661
//#define Reserved          (0x0040)
2662
 
2663
#define RTCCALF_0              (0x0000)       /* RTC Calibration Frequency: No Output */
2664
#define RTCCALF_1              (0x0100)       /* RTC Calibration Frequency: 512 Hz */
2665
#define RTCCALF_2              (0x0200)       /* RTC Calibration Frequency: 256 Hz */
2666
#define RTCCALF_3              (0x0300)       /* RTC Calibration Frequency: 1 Hz */
2667
 
2668
/* RTCPS0CTL Control Bits */
2669
//#define Reserved          (0x8000)
2670
#define RT0SSEL                (0x4000)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
2671
#define RT0PSDIV2              (0x2000)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
2672
#define RT0PSDIV1              (0x1000)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
2673
#define RT0PSDIV0              (0x0800)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
2674
//#define Reserved          (0x0400)
2675
//#define Reserved          (0x0200)
2676
#define RT0PSHOLD              (0x0100)       /* RTC Prescale Timer 0 Hold */
2677
//#define Reserved          (0x0080)
2678
//#define Reserved          (0x0040)
2679
//#define Reserved          (0x0020)
2680
#define RT0IP2                 (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2681
#define RT0IP1                 (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2682
#define RT0IP0                 (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2683
#define RT0PSIE                (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2684
#define RT0PSIFG               (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2685
 
2686
/* RTCPS0CTL Control Bits */
2687
//#define Reserved          (0x8000)
2688
//#define Reserved          (0x0400)
2689
//#define Reserved          (0x0200)
2690
//#define Reserved          (0x0080)
2691
//#define Reserved          (0x0040)
2692
//#define Reserved          (0x0020)
2693
#define RT0IP2_L               (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2694
#define RT0IP1_L               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2695
#define RT0IP0_L               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2696
#define RT0PSIE_L              (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2697
#define RT0PSIFG_L             (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2698
 
2699
/* RTCPS0CTL Control Bits */
2700
//#define Reserved          (0x8000)
2701
#define RT0SSEL_H              (0x0040)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
2702
#define RT0PSDIV2_H            (0x0020)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
2703
#define RT0PSDIV1_H            (0x0010)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
2704
#define RT0PSDIV0_H            (0x0008)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
2705
//#define Reserved          (0x0400)
2706
//#define Reserved          (0x0200)
2707
#define RT0PSHOLD_H            (0x0001)       /* RTC Prescale Timer 0 Hold */
2708
//#define Reserved          (0x0080)
2709
//#define Reserved          (0x0040)
2710
//#define Reserved          (0x0020)
2711
 
2712
#define RT0IP_0                (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
2713
#define RT0IP_1                (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
2714
#define RT0IP_2                (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
2715
#define RT0IP_3                (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
2716
#define RT0IP_4                (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
2717
#define RT0IP_5                (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
2718
#define RT0IP_6                (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
2719
#define RT0IP_7                (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
2720
 
2721
#define RT0PSDIV_0             (0x0000)       /* RTC Prescale Timer 0 Clock Divide /2 */
2722
#define RT0PSDIV_1             (0x0800)       /* RTC Prescale Timer 0 Clock Divide /4 */
2723
#define RT0PSDIV_2             (0x1000)       /* RTC Prescale Timer 0 Clock Divide /8 */
2724
#define RT0PSDIV_3             (0x1800)       /* RTC Prescale Timer 0 Clock Divide /16 */
2725
#define RT0PSDIV_4             (0x2000)       /* RTC Prescale Timer 0 Clock Divide /32 */
2726
#define RT0PSDIV_5             (0x2800)       /* RTC Prescale Timer 0 Clock Divide /64 */
2727
#define RT0PSDIV_6             (0x3000)       /* RTC Prescale Timer 0 Clock Divide /128 */
2728
#define RT0PSDIV_7             (0x3800)       /* RTC Prescale Timer 0 Clock Divide /256 */
2729
 
2730
/* RTCPS1CTL Control Bits */
2731
#define RT1SSEL1               (0x8000)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2732
#define RT1SSEL0               (0x4000)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2733
#define RT1PSDIV2              (0x2000)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2734
#define RT1PSDIV1              (0x1000)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2735
#define RT1PSDIV0              (0x0800)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2736
//#define Reserved          (0x0400)
2737
//#define Reserved          (0x0200)
2738
#define RT1PSHOLD              (0x0100)       /* RTC Prescale Timer 1 Hold */
2739
//#define Reserved          (0x0080)
2740
//#define Reserved          (0x0040)
2741
//#define Reserved          (0x0020)
2742
#define RT1IP2                 (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2743
#define RT1IP1                 (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2744
#define RT1IP0                 (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2745
#define RT1PSIE                (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2746
#define RT1PSIFG               (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2747
 
2748
/* RTCPS1CTL Control Bits */
2749
//#define Reserved          (0x0400)
2750
//#define Reserved          (0x0200)
2751
//#define Reserved          (0x0080)
2752
//#define Reserved          (0x0040)
2753
//#define Reserved          (0x0020)
2754
#define RT1IP2_L               (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2755
#define RT1IP1_L               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2756
#define RT1IP0_L               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2757
#define RT1PSIE_L              (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2758
#define RT1PSIFG_L             (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2759
 
2760
/* RTCPS1CTL Control Bits */
2761
#define RT1SSEL1_H             (0x0080)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2762
#define RT1SSEL0_H             (0x0040)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2763
#define RT1PSDIV2_H            (0x0020)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2764
#define RT1PSDIV1_H            (0x0010)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2765
#define RT1PSDIV0_H            (0x0008)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2766
//#define Reserved          (0x0400)
2767
//#define Reserved          (0x0200)
2768
#define RT1PSHOLD_H            (0x0001)       /* RTC Prescale Timer 1 Hold */
2769
//#define Reserved          (0x0080)
2770
//#define Reserved          (0x0040)
2771
//#define Reserved          (0x0020)
2772
 
2773
#define RT1IP_0                (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
2774
#define RT1IP_1                (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
2775
#define RT1IP_2                (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
2776
#define RT1IP_3                (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
2777
#define RT1IP_4                (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
2778
#define RT1IP_5                (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
2779
#define RT1IP_6                (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
2780
#define RT1IP_7                (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
2781
 
2782
#define RT1PSDIV_0             (0x0000)       /* RTC Prescale Timer 1 Clock Divide /2 */
2783
#define RT1PSDIV_1             (0x0800)       /* RTC Prescale Timer 1 Clock Divide /4 */
2784
#define RT1PSDIV_2             (0x1000)       /* RTC Prescale Timer 1 Clock Divide /8 */
2785
#define RT1PSDIV_3             (0x1800)       /* RTC Prescale Timer 1 Clock Divide /16 */
2786
#define RT1PSDIV_4             (0x2000)       /* RTC Prescale Timer 1 Clock Divide /32 */
2787
#define RT1PSDIV_5             (0x2800)       /* RTC Prescale Timer 1 Clock Divide /64 */
2788
#define RT1PSDIV_6             (0x3000)       /* RTC Prescale Timer 1 Clock Divide /128 */
2789
#define RT1PSDIV_7             (0x3800)       /* RTC Prescale Timer 1 Clock Divide /256 */
2790
 
2791
#define RT1SSEL_0              (0x0000)       /* RTC Prescale Timer Source Select ACLK */
2792
#define RT1SSEL_1              (0x4000)       /* RTC Prescale Timer Source Select SMCLK */
2793
#define RT1SSEL_2              (0x8000)       /* RTC Prescale Timer Source Select RT0PS */
2794
#define RT1SSEL_3              (0xC000)       /* RTC Prescale Timer Source Select RT0PS */
2795
 
2796
/* RTC Definitions */
2797
#define RTCIV_NONE             (0x0000)       /* No Interrupt pending */
2798
#define RTCIV_RTCRDYIFG        (0x0002)       /* RTC ready: RTCRDYIFG */
2799
#define RTCIV_RTCTEVIFG        (0x0004)       /* RTC interval timer: RTCTEVIFG */
2800
#define RTCIV_RTCAIFG          (0x0006)       /* RTC user alarm: RTCAIFG */
2801
#define RTCIV_RT0PSIFG         (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2802
#define RTCIV_RT1PSIFG         (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2803
 
2804
/* Legacy Definitions */
2805
#define RTC_NONE               (0x0000)       /* No Interrupt pending */
2806
#define RTC_RTCRDYIFG          (0x0002)       /* RTC ready: RTCRDYIFG */
2807
#define RTC_RTCTEVIFG          (0x0004)       /* RTC interval timer: RTCTEVIFG */
2808
#define RTC_RTCAIFG            (0x0006)       /* RTC user alarm: RTCAIFG */
2809
#define RTC_RT0PSIFG           (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2810
#define RTC_RT1PSIFG           (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2811
 
2812
#define RTC_A_VECTOR           RTC_VECTOR     /* 0xFFDC RTC */
2813
 
2814
/************************************************************
2815
* SFR - Special Function Register Module
2816
************************************************************/
2817
#define __MSP430_HAS_SFR__                    /* Definition to show that Module is available */
2818
#define __MSP430_BASEADDRESS_SFR__ 0x0100
2819
 
2820
SFR_16BIT(SFRIE1);                            /* Interrupt Enable 1 */
2821
SFR_8BIT(SFRIE1_L);                           /* Interrupt Enable 1 */
2822
SFR_8BIT(SFRIE1_H);                           /* Interrupt Enable 1 */
2823
 
2824
/* SFRIE1 Control Bits */
2825
#define WDTIE                  (0x0001)       /* WDT Interrupt Enable */
2826
#define OFIE                   (0x0002)       /* Osc Fault Enable */
2827
//#define Reserved          (0x0004)
2828
#define VMAIE                  (0x0008)       /* Vacant Memory Interrupt Enable */
2829
#define NMIIE                  (0x0010)       /* NMI Interrupt Enable */
2830
#define ACCVIE                 (0x0020)       /* Flash Access Violation Interrupt Enable */
2831
#define JMBINIE                (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2832
#define JMBOUTIE               (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2833
 
2834
#define WDTIE_L                (0x0001)       /* WDT Interrupt Enable */
2835
#define OFIE_L                 (0x0002)       /* Osc Fault Enable */
2836
//#define Reserved          (0x0004)
2837
#define VMAIE_L                (0x0008)       /* Vacant Memory Interrupt Enable */
2838
#define NMIIE_L                (0x0010)       /* NMI Interrupt Enable */
2839
#define ACCVIE_L               (0x0020)       /* Flash Access Violation Interrupt Enable */
2840
#define JMBINIE_L              (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2841
#define JMBOUTIE_L             (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2842
 
2843
//#define Reserved          (0x0004)
2844
 
2845
SFR_16BIT(SFRIFG1);                           /* Interrupt Flag 1 */
2846
SFR_8BIT(SFRIFG1_L);                          /* Interrupt Flag 1 */
2847
SFR_8BIT(SFRIFG1_H);                          /* Interrupt Flag 1 */
2848
/* SFRIFG1 Control Bits */
2849
#define WDTIFG                 (0x0001)       /* WDT Interrupt Flag */
2850
#define OFIFG                  (0x0002)       /* Osc Fault Flag */
2851
//#define Reserved          (0x0004)
2852
#define VMAIFG                 (0x0008)       /* Vacant Memory Interrupt Flag */
2853
#define NMIIFG                 (0x0010)       /* NMI Interrupt Flag */
2854
//#define Reserved          (0x0020)
2855
#define JMBINIFG               (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2856
#define JMBOUTIFG              (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2857
 
2858
#define WDTIFG_L               (0x0001)       /* WDT Interrupt Flag */
2859
#define OFIFG_L                (0x0002)       /* Osc Fault Flag */
2860
//#define Reserved          (0x0004)
2861
#define VMAIFG_L               (0x0008)       /* Vacant Memory Interrupt Flag */
2862
#define NMIIFG_L               (0x0010)       /* NMI Interrupt Flag */
2863
//#define Reserved          (0x0020)
2864
#define JMBINIFG_L             (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2865
#define JMBOUTIFG_L            (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2866
 
2867
//#define Reserved          (0x0004)
2868
//#define Reserved          (0x0020)
2869
 
2870
SFR_16BIT(SFRRPCR);                           /* RESET Pin Control Register */
2871
SFR_8BIT(SFRRPCR_L);                          /* RESET Pin Control Register */
2872
SFR_8BIT(SFRRPCR_H);                          /* RESET Pin Control Register */
2873
/* SFRRPCR Control Bits */
2874
#define SYSNMI                 (0x0001)       /* NMI select */
2875
#define SYSNMIIES              (0x0002)       /* NMI edge select */
2876
#define SYSRSTUP               (0x0004)       /* RESET Pin pull down/up select */
2877
#define SYSRSTRE               (0x0008)       /* RESET Pin Resistor enable */
2878
 
2879
#define SYSNMI_L               (0x0001)       /* NMI select */
2880
#define SYSNMIIES_L            (0x0002)       /* NMI edge select */
2881
#define SYSRSTUP_L             (0x0004)       /* RESET Pin pull down/up select */
2882
#define SYSRSTRE_L             (0x0008)       /* RESET Pin Resistor enable */
2883
 
2884
/************************************************************
2885
* SYS - System Module
2886
************************************************************/
2887
#define __MSP430_HAS_SYS__                    /* Definition to show that Module is available */
2888
#define __MSP430_BASEADDRESS_SYS__ 0x0180
2889
 
2890
SFR_16BIT(SYSCTL);                            /* System control */
2891
SFR_8BIT(SYSCTL_L);                           /* System control */
2892
SFR_8BIT(SYSCTL_H);                           /* System control */
2893
SFR_16BIT(SYSBSLC);                           /* Boot strap configuration area */
2894
SFR_8BIT(SYSBSLC_L);                          /* Boot strap configuration area */
2895
SFR_8BIT(SYSBSLC_H);                          /* Boot strap configuration area */
2896
SFR_16BIT(SYSJMBC);                           /* JTAG mailbox control */
2897
SFR_8BIT(SYSJMBC_L);                          /* JTAG mailbox control */
2898
SFR_8BIT(SYSJMBC_H);                          /* JTAG mailbox control */
2899
SFR_16BIT(SYSJMBI0);                          /* JTAG mailbox input 0 */
2900
SFR_8BIT(SYSJMBI0_L);                         /* JTAG mailbox input 0 */
2901
SFR_8BIT(SYSJMBI0_H);                         /* JTAG mailbox input 0 */
2902
SFR_16BIT(SYSJMBI1);                          /* JTAG mailbox input 1 */
2903
SFR_8BIT(SYSJMBI1_L);                         /* JTAG mailbox input 1 */
2904
SFR_8BIT(SYSJMBI1_H);                         /* JTAG mailbox input 1 */
2905
SFR_16BIT(SYSJMBO0);                          /* JTAG mailbox output 0 */
2906
SFR_8BIT(SYSJMBO0_L);                         /* JTAG mailbox output 0 */
2907
SFR_8BIT(SYSJMBO0_H);                         /* JTAG mailbox output 0 */
2908
SFR_16BIT(SYSJMBO1);                          /* JTAG mailbox output 1 */
2909
SFR_8BIT(SYSJMBO1_L);                         /* JTAG mailbox output 1 */
2910
SFR_8BIT(SYSJMBO1_H);                         /* JTAG mailbox output 1 */
2911
 
2912
SFR_16BIT(SYSBERRIV);                         /* Bus Error vector generator */
2913
SFR_8BIT(SYSBERRIV_L);                        /* Bus Error vector generator */
2914
SFR_8BIT(SYSBERRIV_H);                        /* Bus Error vector generator */
2915
SFR_16BIT(SYSUNIV);                           /* User NMI vector generator */
2916
SFR_8BIT(SYSUNIV_L);                          /* User NMI vector generator */
2917
SFR_8BIT(SYSUNIV_H);                          /* User NMI vector generator */
2918
SFR_16BIT(SYSSNIV);                           /* System NMI vector generator */
2919
SFR_8BIT(SYSSNIV_L);                          /* System NMI vector generator */
2920
SFR_8BIT(SYSSNIV_H);                          /* System NMI vector generator */
2921
SFR_16BIT(SYSRSTIV);                          /* Reset vector generator */
2922
SFR_8BIT(SYSRSTIV_L);                         /* Reset vector generator */
2923
SFR_8BIT(SYSRSTIV_H);                         /* Reset vector generator */
2924
 
2925
/* SYSCTL Control Bits */
2926
#define SYSRIVECT              (0x0001)       /* SYS - RAM based interrupt vectors */
2927
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2928
#define SYSPMMPE               (0x0004)       /* SYS - PMM access protect */
2929
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2930
#define SYSBSLIND              (0x0010)       /* SYS - TCK/RST indication detected */
2931
#define SYSJTAGPIN             (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2932
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2933
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2934
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2935
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2936
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2937
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2938
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2939
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2940
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2941
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2942
 
2943
/* SYSCTL Control Bits */
2944
#define SYSRIVECT_L            (0x0001)       /* SYS - RAM based interrupt vectors */
2945
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2946
#define SYSPMMPE_L             (0x0004)       /* SYS - PMM access protect */
2947
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2948
#define SYSBSLIND_L            (0x0010)       /* SYS - TCK/RST indication detected */
2949
#define SYSJTAGPIN_L           (0x0020)       /* SYS - Dedicated JTAG pins enabled */
2950
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2951
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2952
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2953
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2954
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2955
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2956
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2957
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2958
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2959
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2960
 
2961
/* SYSCTL Control Bits */
2962
//#define RESERVED            (0x0002)  /* SYS - Reserved */
2963
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2964
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2965
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2966
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2967
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2968
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2969
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2970
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2971
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2972
//#define RESERVED            (0x4000)  /* SYS - Reserved */
2973
//#define RESERVED            (0x8000)  /* SYS - Reserved */
2974
 
2975
/* SYSBSLC Control Bits */
2976
#define SYSBSLSIZE0            (0x0001)       /* SYS - BSL Protection Size 0 */
2977
#define SYSBSLSIZE1            (0x0002)       /* SYS - BSL Protection Size 1 */
2978
#define SYSBSLR                (0x0004)       /* SYS - RAM assigned to BSL */
2979
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2980
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2981
//#define RESERVED            (0x0020)  /* SYS - Reserved */
2982
//#define RESERVED            (0x0040)  /* SYS - Reserved */
2983
//#define RESERVED            (0x0080)  /* SYS - Reserved */
2984
//#define RESERVED            (0x0100)  /* SYS - Reserved */
2985
//#define RESERVED            (0x0200)  /* SYS - Reserved */
2986
//#define RESERVED            (0x0400)  /* SYS - Reserved */
2987
//#define RESERVED            (0x0800)  /* SYS - Reserved */
2988
//#define RESERVED            (0x1000)  /* SYS - Reserved */
2989
//#define RESERVED            (0x2000)  /* SYS - Reserved */
2990
#define SYSBSLOFF              (0x4000)       /* SYS - BSL Memeory disabled */
2991
#define SYSBSLPE               (0x8000)       /* SYS - BSL Memory protection enabled */
2992
 
2993
/* SYSBSLC Control Bits */
2994
#define SYSBSLSIZE0_L          (0x0001)       /* SYS - BSL Protection Size 0 */
2995
#define SYSBSLSIZE1_L          (0x0002)       /* SYS - BSL Protection Size 1 */
2996
#define SYSBSLR_L              (0x0004)       /* SYS - RAM assigned to BSL */
2997
//#define RESERVED            (0x0008)  /* SYS - Reserved */
2998
//#define RESERVED            (0x0010)  /* SYS - Reserved */
2999
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3000
//#define RESERVED            (0x0040)  /* SYS - Reserved */
3001
//#define RESERVED            (0x0080)  /* SYS - Reserved */
3002
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3003
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3004
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3005
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3006
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3007
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3008
 
3009
/* SYSBSLC Control Bits */
3010
//#define RESERVED            (0x0008)  /* SYS - Reserved */
3011
//#define RESERVED            (0x0010)  /* SYS - Reserved */
3012
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3013
//#define RESERVED            (0x0040)  /* SYS - Reserved */
3014
//#define RESERVED            (0x0080)  /* SYS - Reserved */
3015
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3016
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3017
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3018
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3019
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3020
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3021
#define SYSBSLOFF_H            (0x0040)       /* SYS - BSL Memeory disabled */
3022
#define SYSBSLPE_H             (0x0080)       /* SYS - BSL Memory protection enabled */
3023
 
3024
/* SYSJMBC Control Bits */
3025
#define JMBIN0FG               (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
3026
#define JMBIN1FG               (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
3027
#define JMBOUT0FG              (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
3028
#define JMBOUT1FG              (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
3029
#define JMBMODE                (0x0010)       /* SYS - JMB 16/32 Bit Mode */
3030
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3031
#define JMBCLR0OFF             (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
3032
#define JMBCLR1OFF             (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
3033
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3034
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3035
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3036
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3037
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3038
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3039
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3040
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3041
 
3042
/* SYSJMBC Control Bits */
3043
#define JMBIN0FG_L             (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
3044
#define JMBIN1FG_L             (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
3045
#define JMBOUT0FG_L            (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
3046
#define JMBOUT1FG_L            (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
3047
#define JMBMODE_L              (0x0010)       /* SYS - JMB 16/32 Bit Mode */
3048
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3049
#define JMBCLR0OFF_L           (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
3050
#define JMBCLR1OFF_L           (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
3051
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3052
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3053
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3054
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3055
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3056
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3057
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3058
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3059
 
3060
/* SYSJMBC Control Bits */
3061
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3062
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3063
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3064
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3065
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3066
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3067
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3068
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3069
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3070
 
3071
/* SYSUNIV Definitions */
3072
#define SYSUNIV_NONE           (0x0000)       /* No Interrupt pending */
3073
#define SYSUNIV_NMIIFG         (0x0002)       /* SYSUNIV : NMIIFG */
3074
#define SYSUNIV_OFIFG          (0x0004)       /* SYSUNIV : Osc. Fail - OFIFG */
3075
#define SYSUNIV_ACCVIFG        (0x0006)       /* SYSUNIV : Access Violation - ACCVIFG */
3076
#define SYSUNIV_SYSBERRIV      (0x0008)       /* SYSUNIV : Bus Error - SYSBERRIV */
3077
 
3078
/* SYSSNIV Definitions */
3079
#define SYSSNIV_NONE           (0x0000)       /* No Interrupt pending */
3080
#define SYSSNIV_SVMLIFG        (0x0002)       /* SYSSNIV : SVMLIFG */
3081
#define SYSSNIV_SVMHIFG        (0x0004)       /* SYSSNIV : SVMHIFG */
3082
#define SYSSNIV_DLYLIFG        (0x0006)       /* SYSSNIV : DLYLIFG */
3083
#define SYSSNIV_DLYHIFG        (0x0008)       /* SYSSNIV : DLYHIFG */
3084
#define SYSSNIV_VMAIFG         (0x000A)       /* SYSSNIV : VMAIFG */
3085
#define SYSSNIV_JMBINIFG       (0x000C)       /* SYSSNIV : JMBINIFG */
3086
#define SYSSNIV_JMBOUTIFG      (0x000E)       /* SYSSNIV : JMBOUTIFG */
3087
#define SYSSNIV_VLRLIFG        (0x0010)       /* SYSSNIV : VLRLIFG */
3088
#define SYSSNIV_VLRHIFG        (0x0012)       /* SYSSNIV : VLRHIFG */
3089
 
3090
/* SYSRSTIV Definitions */
3091
#define SYSRSTIV_NONE          (0x0000)       /* No Interrupt pending */
3092
#define SYSRSTIV_BOR           (0x0002)       /* SYSRSTIV : BOR */
3093
#define SYSRSTIV_RSTNMI        (0x0004)       /* SYSRSTIV : RST/NMI */
3094
#define SYSRSTIV_DOBOR         (0x0006)       /* SYSRSTIV : Do BOR */
3095
#define SYSRSTIV_LPM5WU        (0x0008)       /* SYSRSTIV : Port LPM5 Wake Up */
3096
#define SYSRSTIV_SECYV         (0x000A)       /* SYSRSTIV : Security violation */
3097
#define SYSRSTIV_SVSL          (0x000C)       /* SYSRSTIV : SVSL */
3098
#define SYSRSTIV_SVSH          (0x000E)       /* SYSRSTIV : SVSH */
3099
#define SYSRSTIV_SVML_OVP      (0x0010)       /* SYSRSTIV : SVML_OVP */
3100
#define SYSRSTIV_SVMH_OVP      (0x0012)       /* SYSRSTIV : SVMH_OVP */
3101
#define SYSRSTIV_DOPOR         (0x0014)       /* SYSRSTIV : Do POR */
3102
#define SYSRSTIV_WDTTO         (0x0016)       /* SYSRSTIV : WDT Time out */
3103
#define SYSRSTIV_WDTKEY        (0x0018)       /* SYSRSTIV : WDTKEY violation */
3104
#define SYSRSTIV_KEYV          (0x001A)       /* SYSRSTIV : Flash Key violation */
3105
#define SYSRSTIV_PLLUL         (0x001C)       /* SYSRSTIV : PLL unlock */
3106
#define SYSRSTIV_PERF          (0x001E)       /* SYSRSTIV : peripheral/config area fetch */
3107
#define SYSRSTIV_PMMKEY        (0x0020)       /* SYSRSTIV : PMMKEY violation */
3108
 
3109
#define SYSRSTIV_PSSKEY        (0x0020)       /* SYSRSTIV : Legacy: PMMKEY violation */
3110
 
3111
/************************************************************
3112
* Timer0_A5
3113
************************************************************/
3114
#define __MSP430_HAS_T0A5__                   /* Definition to show that Module is available */
3115
#define __MSP430_BASEADDRESS_T0A5__ 0x0340
3116
 
3117
SFR_16BIT(TA0CTL);                            /* Timer0_A5 Control */
3118
SFR_16BIT(TA0CCTL0);                          /* Timer0_A5 Capture/Compare Control 0 */
3119
SFR_16BIT(TA0CCTL1);                          /* Timer0_A5 Capture/Compare Control 1 */
3120
SFR_16BIT(TA0CCTL2);                          /* Timer0_A5 Capture/Compare Control 2 */
3121
SFR_16BIT(TA0CCTL3);                          /* Timer0_A5 Capture/Compare Control 3 */
3122
SFR_16BIT(TA0CCTL4);                          /* Timer0_A5 Capture/Compare Control 4 */
3123
SFR_16BIT(TA0R);                              /* Timer0_A5 */
3124
SFR_16BIT(TA0CCR0);                           /* Timer0_A5 Capture/Compare 0 */
3125
SFR_16BIT(TA0CCR1);                           /* Timer0_A5 Capture/Compare 1 */
3126
SFR_16BIT(TA0CCR2);                           /* Timer0_A5 Capture/Compare 2 */
3127
SFR_16BIT(TA0CCR3);                           /* Timer0_A5 Capture/Compare 3 */
3128
SFR_16BIT(TA0CCR4);                           /* Timer0_A5 Capture/Compare 4 */
3129
SFR_16BIT(TA0IV);                             /* Timer0_A5 Interrupt Vector Word */
3130
SFR_16BIT(TA0EX0);                            /* Timer0_A5 Expansion Register 0 */
3131
 
3132
/* TAxCTL Control Bits */
3133
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
3134
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
3135
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
3136
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
3137
#define MC1                    (0x0020)       /* Timer A mode control 1 */
3138
#define MC0                    (0x0010)       /* Timer A mode control 0 */
3139
#define TACLR                  (0x0004)       /* Timer A counter clear */
3140
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
3141
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
3142
 
3143
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
3144
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
3145
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
3146
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
3147
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
3148
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
3149
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
3150
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
3151
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
3152
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
3153
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
3154
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
3155
#define MC__STOP               (0*0x10u)      /* Timer A mode control: 0 - Stop */
3156
#define MC__UP                 (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
3157
#define MC__CONTINOUS          (2*0x10u)      /* Timer A mode control: 2 - Continous up */
3158
#define MC__UPDOWN             (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
3159
#define ID__1                  (0*0x40u)      /* Timer A input divider: 0 - /1 */
3160
#define ID__2                  (1*0x40u)      /* Timer A input divider: 1 - /2 */
3161
#define ID__4                  (2*0x40u)      /* Timer A input divider: 2 - /4 */
3162
#define ID__8                  (3*0x40u)      /* Timer A input divider: 3 - /8 */
3163
#define TASSEL__TACLK          (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
3164
#define TASSEL__ACLK           (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
3165
#define TASSEL__SMCLK          (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
3166
#define TASSEL__INCLK          (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
3167
 
3168
/* TAxCCTLx Control Bits */
3169
#define CM1                    (0x8000)       /* Capture mode 1 */
3170
#define CM0                    (0x4000)       /* Capture mode 0 */
3171
#define CCIS1                  (0x2000)       /* Capture input select 1 */
3172
#define CCIS0                  (0x1000)       /* Capture input select 0 */
3173
#define SCS                    (0x0800)       /* Capture sychronize */
3174
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
3175
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
3176
#define OUTMOD2                (0x0080)       /* Output mode 2 */
3177
#define OUTMOD1                (0x0040)       /* Output mode 1 */
3178
#define OUTMOD0                (0x0020)       /* Output mode 0 */
3179
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
3180
#define CCI                    (0x0008)       /* Capture input signal (read) */
3181
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
3182
#define COV                    (0x0002)       /* Capture/compare overflow flag */
3183
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
3184
 
3185
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
3186
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
3187
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
3188
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
3189
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
3190
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
3191
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
3192
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
3193
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
3194
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
3195
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
3196
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
3197
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
3198
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
3199
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
3200
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
3201
 
3202
/* TAxEX0 Control Bits */
3203
#define TAIDEX0                (0x0001)       /* Timer A Input divider expansion Bit: 0 */
3204
#define TAIDEX1                (0x0002)       /* Timer A Input divider expansion Bit: 1 */
3205
#define TAIDEX2                (0x0004)       /* Timer A Input divider expansion Bit: 2 */
3206
 
3207
#define TAIDEX_0               (0*0x0001u)    /* Timer A Input divider expansion : /1 */
3208
#define TAIDEX_1               (1*0x0001u)    /* Timer A Input divider expansion : /2 */
3209
#define TAIDEX_2               (2*0x0001u)    /* Timer A Input divider expansion : /3 */
3210
#define TAIDEX_3               (3*0x0001u)    /* Timer A Input divider expansion : /4 */
3211
#define TAIDEX_4               (4*0x0001u)    /* Timer A Input divider expansion : /5 */
3212
#define TAIDEX_5               (5*0x0001u)    /* Timer A Input divider expansion : /6 */
3213
#define TAIDEX_6               (6*0x0001u)    /* Timer A Input divider expansion : /7 */
3214
#define TAIDEX_7               (7*0x0001u)    /* Timer A Input divider expansion : /8 */
3215
 
3216
/* T0A5IV Definitions */
3217
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
3218
#define TA0IV_TA0CCR1          (0x0002)       /* TA0CCR1_CCIFG */
3219
#define TA0IV_TA0CCR2          (0x0004)       /* TA0CCR2_CCIFG */
3220
#define TA0IV_TA0CCR3          (0x0006)       /* TA0CCR3_CCIFG */
3221
#define TA0IV_TA0CCR4          (0x0008)       /* TA0CCR4_CCIFG */
3222
#define TA0IV_5                (0x000A)       /* Reserved */
3223
#define TA0IV_6                (0x000C)       /* Reserved */
3224
#define TA0IV_TA0IFG           (0x000E)       /* TA0IFG */
3225
 
3226
/************************************************************
3227
* Timer1_A3
3228
************************************************************/
3229
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
3230
#define __MSP430_BASEADDRESS_T1A3__ 0x0380
3231
 
3232
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
3233
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
3234
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
3235
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
3236
SFR_16BIT(TA1R);                              /* Timer1_A3 */
3237
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
3238
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
3239
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
3240
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
3241
SFR_16BIT(TA1EX0);                            /* Timer1_A3 Expansion Register 0 */
3242
 
3243
/* Bits are already defined within the Timer0_Ax */
3244
 
3245
/* TA1IV Definitions */
3246
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
3247
#define TA1IV_TA1CCR1          (0x0002)       /* TA1CCR1_CCIFG */
3248
#define TA1IV_TA1CCR2          (0x0004)       /* TA1CCR2_CCIFG */
3249
#define TA1IV_3                (0x0006)       /* Reserved */
3250
#define TA1IV_4                (0x0008)       /* Reserved */
3251
#define TA1IV_5                (0x000A)       /* Reserved */
3252
#define TA1IV_6                (0x000C)       /* Reserved */
3253
#define TA1IV_TA1IFG           (0x000E)       /* TA1IFG */
3254
 
3255
/************************************************************
3256
* UNIFIED CLOCK SYSTEM FOR Radio Devices
3257
************************************************************/
3258
#define __MSP430_HAS_UCS_RF__                 /* Definition to show that Module is available */
3259
#define __MSP430_BASEADDRESS_UCS_RF__ 0x0160
3260
 
3261
SFR_16BIT(UCSCTL0);                           /* UCS Control Register 0 */
3262
SFR_8BIT(UCSCTL0_L);                          /* UCS Control Register 0 */
3263
SFR_8BIT(UCSCTL0_H);                          /* UCS Control Register 0 */
3264
SFR_16BIT(UCSCTL1);                           /* UCS Control Register 1 */
3265
SFR_8BIT(UCSCTL1_L);                          /* UCS Control Register 1 */
3266
SFR_8BIT(UCSCTL1_H);                          /* UCS Control Register 1 */
3267
SFR_16BIT(UCSCTL2);                           /* UCS Control Register 2 */
3268
SFR_8BIT(UCSCTL2_L);                          /* UCS Control Register 2 */
3269
SFR_8BIT(UCSCTL2_H);                          /* UCS Control Register 2 */
3270
SFR_16BIT(UCSCTL3);                           /* UCS Control Register 3 */
3271
SFR_8BIT(UCSCTL3_L);                          /* UCS Control Register 3 */
3272
SFR_8BIT(UCSCTL3_H);                          /* UCS Control Register 3 */
3273
SFR_16BIT(UCSCTL4);                           /* UCS Control Register 4 */
3274
SFR_8BIT(UCSCTL4_L);                          /* UCS Control Register 4 */
3275
SFR_8BIT(UCSCTL4_H);                          /* UCS Control Register 4 */
3276
SFR_16BIT(UCSCTL5);                           /* UCS Control Register 5 */
3277
SFR_8BIT(UCSCTL5_L);                          /* UCS Control Register 5 */
3278
SFR_8BIT(UCSCTL5_H);                          /* UCS Control Register 5 */
3279
SFR_16BIT(UCSCTL6);                           /* UCS Control Register 6 */
3280
SFR_8BIT(UCSCTL6_L);                          /* UCS Control Register 6 */
3281
SFR_8BIT(UCSCTL6_H);                          /* UCS Control Register 6 */
3282
SFR_16BIT(UCSCTL7);                           /* UCS Control Register 7 */
3283
SFR_8BIT(UCSCTL7_L);                          /* UCS Control Register 7 */
3284
SFR_8BIT(UCSCTL7_H);                          /* UCS Control Register 7 */
3285
SFR_16BIT(UCSCTL8);                           /* UCS Control Register 8 */
3286
SFR_8BIT(UCSCTL8_L);                          /* UCS Control Register 8 */
3287
SFR_8BIT(UCSCTL8_H);                          /* UCS Control Register 8 */
3288
 
3289
/* UCSCTL0 Control Bits */
3290
//#define RESERVED            (0x0001)    /* RESERVED */
3291
//#define RESERVED            (0x0002)    /* RESERVED */
3292
//#define RESERVED            (0x0004)    /* RESERVED */
3293
#define MOD0                   (0x0008)       /* Modulation Bit Counter Bit : 0 */
3294
#define MOD1                   (0x0010)       /* Modulation Bit Counter Bit : 1 */
3295
#define MOD2                   (0x0020)       /* Modulation Bit Counter Bit : 2 */
3296
#define MOD3                   (0x0040)       /* Modulation Bit Counter Bit : 3 */
3297
#define MOD4                   (0x0080)       /* Modulation Bit Counter Bit : 4 */
3298
#define DCO0                   (0x0100)       /* DCO TAP Bit : 0 */
3299
#define DCO1                   (0x0200)       /* DCO TAP Bit : 1 */
3300
#define DCO2                   (0x0400)       /* DCO TAP Bit : 2 */
3301
#define DCO3                   (0x0800)       /* DCO TAP Bit : 3 */
3302
#define DCO4                   (0x1000)       /* DCO TAP Bit : 4 */
3303
//#define RESERVED            (0x2000)    /* RESERVED */
3304
//#define RESERVED            (0x4000)    /* RESERVED */
3305
//#define RESERVED            (0x8000)    /* RESERVED */
3306
 
3307
/* UCSCTL0 Control Bits */
3308
//#define RESERVED            (0x0001)    /* RESERVED */
3309
//#define RESERVED            (0x0002)    /* RESERVED */
3310
//#define RESERVED            (0x0004)    /* RESERVED */
3311
#define MOD0_L                 (0x0008)       /* Modulation Bit Counter Bit : 0 */
3312
#define MOD1_L                 (0x0010)       /* Modulation Bit Counter Bit : 1 */
3313
#define MOD2_L                 (0x0020)       /* Modulation Bit Counter Bit : 2 */
3314
#define MOD3_L                 (0x0040)       /* Modulation Bit Counter Bit : 3 */
3315
#define MOD4_L                 (0x0080)       /* Modulation Bit Counter Bit : 4 */
3316
//#define RESERVED            (0x2000)    /* RESERVED */
3317
//#define RESERVED            (0x4000)    /* RESERVED */
3318
//#define RESERVED            (0x8000)    /* RESERVED */
3319
 
3320
/* UCSCTL0 Control Bits */
3321
//#define RESERVED            (0x0001)    /* RESERVED */
3322
//#define RESERVED            (0x0002)    /* RESERVED */
3323
//#define RESERVED            (0x0004)    /* RESERVED */
3324
#define DCO0_H                 (0x0001)       /* DCO TAP Bit : 0 */
3325
#define DCO1_H                 (0x0002)       /* DCO TAP Bit : 1 */
3326
#define DCO2_H                 (0x0004)       /* DCO TAP Bit : 2 */
3327
#define DCO3_H                 (0x0008)       /* DCO TAP Bit : 3 */
3328
#define DCO4_H                 (0x0010)       /* DCO TAP Bit : 4 */
3329
//#define RESERVED            (0x2000)    /* RESERVED */
3330
//#define RESERVED            (0x4000)    /* RESERVED */
3331
//#define RESERVED            (0x8000)    /* RESERVED */
3332
 
3333
/* UCSCTL1 Control Bits */
3334
#define DISMOD                 (0x0001)       /* Disable Modulation */
3335
//#define RESERVED            (0x0002)    /* RESERVED */
3336
//#define RESERVED            (0x0004)    /* RESERVED */
3337
//#define RESERVED            (0x0008)    /* RESERVED */
3338
#define DCORSEL0               (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3339
#define DCORSEL1               (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3340
#define DCORSEL2               (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3341
//#define RESERVED            (0x0080)    /* RESERVED */
3342
//#define RESERVED            (0x0100)    /* RESERVED */
3343
//#define RESERVED            (0x0200)    /* RESERVED */
3344
//#define RESERVED            (0x0400)    /* RESERVED */
3345
//#define RESERVED            (0x0800)    /* RESERVED */
3346
//#define RESERVED            (0x1000)    /* RESERVED */
3347
//#define RESERVED            (0x2000)    /* RESERVED */
3348
//#define RESERVED            (0x4000)    /* RESERVED */
3349
//#define RESERVED            (0x8000)    /* RESERVED */
3350
 
3351
/* UCSCTL1 Control Bits */
3352
#define DISMOD_L               (0x0001)       /* Disable Modulation */
3353
//#define RESERVED            (0x0002)    /* RESERVED */
3354
//#define RESERVED            (0x0004)    /* RESERVED */
3355
//#define RESERVED            (0x0008)    /* RESERVED */
3356
#define DCORSEL0_L             (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3357
#define DCORSEL1_L             (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3358
#define DCORSEL2_L             (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3359
//#define RESERVED            (0x0080)    /* RESERVED */
3360
//#define RESERVED            (0x0100)    /* RESERVED */
3361
//#define RESERVED            (0x0200)    /* RESERVED */
3362
//#define RESERVED            (0x0400)    /* RESERVED */
3363
//#define RESERVED            (0x0800)    /* RESERVED */
3364
//#define RESERVED            (0x1000)    /* RESERVED */
3365
//#define RESERVED            (0x2000)    /* RESERVED */
3366
//#define RESERVED            (0x4000)    /* RESERVED */
3367
//#define RESERVED            (0x8000)    /* RESERVED */
3368
 
3369
/* UCSCTL1 Control Bits */
3370
//#define RESERVED            (0x0002)    /* RESERVED */
3371
//#define RESERVED            (0x0004)    /* RESERVED */
3372
//#define RESERVED            (0x0008)    /* RESERVED */
3373
//#define RESERVED            (0x0080)    /* RESERVED */
3374
//#define RESERVED            (0x0100)    /* RESERVED */
3375
//#define RESERVED            (0x0200)    /* RESERVED */
3376
//#define RESERVED            (0x0400)    /* RESERVED */
3377
//#define RESERVED            (0x0800)    /* RESERVED */
3378
//#define RESERVED            (0x1000)    /* RESERVED */
3379
//#define RESERVED            (0x2000)    /* RESERVED */
3380
//#define RESERVED            (0x4000)    /* RESERVED */
3381
//#define RESERVED            (0x8000)    /* RESERVED */
3382
 
3383
#define DCORSEL_0              (0x0000)       /* DCO RSEL 0 */
3384
#define DCORSEL_1              (0x0010)       /* DCO RSEL 1 */
3385
#define DCORSEL_2              (0x0020)       /* DCO RSEL 2 */
3386
#define DCORSEL_3              (0x0030)       /* DCO RSEL 3 */
3387
#define DCORSEL_4              (0x0040)       /* DCO RSEL 4 */
3388
#define DCORSEL_5              (0x0050)       /* DCO RSEL 5 */
3389
#define DCORSEL_6              (0x0060)       /* DCO RSEL 6 */
3390
#define DCORSEL_7              (0x0070)       /* DCO RSEL 7 */
3391
 
3392
/* UCSCTL2 Control Bits */
3393
#define FLLN0                  (0x0001)       /* FLL Multipier Bit : 0 */
3394
#define FLLN1                  (0x0002)       /* FLL Multipier Bit : 1 */
3395
#define FLLN2                  (0x0004)       /* FLL Multipier Bit : 2 */
3396
#define FLLN3                  (0x0008)       /* FLL Multipier Bit : 3 */
3397
#define FLLN4                  (0x0010)       /* FLL Multipier Bit : 4 */
3398
#define FLLN5                  (0x0020)       /* FLL Multipier Bit : 5 */
3399
#define FLLN6                  (0x0040)       /* FLL Multipier Bit : 6 */
3400
#define FLLN7                  (0x0080)       /* FLL Multipier Bit : 7 */
3401
#define FLLN8                  (0x0100)       /* FLL Multipier Bit : 8 */
3402
#define FLLN9                  (0x0200)       /* FLL Multipier Bit : 9 */
3403
//#define RESERVED            (0x0400)    /* RESERVED */
3404
//#define RESERVED            (0x0800)    /* RESERVED */
3405
#define FLLD0                  (0x1000)       /* Loop Divider Bit : 0 */
3406
#define FLLD1                  (0x2000)       /* Loop Divider Bit : 1 */
3407
#define FLLD2                  (0x4000)       /* Loop Divider Bit : 1 */
3408
//#define RESERVED            (0x8000)    /* RESERVED */
3409
 
3410
/* UCSCTL2 Control Bits */
3411
#define FLLN0_L                (0x0001)       /* FLL Multipier Bit : 0 */
3412
#define FLLN1_L                (0x0002)       /* FLL Multipier Bit : 1 */
3413
#define FLLN2_L                (0x0004)       /* FLL Multipier Bit : 2 */
3414
#define FLLN3_L                (0x0008)       /* FLL Multipier Bit : 3 */
3415
#define FLLN4_L                (0x0010)       /* FLL Multipier Bit : 4 */
3416
#define FLLN5_L                (0x0020)       /* FLL Multipier Bit : 5 */
3417
#define FLLN6_L                (0x0040)       /* FLL Multipier Bit : 6 */
3418
#define FLLN7_L                (0x0080)       /* FLL Multipier Bit : 7 */
3419
//#define RESERVED            (0x0400)    /* RESERVED */
3420
//#define RESERVED            (0x0800)    /* RESERVED */
3421
//#define RESERVED            (0x8000)    /* RESERVED */
3422
 
3423
/* UCSCTL2 Control Bits */
3424
#define FLLN8_H                (0x0001)       /* FLL Multipier Bit : 8 */
3425
#define FLLN9_H                (0x0002)       /* FLL Multipier Bit : 9 */
3426
//#define RESERVED            (0x0400)    /* RESERVED */
3427
//#define RESERVED            (0x0800)    /* RESERVED */
3428
#define FLLD0_H                (0x0010)       /* Loop Divider Bit : 0 */
3429
#define FLLD1_H                (0x0020)       /* Loop Divider Bit : 1 */
3430
#define FLLD2_H                (0x0040)       /* Loop Divider Bit : 1 */
3431
//#define RESERVED            (0x8000)    /* RESERVED */
3432
 
3433
#define FLLD_0                 (0x0000)       /* Multiply Selected Loop Freq. 1 */
3434
#define FLLD_1                 (0x1000)       /* Multiply Selected Loop Freq. 2 */
3435
#define FLLD_2                 (0x2000)       /* Multiply Selected Loop Freq. 4 */
3436
#define FLLD_3                 (0x3000)       /* Multiply Selected Loop Freq. 8 */
3437
#define FLLD_4                 (0x4000)       /* Multiply Selected Loop Freq. 16 */
3438
#define FLLD_5                 (0x5000)       /* Multiply Selected Loop Freq. 32 */
3439
#define FLLD_6                 (0x6000)       /* Multiply Selected Loop Freq. 32 */
3440
#define FLLD_7                 (0x7000)       /* Multiply Selected Loop Freq. 32 */
3441
#define FLLD__1                (0x0000)       /* Multiply Selected Loop Freq. By 1 */
3442
#define FLLD__2                (0x1000)       /* Multiply Selected Loop Freq. By 2 */
3443
#define FLLD__4                (0x2000)       /* Multiply Selected Loop Freq. By 4 */
3444
#define FLLD__8                (0x3000)       /* Multiply Selected Loop Freq. By 8 */
3445
#define FLLD__16               (0x4000)       /* Multiply Selected Loop Freq. By 16 */
3446
#define FLLD__32               (0x5000)       /* Multiply Selected Loop Freq. By 32 */
3447
 
3448
/* UCSCTL3 Control Bits */
3449
#define FLLREFDIV0             (0x0001)       /* Reference Divider Bit : 0 */
3450
#define FLLREFDIV1             (0x0002)       /* Reference Divider Bit : 1 */
3451
#define FLLREFDIV2             (0x0004)       /* Reference Divider Bit : 2 */
3452
//#define RESERVED            (0x0008)    /* RESERVED */
3453
#define SELREF0                (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3454
#define SELREF1                (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3455
#define SELREF2                (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3456
//#define RESERVED            (0x0080)    /* RESERVED */
3457
//#define RESERVED            (0x0100)    /* RESERVED */
3458
//#define RESERVED            (0x0200)    /* RESERVED */
3459
//#define RESERVED            (0x0400)    /* RESERVED */
3460
//#define RESERVED            (0x0800)    /* RESERVED */
3461
//#define RESERVED            (0x1000)    /* RESERVED */
3462
//#define RESERVED            (0x2000)    /* RESERVED */
3463
//#define RESERVED            (0x4000)    /* RESERVED */
3464
//#define RESERVED            (0x8000)    /* RESERVED */
3465
 
3466
/* UCSCTL3 Control Bits */
3467
#define FLLREFDIV0_L           (0x0001)       /* Reference Divider Bit : 0 */
3468
#define FLLREFDIV1_L           (0x0002)       /* Reference Divider Bit : 1 */
3469
#define FLLREFDIV2_L           (0x0004)       /* Reference Divider Bit : 2 */
3470
//#define RESERVED            (0x0008)    /* RESERVED */
3471
#define SELREF0_L              (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3472
#define SELREF1_L              (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3473
#define SELREF2_L              (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3474
//#define RESERVED            (0x0080)    /* RESERVED */
3475
//#define RESERVED            (0x0100)    /* RESERVED */
3476
//#define RESERVED            (0x0200)    /* RESERVED */
3477
//#define RESERVED            (0x0400)    /* RESERVED */
3478
//#define RESERVED            (0x0800)    /* RESERVED */
3479
//#define RESERVED            (0x1000)    /* RESERVED */
3480
//#define RESERVED            (0x2000)    /* RESERVED */
3481
//#define RESERVED            (0x4000)    /* RESERVED */
3482
//#define RESERVED            (0x8000)    /* RESERVED */
3483
 
3484
/* UCSCTL3 Control Bits */
3485
//#define RESERVED            (0x0008)    /* RESERVED */
3486
//#define RESERVED            (0x0080)    /* RESERVED */
3487
//#define RESERVED            (0x0100)    /* RESERVED */
3488
//#define RESERVED            (0x0200)    /* RESERVED */
3489
//#define RESERVED            (0x0400)    /* RESERVED */
3490
//#define RESERVED            (0x0800)    /* RESERVED */
3491
//#define RESERVED            (0x1000)    /* RESERVED */
3492
//#define RESERVED            (0x2000)    /* RESERVED */
3493
//#define RESERVED            (0x4000)    /* RESERVED */
3494
//#define RESERVED            (0x8000)    /* RESERVED */
3495
 
3496
#define FLLREFDIV_0            (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3497
#define FLLREFDIV_1            (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3498
#define FLLREFDIV_2            (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3499
#define FLLREFDIV_3            (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3500
#define FLLREFDIV_4            (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3501
#define FLLREFDIV_5            (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3502
#define FLLREFDIV_6            (0x0006)       /* Reference Divider: f(LFCLK)/16 */
3503
#define FLLREFDIV_7            (0x0007)       /* Reference Divider: f(LFCLK)/16 */
3504
#define FLLREFDIV__1           (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3505
#define FLLREFDIV__2           (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3506
#define FLLREFDIV__4           (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3507
#define FLLREFDIV__8           (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3508
#define FLLREFDIV__12          (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3509
#define FLLREFDIV__16          (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3510
#define SELREF_0               (0x0000)       /* FLL Reference Clock Select 0 */
3511
#define SELREF_1               (0x0010)       /* FLL Reference Clock Select 1 */
3512
#define SELREF_2               (0x0020)       /* FLL Reference Clock Select 2 */
3513
#define SELREF_3               (0x0030)       /* FLL Reference Clock Select 3 */
3514
#define SELREF_4               (0x0040)       /* FLL Reference Clock Select 4 */
3515
#define SELREF_5               (0x0050)       /* FLL Reference Clock Select 5 */
3516
#define SELREF_6               (0x0060)       /* FLL Reference Clock Select 6 */
3517
#define SELREF_7               (0x0070)       /* FLL Reference Clock Select 7 */
3518
#define SELREF__XT1CLK         (0x0000)       /* Multiply Selected Loop Freq. By XT1CLK */
3519
#define SELREF__REFOCLK        (0x0020)       /* Multiply Selected Loop Freq. By REFOCLK */
3520
#define SELREF__XT2CLK         (0x0050)       /* Multiply Selected Loop Freq. By XT2CLK */
3521
 
3522
/* UCSCTL4 Control Bits */
3523
#define SELM0                  (0x0001)       /* MCLK Source Select Bit: 0 */
3524
#define SELM1                  (0x0002)       /* MCLK Source Select Bit: 1 */
3525
#define SELM2                  (0x0004)       /* MCLK Source Select Bit: 2 */
3526
//#define RESERVED            (0x0008)    /* RESERVED */
3527
#define SELS0                  (0x0010)       /* SMCLK Source Select Bit: 0 */
3528
#define SELS1                  (0x0020)       /* SMCLK Source Select Bit: 1 */
3529
#define SELS2                  (0x0040)       /* SMCLK Source Select Bit: 2 */
3530
//#define RESERVED            (0x0080)    /* RESERVED */
3531
#define SELA0                  (0x0100)       /* ACLK Source Select Bit: 0 */
3532
#define SELA1                  (0x0200)       /* ACLK Source Select Bit: 1 */
3533
#define SELA2                  (0x0400)       /* ACLK Source Select Bit: 2 */
3534
//#define RESERVED            (0x0800)    /* RESERVED */
3535
//#define RESERVED            (0x1000)    /* RESERVED */
3536
//#define RESERVED            (0x2000)    /* RESERVED */
3537
//#define RESERVED            (0x4000)    /* RESERVED */
3538
//#define RESERVED            (0x8000)    /* RESERVED */
3539
 
3540
/* UCSCTL4 Control Bits */
3541
#define SELM0_L                (0x0001)       /* MCLK Source Select Bit: 0 */
3542
#define SELM1_L                (0x0002)       /* MCLK Source Select Bit: 1 */
3543
#define SELM2_L                (0x0004)       /* MCLK Source Select Bit: 2 */
3544
//#define RESERVED            (0x0008)    /* RESERVED */
3545
#define SELS0_L                (0x0010)       /* SMCLK Source Select Bit: 0 */
3546
#define SELS1_L                (0x0020)       /* SMCLK Source Select Bit: 1 */
3547
#define SELS2_L                (0x0040)       /* SMCLK Source Select Bit: 2 */
3548
//#define RESERVED            (0x0080)    /* RESERVED */
3549
//#define RESERVED            (0x0800)    /* RESERVED */
3550
//#define RESERVED            (0x1000)    /* RESERVED */
3551
//#define RESERVED            (0x2000)    /* RESERVED */
3552
//#define RESERVED            (0x4000)    /* RESERVED */
3553
//#define RESERVED            (0x8000)    /* RESERVED */
3554
 
3555
/* UCSCTL4 Control Bits */
3556
//#define RESERVED            (0x0008)    /* RESERVED */
3557
//#define RESERVED            (0x0080)    /* RESERVED */
3558
#define SELA0_H                (0x0001)       /* ACLK Source Select Bit: 0 */
3559
#define SELA1_H                (0x0002)       /* ACLK Source Select Bit: 1 */
3560
#define SELA2_H                (0x0004)       /* ACLK Source Select Bit: 2 */
3561
//#define RESERVED            (0x0800)    /* RESERVED */
3562
//#define RESERVED            (0x1000)    /* RESERVED */
3563
//#define RESERVED            (0x2000)    /* RESERVED */
3564
//#define RESERVED            (0x4000)    /* RESERVED */
3565
//#define RESERVED            (0x8000)    /* RESERVED */
3566
 
3567
#define SELM_0                 (0x0000)       /* MCLK Source Select 0 */
3568
#define SELM_1                 (0x0001)       /* MCLK Source Select 1 */
3569
#define SELM_2                 (0x0002)       /* MCLK Source Select 2 */
3570
#define SELM_3                 (0x0003)       /* MCLK Source Select 3 */
3571
#define SELM_4                 (0x0004)       /* MCLK Source Select 4 */
3572
#define SELM_5                 (0x0005)       /* MCLK Source Select 5 */
3573
#define SELM_6                 (0x0006)       /* MCLK Source Select 6 */
3574
#define SELM_7                 (0x0007)       /* MCLK Source Select 7 */
3575
#define SELM__XT1CLK           (0x0000)       /* MCLK Source Select XT1CLK */
3576
#define SELM__VLOCLK           (0x0001)       /* MCLK Source Select VLOCLK */
3577
#define SELM__REFOCLK          (0x0002)       /* MCLK Source Select REFOCLK */
3578
#define SELM__DCOCLK           (0x0003)       /* MCLK Source Select DCOCLK */
3579
#define SELM__DCOCLKDIV        (0x0004)       /* MCLK Source Select DCOCLKDIV */
3580
#define SELM__XT2CLK           (0x0005)       /* MCLK Source Select XT2CLK */
3581
 
3582
#define SELS_0                 (0x0000)       /* SMCLK Source Select 0 */
3583
#define SELS_1                 (0x0010)       /* SMCLK Source Select 1 */
3584
#define SELS_2                 (0x0020)       /* SMCLK Source Select 2 */
3585
#define SELS_3                 (0x0030)       /* SMCLK Source Select 3 */
3586
#define SELS_4                 (0x0040)       /* SMCLK Source Select 4 */
3587
#define SELS_5                 (0x0050)       /* SMCLK Source Select 5 */
3588
#define SELS_6                 (0x0060)       /* SMCLK Source Select 6 */
3589
#define SELS_7                 (0x0070)       /* SMCLK Source Select 7 */
3590
#define SELS__XT1CLK           (0x0000)       /* SMCLK Source Select XT1CLK */
3591
#define SELS__VLOCLK           (0x0010)       /* SMCLK Source Select VLOCLK */
3592
#define SELS__REFOCLK          (0x0020)       /* SMCLK Source Select REFOCLK */
3593
#define SELS__DCOCLK           (0x0030)       /* SMCLK Source Select DCOCLK */
3594
#define SELS__DCOCLKDIV        (0x0040)       /* SMCLK Source Select DCOCLKDIV */
3595
#define SELS__XT2CLK           (0x0050)       /* SMCLK Source Select XT2CLK */
3596
 
3597
#define SELA_0                 (0x0000)       /* ACLK Source Select 0 */
3598
#define SELA_1                 (0x0100)       /* ACLK Source Select 1 */
3599
#define SELA_2                 (0x0200)       /* ACLK Source Select 2 */
3600
#define SELA_3                 (0x0300)       /* ACLK Source Select 3 */
3601
#define SELA_4                 (0x0400)       /* ACLK Source Select 4 */
3602
#define SELA_5                 (0x0500)       /* ACLK Source Select 5 */
3603
#define SELA_6                 (0x0600)       /* ACLK Source Select 6 */
3604
#define SELA_7                 (0x0700)       /* ACLK Source Select 7 */
3605
#define SELA__XT1CLK           (0x0000)       /* ACLK Source Select XT1CLK */
3606
#define SELA__VLOCLK           (0x0100)       /* ACLK Source Select VLOCLK */
3607
#define SELA__REFOCLK          (0x0200)       /* ACLK Source Select REFOCLK */
3608
#define SELA__DCOCLK           (0x0300)       /* ACLK Source Select DCOCLK */
3609
#define SELA__DCOCLKDIV        (0x0400)       /* ACLK Source Select DCOCLKDIV */
3610
#define SELA__XT2CLK           (0x0500)       /* ACLK Source Select XT2CLK */
3611
 
3612
/* UCSCTL5 Control Bits */
3613
#define DIVM0                  (0x0001)       /* MCLK Divider Bit: 0 */
3614
#define DIVM1                  (0x0002)       /* MCLK Divider Bit: 1 */
3615
#define DIVM2                  (0x0004)       /* MCLK Divider Bit: 2 */
3616
//#define RESERVED            (0x0008)    /* RESERVED */
3617
#define DIVS0                  (0x0010)       /* SMCLK Divider Bit: 0 */
3618
#define DIVS1                  (0x0020)       /* SMCLK Divider Bit: 1 */
3619
#define DIVS2                  (0x0040)       /* SMCLK Divider Bit: 2 */
3620
//#define RESERVED            (0x0080)    /* RESERVED */
3621
#define DIVA0                  (0x0100)       /* ACLK Divider Bit: 0 */
3622
#define DIVA1                  (0x0200)       /* ACLK Divider Bit: 1 */
3623
#define DIVA2                  (0x0400)       /* ACLK Divider Bit: 2 */
3624
//#define RESERVED            (0x0800)    /* RESERVED */
3625
#define DIVPA0                 (0x1000)       /* ACLK from Pin Divider Bit: 0 */
3626
#define DIVPA1                 (0x2000)       /* ACLK from Pin Divider Bit: 1 */
3627
#define DIVPA2                 (0x4000)       /* ACLK from Pin Divider Bit: 2 */
3628
//#define RESERVED            (0x8000)    /* RESERVED */
3629
 
3630
/* UCSCTL5 Control Bits */
3631
#define DIVM0_L                (0x0001)       /* MCLK Divider Bit: 0 */
3632
#define DIVM1_L                (0x0002)       /* MCLK Divider Bit: 1 */
3633
#define DIVM2_L                (0x0004)       /* MCLK Divider Bit: 2 */
3634
//#define RESERVED            (0x0008)    /* RESERVED */
3635
#define DIVS0_L                (0x0010)       /* SMCLK Divider Bit: 0 */
3636
#define DIVS1_L                (0x0020)       /* SMCLK Divider Bit: 1 */
3637
#define DIVS2_L                (0x0040)       /* SMCLK Divider Bit: 2 */
3638
//#define RESERVED            (0x0080)    /* RESERVED */
3639
//#define RESERVED            (0x0800)    /* RESERVED */
3640
//#define RESERVED            (0x8000)    /* RESERVED */
3641
 
3642
/* UCSCTL5 Control Bits */
3643
//#define RESERVED            (0x0008)    /* RESERVED */
3644
//#define RESERVED            (0x0080)    /* RESERVED */
3645
#define DIVA0_H                (0x0001)       /* ACLK Divider Bit: 0 */
3646
#define DIVA1_H                (0x0002)       /* ACLK Divider Bit: 1 */
3647
#define DIVA2_H                (0x0004)       /* ACLK Divider Bit: 2 */
3648
//#define RESERVED            (0x0800)    /* RESERVED */
3649
#define DIVPA0_H               (0x0010)       /* ACLK from Pin Divider Bit: 0 */
3650
#define DIVPA1_H               (0x0020)       /* ACLK from Pin Divider Bit: 1 */
3651
#define DIVPA2_H               (0x0040)       /* ACLK from Pin Divider Bit: 2 */
3652
//#define RESERVED            (0x8000)    /* RESERVED */
3653
 
3654
#define DIVM_0                 (0x0000)       /* MCLK Source Divider 0 */
3655
#define DIVM_1                 (0x0001)       /* MCLK Source Divider 1 */
3656
#define DIVM_2                 (0x0002)       /* MCLK Source Divider 2 */
3657
#define DIVM_3                 (0x0003)       /* MCLK Source Divider 3 */
3658
#define DIVM_4                 (0x0004)       /* MCLK Source Divider 4 */
3659
#define DIVM_5                 (0x0005)       /* MCLK Source Divider 5 */
3660
#define DIVM_6                 (0x0006)       /* MCLK Source Divider 6 */
3661
#define DIVM_7                 (0x0007)       /* MCLK Source Divider 7 */
3662
#define DIVM__1                (0x0000)       /* MCLK Source Divider f(MCLK)/1 */
3663
#define DIVM__2                (0x0001)       /* MCLK Source Divider f(MCLK)/2 */
3664
#define DIVM__4                (0x0002)       /* MCLK Source Divider f(MCLK)/4 */
3665
#define DIVM__8                (0x0003)       /* MCLK Source Divider f(MCLK)/8 */
3666
#define DIVM__16               (0x0004)       /* MCLK Source Divider f(MCLK)/16 */
3667
#define DIVM__32               (0x0005)       /* MCLK Source Divider f(MCLK)/32 */
3668
 
3669
#define DIVS_0                 (0x0000)       /* SMCLK Source Divider 0 */
3670
#define DIVS_1                 (0x0010)       /* SMCLK Source Divider 1 */
3671
#define DIVS_2                 (0x0020)       /* SMCLK Source Divider 2 */
3672
#define DIVS_3                 (0x0030)       /* SMCLK Source Divider 3 */
3673
#define DIVS_4                 (0x0040)       /* SMCLK Source Divider 4 */
3674
#define DIVS_5                 (0x0050)       /* SMCLK Source Divider 5 */
3675
#define DIVS_6                 (0x0060)       /* SMCLK Source Divider 6 */
3676
#define DIVS_7                 (0x0070)       /* SMCLK Source Divider 7 */
3677
#define DIVS__1                (0x0000)       /* SMCLK Source Divider f(SMCLK)/1 */
3678
#define DIVS__2                (0x0010)       /* SMCLK Source Divider f(SMCLK)/2 */
3679
#define DIVS__4                (0x0020)       /* SMCLK Source Divider f(SMCLK)/4 */
3680
#define DIVS__8                (0x0030)       /* SMCLK Source Divider f(SMCLK)/8 */
3681
#define DIVS__16               (0x0040)       /* SMCLK Source Divider f(SMCLK)/16 */
3682
#define DIVS__32               (0x0050)       /* SMCLK Source Divider f(SMCLK)/32 */
3683
 
3684
#define DIVA_0                 (0x0000)       /* ACLK Source Divider 0 */
3685
#define DIVA_1                 (0x0100)       /* ACLK Source Divider 1 */
3686
#define DIVA_2                 (0x0200)       /* ACLK Source Divider 2 */
3687
#define DIVA_3                 (0x0300)       /* ACLK Source Divider 3 */
3688
#define DIVA_4                 (0x0400)       /* ACLK Source Divider 4 */
3689
#define DIVA_5                 (0x0500)       /* ACLK Source Divider 5 */
3690
#define DIVA_6                 (0x0600)       /* ACLK Source Divider 6 */
3691
#define DIVA_7                 (0x0700)       /* ACLK Source Divider 7 */
3692
#define DIVA__1                (0x0000)       /* ACLK Source Divider f(ACLK)/1 */
3693
#define DIVA__2                (0x0100)       /* ACLK Source Divider f(ACLK)/2 */
3694
#define DIVA__4                (0x0200)       /* ACLK Source Divider f(ACLK)/4 */
3695
#define DIVA__8                (0x0300)       /* ACLK Source Divider f(ACLK)/8 */
3696
#define DIVA__16               (0x0400)       /* ACLK Source Divider f(ACLK)/16 */
3697
#define DIVA__32               (0x0500)       /* ACLK Source Divider f(ACLK)/32 */
3698
 
3699
#define DIVPA_0                (0x0000)       /* ACLK from Pin Source Divider 0 */
3700
#define DIVPA_1                (0x1000)       /* ACLK from Pin Source Divider 1 */
3701
#define DIVPA_2                (0x2000)       /* ACLK from Pin Source Divider 2 */
3702
#define DIVPA_3                (0x3000)       /* ACLK from Pin Source Divider 3 */
3703
#define DIVPA_4                (0x4000)       /* ACLK from Pin Source Divider 4 */
3704
#define DIVPA_5                (0x5000)       /* ACLK from Pin Source Divider 5 */
3705
#define DIVPA_6                (0x6000)       /* ACLK from Pin Source Divider 6 */
3706
#define DIVPA_7                (0x7000)       /* ACLK from Pin Source Divider 7 */
3707
#define DIVPA__1               (0x0000)       /* ACLK from Pin Source Divider f(ACLK)/1 */
3708
#define DIVPA__2               (0x1000)       /* ACLK from Pin Source Divider f(ACLK)/2 */
3709
#define DIVPA__4               (0x2000)       /* ACLK from Pin Source Divider f(ACLK)/4 */
3710
#define DIVPA__8               (0x3000)       /* ACLK from Pin Source Divider f(ACLK)/8 */
3711
#define DIVPA__16              (0x4000)       /* ACLK from Pin Source Divider f(ACLK)/16 */
3712
#define DIVPA__32              (0x5000)       /* ACLK from Pin Source Divider f(ACLK)/32 */
3713
 
3714
/* UCSCTL6 Control Bits */
3715
#define XT1OFF                 (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3716
#define SMCLKOFF               (0x0002)       /* SMCLK Off */
3717
#define XCAP0                  (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3718
#define XCAP1                  (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3719
#define XT1BYPASS              (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3720
#define XTS                    (0x0020)       /* 1: Selects high-freq. oscillator */
3721
#define XT1DRIVE0              (0x0040)       /* XT1 Drive Level mode Bit 0 */
3722
#define XT1DRIVE1              (0x0080)       /* XT1 Drive Level mode Bit 1 */
3723
#define XT2OFF                 (0x0100)       /* High Frequency Oscillator 2 (XT2) disable */
3724
//#define RESERVED            (0x0200)    /* RESERVED */
3725
//#define RESERVED            (0x0400)    /* RESERVED */
3726
//#define RESERVED            (0x0800)    /* RESERVED */
3727
//#define RESERVED            (0x1000)    /* RESERVED */
3728
//#define RESERVED            (0x2000)    /* RESERVED */
3729
//#define RESERVED            (0x4000)    /* RESERVED */
3730
//#define RESERVED            (0x8000)    /* RESERVED */
3731
 
3732
/* UCSCTL6 Control Bits */
3733
#define XT1OFF_L               (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3734
#define SMCLKOFF_L             (0x0002)       /* SMCLK Off */
3735
#define XCAP0_L                (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3736
#define XCAP1_L                (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3737
#define XT1BYPASS_L            (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3738
#define XTS_L                  (0x0020)       /* 1: Selects high-freq. oscillator */
3739
#define XT1DRIVE0_L            (0x0040)       /* XT1 Drive Level mode Bit 0 */
3740
#define XT1DRIVE1_L            (0x0080)       /* XT1 Drive Level mode Bit 1 */
3741
//#define RESERVED            (0x0200)    /* RESERVED */
3742
//#define RESERVED            (0x0400)    /* RESERVED */
3743
//#define RESERVED            (0x0800)    /* RESERVED */
3744
//#define RESERVED            (0x1000)    /* RESERVED */
3745
//#define RESERVED            (0x2000)    /* RESERVED */
3746
//#define RESERVED            (0x4000)    /* RESERVED */
3747
//#define RESERVED            (0x8000)    /* RESERVED */
3748
 
3749
/* UCSCTL6 Control Bits */
3750
#define XT2OFF_H               (0x0001)       /* High Frequency Oscillator 2 (XT2) disable */
3751
//#define RESERVED            (0x0200)    /* RESERVED */
3752
//#define RESERVED            (0x0400)    /* RESERVED */
3753
//#define RESERVED            (0x0800)    /* RESERVED */
3754
//#define RESERVED            (0x1000)    /* RESERVED */
3755
//#define RESERVED            (0x2000)    /* RESERVED */
3756
//#define RESERVED            (0x4000)    /* RESERVED */
3757
//#define RESERVED            (0x8000)    /* RESERVED */
3758
 
3759
#define XCAP_0                 (0x0000)       /* XIN/XOUT Cap 0 */
3760
#define XCAP_1                 (0x0004)       /* XIN/XOUT Cap 1 */
3761
#define XCAP_2                 (0x0008)       /* XIN/XOUT Cap 2 */
3762
#define XCAP_3                 (0x000C)       /* XIN/XOUT Cap 3 */
3763
#define XT1DRIVE_0             (0x0000)       /* XT1 Drive Level mode: 0 */
3764
#define XT1DRIVE_1             (0x0040)       /* XT1 Drive Level mode: 1 */
3765
#define XT1DRIVE_2             (0x0080)       /* XT1 Drive Level mode: 2 */
3766
#define XT1DRIVE_3             (0x00C0)       /* XT1 Drive Level mode: 3 */
3767
 
3768
/* UCSCTL7 Control Bits */
3769
#define DCOFFG                 (0x0001)       /* DCO Fault Flag */
3770
#define XT1LFOFFG              (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3771
#define XT1HFOFFG              (0x0004)       /* XT1 High Frequency Oscillator 1 Fault Flag */
3772
#define XT2OFFG                (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3773
//#define RESERVED            (0x0010)    /* RESERVED */
3774
//#define RESERVED            (0x0020)    /* RESERVED */
3775
//#define RESERVED            (0x0040)    /* RESERVED */
3776
//#define RESERVED            (0x0080)    /* RESERVED */
3777
//#define RESERVED            (0x0100)    /* RESERVED */
3778
//#define RESERVED            (0x0200)    /* RESERVED */
3779
//#define RESERVED            (0x0400)    /* RESERVED */
3780
//#define RESERVED            (0x0800)    /* RESERVED */
3781
//#define RESERVED            (0x1000)    /* RESERVED */
3782
//#define RESERVED            (0x2000)    /* RESERVED */
3783
//#define RESERVED            (0x4000)    /* RESERVED */
3784
//#define RESERVED            (0x8000)    /* RESERVED */
3785
 
3786
/* UCSCTL7 Control Bits */
3787
#define DCOFFG_L               (0x0001)       /* DCO Fault Flag */
3788
#define XT1LFOFFG_L            (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3789
#define XT1HFOFFG_L            (0x0004)       /* XT1 High Frequency Oscillator 1 Fault Flag */
3790
#define XT2OFFG_L              (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3791
//#define RESERVED            (0x0010)    /* RESERVED */
3792
//#define RESERVED            (0x0020)    /* RESERVED */
3793
//#define RESERVED            (0x0040)    /* RESERVED */
3794
//#define RESERVED            (0x0080)    /* RESERVED */
3795
//#define RESERVED            (0x0100)    /* RESERVED */
3796
//#define RESERVED            (0x0200)    /* RESERVED */
3797
//#define RESERVED            (0x0400)    /* RESERVED */
3798
//#define RESERVED            (0x0800)    /* RESERVED */
3799
//#define RESERVED            (0x1000)    /* RESERVED */
3800
//#define RESERVED            (0x2000)    /* RESERVED */
3801
//#define RESERVED            (0x4000)    /* RESERVED */
3802
//#define RESERVED            (0x8000)    /* RESERVED */
3803
 
3804
/* UCSCTL7 Control Bits */
3805
//#define RESERVED            (0x0010)    /* RESERVED */
3806
//#define RESERVED            (0x0020)    /* RESERVED */
3807
//#define RESERVED            (0x0040)    /* RESERVED */
3808
//#define RESERVED            (0x0080)    /* RESERVED */
3809
//#define RESERVED            (0x0100)    /* RESERVED */
3810
//#define RESERVED            (0x0200)    /* RESERVED */
3811
//#define RESERVED            (0x0400)    /* RESERVED */
3812
//#define RESERVED            (0x0800)    /* RESERVED */
3813
//#define RESERVED            (0x1000)    /* RESERVED */
3814
//#define RESERVED            (0x2000)    /* RESERVED */
3815
//#define RESERVED            (0x4000)    /* RESERVED */
3816
//#define RESERVED            (0x8000)    /* RESERVED */
3817
 
3818
/* UCSCTL8 Control Bits */
3819
#define ACLKREQEN              (0x0001)       /* ACLK Clock Request Enable */
3820
#define MCLKREQEN              (0x0002)       /* MCLK Clock Request Enable */
3821
#define SMCLKREQEN             (0x0004)       /* SMCLK Clock Request Enable */
3822
#define MODOSCREQEN            (0x0008)       /* MODOSC Clock Request Enable */
3823
//#define RESERVED            (0x0010)    /* RESERVED */
3824
//#define RESERVED            (0x0020)    /* RESERVED */
3825
//#define RESERVED            (0x0040)    /* RESERVED */
3826
//#define RESERVED            (0x0080)    /* RESERVED */
3827
//#define RESERVED            (0x0100)    /* RESERVED */
3828
//#define RESERVED            (0x0200)    /* RESERVED */
3829
//#define RESERVED            (0x0400)    /* RESERVED */
3830
//#define RESERVED            (0x0800)    /* RESERVED */
3831
//#define RESERVED            (0x1000)    /* RESERVED */
3832
//#define RESERVED            (0x2000)    /* RESERVED */
3833
//#define RESERVED            (0x4000)    /* RESERVED */
3834
//#define RESERVED            (0x8000)    /* RESERVED */
3835
 
3836
/* UCSCTL8 Control Bits */
3837
#define ACLKREQEN_L            (0x0001)       /* ACLK Clock Request Enable */
3838
#define MCLKREQEN_L            (0x0002)       /* MCLK Clock Request Enable */
3839
#define SMCLKREQEN_L           (0x0004)       /* SMCLK Clock Request Enable */
3840
#define MODOSCREQEN_L          (0x0008)       /* MODOSC Clock Request Enable */
3841
//#define RESERVED            (0x0010)    /* RESERVED */
3842
//#define RESERVED            (0x0020)    /* RESERVED */
3843
//#define RESERVED            (0x0040)    /* RESERVED */
3844
//#define RESERVED            (0x0080)    /* RESERVED */
3845
//#define RESERVED            (0x0100)    /* RESERVED */
3846
//#define RESERVED            (0x0200)    /* RESERVED */
3847
//#define RESERVED            (0x0400)    /* RESERVED */
3848
//#define RESERVED            (0x0800)    /* RESERVED */
3849
//#define RESERVED            (0x1000)    /* RESERVED */
3850
//#define RESERVED            (0x2000)    /* RESERVED */
3851
//#define RESERVED            (0x4000)    /* RESERVED */
3852
//#define RESERVED            (0x8000)    /* RESERVED */
3853
 
3854
/* UCSCTL8 Control Bits */
3855
//#define RESERVED            (0x0010)    /* RESERVED */
3856
//#define RESERVED            (0x0020)    /* RESERVED */
3857
//#define RESERVED            (0x0040)    /* RESERVED */
3858
//#define RESERVED            (0x0080)    /* RESERVED */
3859
//#define RESERVED            (0x0100)    /* RESERVED */
3860
//#define RESERVED            (0x0200)    /* RESERVED */
3861
//#define RESERVED            (0x0400)    /* RESERVED */
3862
//#define RESERVED            (0x0800)    /* RESERVED */
3863
//#define RESERVED            (0x1000)    /* RESERVED */
3864
//#define RESERVED            (0x2000)    /* RESERVED */
3865
//#define RESERVED            (0x4000)    /* RESERVED */
3866
//#define RESERVED            (0x8000)    /* RESERVED */
3867
 
3868
/************************************************************
3869
* USCI A0
3870
************************************************************/
3871
#define __MSP430_HAS_USCI_A0__                /* Definition to show that Module is available */
3872
#define __MSP430_BASEADDRESS_USCI_A0__ 0x05C0
3873
 
3874
SFR_16BIT(UCA0CTLW0);                         /* USCI A0 Control Word Register 0 */
3875
SFR_8BIT(UCA0CTLW0_L);                        /* USCI A0 Control Word Register 0 */
3876
SFR_8BIT(UCA0CTLW0_H);                        /* USCI A0 Control Word Register 0 */
3877
#define UCA0CTL1               UCA0CTLW0_L    /* USCI A0 Control Register 1 */
3878
#define UCA0CTL0               UCA0CTLW0_H    /* USCI A0 Control Register 0 */
3879
SFR_16BIT(UCA0BRW);                           /* USCI A0 Baud Word Rate 0 */
3880
SFR_8BIT(UCA0BRW_L);                          /* USCI A0 Baud Word Rate 0 */
3881
SFR_8BIT(UCA0BRW_H);                          /* USCI A0 Baud Word Rate 0 */
3882
#define UCA0BR0                UCA0BRW_L      /* USCI A0 Baud Rate 0 */
3883
#define UCA0BR1                UCA0BRW_H      /* USCI A0 Baud Rate 1 */
3884
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
3885
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
3886
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
3887
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
3888
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
3889
SFR_16BIT(UCA0IRCTL);                         /* USCI A0 IrDA Transmit Control */
3890
SFR_8BIT(UCA0IRCTL_L);                        /* USCI A0 IrDA Transmit Control */
3891
SFR_8BIT(UCA0IRCTL_H);                        /* USCI A0 IrDA Transmit Control */
3892
#define UCA0IRTCTL             UCA0IRCTL_L    /* USCI A0 IrDA Transmit Control */
3893
#define UCA0IRRCTL             UCA0IRCTL_H    /* USCI A0 IrDA Receive Control */
3894
SFR_16BIT(UCA0ICTL);                          /* USCI A0 Interrupt Enable Register */
3895
SFR_8BIT(UCA0ICTL_L);                         /* USCI A0 Interrupt Enable Register */
3896
SFR_8BIT(UCA0ICTL_H);                         /* USCI A0 Interrupt Enable Register */
3897
#define UCA0IE                 UCA0ICTL_L     /* USCI A0 Interrupt Enable Register */
3898
#define UCA0IFG                UCA0ICTL_H     /* USCI A0 Interrupt Flags Register */
3899
SFR_16BIT(UCA0IV);                            /* USCI A0 Interrupt Vector Register */
3900
 
3901
 
3902
/************************************************************
3903
* USCI B0
3904
************************************************************/
3905
#define __MSP430_HAS_USCI_B0__                /* Definition to show that Module is available */
3906
#define __MSP430_BASEADDRESS_USCI_B0__ 0x05E0
3907
 
3908
 
3909
SFR_16BIT(UCB0CTLW0);                         /* USCI B0 Control Word Register 0 */
3910
SFR_8BIT(UCB0CTLW0_L);                        /* USCI B0 Control Word Register 0 */
3911
SFR_8BIT(UCB0CTLW0_H);                        /* USCI B0 Control Word Register 0 */
3912
#define UCB0CTL1               UCB0CTLW0_L    /* USCI B0 Control Register 1 */
3913
#define UCB0CTL0               UCB0CTLW0_H    /* USCI B0 Control Register 0 */
3914
SFR_16BIT(UCB0BRW);                           /* USCI B0 Baud Word Rate 0 */
3915
SFR_8BIT(UCB0BRW_L);                          /* USCI B0 Baud Word Rate 0 */
3916
SFR_8BIT(UCB0BRW_H);                          /* USCI B0 Baud Word Rate 0 */
3917
#define UCB0BR0                UCB0BRW_L      /* USCI B0 Baud Rate 0 */
3918
#define UCB0BR1                UCB0BRW_H      /* USCI B0 Baud Rate 1 */
3919
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
3920
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
3921
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
3922
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
3923
SFR_8BIT(UCB0I2COA_L);                        /* USCI B0 I2C Own Address */
3924
SFR_8BIT(UCB0I2COA_H);                        /* USCI B0 I2C Own Address */
3925
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
3926
SFR_8BIT(UCB0I2CSA_L);                        /* USCI B0 I2C Slave Address */
3927
SFR_8BIT(UCB0I2CSA_H);                        /* USCI B0 I2C Slave Address */
3928
SFR_16BIT(UCB0ICTL);                          /* USCI B0 Interrupt Enable Register */
3929
SFR_8BIT(UCB0ICTL_L);                         /* USCI B0 Interrupt Enable Register */
3930
SFR_8BIT(UCB0ICTL_H);                         /* USCI B0 Interrupt Enable Register */
3931
#define UCB0IE                 UCB0ICTL_L     /* USCI B0 Interrupt Enable Register */
3932
#define UCB0IFG                UCB0ICTL_H     /* USCI B0 Interrupt Flags Register */
3933
SFR_16BIT(UCB0IV);                            /* USCI B0 Interrupt Vector Register */
3934
 
3935
// UCAxCTL0 UART-Mode Control Bits
3936
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
3937
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
3938
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
3939
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
3940
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
3941
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
3942
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
3943
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
3944
 
3945
// UCxxCTL0 SPI-Mode Control Bits
3946
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
3947
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
3948
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
3949
 
3950
// UCBxCTL0 I2C-Mode Control Bits
3951
#define UCA10                  (0x80)         /* 10-bit Address Mode */
3952
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
3953
#define UCMM                   (0x20)         /* Multi-Master Environment */
3954
//#define res               (0x10)    /* reserved */
3955
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
3956
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
3957
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
3958
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
3959
 
3960
// UCAxCTL1 UART-Mode Control Bits
3961
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
3962
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
3963
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
3964
#define UCBRKIE                (0x10)         /* Break interrupt enable */
3965
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
3966
#define UCTXADDR               (0x04)         /* Send next Data as Address */
3967
#define UCTXBRK                (0x02)         /* Send next Data as Break */
3968
#define UCSWRST                (0x01)         /* USCI Software Reset */
3969
 
3970
// UCxxCTL1 SPI-Mode Control Bits
3971
//#define res               (0x20)    /* reserved */
3972
//#define res               (0x10)    /* reserved */
3973
//#define res               (0x08)    /* reserved */
3974
//#define res               (0x04)    /* reserved */
3975
//#define res               (0x02)    /* reserved */
3976
 
3977
// UCBxCTL1 I2C-Mode Control Bits
3978
//#define res               (0x20)    /* reserved */
3979
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
3980
#define UCTXNACK               (0x08)         /* Transmit NACK */
3981
#define UCTXSTP                (0x04)         /* Transmit STOP */
3982
#define UCTXSTT                (0x02)         /* Transmit START */
3983
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
3984
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
3985
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
3986
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
3987
#define UCSSEL__UCLK           (0x00)         /* USCI 0 Clock Source: UCLK */
3988
#define UCSSEL__ACLK           (0x40)         /* USCI 0 Clock Source: ACLK */
3989
#define UCSSEL__SMCLK          (0x80)         /* USCI 0 Clock Source: SMCLK */
3990
 
3991
/* UCAxMCTL Control Bits */
3992
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
3993
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
3994
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
3995
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
3996
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
3997
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
3998
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
3999
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
4000
 
4001
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
4002
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
4003
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
4004
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
4005
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
4006
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
4007
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
4008
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
4009
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
4010
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
4011
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
4012
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
4013
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
4014
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
4015
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
4016
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
4017
 
4018
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
4019
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
4020
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
4021
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
4022
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
4023
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
4024
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
4025
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
4026
 
4027
/* UCAxSTAT Control Bits */
4028
#define UCLISTEN               (0x80)         /* USCI Listen mode */
4029
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
4030
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
4031
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
4032
#define UCBRK                  (0x08)         /* USCI Break received */
4033
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
4034
#define UCADDR                 (0x02)         /* USCI Address received Flag */
4035
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
4036
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
4037
 
4038
/* UCBxSTAT Control Bits */
4039
#define UCSCLLOW               (0x40)         /* SCL low */
4040
#define UCGC                   (0x20)         /* General Call address received Flag */
4041
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
4042
 
4043
/* UCAxIRTCTL Control Bits */
4044
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
4045
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
4046
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
4047
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
4048
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
4049
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
4050
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
4051
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
4052
 
4053
/* UCAxIRRCTL Control Bits */
4054
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
4055
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
4056
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
4057
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
4058
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
4059
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
4060
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
4061
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
4062
 
4063
/* UCAxABCTL Control Bits */
4064
//#define res               (0x80)    /* reserved */
4065
//#define res               (0x40)    /* reserved */
4066
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
4067
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
4068
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
4069
#define UCBTOE                 (0x04)         /* Break Timeout error */
4070
//#define res               (0x02)    /* reserved */
4071
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
4072
 
4073
/* UCBxI2COA Control Bits */
4074
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
4075
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
4076
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
4077
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
4078
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
4079
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
4080
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
4081
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
4082
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
4083
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
4084
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
4085
 
4086
/* UCBxI2COA Control Bits */
4087
#define UCOA7_L                (0x0080)       /* I2C Own Address 7 */
4088
#define UCOA6_L                (0x0040)       /* I2C Own Address 6 */
4089
#define UCOA5_L                (0x0020)       /* I2C Own Address 5 */
4090
#define UCOA4_L                (0x0010)       /* I2C Own Address 4 */
4091
#define UCOA3_L                (0x0008)       /* I2C Own Address 3 */
4092
#define UCOA2_L                (0x0004)       /* I2C Own Address 2 */
4093
#define UCOA1_L                (0x0002)       /* I2C Own Address 1 */
4094
#define UCOA0_L                (0x0001)       /* I2C Own Address 0 */
4095
 
4096
/* UCBxI2COA Control Bits */
4097
#define UCGCEN_H               (0x0080)       /* I2C General Call enable */
4098
#define UCOA9_H                (0x0002)       /* I2C Own Address 9 */
4099
#define UCOA8_H                (0x0001)       /* I2C Own Address 8 */
4100
 
4101
/* UCBxI2CSA Control Bits */
4102
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
4103
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
4104
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
4105
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
4106
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
4107
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
4108
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
4109
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
4110
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
4111
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
4112
 
4113
/* UCBxI2CSA Control Bits */
4114
#define UCSA7_L                (0x0080)       /* I2C Slave Address 7 */
4115
#define UCSA6_L                (0x0040)       /* I2C Slave Address 6 */
4116
#define UCSA5_L                (0x0020)       /* I2C Slave Address 5 */
4117
#define UCSA4_L                (0x0010)       /* I2C Slave Address 4 */
4118
#define UCSA3_L                (0x0008)       /* I2C Slave Address 3 */
4119
#define UCSA2_L                (0x0004)       /* I2C Slave Address 2 */
4120
#define UCSA1_L                (0x0002)       /* I2C Slave Address 1 */
4121
#define UCSA0_L                (0x0001)       /* I2C Slave Address 0 */
4122
 
4123
/* UCBxI2CSA Control Bits */
4124
#define UCSA9_H                (0x0002)       /* I2C Slave Address 9 */
4125
#define UCSA8_H                (0x0001)       /* I2C Slave Address 8 */
4126
 
4127
/* UCAxIE Control Bits */
4128
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4129
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4130
 
4131
/* UCBxIE Control Bits */
4132
#define UCNACKIE               (0x0020)       /* NACK Condition interrupt enable */
4133
#define UCALIE                 (0x0010)       /* Arbitration Lost interrupt enable */
4134
#define UCSTPIE                (0x0008)       /* STOP Condition interrupt enable */
4135
#define UCSTTIE                (0x0004)       /* START Condition interrupt enable */
4136
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4137
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4138
 
4139
/* UCAxIFG Control Bits */
4140
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4141
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4142
 
4143
/* UCBxIFG Control Bits */
4144
#define UCNACKIFG              (0x0020)       /* NAK Condition interrupt Flag */
4145
#define UCALIFG                (0x0010)       /* Arbitration Lost interrupt Flag */
4146
#define UCSTPIFG               (0x0008)       /* STOP Condition interrupt Flag */
4147
#define UCSTTIFG               (0x0004)       /* START Condition interrupt Flag */
4148
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4149
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4150
 
4151
/* USCI Definitions */
4152
#define USCI_NONE              (0x0000)       /* No Interrupt pending */
4153
#define USCI_UCRXIFG           (0x0002)       /* USCI UCRXIFG */
4154
#define USCI_UCTXIFG           (0x0004)       /* USCI UCTXIFG */
4155
#define USCI_I2C_UCALIFG       (0x0002)       /* USCI I2C Mode: UCALIFG */
4156
#define USCI_I2C_UCNACKIFG     (0x0004)       /* USCI I2C Mode: UCNACKIFG */
4157
#define USCI_I2C_UCSTTIFG      (0x0006)       /* USCI I2C Mode: UCSTTIFG*/
4158
#define USCI_I2C_UCSTPIFG      (0x0008)       /* USCI I2C Mode: UCSTPIFG*/
4159
#define USCI_I2C_UCRXIFG       (0x000A)       /* USCI I2C Mode: UCRXIFG */
4160
#define USCI_I2C_UCTXIFG       (0x000C)       /* USCI I2C Mode: UCTXIFG */
4161
 
4162
/************************************************************
4163
* WATCHDOG TIMER A
4164
************************************************************/
4165
#define __MSP430_HAS_WDT_A__                  /* Definition to show that Module is available */
4166
#define __MSP430_BASEADDRESS_WDT_A__ 0x0150
4167
 
4168
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
4169
SFR_8BIT(WDTCTL_L);                           /* Watchdog Timer Control */
4170
SFR_8BIT(WDTCTL_H);                           /* Watchdog Timer Control */
4171
/* The bit names have been prefixed with "WDT" */
4172
/* WDTCTL Control Bits */
4173
#define WDTIS0                 (0x0001)       /* WDT - Timer Interval Select 0 */
4174
#define WDTIS1                 (0x0002)       /* WDT - Timer Interval Select 1 */
4175
#define WDTIS2                 (0x0004)       /* WDT - Timer Interval Select 2 */
4176
#define WDTCNTCL               (0x0008)       /* WDT - Timer Clear */
4177
#define WDTTMSEL               (0x0010)       /* WDT - Timer Mode Select */
4178
#define WDTSSEL0               (0x0020)       /* WDT - Timer Clock Source Select 0 */
4179
#define WDTSSEL1               (0x0040)       /* WDT - Timer Clock Source Select 1 */
4180
#define WDTHOLD                (0x0080)       /* WDT - Timer hold */
4181
 
4182
/* WDTCTL Control Bits */
4183
#define WDTIS0_L               (0x0001)       /* WDT - Timer Interval Select 0 */
4184
#define WDTIS1_L               (0x0002)       /* WDT - Timer Interval Select 1 */
4185
#define WDTIS2_L               (0x0004)       /* WDT - Timer Interval Select 2 */
4186
#define WDTCNTCL_L             (0x0008)       /* WDT - Timer Clear */
4187
#define WDTTMSEL_L             (0x0010)       /* WDT - Timer Mode Select */
4188
#define WDTSSEL0_L             (0x0020)       /* WDT - Timer Clock Source Select 0 */
4189
#define WDTSSEL1_L             (0x0040)       /* WDT - Timer Clock Source Select 1 */
4190
#define WDTHOLD_L              (0x0080)       /* WDT - Timer hold */
4191
 
4192
/* WDTCTL Control Bits */
4193
 
4194
#define WDTPW                  (0x5A00)
4195
 
4196
#define WDTIS_0                (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4197
#define WDTIS_1                (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4198
#define WDTIS_2                (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4199
#define WDTIS_3                (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4200
#define WDTIS_4                (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4201
#define WDTIS_5                (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4202
#define WDTIS_6                (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4203
#define WDTIS_7                (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4204
#define WDTIS__2G              (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4205
#define WDTIS__128M            (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4206
#define WDTIS__8192K           (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4207
#define WDTIS__512K            (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4208
#define WDTIS__32K             (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4209
#define WDTIS__8192            (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4210
#define WDTIS__512             (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4211
#define WDTIS__64              (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4212
 
4213
#define WDTSSEL_0              (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4214
#define WDTSSEL_1              (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4215
#define WDTSSEL_2              (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4216
#define WDTSSEL_3              (3*0x0020u)    /* WDT - Timer Clock Source Select: reserved */
4217
#define WDTSSEL__SMCLK         (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4218
#define WDTSSEL__ACLK          (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4219
#define WDTSSEL__VLO           (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4220
 
4221
/* WDT-interval times [1ms] coded with Bits 0-2 */
4222
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4223
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2)                         /* 32ms interval (default) */
4224
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0)                  /* 8ms     " */
4225
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1)                  /* 0.5ms   " */
4226
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)           /* 0.064ms " */
4227
/* WDT is clocked by fACLK (assumed 32KHz) */
4228
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0)                /* 1000ms  " */
4229
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0)         /* 250ms   " */
4230
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1)         /* 16ms    " */
4231
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0)  /* 1.9ms   " */
4232
/* Watchdog mode -> reset after expired time */
4233
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4234
#define WDT_MRST_32         (WDTPW+WDTCNTCL+WDTIS2)                                  /* 32ms interval (default) */
4235
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS2+WDTIS0)                           /* 8ms     " */
4236
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS2+WDTIS1)                           /* 0.5ms   " */
4237
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)                    /* 0.064ms " */
4238
/* WDT is clocked by fACLK (assumed 32KHz) */
4239
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2)                         /* 1000ms  " */
4240
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0)                  /* 250ms   " */
4241
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1)                  /* 16ms    " */
4242
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0)           /* 1.9ms   " */
4243
 
4244
 
4245
/************************************************************
4246
* TLV Descriptors
4247
************************************************************/
4248
#define __MSP430_HAS_TLV__                    /* Definition to show that Module is available */
4249
 
4250
#define TLV_START              (0x1A08)       /* Start Address of the TLV structure */
4251
#define TLV_END                (0x1AFF)       /* End Address of the TLV structure */
4252
 
4253
#define TLV_LDTAG              (0x01)         /*  Legacy descriptor (1xx, 2xx, 4xx families) */
4254
#define TLV_PDTAG              (0x02)         /*  Peripheral discovery descriptor */
4255
#define TLV_Reserved3          (0x03)         /*  Future usage */
4256
#define TLV_Reserved4          (0x04)         /*  Future usage */
4257
#define TLV_BLANK              (0x05)         /*  Blank descriptor */
4258
#define TLV_Reserved6          (0x06)         /*  Future usage */
4259
#define TLV_Reserved7          (0x07)         /*  Serial Number */
4260
#define TLV_DIERECORD          (0x08)         /*  Die Record  */
4261
#define TLV_ADCCAL             (0x11)         /*  ADC12 calibration */
4262
#define TLV_ADC12CAL           (0x11)         /*  ADC12 calibration */
4263
#define TLV_ADC10CAL           (0x13)         /*  ADC10 calibration */
4264
#define TLV_REFCAL             (0x12)         /*  REF calibration */
4265
#define TLV_TAGEXT             (0xFE)         /*  Tag extender */
4266
#define TLV_TAGEND             (0xFF)         //  Tag End of Table
4267
 
4268
/************************************************************
4269
* Interrupt Vectors (offset from 0xFF80)
4270
************************************************************/
4271
 
4272
#pragma diag_suppress 1107
4273
#define VECTOR_NAME(name)             name##_ptr
4274
#define EMIT_PRAGMA(x)                _Pragma(#x)
4275
#define CREATE_VECTOR(name)           void * const VECTOR_NAME(name) = (void *)(long)&name
4276
#define PLACE_VECTOR(vector,section)  EMIT_PRAGMA(DATA_SECTION(vector,section))
4277
#define PLACE_INTERRUPT(func)         EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))
4278
#define ISR_VECTOR(func,offset)       CREATE_VECTOR(func); \
4279
                                      PLACE_VECTOR(VECTOR_NAME(func), offset) \
4280
                                      PLACE_INTERRUPT(func)
4281
 
4282
 
4283
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4284
#define AES_VECTOR              ".int45"                    /* 0xFFDA AES */
4285
#else
4286
#define AES_VECTOR              (45 * 1u)                    /* 0xFFDA AES */
4287
/*#define AES_ISR(func)           ISR_VECTOR(func, ".int45")  */ /* 0xFFDA AES */ /* CCE V2 Style */
4288
#endif
4289
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4290
#define RTC_VECTOR              ".int46"                    /* 0xFFDC RTC */
4291
#else
4292
#define RTC_VECTOR              (46 * 1u)                    /* 0xFFDC RTC */
4293
/*#define RTC_ISR(func)           ISR_VECTOR(func, ".int46")  */ /* 0xFFDC RTC */ /* CCE V2 Style */
4294
#endif
4295
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4296
#define PORT2_VECTOR            ".int48"                    /* 0xFFE0 Port 2 */
4297
#else
4298
#define PORT2_VECTOR            (48 * 1u)                    /* 0xFFE0 Port 2 */
4299
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int48")  */ /* 0xFFE0 Port 2 */ /* CCE V2 Style */
4300
#endif
4301
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4302
#define PORT1_VECTOR            ".int49"                    /* 0xFFE2 Port 1 */
4303
#else
4304
#define PORT1_VECTOR            (49 * 1u)                    /* 0xFFE2 Port 1 */
4305
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int49")  */ /* 0xFFE2 Port 1 */ /* CCE V2 Style */
4306
#endif
4307
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4308
#define TIMER1_A1_VECTOR        ".int50"                    /* 0xFFE4 Timer1_A3 CC1-2, TA1 */
4309
#else
4310
#define TIMER1_A1_VECTOR        (50 * 1u)                    /* 0xFFE4 Timer1_A3 CC1-2, TA1 */
4311
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int50")  */ /* 0xFFE4 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */
4312
#endif
4313
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4314
#define TIMER1_A0_VECTOR        ".int51"                    /* 0xFFE6 Timer1_A3 CC0 */
4315
#else
4316
#define TIMER1_A0_VECTOR        (51 * 1u)                    /* 0xFFE6 Timer1_A3 CC0 */
4317
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int51")  */ /* 0xFFE6 Timer1_A3 CC0 */ /* CCE V2 Style */
4318
#endif
4319
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4320
#define DMA_VECTOR              ".int52"                    /* 0xFFE8 DMA */
4321
#else
4322
#define DMA_VECTOR              (52 * 1u)                    /* 0xFFE8 DMA */
4323
/*#define DMA_ISR(func)           ISR_VECTOR(func, ".int52")  */ /* 0xFFE8 DMA */ /* CCE V2 Style */
4324
#endif
4325
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4326
#define CC1101_VECTOR           ".int53"                    /* 0xFFEA CC1101 Radio Interface */
4327
#else
4328
#define CC1101_VECTOR           (53 * 1u)                    /* 0xFFEA CC1101 Radio Interface */
4329
/*#define CC1101_ISR(func)        ISR_VECTOR(func, ".int53")  */ /* 0xFFEA CC1101 Radio Interface */ /* CCE V2 Style */
4330
#endif
4331
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4332
#define TIMER0_A1_VECTOR        ".int54"                    /* 0xFFEC Timer0_A5 CC1-4, TA */
4333
#else
4334
#define TIMER0_A1_VECTOR        (54 * 1u)                    /* 0xFFEC Timer0_A5 CC1-4, TA */
4335
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int54")  */ /* 0xFFEC Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4336
#endif
4337
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4338
#define TIMER0_A0_VECTOR        ".int55"                    /* 0xFFEE Timer0_A5 CC0 */
4339
#else
4340
#define TIMER0_A0_VECTOR        (55 * 1u)                    /* 0xFFEE Timer0_A5 CC0 */
4341
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int55")  */ /* 0xFFEE Timer0_A5 CC0 */ /* CCE V2 Style */
4342
#endif
4343
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4344
#define ADC12_VECTOR            ".int56"                    /* 0xFFF0 ADC */
4345
#else
4346
#define ADC12_VECTOR            (56 * 1u)                    /* 0xFFF0 ADC */
4347
/*#define ADC12_ISR(func)         ISR_VECTOR(func, ".int56")  */ /* 0xFFF0 ADC */ /* CCE V2 Style */
4348
#endif
4349
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4350
#define USCI_B0_VECTOR          ".int57"                    /* 0xFFF2 USCI B0 Receive/Transmit */
4351
#else
4352
#define USCI_B0_VECTOR          (57 * 1u)                    /* 0xFFF2 USCI B0 Receive/Transmit */
4353
/*#define USCI_B0_ISR(func)       ISR_VECTOR(func, ".int57")  */ /* 0xFFF2 USCI B0 Receive/Transmit */ /* CCE V2 Style */
4354
#endif
4355
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4356
#define USCI_A0_VECTOR          ".int58"                    /* 0xFFF4 USCI A0 Receive/Transmit */
4357
#else
4358
#define USCI_A0_VECTOR          (58 * 1u)                    /* 0xFFF4 USCI A0 Receive/Transmit */
4359
/*#define USCI_A0_ISR(func)       ISR_VECTOR(func, ".int58")  */ /* 0xFFF4 USCI A0 Receive/Transmit */ /* CCE V2 Style */
4360
#endif
4361
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4362
#define WDT_VECTOR              ".int59"                    /* 0xFFF6 Watchdog Timer */
4363
#else
4364
#define WDT_VECTOR              (59 * 1u)                    /* 0xFFF6 Watchdog Timer */
4365
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int59")  */ /* 0xFFF6 Watchdog Timer */ /* CCE V2 Style */
4366
#endif
4367
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4368
#define COMP_B_VECTOR           ".int60"                    /* 0xFFF8 Comparator B */
4369
#else
4370
#define COMP_B_VECTOR           (60 * 1u)                    /* 0xFFF8 Comparator B */
4371
/*#define COMP_B_ISR(func)        ISR_VECTOR(func, ".int60")  */ /* 0xFFF8 Comparator B */ /* CCE V2 Style */
4372
#endif
4373
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4374
#define UNMI_VECTOR             ".int61"                    /* 0xFFFA User Non-maskable */
4375
#else
4376
#define UNMI_VECTOR             (61 * 1u)                    /* 0xFFFA User Non-maskable */
4377
/*#define UNMI_ISR(func)          ISR_VECTOR(func, ".int61")  */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */
4378
#endif
4379
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4380
#define SYSNMI_VECTOR           ".int62"                    /* 0xFFFC System Non-maskable */
4381
#else
4382
#define SYSNMI_VECTOR           (62 * 1u)                    /* 0xFFFC System Non-maskable */
4383
/*#define SYSNMI_ISR(func)        ISR_VECTOR(func, ".int62")  */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */
4384
#endif
4385
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4386
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
4387
#else
4388
#define RESET_VECTOR            (63 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
4389
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int63")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
4390
#endif
4391
 
4392
/************************************************************
4393
* End of Modules
4394
************************************************************/
4395
 
4396
#ifdef __cplusplus
4397
}
4398
#endif /* extern "C" */
4399
 
4400
#endif /* #ifndef __cc430x513x */
4401