Subversion Repositories DevTools

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2850 dpurdie 1
/********************************************************************
2
*
3
* Standard register and bit definitions for the Texas Instruments
4
* MSP430 microcontroller.
5
*
6
* This file supports assembler and C development for
7
* CC430x612x devices.
8
*
9
* Texas Instruments, Version 1.7
10
*
11
* Rev. 1.0, First Release
12
* Rev. 1.1, added TLV definitions
13
* Rev. 1.2, added some more DMA Trigger definitions
14
* Rev. 1.3, fixed LCDMEM access
15
* Rev. 1.4, changed RTC_A_VECTOR to RTC_VECTOR
16
* Rev. 1.5, clean up of Flash section
17
* Rev. 1.6, Changed access type of DMAxSZ registers to word only
18
* Rev. 1.7  Changed access type of TimerA/B registers to word only
19
*
20
*
21
********************************************************************/
22
 
23
#ifndef __cc430x612x
24
#define __cc430x612x
25
 
26
#ifdef __cplusplus
27
extern "C" {
28
#endif
29
 
30
 
31
/*----------------------------------------------------------------------------*/
32
/* PERIPHERAL FILE MAP                                                        */
33
/*----------------------------------------------------------------------------*/
34
 
35
/* External references resolved by a device-specific linker command file */
36
#define SFR_8BIT(address)   extern volatile unsigned char address
37
#define SFR_16BIT(address)  extern volatile unsigned int address
38
//#define SFR_20BIT(address)  extern volatile unsigned int address
39
typedef void (* __SFR_FARPTR)();
40
#define SFR_20BIT(address) extern __SFR_FARPTR address
41
#define SFR_32BIT(address)  extern volatile unsigned long address
42
 
43
 
44
 
45
/************************************************************
46
* STANDARD BITS
47
************************************************************/
48
 
49
#define BIT0                   (0x0001)
50
#define BIT1                   (0x0002)
51
#define BIT2                   (0x0004)
52
#define BIT3                   (0x0008)
53
#define BIT4                   (0x0010)
54
#define BIT5                   (0x0020)
55
#define BIT6                   (0x0040)
56
#define BIT7                   (0x0080)
57
#define BIT8                   (0x0100)
58
#define BIT9                   (0x0200)
59
#define BITA                   (0x0400)
60
#define BITB                   (0x0800)
61
#define BITC                   (0x1000)
62
#define BITD                   (0x2000)
63
#define BITE                   (0x4000)
64
#define BITF                   (0x8000)
65
 
66
/************************************************************
67
* STATUS REGISTER BITS
68
************************************************************/
69
 
70
#define C                      (0x0001)
71
#define Z                      (0x0002)
72
#define N                      (0x0004)
73
#define V                      (0x0100)
74
#define GIE                    (0x0008)
75
#define CPUOFF                 (0x0010)
76
#define OSCOFF                 (0x0020)
77
#define SCG0                   (0x0040)
78
#define SCG1                   (0x0080)
79
 
80
/* Low Power Modes coded with Bits 4-7 in SR */
81
 
82
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
83
#define LPM0                   (CPUOFF)
84
#define LPM1                   (SCG0+CPUOFF)
85
#define LPM2                   (SCG1+CPUOFF)
86
#define LPM3                   (SCG1+SCG0+CPUOFF)
87
#define LPM4                   (SCG1+SCG0+OSCOFF+CPUOFF)
88
/* End #defines for assembler */
89
 
90
#else /* Begin #defines for C */
91
#define LPM0_bits              (CPUOFF)
92
#define LPM1_bits              (SCG0+CPUOFF)
93
#define LPM2_bits              (SCG1+CPUOFF)
94
#define LPM3_bits              (SCG1+SCG0+CPUOFF)
95
#define LPM4_bits              (SCG1+SCG0+OSCOFF+CPUOFF)
96
 
97
#include "in430.h"
98
 
99
#define LPM0         _bis_SR_register(LPM0_bits)         /* Enter Low Power Mode 0 */
100
#define LPM0_EXIT    _bic_SR_register_on_exit(LPM0_bits) /* Exit Low Power Mode 0 */
101
#define LPM1         _bis_SR_register(LPM1_bits)         /* Enter Low Power Mode 1 */
102
#define LPM1_EXIT    _bic_SR_register_on_exit(LPM1_bits) /* Exit Low Power Mode 1 */
103
#define LPM2         _bis_SR_register(LPM2_bits)         /* Enter Low Power Mode 2 */
104
#define LPM2_EXIT    _bic_SR_register_on_exit(LPM2_bits) /* Exit Low Power Mode 2 */
105
#define LPM3         _bis_SR_register(LPM3_bits)         /* Enter Low Power Mode 3 */
106
#define LPM3_EXIT    _bic_SR_register_on_exit(LPM3_bits) /* Exit Low Power Mode 3 */
107
#define LPM4         _bis_SR_register(LPM4_bits)         /* Enter Low Power Mode 4 */
108
#define LPM4_EXIT    _bic_SR_register_on_exit(LPM4_bits) /* Exit Low Power Mode 4 */
109
#endif /* End #defines for C */
110
 
111
/************************************************************
112
* CPU
113
************************************************************/
114
#define __MSP430_HAS_MSP430XV2_CPU__                /* Definition to show that it has MSP430XV2 CPU */
115
 
116
/************************************************************
117
* PERIPHERAL FILE MAP
118
************************************************************/
119
 
120
/************************************************************
121
* AES Accelerator
122
************************************************************/
123
#define __MSP430_HAS_AES__                    /* Definition to show that Module is available */
124
#define __MSP430_BASEADDRESS_AES__ 0x09C0
125
 
126
SFR_16BIT(AESACTL0);                          /* AES accelerator control register 0 */
127
SFR_8BIT(AESACTL0_L);                         /* AES accelerator control register 0 */
128
SFR_8BIT(AESACTL0_H);                         /* AES accelerator control register 0 */
129
SFR_16BIT(AESASTAT);                          /* AES accelerator status register */
130
SFR_8BIT(AESASTAT_L);                         /* AES accelerator status register */
131
SFR_8BIT(AESASTAT_H);                         /* AES accelerator status register */
132
SFR_16BIT(AESAKEY);                           /* AES accelerator key register */
133
SFR_8BIT(AESAKEY_L);                          /* AES accelerator key register */
134
SFR_8BIT(AESAKEY_H);                          /* AES accelerator key register */
135
SFR_16BIT(AESADIN);                           /* AES accelerator data in register */
136
SFR_8BIT(AESADIN_L);                          /* AES accelerator data in register */
137
SFR_8BIT(AESADIN_H);                          /* AES accelerator data in register */
138
SFR_16BIT(AESADOUT);                          /* AES accelerator data out register  */
139
SFR_8BIT(AESADOUT_L);                         /* AES accelerator data out register  */
140
SFR_8BIT(AESADOUT_H);                         /* AES accelerator data out register  */
141
 
142
/* AESACTL0 Control Bits */
143
#define AESOP0                 (0x0001)       /* AES Operation Bit: 0 */
144
#define AESOP1                 (0x0002)       /* AES Operation Bit: 1 */
145
#define AESSWRST               (0x0080)       /* AES Software Reset */
146
#define AESRDYIFG              (0x0100)       /* AES ready interrupt flag */
147
#define AESERRFG               (0x0800)       /* AES Error Flag */
148
#define AESRDYIE               (0x1000)       /* AES ready interrupt enable*/
149
 
150
/* AESACTL0 Control Bits */
151
#define AESOP0_L               (0x0001)       /* AES Operation Bit: 0 */
152
#define AESOP1_L               (0x0002)       /* AES Operation Bit: 1 */
153
#define AESSWRST_L             (0x0080)       /* AES Software Reset */
154
 
155
/* AESACTL0 Control Bits */
156
#define AESRDYIFG_H            (0x0001)       /* AES ready interrupt flag */
157
#define AESERRFG_H             (0x0008)       /* AES Error Flag */
158
#define AESRDYIE_H             (0x0010)       /* AES ready interrupt enable*/
159
 
160
#define AESOP_0                (0x0000)       /* AES Operation: Encrypt */
161
#define AESOP_1                (0x0001)       /* AES Operation: Decrypt (same Key) */
162
#define AESOP_2                (0x0002)       /* AES Operation: Decrypt (frist round Key) */
163
#define AESOP_3                (0x0003)       /* AES Operation: Generate first round Key */
164
 
165
/* AESASTAT Control Bits */
166
#define AESBUSY                (0x0001)       /* AES Busy */
167
#define AESKEYWR               (0x0002)       /* AES All 16 bytes written to AESAKEY */
168
#define AESDINWR               (0x0004)       /* AES All 16 bytes written to AESADIN */
169
#define AESDOUTRD              (0x0008)       /* AES All 16 bytes read from AESADOUT */
170
#define AESKEYCNT0             (0x0010)       /* AES Bytes written via AESAKEY Bit: 0 */
171
#define AESKEYCNT1             (0x0020)       /* AES Bytes written via AESAKEY Bit: 1 */
172
#define AESKEYCNT2             (0x0040)       /* AES Bytes written via AESAKEY Bit: 2 */
173
#define AESKEYCNT3             (0x0080)       /* AES Bytes written via AESAKEY Bit: 3 */
174
#define AESDINCNT0             (0x0100)       /* AES Bytes written via AESADIN Bit: 0 */
175
#define AESDINCNT1             (0x0200)       /* AES Bytes written via AESADIN Bit: 1 */
176
#define AESDINCNT2             (0x0400)       /* AES Bytes written via AESADIN Bit: 2 */
177
#define AESDINCNT3             (0x0800)       /* AES Bytes written via AESADIN Bit: 3 */
178
#define AESDOUTCNT0            (0x1000)       /* AES Bytes read via AESADOUT Bit: 0 */
179
#define AESDOUTCNT1            (0x2000)       /* AES Bytes read via AESADOUT Bit: 1 */
180
#define AESDOUTCNT2            (0x4000)       /* AES Bytes read via AESADOUT Bit: 2 */
181
#define AESDOUTCNT3            (0x8000)       /* AES Bytes read via AESADOUT Bit: 3 */
182
 
183
/* AESASTAT Control Bits */
184
#define AESBUSY_L              (0x0001)       /* AES Busy */
185
#define AESKEYWR_L             (0x0002)       /* AES All 16 bytes written to AESAKEY */
186
#define AESDINWR_L             (0x0004)       /* AES All 16 bytes written to AESADIN */
187
#define AESDOUTRD_L            (0x0008)       /* AES All 16 bytes read from AESADOUT */
188
#define AESKEYCNT0_L           (0x0010)       /* AES Bytes written via AESAKEY Bit: 0 */
189
#define AESKEYCNT1_L           (0x0020)       /* AES Bytes written via AESAKEY Bit: 1 */
190
#define AESKEYCNT2_L           (0x0040)       /* AES Bytes written via AESAKEY Bit: 2 */
191
#define AESKEYCNT3_L           (0x0080)       /* AES Bytes written via AESAKEY Bit: 3 */
192
 
193
/* AESASTAT Control Bits */
194
#define AESDINCNT0_H           (0x0001)       /* AES Bytes written via AESADIN Bit: 0 */
195
#define AESDINCNT1_H           (0x0002)       /* AES Bytes written via AESADIN Bit: 1 */
196
#define AESDINCNT2_H           (0x0004)       /* AES Bytes written via AESADIN Bit: 2 */
197
#define AESDINCNT3_H           (0x0008)       /* AES Bytes written via AESADIN Bit: 3 */
198
#define AESDOUTCNT0_H          (0x0010)       /* AES Bytes read via AESADOUT Bit: 0 */
199
#define AESDOUTCNT1_H          (0x0020)       /* AES Bytes read via AESADOUT Bit: 1 */
200
#define AESDOUTCNT2_H          (0x0040)       /* AES Bytes read via AESADOUT Bit: 2 */
201
#define AESDOUTCNT3_H          (0x0080)       /* AES Bytes read via AESADOUT Bit: 3 */
202
 
203
/************************************************************
204
* Comparator B
205
************************************************************/
206
#define __MSP430_HAS_COMPB__                  /* Definition to show that Module is available */
207
#define __MSP430_BASEADDRESS_COMPB__ 0x08C0
208
 
209
SFR_16BIT(CBCTL0);                            /* Comparator B Control Register 0 */
210
SFR_8BIT(CBCTL0_L);                           /* Comparator B Control Register 0 */
211
SFR_8BIT(CBCTL0_H);                           /* Comparator B Control Register 0 */
212
SFR_16BIT(CBCTL1);                            /* Comparator B Control Register 1 */
213
SFR_8BIT(CBCTL1_L);                           /* Comparator B Control Register 1 */
214
SFR_8BIT(CBCTL1_H);                           /* Comparator B Control Register 1 */
215
SFR_16BIT(CBCTL2);                            /* Comparator B Control Register 2 */
216
SFR_8BIT(CBCTL2_L);                           /* Comparator B Control Register 2 */
217
SFR_8BIT(CBCTL2_H);                           /* Comparator B Control Register 2 */
218
SFR_16BIT(CBCTL3);                            /* Comparator B Control Register 3 */
219
SFR_8BIT(CBCTL3_L);                           /* Comparator B Control Register 3 */
220
SFR_8BIT(CBCTL3_H);                           /* Comparator B Control Register 3 */
221
SFR_16BIT(CBINT);                             /* Comparator B Interrupt Register */
222
SFR_8BIT(CBINT_L);                            /* Comparator B Interrupt Register */
223
SFR_8BIT(CBINT_H);                            /* Comparator B Interrupt Register */
224
SFR_16BIT(CBIV);                              /* Comparator B Interrupt Vector Word */
225
 
226
/* CBCTL0 Control Bits */
227
#define CBIPSEL0               (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
228
#define CBIPSEL1               (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
229
#define CBIPSEL2               (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
230
#define CBIPSEL3               (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
231
//#define RESERVED            (0x0010)  /* Comp. B */
232
//#define RESERVED            (0x0020)  /* Comp. B */
233
//#define RESERVED            (0x0040)  /* Comp. B */
234
#define CBIPEN                 (0x0080)       /* Comp. B Pos. Channel Input Enable */
235
#define CBIMSEL0               (0x0100)       /* Comp. B Neg. Channel Input Select 0 */
236
#define CBIMSEL1               (0x0200)       /* Comp. B Neg. Channel Input Select 1 */
237
#define CBIMSEL2               (0x0400)       /* Comp. B Neg. Channel Input Select 2 */
238
#define CBIMSEL3               (0x0800)       /* Comp. B Neg. Channel Input Select 3 */
239
//#define RESERVED            (0x1000)  /* Comp. B */
240
//#define RESERVED            (0x2000)  /* Comp. B */
241
//#define RESERVED            (0x4000)  /* Comp. B */
242
#define CBIMEN                 (0x8000)       /* Comp. B Neg. Channel Input Enable */
243
 
244
/* CBCTL0 Control Bits */
245
#define CBIPSEL0_L             (0x0001)       /* Comp. B Pos. Channel Input Select 0 */
246
#define CBIPSEL1_L             (0x0002)       /* Comp. B Pos. Channel Input Select 1 */
247
#define CBIPSEL2_L             (0x0004)       /* Comp. B Pos. Channel Input Select 2 */
248
#define CBIPSEL3_L             (0x0008)       /* Comp. B Pos. Channel Input Select 3 */
249
//#define RESERVED            (0x0010)  /* Comp. B */
250
//#define RESERVED            (0x0020)  /* Comp. B */
251
//#define RESERVED            (0x0040)  /* Comp. B */
252
#define CBIPEN_L               (0x0080)       /* Comp. B Pos. Channel Input Enable */
253
//#define RESERVED            (0x1000)  /* Comp. B */
254
//#define RESERVED            (0x2000)  /* Comp. B */
255
//#define RESERVED            (0x4000)  /* Comp. B */
256
 
257
/* CBCTL0 Control Bits */
258
//#define RESERVED            (0x0010)  /* Comp. B */
259
//#define RESERVED            (0x0020)  /* Comp. B */
260
//#define RESERVED            (0x0040)  /* Comp. B */
261
#define CBIMSEL0_H             (0x0001)       /* Comp. B Neg. Channel Input Select 0 */
262
#define CBIMSEL1_H             (0x0002)       /* Comp. B Neg. Channel Input Select 1 */
263
#define CBIMSEL2_H             (0x0004)       /* Comp. B Neg. Channel Input Select 2 */
264
#define CBIMSEL3_H             (0x0008)       /* Comp. B Neg. Channel Input Select 3 */
265
//#define RESERVED            (0x1000)  /* Comp. B */
266
//#define RESERVED            (0x2000)  /* Comp. B */
267
//#define RESERVED            (0x4000)  /* Comp. B */
268
#define CBIMEN_H               (0x0080)       /* Comp. B Neg. Channel Input Enable */
269
 
270
#define CBIPSEL_0              (0x0000)       /* Comp. B V+ terminal Input Select: Channel 0 */
271
#define CBIPSEL_1              (0x0001)       /* Comp. B V+ terminal Input Select: Channel 1 */
272
#define CBIPSEL_2              (0x0002)       /* Comp. B V+ terminal Input Select: Channel 2 */
273
#define CBIPSEL_3              (0x0003)       /* Comp. B V+ terminal Input Select: Channel 3 */
274
#define CBIPSEL_4              (0x0004)       /* Comp. B V+ terminal Input Select: Channel 4 */
275
#define CBIPSEL_5              (0x0005)       /* Comp. B V+ terminal Input Select: Channel 5 */
276
#define CBIPSEL_6              (0x0006)       /* Comp. B V+ terminal Input Select: Channel 6 */
277
#define CBIPSEL_7              (0x0007)       /* Comp. B V+ terminal Input Select: Channel 7 */
278
#define CBIPSEL_8              (0x0008)       /* Comp. B V+ terminal Input Select: Channel 8 */
279
#define CBIPSEL_9              (0x0009)       /* Comp. B V+ terminal Input Select: Channel 9 */
280
#define CBIPSEL_10             (0x000A)       /* Comp. B V+ terminal Input Select: Channel 10 */
281
#define CBIPSEL_11             (0x000B)       /* Comp. B V+ terminal Input Select: Channel 11 */
282
#define CBIPSEL_12             (0x000C)       /* Comp. B V+ terminal Input Select: Channel 12 */
283
#define CBIPSEL_13             (0x000D)       /* Comp. B V+ terminal Input Select: Channel 13 */
284
#define CBIPSEL_14             (0x000E)       /* Comp. B V+ terminal Input Select: Channel 14 */
285
#define CBIPSEL_15             (0x000F)       /* Comp. B V+ terminal Input Select: Channel 15 */
286
 
287
#define CBIMSEL_0              (0x0000)       /* Comp. B V- Terminal Input Select: Channel 0 */
288
#define CBIMSEL_1              (0x0100)       /* Comp. B V- Terminal Input Select: Channel 1 */
289
#define CBIMSEL_2              (0x0200)       /* Comp. B V- Terminal Input Select: Channel 2 */
290
#define CBIMSEL_3              (0x0300)       /* Comp. B V- Terminal Input Select: Channel 3 */
291
#define CBIMSEL_4              (0x0400)       /* Comp. B V- Terminal Input Select: Channel 4 */
292
#define CBIMSEL_5              (0x0500)       /* Comp. B V- Terminal Input Select: Channel 5 */
293
#define CBIMSEL_6              (0x0600)       /* Comp. B V- Terminal Input Select: Channel 6 */
294
#define CBIMSEL_7              (0x0700)       /* Comp. B V- Terminal Input Select: Channel 7 */
295
#define CBIMSEL_8              (0x0800)       /* Comp. B V- terminal Input Select: Channel 8 */
296
#define CBIMSEL_9              (0x0900)       /* Comp. B V- terminal Input Select: Channel 9 */
297
#define CBIMSEL_10             (0x0A00)       /* Comp. B V- terminal Input Select: Channel 10 */
298
#define CBIMSEL_11             (0x0B00)       /* Comp. B V- terminal Input Select: Channel 11 */
299
#define CBIMSEL_12             (0x0C00)       /* Comp. B V- terminal Input Select: Channel 12 */
300
#define CBIMSEL_13             (0x0D00)       /* Comp. B V- terminal Input Select: Channel 13 */
301
#define CBIMSEL_14             (0x0E00)       /* Comp. B V- terminal Input Select: Channel 14 */
302
#define CBIMSEL_15             (0x0F00)       /* Comp. B V- terminal Input Select: Channel 15 */
303
 
304
/* CBCTL1 Control Bits */
305
#define CBOUT                  (0x0001)       /* Comp. B Output */
306
#define CBOUTPOL               (0x0002)       /* Comp. B Output Polarity */
307
#define CBF                    (0x0004)       /* Comp. B Enable Output Filter */
308
#define CBIES                  (0x0008)       /* Comp. B Interrupt Edge Select */
309
#define CBSHORT                (0x0010)       /* Comp. B Input Short */
310
#define CBEX                   (0x0020)       /* Comp. B Exchange Inputs */
311
#define CBFDLY0                (0x0040)       /* Comp. B Filter delay Bit 0 */
312
#define CBFDLY1                (0x0080)       /* Comp. B Filter delay Bit 1 */
313
#define CBPWRMD0               (0x0100)       /* Comp. B Power Mode Bit 0 */
314
#define CBPWRMD1               (0x0200)       /* Comp. B Power Mode Bit 1 */
315
#define CBON                   (0x0400)       /* Comp. B enable */
316
#define CBMRVL                 (0x0800)       /* Comp. B CBMRV Level */
317
#define CBMRVS                 (0x1000)       /* Comp. B Output selects between VREF0 or VREF1*/
318
//#define RESERVED            (0x2000)  /* Comp. B */
319
//#define RESERVED            (0x4000)  /* Comp. B */
320
//#define RESERVED            (0x8000)  /* Comp. B */
321
 
322
/* CBCTL1 Control Bits */
323
#define CBOUT_L                (0x0001)       /* Comp. B Output */
324
#define CBOUTPOL_L             (0x0002)       /* Comp. B Output Polarity */
325
#define CBF_L                  (0x0004)       /* Comp. B Enable Output Filter */
326
#define CBIES_L                (0x0008)       /* Comp. B Interrupt Edge Select */
327
#define CBSHORT_L              (0x0010)       /* Comp. B Input Short */
328
#define CBEX_L                 (0x0020)       /* Comp. B Exchange Inputs */
329
#define CBFDLY0_L              (0x0040)       /* Comp. B Filter delay Bit 0 */
330
#define CBFDLY1_L              (0x0080)       /* Comp. B Filter delay Bit 1 */
331
//#define RESERVED            (0x2000)  /* Comp. B */
332
//#define RESERVED            (0x4000)  /* Comp. B */
333
//#define RESERVED            (0x8000)  /* Comp. B */
334
 
335
/* CBCTL1 Control Bits */
336
#define CBPWRMD0_H             (0x0001)       /* Comp. B Power Mode Bit 0 */
337
#define CBPWRMD1_H             (0x0002)       /* Comp. B Power Mode Bit 1 */
338
#define CBON_H                 (0x0004)       /* Comp. B enable */
339
#define CBMRVL_H               (0x0008)       /* Comp. B CBMRV Level */
340
#define CBMRVS_H               (0x0010)       /* Comp. B Output selects between VREF0 or VREF1*/
341
//#define RESERVED            (0x2000)  /* Comp. B */
342
//#define RESERVED            (0x4000)  /* Comp. B */
343
//#define RESERVED            (0x8000)  /* Comp. B */
344
 
345
#define CBFDLY_0               (0x0000)       /* Comp. B Filter delay 0 : 450ns */
346
#define CBFDLY_1               (0x0040)       /* Comp. B Filter delay 1 : 900ns */
347
#define CBFDLY_2               (0x0080)       /* Comp. B Filter delay 2 : 1800ns */
348
#define CBFDLY_3               (0x00C0)       /* Comp. B Filter delay 3 : 3600ns */
349
 
350
#define CBPWRMD_0              (0x0000)       /* Comp. B Power Mode 0 : High speed */
351
#define CBPWRMD_1              (0x0100)       /* Comp. B Power Mode 1 : Normal */
352
#define CBPWRMD_2              (0x0200)       /* Comp. B Power Mode 2 : Ultra-Low*/
353
#define CBPWRMD_3              (0x0300)       /* Comp. B Power Mode 3 : Reserved */
354
 
355
/* CBCTL2 Control Bits */
356
#define CBREF00                (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
357
#define CBREF01                (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
358
#define CBREF02                (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
359
#define CBREF03                (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
360
#define CBREF04                (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
361
#define CBRSEL                 (0x0020)       /* Comp. B Reference select */
362
#define CBRS0                  (0x0040)       /* Comp. B Reference Source Bit : 0 */
363
#define CBRS1                  (0x0080)       /* Comp. B Reference Source Bit : 1 */
364
#define CBREF10                (0x0100)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
365
#define CBREF11                (0x0200)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
366
#define CBREF12                (0x0400)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
367
#define CBREF13                (0x0800)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
368
#define CBREF14                (0x1000)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
369
#define CBREFL0                (0x2000)       /* Comp. B Reference voltage level Bit : 0 */
370
#define CBREFL1                (0x4000)       /* Comp. B Reference voltage level Bit : 1 */
371
#define CBREFACC               (0x8000)       /* Comp. B Reference Accuracy */
372
 
373
/* CBCTL2 Control Bits */
374
#define CBREF00_L              (0x0001)       /* Comp. B Reference 0 Resistor Select Bit : 0 */
375
#define CBREF01_L              (0x0002)       /* Comp. B Reference 0 Resistor Select Bit : 1 */
376
#define CBREF02_L              (0x0004)       /* Comp. B Reference 0 Resistor Select Bit : 2 */
377
#define CBREF03_L              (0x0008)       /* Comp. B Reference 0 Resistor Select Bit : 3 */
378
#define CBREF04_L              (0x0010)       /* Comp. B Reference 0 Resistor Select Bit : 4 */
379
#define CBRSEL_L               (0x0020)       /* Comp. B Reference select */
380
#define CBRS0_L                (0x0040)       /* Comp. B Reference Source Bit : 0 */
381
#define CBRS1_L                (0x0080)       /* Comp. B Reference Source Bit : 1 */
382
 
383
/* CBCTL2 Control Bits */
384
#define CBREF10_H              (0x0001)       /* Comp. B Reference 1 Resistor Select Bit : 0 */
385
#define CBREF11_H              (0x0002)       /* Comp. B Reference 1 Resistor Select Bit : 1 */
386
#define CBREF12_H              (0x0004)       /* Comp. B Reference 1 Resistor Select Bit : 2 */
387
#define CBREF13_H              (0x0008)       /* Comp. B Reference 1 Resistor Select Bit : 3 */
388
#define CBREF14_H              (0x0010)       /* Comp. B Reference 1 Resistor Select Bit : 4 */
389
#define CBREFL0_H              (0x0020)       /* Comp. B Reference voltage level Bit : 0 */
390
#define CBREFL1_H              (0x0040)       /* Comp. B Reference voltage level Bit : 1 */
391
#define CBREFACC_H             (0x0080)       /* Comp. B Reference Accuracy */
392
 
393
#define CBREF0_0               (0x0000)       /* Comp. B Int. Ref.0 Select 0 : 1/32 */
394
#define CBREF0_1               (0x0001)       /* Comp. B Int. Ref.0 Select 1 : 2/32 */
395
#define CBREF0_2               (0x0002)       /* Comp. B Int. Ref.0 Select 2 : 3/32 */
396
#define CBREF0_3               (0x0003)       /* Comp. B Int. Ref.0 Select 3 : 4/32 */
397
#define CBREF0_4               (0x0004)       /* Comp. B Int. Ref.0 Select 4 : 5/32 */
398
#define CBREF0_5               (0x0005)       /* Comp. B Int. Ref.0 Select 5 : 6/32 */
399
#define CBREF0_6               (0x0006)       /* Comp. B Int. Ref.0 Select 6 : 7/32 */
400
#define CBREF0_7               (0x0007)       /* Comp. B Int. Ref.0 Select 7 : 8/32 */
401
#define CBREF0_8               (0x0008)       /* Comp. B Int. Ref.0 Select 0 : 9/32 */
402
#define CBREF0_9               (0x0009)       /* Comp. B Int. Ref.0 Select 1 : 10/32 */
403
#define CBREF0_10              (0x000A)       /* Comp. B Int. Ref.0 Select 2 : 11/32 */
404
#define CBREF0_11              (0x000B)       /* Comp. B Int. Ref.0 Select 3 : 12/32 */
405
#define CBREF0_12              (0x000C)       /* Comp. B Int. Ref.0 Select 4 : 13/32 */
406
#define CBREF0_13              (0x000D)       /* Comp. B Int. Ref.0 Select 5 : 14/32 */
407
#define CBREF0_14              (0x000E)       /* Comp. B Int. Ref.0 Select 6 : 15/32 */
408
#define CBREF0_15              (0x000F)       /* Comp. B Int. Ref.0 Select 7 : 16/32 */
409
#define CBREF0_16              (0x0010)       /* Comp. B Int. Ref.0 Select 0 : 17/32 */
410
#define CBREF0_17              (0x0011)       /* Comp. B Int. Ref.0 Select 1 : 18/32 */
411
#define CBREF0_18              (0x0012)       /* Comp. B Int. Ref.0 Select 2 : 19/32 */
412
#define CBREF0_19              (0x0013)       /* Comp. B Int. Ref.0 Select 3 : 20/32 */
413
#define CBREF0_20              (0x0014)       /* Comp. B Int. Ref.0 Select 4 : 21/32 */
414
#define CBREF0_21              (0x0015)       /* Comp. B Int. Ref.0 Select 5 : 22/32 */
415
#define CBREF0_22              (0x0016)       /* Comp. B Int. Ref.0 Select 6 : 23/32 */
416
#define CBREF0_23              (0x0017)       /* Comp. B Int. Ref.0 Select 7 : 24/32 */
417
#define CBREF0_24              (0x0018)       /* Comp. B Int. Ref.0 Select 0 : 25/32 */
418
#define CBREF0_25              (0x0019)       /* Comp. B Int. Ref.0 Select 1 : 26/32 */
419
#define CBREF0_26              (0x001A)       /* Comp. B Int. Ref.0 Select 2 : 27/32 */
420
#define CBREF0_27              (0x001B)       /* Comp. B Int. Ref.0 Select 3 : 28/32 */
421
#define CBREF0_28              (0x001C)       /* Comp. B Int. Ref.0 Select 4 : 29/32 */
422
#define CBREF0_29              (0x001D)       /* Comp. B Int. Ref.0 Select 5 : 30/32 */
423
#define CBREF0_30              (0x001E)       /* Comp. B Int. Ref.0 Select 6 : 31/32 */
424
#define CBREF0_31              (0x001F)       /* Comp. B Int. Ref.0 Select 7 : 32/32 */
425
 
426
#define CBRS_0                 (0x0000)       /* Comp. B Reference Source 0 : Off */
427
#define CBRS_1                 (0x0040)       /* Comp. B Reference Source 1 : Vcc */
428
#define CBRS_2                 (0x0080)       /* Comp. B Reference Source 2 : Shared Ref. */
429
#define CBRS_3                 (0x00C0)       /* Comp. B Reference Source 3 : Shared Ref. / Off */
430
 
431
#define CBREF1_0               (0x0000)       /* Comp. B Int. Ref.1 Select 0 : 1/32 */
432
#define CBREF1_1               (0x0100)       /* Comp. B Int. Ref.1 Select 1 : 2/32 */
433
#define CBREF1_2               (0x0200)       /* Comp. B Int. Ref.1 Select 2 : 3/32 */
434
#define CBREF1_3               (0x0300)       /* Comp. B Int. Ref.1 Select 3 : 4/32 */
435
#define CBREF1_4               (0x0400)       /* Comp. B Int. Ref.1 Select 4 : 5/32 */
436
#define CBREF1_5               (0x0500)       /* Comp. B Int. Ref.1 Select 5 : 6/32 */
437
#define CBREF1_6               (0x0600)       /* Comp. B Int. Ref.1 Select 6 : 7/32 */
438
#define CBREF1_7               (0x0700)       /* Comp. B Int. Ref.1 Select 7 : 8/32 */
439
#define CBREF1_8               (0x0800)       /* Comp. B Int. Ref.1 Select 0 : 9/32 */
440
#define CBREF1_9               (0x0900)       /* Comp. B Int. Ref.1 Select 1 : 10/32 */
441
#define CBREF1_10              (0x0A00)       /* Comp. B Int. Ref.1 Select 2 : 11/32 */
442
#define CBREF1_11              (0x0B00)       /* Comp. B Int. Ref.1 Select 3 : 12/32 */
443
#define CBREF1_12              (0x0C00)       /* Comp. B Int. Ref.1 Select 4 : 13/32 */
444
#define CBREF1_13              (0x0D00)       /* Comp. B Int. Ref.1 Select 5 : 14/32 */
445
#define CBREF1_14              (0x0E00)       /* Comp. B Int. Ref.1 Select 6 : 15/32 */
446
#define CBREF1_15              (0x0F00)       /* Comp. B Int. Ref.1 Select 7 : 16/32 */
447
#define CBREF1_16              (0x1000)       /* Comp. B Int. Ref.1 Select 0 : 17/32 */
448
#define CBREF1_17              (0x1100)       /* Comp. B Int. Ref.1 Select 1 : 18/32 */
449
#define CBREF1_18              (0x1200)       /* Comp. B Int. Ref.1 Select 2 : 19/32 */
450
#define CBREF1_19              (0x1300)       /* Comp. B Int. Ref.1 Select 3 : 20/32 */
451
#define CBREF1_20              (0x1400)       /* Comp. B Int. Ref.1 Select 4 : 21/32 */
452
#define CBREF1_21              (0x1500)       /* Comp. B Int. Ref.1 Select 5 : 22/32 */
453
#define CBREF1_22              (0x1600)       /* Comp. B Int. Ref.1 Select 6 : 23/32 */
454
#define CBREF1_23              (0x1700)       /* Comp. B Int. Ref.1 Select 7 : 24/32 */
455
#define CBREF1_24              (0x1800)       /* Comp. B Int. Ref.1 Select 0 : 25/32 */
456
#define CBREF1_25              (0x1900)       /* Comp. B Int. Ref.1 Select 1 : 26/32 */
457
#define CBREF1_26              (0x1A00)       /* Comp. B Int. Ref.1 Select 2 : 27/32 */
458
#define CBREF1_27              (0x1B00)       /* Comp. B Int. Ref.1 Select 3 : 28/32 */
459
#define CBREF1_28              (0x1C00)       /* Comp. B Int. Ref.1 Select 4 : 29/32 */
460
#define CBREF1_29              (0x1D00)       /* Comp. B Int. Ref.1 Select 5 : 30/32 */
461
#define CBREF1_30              (0x1E00)       /* Comp. B Int. Ref.1 Select 6 : 31/32 */
462
#define CBREF1_31              (0x1F00)       /* Comp. B Int. Ref.1 Select 7 : 32/32 */
463
 
464
#define CBREFL_0               (0x0000)       /* Comp. B Reference voltage level 0 : None */
465
#define CBREFL_1               (0x2000)       /* Comp. B Reference voltage level 1 : 1.5V */
466
#define CBREFL_2               (0x4000)       /* Comp. B Reference voltage level 2 : 2.0V  */
467
#define CBREFL_3               (0x6000)       /* Comp. B Reference voltage level 3 : 2.5V  */
468
 
469
#define CBPD0                  (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
470
#define CBPD1                  (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
471
#define CBPD2                  (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
472
#define CBPD3                  (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
473
#define CBPD4                  (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
474
#define CBPD5                  (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
475
#define CBPD6                  (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
476
#define CBPD7                  (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
477
#define CBPD8                  (0x0100)       /* Comp. B Disable Input Buffer of Port Register .8 */
478
#define CBPD9                  (0x0200)       /* Comp. B Disable Input Buffer of Port Register .9 */
479
#define CBPD10                 (0x0400)       /* Comp. B Disable Input Buffer of Port Register .10 */
480
#define CBPD11                 (0x0800)       /* Comp. B Disable Input Buffer of Port Register .11 */
481
#define CBPD12                 (0x1000)       /* Comp. B Disable Input Buffer of Port Register .12 */
482
#define CBPD13                 (0x2000)       /* Comp. B Disable Input Buffer of Port Register .13 */
483
#define CBPD14                 (0x4000)       /* Comp. B Disable Input Buffer of Port Register .14 */
484
#define CBPD15                 (0x8000)       /* Comp. B Disable Input Buffer of Port Register .15 */
485
 
486
#define CBPD0_L                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .0 */
487
#define CBPD1_L                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .1 */
488
#define CBPD2_L                (0x0004)       /* Comp. B Disable Input Buffer of Port Register .2 */
489
#define CBPD3_L                (0x0008)       /* Comp. B Disable Input Buffer of Port Register .3 */
490
#define CBPD4_L                (0x0010)       /* Comp. B Disable Input Buffer of Port Register .4 */
491
#define CBPD5_L                (0x0020)       /* Comp. B Disable Input Buffer of Port Register .5 */
492
#define CBPD6_L                (0x0040)       /* Comp. B Disable Input Buffer of Port Register .6 */
493
#define CBPD7_L                (0x0080)       /* Comp. B Disable Input Buffer of Port Register .7 */
494
 
495
#define CBPD8_H                (0x0001)       /* Comp. B Disable Input Buffer of Port Register .8 */
496
#define CBPD9_H                (0x0002)       /* Comp. B Disable Input Buffer of Port Register .9 */
497
#define CBPD10_H               (0x0004)       /* Comp. B Disable Input Buffer of Port Register .10 */
498
#define CBPD11_H               (0x0008)       /* Comp. B Disable Input Buffer of Port Register .11 */
499
#define CBPD12_H               (0x0010)       /* Comp. B Disable Input Buffer of Port Register .12 */
500
#define CBPD13_H               (0x0020)       /* Comp. B Disable Input Buffer of Port Register .13 */
501
#define CBPD14_H               (0x0040)       /* Comp. B Disable Input Buffer of Port Register .14 */
502
#define CBPD15_H               (0x0080)       /* Comp. B Disable Input Buffer of Port Register .15 */
503
 
504
/* CBINT Control Bits */
505
#define CBIFG                  (0x0001)       /* Comp. B Interrupt Flag */
506
#define CBIIFG                 (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
507
//#define RESERVED             (0x0004)  /* Comp. B */
508
//#define RESERVED             (0x0008)  /* Comp. B */
509
//#define RESERVED             (0x0010)  /* Comp. B */
510
//#define RESERVED             (0x0020)  /* Comp. B */
511
//#define RESERVED             (0x0040)  /* Comp. B */
512
//#define RESERVED             (0x0080)  /* Comp. B */
513
#define CBIE                   (0x0100)       /* Comp. B Interrupt Enable */
514
#define CBIIE                  (0x0200)       /* Comp. B Interrupt Enable Inverted Polarity */
515
//#define RESERVED             (0x0400)  /* Comp. B */
516
//#define RESERVED             (0x0800)  /* Comp. B */
517
//#define RESERVED             (0x1000)  /* Comp. B */
518
//#define RESERVED             (0x2000)  /* Comp. B */
519
//#define RESERVED             (0x4000)  /* Comp. B */
520
//#define RESERVED             (0x8000)  /* Comp. B */
521
 
522
/* CBINT Control Bits */
523
#define CBIFG_L                (0x0001)       /* Comp. B Interrupt Flag */
524
#define CBIIFG_L               (0x0002)       /* Comp. B Interrupt Flag Inverted Polarity */
525
//#define RESERVED             (0x0004)  /* Comp. B */
526
//#define RESERVED             (0x0008)  /* Comp. B */
527
//#define RESERVED             (0x0010)  /* Comp. B */
528
//#define RESERVED             (0x0020)  /* Comp. B */
529
//#define RESERVED             (0x0040)  /* Comp. B */
530
//#define RESERVED             (0x0080)  /* Comp. B */
531
//#define RESERVED             (0x0400)  /* Comp. B */
532
//#define RESERVED             (0x0800)  /* Comp. B */
533
//#define RESERVED             (0x1000)  /* Comp. B */
534
//#define RESERVED             (0x2000)  /* Comp. B */
535
//#define RESERVED             (0x4000)  /* Comp. B */
536
//#define RESERVED             (0x8000)  /* Comp. B */
537
 
538
/* CBINT Control Bits */
539
//#define RESERVED             (0x0004)  /* Comp. B */
540
//#define RESERVED             (0x0008)  /* Comp. B */
541
//#define RESERVED             (0x0010)  /* Comp. B */
542
//#define RESERVED             (0x0020)  /* Comp. B */
543
//#define RESERVED             (0x0040)  /* Comp. B */
544
//#define RESERVED             (0x0080)  /* Comp. B */
545
#define CBIE_H                 (0x0001)       /* Comp. B Interrupt Enable */
546
#define CBIIE_H                (0x0002)       /* Comp. B Interrupt Enable Inverted Polarity */
547
//#define RESERVED             (0x0400)  /* Comp. B */
548
//#define RESERVED             (0x0800)  /* Comp. B */
549
//#define RESERVED             (0x1000)  /* Comp. B */
550
//#define RESERVED             (0x2000)  /* Comp. B */
551
//#define RESERVED             (0x4000)  /* Comp. B */
552
//#define RESERVED             (0x8000)  /* Comp. B */
553
 
554
/* CBIV Definitions */
555
#define CBIV_NONE              (0x0000)       /* No Interrupt pending */
556
#define CBIV_CBIFG             (0x0002)       /* CBIFG */
557
#define CBIV_CBIIFG            (0x0004)       /* CBIIFG */
558
 
559
/************************************************************
560
* CC1101 Radio Interface
561
************************************************************/
562
#define __MSP430_HAS_CC1101__                 /* Definition to show that Module is available */
563
#define __MSP430_BASEADDRESS_CC1101__ 0x0F00
564
 
565
SFR_16BIT(RF1AIFCTL0);                        /* Radio interface control register 0 */
566
SFR_8BIT(RF1AIFCTL0_L);                       /* Radio interface control register 0 */
567
SFR_8BIT(RF1AIFCTL0_H);                       /* Radio interface control register 0 */
568
SFR_16BIT(RF1AIFCTL1);                        /* Radio interface control register 1 */
569
SFR_8BIT(RF1AIFCTL1_L);                       /* Radio interface control register 1 */
570
SFR_8BIT(RF1AIFCTL1_H);                       /* Radio interface control register 1 */
571
#define  RF1AIFIFG             RF1AIFCTL1_L   /* Radio interface interrupt flag register */
572
#define  RF1AIFIE              RF1AIFCTL1_H   /* Radio interface interrupt enable register */
573
SFR_16BIT(RF1AIFCTL2);                        /* (Radio interface control register 2) */
574
SFR_8BIT(RF1AIFCTL2_L);                       /* (Radio interface control register 2) */
575
SFR_8BIT(RF1AIFCTL2_H);                       /* (Radio interface control register 2) */
576
SFR_16BIT(RF1AIFERR);                         /* Radio interface error flag register */
577
SFR_8BIT(RF1AIFERR_L);                        /* Radio interface error flag register */
578
SFR_8BIT(RF1AIFERR_H);                        /* Radio interface error flag register */
579
SFR_16BIT(RF1AIFERRV);                        /* Radio interface error vector word register */
580
SFR_8BIT(RF1AIFERRV_L);                       /* Radio interface error vector word register */
581
SFR_8BIT(RF1AIFERRV_H);                       /* Radio interface error vector word register */
582
SFR_16BIT(RF1AIFIV);                          /* Radio interface interrupt vector word register */
583
SFR_8BIT(RF1AIFIV_L);                         /* Radio interface interrupt vector word register */
584
SFR_8BIT(RF1AIFIV_H);                         /* Radio interface interrupt vector word register */
585
SFR_16BIT(RF1AINSTRW);                        /* Radio instruction word register */
586
SFR_8BIT(RF1AINSTRW_L);                       /* Radio instruction word register */
587
SFR_8BIT(RF1AINSTRW_H);                       /* Radio instruction word register */
588
#define  RF1ADINB              RF1AINSTRW_L   /* Radio instruction byte register */
589
#define  RF1AINSTRB            RF1AINSTRW_H   /* Radio byte data in register */
590
SFR_16BIT(RF1AINSTR1W);                       /* Radio instruction 1-byte register with autoread */
591
SFR_8BIT(RF1AINSTR1W_L);                      /* Radio instruction 1-byte register with autoread */
592
SFR_8BIT(RF1AINSTR1W_H);                      /* Radio instruction 1-byte register with autoread */
593
#define  RF1AINSTR1B           RF1AINSTR1W_H  /* Radio instruction 1-byte register with autoread */
594
SFR_16BIT(RF1AINSTR2W);                       /* Radio instruction 2-byte register with autoread */
595
SFR_8BIT(RF1AINSTR2W_L);                      /* Radio instruction 2-byte register with autoread */
596
SFR_8BIT(RF1AINSTR2W_H);                      /* Radio instruction 2-byte register with autoread */
597
#define  RF1AINSTR2B           RF1AINSTR1W_H  /* Radio instruction 2-byte register with autoread */
598
SFR_16BIT(RF1ADINW);                          /* Radio word data in register */
599
SFR_8BIT(RF1ADINW_L);                         /* Radio word data in register */
600
SFR_8BIT(RF1ADINW_H);                         /* Radio word data in register */
601
 
602
SFR_16BIT(RF1ASTAT0W);                        /* Radio status word register without auto-read */
603
SFR_8BIT(RF1ASTAT0W_L);                       /* Radio status word register without auto-read */
604
SFR_8BIT(RF1ASTAT0W_H);                       /* Radio status word register without auto-read */
605
#define  RF1ADOUT0B            RF1ASTAT0W_L   /* Radio byte data out register without auto-read */
606
#define  RF1ASTAT0B            RF1ASTAT0W_H   /* Radio status byte register without auto-read */
607
#define  RF1ASTATW             RF1ASTAT0W     /* Radio status word register without auto-read */
608
#define  RF1ADOUTB             RF1ASTAT0W_L   /* Radio byte data out register without auto-read */
609
#define  RF1ASTATB             RF1ASTAT0W_H   /* Radio status byte register without auto-read */
610
SFR_16BIT(RF1ASTAT1W);                        /* Radio status word register with 1-byte auto-read */
611
SFR_8BIT(RF1ASTAT1W_L);                       /* Radio status word register with 1-byte auto-read */
612
SFR_8BIT(RF1ASTAT1W_H);                       /* Radio status word register with 1-byte auto-read */
613
#define  RF1ADOUT1B            RF1ASTAT1W_L   /* Radio byte data out register with 1-byte auto-read */
614
#define  RF1ASTAT1B            RF1ASTAT1W_H   /* Radio status byte register with 1-byte auto-read */
615
SFR_16BIT(RF1ASTAT2W);                        /* Radio status word register with 2-byte auto-read */
616
SFR_8BIT(RF1ASTAT2W_L);                       /* Radio status word register with 2-byte auto-read */
617
SFR_8BIT(RF1ASTAT2W_H);                       /* Radio status word register with 2-byte auto-read */
618
#define  RF1ADOUT2B            RF1ASTAT2W_L   /* Radio byte data out register with 2-byte auto-read */
619
#define  RF1ASTAT2B            RF1ASTAT2W_H   /* Radio status byte register with 2-byte auto-read */
620
SFR_16BIT(RF1ADOUT0W);                        /* Radio core word data out register without auto-read */
621
SFR_8BIT(RF1ADOUT0W_L);                       /* Radio core word data out register without auto-read */
622
SFR_8BIT(RF1ADOUT0W_H);                       /* Radio core word data out register without auto-read */
623
#define  RF1ADOUTW             RF1ADOUT0W     /* Radio core word data out register without auto-read */
624
#define  RF1ADOUTW_L           RF1ADOUT0W_L   /* Radio core word data out register without auto-read */
625
#define  RF1ADOUTW_H           RF1ADOUT0W_H   /* Radio core word data out register without auto-read */
626
SFR_16BIT(RF1ADOUT1W);                        /* Radio core word data out register with 1-byte auto-read */
627
SFR_8BIT(RF1ADOUT1W_L);                       /* Radio core word data out register with 1-byte auto-read */
628
SFR_8BIT(RF1ADOUT1W_H);                       /* Radio core word data out register with 1-byte auto-read */
629
SFR_16BIT(RF1ADOUT2W);                        /* Radio core word data out register with 2-byte auto-read */
630
SFR_8BIT(RF1ADOUT2W_L);                       /* Radio core word data out register with 2-byte auto-read */
631
SFR_8BIT(RF1ADOUT2W_H);                       /* Radio core word data out register with 2-byte auto-read */
632
SFR_16BIT(RF1AIN);                            /* Radio core signal input register */
633
SFR_8BIT(RF1AIN_L);                           /* Radio core signal input register */
634
SFR_8BIT(RF1AIN_H);                           /* Radio core signal input register */
635
SFR_16BIT(RF1AIFG);                           /* Radio core interrupt flag register */
636
SFR_8BIT(RF1AIFG_L);                          /* Radio core interrupt flag register */
637
SFR_8BIT(RF1AIFG_H);                          /* Radio core interrupt flag register */
638
SFR_16BIT(RF1AIES);                           /* Radio core interrupt edge select register */
639
SFR_8BIT(RF1AIES_L);                          /* Radio core interrupt edge select register */
640
SFR_8BIT(RF1AIES_H);                          /* Radio core interrupt edge select register */
641
SFR_16BIT(RF1AIE);                            /* Radio core interrupt enable register */
642
SFR_8BIT(RF1AIE_L);                           /* Radio core interrupt enable register */
643
SFR_8BIT(RF1AIE_H);                           /* Radio core interrupt enable register */
644
SFR_16BIT(RF1AIV);                            /* Radio core interrupt vector word register */
645
SFR_8BIT(RF1AIV_L);                           /* Radio core interrupt vector word register */
646
SFR_8BIT(RF1AIV_H);                           /* Radio core interrupt vector word register */
647
SFR_16BIT(RF1ARXFIFO);                        /* Direct receive FIFO access register */
648
SFR_8BIT(RF1ARXFIFO_L);                       /* Direct receive FIFO access register */
649
SFR_8BIT(RF1ARXFIFO_H);                       /* Direct receive FIFO access register */
650
SFR_16BIT(RF1ATXFIFO);                        /* Direct transmit FIFO access register */
651
SFR_8BIT(RF1ATXFIFO_L);                       /* Direct transmit FIFO access register */
652
SFR_8BIT(RF1ATXFIFO_H);                       /* Direct transmit FIFO access register */
653
 
654
/* RF1AIFCTL0 Control Bits */
655
#define RFFIFOEN               (0x0001)       /* CC1101 Direct FIFO access enable */
656
#define RFENDIAN               (0x0002)       /* CC1101 Disable endianness conversion */
657
 
658
/* RF1AIFCTL0 Control Bits */
659
#define RFFIFOEN_L             (0x0001)       /* CC1101 Direct FIFO access enable */
660
#define RFENDIAN_L             (0x0002)       /* CC1101 Disable endianness conversion */
661
 
662
/* RF1AIFCTL0 Control Bits */
663
 
664
/* RF1AIFCTL1 Control Bits */
665
#define RFRXIFG                (0x0001)       /* Radio interface direct FIFO access receive interrupt flag */
666
#define RFTXIFG                (0x0002)       /* Radio interface direct FIFO access transmit interrupt flag */
667
#define RFERRIFG               (0x0004)       /* Radio interface error interrupt flag */
668
#define RFINSTRIFG             (0x0010)       /* Radio interface instruction interrupt flag */
669
#define RFDINIFG               (0x0020)       /* Radio interface data in interrupt flag */
670
#define RFSTATIFG              (0x0040)       /* Radio interface status interrupt flag */
671
#define RFDOUTIFG              (0x0080)       /* Radio interface data out interrupt flag */
672
#define RFRXIE                 (0x0100)       /* Radio interface direct FIFO access receive interrupt enable */
673
#define RFTXIE                 (0x0200)       /* Radio interface direct FIFO access transmit interrupt enable */
674
#define RFERRIE                (0x0400)       /* Radio interface error interrupt enable */
675
#define RFINSTRIE              (0x1000)       /* Radio interface instruction interrupt enable */
676
#define RFDINIE                (0x2000)       /* Radio interface data in interrupt enable */
677
#define RFSTATIE               (0x4000)       /* Radio interface status interrupt enable */
678
#define RFDOUTIE               (0x8000)       /* Radio interface data out interrupt enable */
679
 
680
/* RF1AIFCTL1 Control Bits */
681
#define RFRXIFG_L              (0x0001)       /* Radio interface direct FIFO access receive interrupt flag */
682
#define RFTXIFG_L              (0x0002)       /* Radio interface direct FIFO access transmit interrupt flag */
683
#define RFERRIFG_L             (0x0004)       /* Radio interface error interrupt flag */
684
#define RFINSTRIFG_L           (0x0010)       /* Radio interface instruction interrupt flag */
685
#define RFDINIFG_L             (0x0020)       /* Radio interface data in interrupt flag */
686
#define RFSTATIFG_L            (0x0040)       /* Radio interface status interrupt flag */
687
#define RFDOUTIFG_L            (0x0080)       /* Radio interface data out interrupt flag */
688
 
689
/* RF1AIFCTL1 Control Bits */
690
#define RFRXIE_H               (0x0001)       /* Radio interface direct FIFO access receive interrupt enable */
691
#define RFTXIE_H               (0x0002)       /* Radio interface direct FIFO access transmit interrupt enable */
692
#define RFERRIE_H              (0x0004)       /* Radio interface error interrupt enable */
693
#define RFINSTRIE_H            (0x0010)       /* Radio interface instruction interrupt enable */
694
#define RFDINIE_H              (0x0020)       /* Radio interface data in interrupt enable */
695
#define RFSTATIE_H             (0x0040)       /* Radio interface status interrupt enable */
696
#define RFDOUTIE_H             (0x0080)       /* Radio interface data out interrupt enable */
697
 
698
/* RF1AIFERR Control Bits */
699
#define LVERR                  (0x0001)       /* Low Core Voltage Error Flag */
700
#define OPERR                  (0x0002)       /* Operand Error Flag */
701
#define OUTERR                 (0x0004)       /* Output data not available Error Flag */
702
#define OPOVERR                (0x0008)       /* Operand Overwrite Error Flag */
703
 
704
/* RF1AIFERR Control Bits */
705
#define LVERR_L                (0x0001)       /* Low Core Voltage Error Flag */
706
#define OPERR_L                (0x0002)       /* Operand Error Flag */
707
#define OUTERR_L               (0x0004)       /* Output data not available Error Flag */
708
#define OPOVERR_L              (0x0008)       /* Operand Overwrite Error Flag */
709
 
710
/* RF1AIFERR Control Bits */
711
 
712
/* RF1AIFERRV Definitions */
713
#define RF1AIFERRV_NONE        (0x0000)       /* No Error pending */
714
#define RF1AIFERRV_LVERR       (0x0002)       /* Low core voltage error */
715
#define RF1AIFERRV_OPERR       (0x0004)       /* Operand Error */
716
#define RF1AIFERRV_OUTERR      (0x0006)       /* Output data not available Error */
717
#define RF1AIFERRV_OPOVERR     (0x0008)       /* Operand Overwrite Error */
718
 
719
/* RF1AIFIV Definitions */
720
#define RF1AIFIV_NONE          (0x0000)       /* No Interrupt pending */
721
#define RF1AIFIV_RFERRIFG      (0x0002)       /* Radio interface error */
722
#define RF1AIFIV_RFDOUTIFG     (0x0004)       /* Radio i/f data out */
723
#define RF1AIFIV_RFSTATIFG     (0x0006)       /* Radio i/f status out */
724
#define RF1AIFIV_RFDINIFG      (0x0008)       /* Radio i/f data in */
725
#define RF1AIFIV_RFINSTRIFG    (0x000A)       /* Radio i/f instruction in */
726
#define RF1AIFIV_RFRXIFG       (0x000C)       /* Radio direct FIFO RX */
727
#define RF1AIFIV_RFTXIFG       (0x000E)       /* Radio direct FIFO TX */
728
 
729
/* RF1AIV Definitions */
730
#define RF1AIV_NONE            (0x0000)       /* No Interrupt pending */
731
#define RF1AIV_RFIFG0          (0x0002)       /* RFIFG0 */
732
#define RF1AIV_RFIFG1          (0x0004)       /* RFIFG1 */
733
#define RF1AIV_RFIFG2          (0x0006)       /* RFIFG2 */
734
#define RF1AIV_RFIFG3          (0x0008)       /* RFIFG3 */
735
#define RF1AIV_RFIFG4          (0x000A)       /* RFIFG4 */
736
#define RF1AIV_RFIFG5          (0x000C)       /* RFIFG5 */
737
#define RF1AIV_RFIFG6          (0x000E)       /* RFIFG6 */
738
#define RF1AIV_RFIFG7          (0x0010)       /* RFIFG7 */
739
#define RF1AIV_RFIFG8          (0x0012)       /* RFIFG8 */
740
#define RF1AIV_RFIFG9          (0x0014)       /* RFIFG9 */
741
#define RF1AIV_RFIFG10         (0x0016)       /* RFIFG10 */
742
#define RF1AIV_RFIFG11         (0x0018)       /* RFIFG11 */
743
#define RF1AIV_RFIFG12         (0x001A)       /* RFIFG12 */
744
#define RF1AIV_RFIFG13         (0x001C)       /* RFIFG13 */
745
#define RF1AIV_RFIFG14         (0x001E)       /* RFIFG14 */
746
#define RF1AIV_RFIFG15         (0x0020)       /* RFIFG15 */
747
 
748
// Radio Core Registers
749
#define IOCFG2                 0x00           /*  IOCFG2   - GDO2 output pin configuration  */
750
#define IOCFG1                 0x01           /*  IOCFG1   - GDO1 output pin configuration  */
751
#define IOCFG0                 0x02           /*  IOCFG1   - GDO0 output pin configuration  */
752
#define FIFOTHR                0x03           /*  FIFOTHR  - RX FIFO and TX FIFO thresholds */
753
#define SYNC1                  0x04           /*  SYNC1    - Sync word, high byte */
754
#define SYNC0                  0x05           /*  SYNC0    - Sync word, low byte */
755
#define PKTLEN                 0x06           /*  PKTLEN   - Packet length */
756
#define PKTCTRL1               0x07           /*  PKTCTRL1 - Packet automation control */
757
#define PKTCTRL0               0x08           /*  PKTCTRL0 - Packet automation control */
758
#define ADDR                   0x09           /*  ADDR     - Device address */
759
#define CHANNR                 0x0A           /*  CHANNR   - Channel number */
760
#define FSCTRL1                0x0B           /*  FSCTRL1  - Frequency synthesizer control */
761
#define FSCTRL0                0x0C           /*  FSCTRL0  - Frequency synthesizer control */
762
#define FREQ2                  0x0D           /*  FREQ2    - Frequency control word, high byte */
763
#define FREQ1                  0x0E           /*  FREQ1    - Frequency control word, middle byte */
764
#define FREQ0                  0x0F           /*  FREQ0    - Frequency control word, low byte */
765
#define MDMCFG4                0x10           /*  MDMCFG4  - Modem configuration */
766
#define MDMCFG3                0x11           /*  MDMCFG3  - Modem configuration */
767
#define MDMCFG2                0x12           /*  MDMCFG2  - Modem configuration */
768
#define MDMCFG1                0x13           /*  MDMCFG1  - Modem configuration */
769
#define MDMCFG0                0x14           /*  MDMCFG0  - Modem configuration */
770
#define DEVIATN                0x15           /*  DEVIATN  - Modem deviation setting */
771
#define MCSM2                  0x16           /*  MCSM2    - Main Radio Control State Machine configuration */
772
#define MCSM1                  0x17           /*  MCSM1    - Main Radio Control State Machine configuration */
773
#define MCSM0                  0x18           /*  MCSM0    - Main Radio Control State Machine configuration */
774
#define FOCCFG                 0x19           /*  FOCCFG   - Frequency Offset Compensation configuration */
775
#define BSCFG                  0x1A           /*  BSCFG    - Bit Synchronization configuration */
776
#define AGCCTRL2               0x1B           /*  AGCCTRL2 - AGC control */
777
#define AGCCTRL1               0x1C           /*  AGCCTRL1 - AGC control */
778
#define AGCCTRL0               0x1D           /*  AGCCTRL0 - AGC control */
779
#define WOREVT1                0x1E           /*  WOREVT1  - High byte Event0 timeout */
780
#define WOREVT0                0x1F           /*  WOREVT0  - Low byte Event0 timeout */
781
#define WORCTRL                0x20           /*  WORCTRL  - Wake On Radio control */
782
#define FREND1                 0x21           /*  FREND1   - Front end RX configuration */
783
#define FREND0                 0x22           /*  FREDN0   - Front end TX configuration */
784
#define FSCAL3                 0x23           /*  FSCAL3   - Frequency synthesizer calibration */
785
#define FSCAL2                 0x24           /*  FSCAL2   - Frequency synthesizer calibration */
786
#define FSCAL1                 0x25           /*  FSCAL1   - Frequency synthesizer calibration */
787
#define FSCAL0                 0x26           /*  FSCAL0   - Frequency synthesizer calibration */
788
//#define RCCTRL1             0x27      /*  RCCTRL1  - RC oscillator configuration */
789
//#define RCCTRL0             0x28      /*  RCCTRL0  - RC oscillator configuration */
790
#define FSTEST                 0x29           /*  FSTEST   - Frequency synthesizer calibration control */
791
#define PTEST                  0x2A           /*  PTEST    - Production test */
792
#define AGCTEST                0x2B           /*  AGCTEST  - AGC test */
793
#define TEST2                  0x2C           /*  TEST2    - Various test settings */
794
#define TEST1                  0x2D           /*  TEST1    - Various test settings */
795
#define TEST0                  0x2E           /*  TEST0    - Various test settings */
796
 
797
/* status registers */
798
#define PARTNUM                0x30           /*  PARTNUM    - Chip ID */
799
#define VERSION                0x31           /*  VERSION    - Chip ID */
800
#define FREQEST                0x32           /*  FREQEST    – Frequency Offset Estimate from demodulator */
801
#define LQI                    0x33           /*  LQI        – Demodulator estimate for Link Quality */
802
#define RSSI                   0x34           /*  RSSI       – Received signal strength indication */
803
#define MARCSTATE              0x35           /*  MARCSTATE  – Main Radio Control State Machine state */
804
#define WORTIME1               0x36           /*  WORTIME1   – High byte of WOR time */
805
#define WORTIME0               0x37           /*  WORTIME0   – Low byte of WOR time */
806
#define PKTSTATUS              0x38           /*  PKTSTATUS  – Current GDOx status and packet status */
807
#define VCO_VC_DAC             0x39           /*  VCO_VC_DAC – Current setting from PLL calibration module */
808
#define TXBYTES                0x3A           /*  TXBYTES    – Underflow and number of bytes */
809
#define RXBYTES                0x3B           /*  RXBYTES    – Overflow and number of bytes */
810
 
811
/* burst write registers */
812
#define PATABLE                0x3E           /*  PATABLE - PA control settings table */
813
#define TXFIFO                 0x3F           /*  TXFIFO  - Transmit FIFO */
814
#define RXFIFO                 0x3F           /*  RXFIFO  - Receive FIFO */
815
 
816
/* Radio Core Instructions */
817
/* command strobes               */
818
#define RF_SRES                0x30           /*  SRES    - Reset chip. */
819
#define RF_SFSTXON             0x31           /*  SFSTXON - Enable and calibrate frequency synthesizer. */
820
#define RF_SXOFF               0x32           /*  SXOFF   - Turn off crystal oscillator. */
821
#define RF_SCAL                0x33           /*  SCAL    - Calibrate frequency synthesizer and turn it off. */
822
#define RF_SRX                 0x34           /*  SRX     - Enable RX. Perform calibration if enabled. */
823
#define RF_STX                 0x35           /*  STX     - Enable TX. If in RX state, only enable TX if CCA passes. */
824
#define RF_SIDLE               0x36           /*  SIDLE   - Exit RX / TX, turn off frequency synthesizer. */
825
//#define RF_SRSVD            0x37      /*  SRVSD   - Reserved.  Do not use. */
826
#define RF_SWOR                0x38           /*  SWOR    - Start automatic RX polling sequence (Wake-on-Radio) */
827
#define RF_SPWD                0x39           /*  SPWD    - Enter power down mode when CSn goes high. */
828
#define RF_SFRX                0x3A           /*  SFRX    - Flush the RX FIFO buffer. */
829
#define RF_SFTX                0x3B           /*  SFTX    - Flush the TX FIFO buffer. */
830
#define RF_SWORRST             0x3C           /*  SWORRST - Reset real time clock. */
831
#define RF_SNOP                0x3D           /*  SNOP    - No operation. Returns status byte. */
832
 
833
#define RF_RXSTAT              0x80           /* Used in combination with strobe commands delivers number of availabe bytes in RX FIFO with return status */
834
#define RF_TXSTAT              0x00           /* Used in combination with strobe commands delivers number of availabe bytes in TX FIFO with return status */
835
 
836
/* other radio instr */
837
#define RF_SNGLREGRD           0x80
838
#define RF_SNGLREGWR           0x00
839
#define RF_REGRD               0xC0
840
#define RF_REGWR               0x40
841
#define RF_STATREGRD           0xC0           /* Read single radio core status register */
842
#define RF_SNGLPATABRD         (RF_SNGLREGRD+PATABLE)
843
#define RF_SNGLPATABWR         (RF_SNGLREGWR+PATABLE)
844
#define RF_PATABRD             (RF_REGRD+PATABLE)
845
#define RF_PATABWR             (RF_REGWR+PATABLE)
846
#define RF_SNGLRXRD            (RF_SNGLREGRD+RXFIFO)
847
#define RF_SNGLTXWR            (RF_SNGLREGWR+TXFIFO)
848
#define RF_RXFIFORD            (RF_REGRD+RXFIFO)
849
#define RF_TXFIFOWR            (RF_REGWR+TXFIFO)
850
 
851
/*************************************************************
852
* CRC Module
853
*************************************************************/
854
#define __MSP430_HAS_CRC__                    /* Definition to show that Module is available */
855
#define __MSP430_BASEADDRESS_CRC__ 0x0150
856
 
857
SFR_16BIT(CRCDI);                             /* CRC Data In Register */
858
SFR_8BIT(CRCDI_L);                            /* CRC Data In Register */
859
SFR_8BIT(CRCDI_H);                            /* CRC Data In Register */
860
SFR_16BIT(CRCDIRB);                           /* CRC data in reverse byte Register */
861
SFR_8BIT(CRCDIRB_L);                          /* CRC data in reverse byte Register */
862
SFR_8BIT(CRCDIRB_H);                          /* CRC data in reverse byte Register */
863
SFR_16BIT(CRCINIRES);                         /* CRC Initialisation Register and Result Register */
864
SFR_8BIT(CRCINIRES_L);                        /* CRC Initialisation Register and Result Register */
865
SFR_8BIT(CRCINIRES_H);                        /* CRC Initialisation Register and Result Register */
866
SFR_16BIT(CRCRESR);                           /* CRC reverse result Register */
867
SFR_8BIT(CRCRESR_L);                          /* CRC reverse result Register */
868
SFR_8BIT(CRCRESR_H);                          /* CRC reverse result Register */
869
 
870
/************************************************************
871
* DMA_X
872
************************************************************/
873
#define __MSP430_HAS_DMAX_3__                 /* Definition to show that Module is available */
874
#define __MSP430_BASEADDRESS_DMAX_3__ 0x0500
875
 
876
SFR_16BIT(DMACTL0);                           /* DMA Module Control 0 */
877
SFR_8BIT(DMACTL0_L);                          /* DMA Module Control 0 */
878
SFR_8BIT(DMACTL0_H);                          /* DMA Module Control 0 */
879
SFR_16BIT(DMACTL1);                           /* DMA Module Control 1 */
880
SFR_8BIT(DMACTL1_L);                          /* DMA Module Control 1 */
881
SFR_8BIT(DMACTL1_H);                          /* DMA Module Control 1 */
882
SFR_16BIT(DMACTL2);                           /* DMA Module Control 2 */
883
SFR_8BIT(DMACTL2_L);                          /* DMA Module Control 2 */
884
SFR_8BIT(DMACTL2_H);                          /* DMA Module Control 2 */
885
SFR_16BIT(DMACTL3);                           /* DMA Module Control 3 */
886
SFR_8BIT(DMACTL3_L);                          /* DMA Module Control 3 */
887
SFR_8BIT(DMACTL3_H);                          /* DMA Module Control 3 */
888
SFR_16BIT(DMACTL4);                           /* DMA Module Control 4 */
889
SFR_8BIT(DMACTL4_L);                          /* DMA Module Control 4 */
890
SFR_8BIT(DMACTL4_H);                          /* DMA Module Control 4 */
891
SFR_16BIT(DMAIV);                             /* DMA Interrupt Vector Word */
892
SFR_8BIT(DMAIV_L);                            /* DMA Interrupt Vector Word */
893
SFR_8BIT(DMAIV_H);                            /* DMA Interrupt Vector Word */
894
 
895
SFR_16BIT(DMA0CTL);                           /* DMA Channel 0 Control */
896
SFR_8BIT(DMA0CTL_L);                          /* DMA Channel 0 Control */
897
SFR_8BIT(DMA0CTL_H);                          /* DMA Channel 0 Control */
898
SFR_20BIT(DMA0SA);                            /* DMA Channel 0 Source Address */
899
SFR_16BIT(DMA0SAL);                           /* DMA Channel 0 Source Address */
900
SFR_20BIT(DMA0DA);                            /* DMA Channel 0 Destination Address */
901
SFR_16BIT(DMA0DAL);                           /* DMA Channel 0 Destination Address */
902
SFR_16BIT(DMA0SZ);                            /* DMA Channel 0 Transfer Size */
903
 
904
SFR_16BIT(DMA1CTL);                           /* DMA Channel 1 Control */
905
SFR_8BIT(DMA1CTL_L);                          /* DMA Channel 1 Control */
906
SFR_8BIT(DMA1CTL_H);                          /* DMA Channel 1 Control */
907
SFR_20BIT(DMA1SA);                            /* DMA Channel 1 Source Address */
908
SFR_16BIT(DMA1SAL);                           /* DMA Channel 1 Source Address */
909
SFR_20BIT(DMA1DA);                            /* DMA Channel 1 Destination Address */
910
SFR_16BIT(DMA1DAL);                           /* DMA Channel 1 Destination Address */
911
SFR_16BIT(DMA1SZ);                            /* DMA Channel 1 Transfer Size */
912
 
913
SFR_16BIT(DMA2CTL);                           /* DMA Channel 2 Control */
914
SFR_8BIT(DMA2CTL_L);                          /* DMA Channel 2 Control */
915
SFR_8BIT(DMA2CTL_H);                          /* DMA Channel 2 Control */
916
SFR_20BIT(DMA2SA);                            /* DMA Channel 2 Source Address */
917
SFR_16BIT(DMA2SAL);                           /* DMA Channel 2 Source Address */
918
SFR_20BIT(DMA2DA);                            /* DMA Channel 2 Destination Address */
919
SFR_16BIT(DMA2DAL);                           /* DMA Channel 2 Destination Address */
920
SFR_16BIT(DMA2SZ);                            /* DMA Channel 2 Transfer Size */
921
 
922
/* DMACTL0 Control Bits */
923
#define DMA0TSEL0              (0x0001)       /* DMA channel 0 transfer select bit 0 */
924
#define DMA0TSEL1              (0x0002)       /* DMA channel 0 transfer select bit 1 */
925
#define DMA0TSEL2              (0x0004)       /* DMA channel 0 transfer select bit 2 */
926
#define DMA0TSEL3              (0x0008)       /* DMA channel 0 transfer select bit 3 */
927
#define DMA0TSEL4              (0x0010)       /* DMA channel 0 transfer select bit 4 */
928
#define DMA1TSEL0              (0x0100)       /* DMA channel 1 transfer select bit 0 */
929
#define DMA1TSEL1              (0x0200)       /* DMA channel 1 transfer select bit 1 */
930
#define DMA1TSEL2              (0x0400)       /* DMA channel 1 transfer select bit 2 */
931
#define DMA1TSEL3              (0x0800)       /* DMA channel 1 transfer select bit 3 */
932
#define DMA1TSEL4              (0x1000)       /* DMA channel 1 transfer select bit 4 */
933
 
934
/* DMACTL0 Control Bits */
935
#define DMA0TSEL0_L            (0x0001)       /* DMA channel 0 transfer select bit 0 */
936
#define DMA0TSEL1_L            (0x0002)       /* DMA channel 0 transfer select bit 1 */
937
#define DMA0TSEL2_L            (0x0004)       /* DMA channel 0 transfer select bit 2 */
938
#define DMA0TSEL3_L            (0x0008)       /* DMA channel 0 transfer select bit 3 */
939
#define DMA0TSEL4_L            (0x0010)       /* DMA channel 0 transfer select bit 4 */
940
 
941
/* DMACTL0 Control Bits */
942
#define DMA1TSEL0_H            (0x0001)       /* DMA channel 1 transfer select bit 0 */
943
#define DMA1TSEL1_H            (0x0002)       /* DMA channel 1 transfer select bit 1 */
944
#define DMA1TSEL2_H            (0x0004)       /* DMA channel 1 transfer select bit 2 */
945
#define DMA1TSEL3_H            (0x0008)       /* DMA channel 1 transfer select bit 3 */
946
#define DMA1TSEL4_H            (0x0010)       /* DMA channel 1 transfer select bit 4 */
947
 
948
/* DMACTL01 Control Bits */
949
#define DMA2TSEL0              (0x0001)       /* DMA channel 2 transfer select bit 0 */
950
#define DMA2TSEL1              (0x0002)       /* DMA channel 2 transfer select bit 1 */
951
#define DMA2TSEL2              (0x0004)       /* DMA channel 2 transfer select bit 2 */
952
#define DMA2TSEL3              (0x0008)       /* DMA channel 2 transfer select bit 3 */
953
#define DMA2TSEL4              (0x0010)       /* DMA channel 2 transfer select bit 4 */
954
 
955
/* DMACTL01 Control Bits */
956
#define DMA2TSEL0_L            (0x0001)       /* DMA channel 2 transfer select bit 0 */
957
#define DMA2TSEL1_L            (0x0002)       /* DMA channel 2 transfer select bit 1 */
958
#define DMA2TSEL2_L            (0x0004)       /* DMA channel 2 transfer select bit 2 */
959
#define DMA2TSEL3_L            (0x0008)       /* DMA channel 2 transfer select bit 3 */
960
#define DMA2TSEL4_L            (0x0010)       /* DMA channel 2 transfer select bit 4 */
961
 
962
/* DMACTL01 Control Bits */
963
 
964
/* DMACTL4 Control Bits */
965
#define ENNMI                  (0x0001)       /* Enable NMI interruption of DMA */
966
#define ROUNDROBIN             (0x0002)       /* Round-Robin DMA channel priorities */
967
#define DMARMWDIS              (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
968
 
969
/* DMACTL4 Control Bits */
970
#define ENNMI_L                (0x0001)       /* Enable NMI interruption of DMA */
971
#define ROUNDROBIN_L           (0x0002)       /* Round-Robin DMA channel priorities */
972
#define DMARMWDIS_L            (0x0004)       /* Inhibited DMA transfers during read-modify-write CPU operations */
973
 
974
/* DMACTL4 Control Bits */
975
 
976
/* DMAxCTL Control Bits */
977
#define DMAREQ                 (0x0001)       /* Initiate DMA transfer with DMATSEL */
978
#define DMAABORT               (0x0002)       /* DMA transfer aborted by NMI */
979
#define DMAIE                  (0x0004)       /* DMA interrupt enable */
980
#define DMAIFG                 (0x0008)       /* DMA interrupt flag */
981
#define DMAEN                  (0x0010)       /* DMA enable */
982
#define DMALEVEL               (0x0020)       /* DMA level sensitive trigger select */
983
#define DMASRCBYTE             (0x0040)       /* DMA source byte */
984
#define DMADSTBYTE             (0x0080)       /* DMA destination byte */
985
#define DMASRCINCR0            (0x0100)       /* DMA source increment bit 0 */
986
#define DMASRCINCR1            (0x0200)       /* DMA source increment bit 1 */
987
#define DMADSTINCR0            (0x0400)       /* DMA destination increment bit 0 */
988
#define DMADSTINCR1            (0x0800)       /* DMA destination increment bit 1 */
989
#define DMADT0                 (0x1000)       /* DMA transfer mode bit 0 */
990
#define DMADT1                 (0x2000)       /* DMA transfer mode bit 1 */
991
#define DMADT2                 (0x4000)       /* DMA transfer mode bit 2 */
992
 
993
/* DMAxCTL Control Bits */
994
#define DMAREQ_L               (0x0001)       /* Initiate DMA transfer with DMATSEL */
995
#define DMAABORT_L             (0x0002)       /* DMA transfer aborted by NMI */
996
#define DMAIE_L                (0x0004)       /* DMA interrupt enable */
997
#define DMAIFG_L               (0x0008)       /* DMA interrupt flag */
998
#define DMAEN_L                (0x0010)       /* DMA enable */
999
#define DMALEVEL_L             (0x0020)       /* DMA level sensitive trigger select */
1000
#define DMASRCBYTE_L           (0x0040)       /* DMA source byte */
1001
#define DMADSTBYTE_L           (0x0080)       /* DMA destination byte */
1002
 
1003
/* DMAxCTL Control Bits */
1004
#define DMASRCINCR0_H          (0x0001)       /* DMA source increment bit 0 */
1005
#define DMASRCINCR1_H          (0x0002)       /* DMA source increment bit 1 */
1006
#define DMADSTINCR0_H          (0x0004)       /* DMA destination increment bit 0 */
1007
#define DMADSTINCR1_H          (0x0008)       /* DMA destination increment bit 1 */
1008
#define DMADT0_H               (0x0010)       /* DMA transfer mode bit 0 */
1009
#define DMADT1_H               (0x0020)       /* DMA transfer mode bit 1 */
1010
#define DMADT2_H               (0x0040)       /* DMA transfer mode bit 2 */
1011
 
1012
#define DMASWDW                (0*0x0040u)    /* DMA transfer: source word to destination word */
1013
#define DMASBDW                (1*0x0040u)    /* DMA transfer: source byte to destination word */
1014
#define DMASWDB                (2*0x0040u)    /* DMA transfer: source word to destination byte */
1015
#define DMASBDB                (3*0x0040u)    /* DMA transfer: source byte to destination byte */
1016
 
1017
#define DMASRCINCR_0           (0*0x0100u)    /* DMA source increment 0: source address unchanged */
1018
#define DMASRCINCR_1           (1*0x0100u)    /* DMA source increment 1: source address unchanged */
1019
#define DMASRCINCR_2           (2*0x0100u)    /* DMA source increment 2: source address decremented */
1020
#define DMASRCINCR_3           (3*0x0100u)    /* DMA source increment 3: source address incremented */
1021
 
1022
#define DMADSTINCR_0           (0*0x0400u)    /* DMA destination increment 0: destination address unchanged */
1023
#define DMADSTINCR_1           (1*0x0400u)    /* DMA destination increment 1: destination address unchanged */
1024
#define DMADSTINCR_2           (2*0x0400u)    /* DMA destination increment 2: destination address decremented */
1025
#define DMADSTINCR_3           (3*0x0400u)    /* DMA destination increment 3: destination address incremented */
1026
 
1027
#define DMADT_0                (0*0x1000u)    /* DMA transfer mode 0: Single transfer */
1028
#define DMADT_1                (1*0x1000u)    /* DMA transfer mode 1: Block transfer */
1029
#define DMADT_2                (2*0x1000u)    /* DMA transfer mode 2: Burst-Block transfer */
1030
#define DMADT_3                (3*0x1000u)    /* DMA transfer mode 3: Burst-Block transfer */
1031
#define DMADT_4                (4*0x1000u)    /* DMA transfer mode 4: Repeated Single transfer */
1032
#define DMADT_5                (5*0x1000u)    /* DMA transfer mode 5: Repeated Block transfer */
1033
#define DMADT_6                (6*0x1000u)    /* DMA transfer mode 6: Repeated Burst-Block transfer */
1034
#define DMADT_7                (7*0x1000u)    /* DMA transfer mode 7: Repeated Burst-Block transfer */
1035
 
1036
/* DMAIV Definitions */
1037
#define DMAIV_NONE             (0x0000)       /* No Interrupt pending */
1038
#define DMAIV_DMA0IFG          (0x0002)       /* DMA0IFG*/
1039
#define DMAIV_DMA1IFG          (0x0004)       /* DMA1IFG*/
1040
#define DMAIV_DMA2IFG          (0x0006)       /* DMA2IFG*/
1041
 
1042
#define DMA0TSEL_0             (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1043
#define DMA0TSEL_1             (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1044
#define DMA0TSEL_2             (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1045
#define DMA0TSEL_3             (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1046
#define DMA0TSEL_4             (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1047
#define DMA0TSEL_5             (5*0x0001u)    /* DMA channel 0 transfer select 5:  TimerB (TB0CCR0.IFG) */
1048
#define DMA0TSEL_6             (6*0x0001u)    /* DMA channel 0 transfer select 6:  TimerB (TB0CCR2.IFG) */
1049
#define DMA0TSEL_7             (7*0x0001u)    /* DMA channel 0 transfer select 7:  Reserved */
1050
#define DMA0TSEL_8             (8*0x0001u)    /* DMA channel 0 transfer select 8:  Reserved */
1051
#define DMA0TSEL_9             (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1052
#define DMA0TSEL_10            (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1053
#define DMA0TSEL_11            (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1054
#define DMA0TSEL_12            (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1055
#define DMA0TSEL_13            (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1056
#define DMA0TSEL_14            (14*0x0001u)   /* DMA channel 0 transfer select 14: RFRXIFG */
1057
#define DMA0TSEL_15            (15*0x0001u)   /* DMA channel 0 transfer select 15: RFTXIFG */
1058
#define DMA0TSEL_16            (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1059
#define DMA0TSEL_17            (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1060
#define DMA0TSEL_18            (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1061
#define DMA0TSEL_19            (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1062
#define DMA0TSEL_20            (20*0x0001u)   /* DMA channel 0 transfer select 20: Reserved  */
1063
#define DMA0TSEL_21            (21*0x0001u)   /* DMA channel 0 transfer select 21: Reserved  */
1064
#define DMA0TSEL_22            (22*0x0001u)   /* DMA channel 0 transfer select 22: Reserved  */
1065
#define DMA0TSEL_23            (23*0x0001u)   /* DMA channel 0 transfer select 23: Reserved  */
1066
#define DMA0TSEL_24            (24*0x0001u)   /* DMA channel 0 transfer select 24: Reserved */
1067
#define DMA0TSEL_25            (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
1068
#define DMA0TSEL_26            (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
1069
#define DMA0TSEL_27            (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
1070
#define DMA0TSEL_28            (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
1071
#define DMA0TSEL_29            (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1072
#define DMA0TSEL_30            (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
1073
#define DMA0TSEL_31            (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1074
 
1075
#define DMA1TSEL_0             (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1076
#define DMA1TSEL_1             (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1077
#define DMA1TSEL_2             (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1078
#define DMA1TSEL_3             (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1079
#define DMA1TSEL_4             (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1080
#define DMA1TSEL_5             (5*0x0100u)    /* DMA channel 1 transfer select 5:  TimerB (TB0CCR0.IFG) */
1081
#define DMA1TSEL_6             (6*0x0100u)    /* DMA channel 1 transfer select 6:  TimerB (TB0CCR2.IFG) */
1082
#define DMA1TSEL_7             (7*0x0100u)    /* DMA channel 1 transfer select 7:  Reserved */
1083
#define DMA1TSEL_8             (8*0x0100u)    /* DMA channel 1 transfer select 8:  Reserved */
1084
#define DMA1TSEL_9             (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1085
#define DMA1TSEL_10            (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1086
#define DMA1TSEL_11            (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1087
#define DMA1TSEL_12            (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1088
#define DMA1TSEL_13            (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1089
#define DMA1TSEL_14            (14*0x0100u)   /* DMA channel 1 transfer select 14: RFRXIFG */
1090
#define DMA1TSEL_15            (15*0x0100u)   /* DMA channel 1 transfer select 15: RFTXIFG */
1091
#define DMA1TSEL_16            (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1092
#define DMA1TSEL_17            (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1093
#define DMA1TSEL_18            (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1094
#define DMA1TSEL_19            (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1095
#define DMA1TSEL_20            (20*0x0100u)   /* DMA channel 1 transfer select 20: Reserved  */
1096
#define DMA1TSEL_21            (21*0x0100u)   /* DMA channel 1 transfer select 21: Reserved  */
1097
#define DMA1TSEL_22            (22*0x0100u)   /* DMA channel 1 transfer select 22: Reserved  */
1098
#define DMA1TSEL_23            (23*0x0100u)   /* DMA channel 1 transfer select 23: Reserved  */
1099
#define DMA1TSEL_24            (24*0x0100u)   /* DMA channel 1 transfer select 24: Reserved */
1100
#define DMA1TSEL_25            (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
1101
#define DMA1TSEL_26            (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
1102
#define DMA1TSEL_27            (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
1103
#define DMA1TSEL_28            (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
1104
#define DMA1TSEL_29            (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1105
#define DMA1TSEL_30            (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1106
#define DMA1TSEL_31            (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1107
 
1108
#define DMA2TSEL_0             (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1109
#define DMA2TSEL_1             (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1110
#define DMA2TSEL_2             (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1111
#define DMA2TSEL_3             (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1112
#define DMA2TSEL_4             (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1113
#define DMA2TSEL_5             (5*0x0001u)    /* DMA channel 2 transfer select 5:  TimerB (TB0CCR0.IFG) */
1114
#define DMA2TSEL_6             (6*0x0001u)    /* DMA channel 2 transfer select 6:  TimerB (TB0CCR2.IFG) */
1115
#define DMA2TSEL_7             (7*0x0001u)    /* DMA channel 2 transfer select 7:  Reserved */
1116
#define DMA2TSEL_8             (8*0x0001u)    /* DMA channel 2 transfer select 8:  Reserved */
1117
#define DMA2TSEL_9             (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1118
#define DMA2TSEL_10            (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1119
#define DMA2TSEL_11            (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1120
#define DMA2TSEL_12            (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1121
#define DMA2TSEL_13            (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1122
#define DMA2TSEL_14            (14*0x0001u)   /* DMA channel 2 transfer select 14: RFRXIFG */
1123
#define DMA2TSEL_15            (15*0x0001u)   /* DMA channel 2 transfer select 15: RFTXIFG */
1124
#define DMA2TSEL_16            (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1125
#define DMA2TSEL_17            (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1126
#define DMA2TSEL_18            (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1127
#define DMA2TSEL_19            (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1128
#define DMA2TSEL_20            (20*0x0001u)   /* DMA channel 2 transfer select 20: Reserved  */
1129
#define DMA2TSEL_21            (21*0x0001u)   /* DMA channel 2 transfer select 21: Reserved  */
1130
#define DMA2TSEL_22            (22*0x0001u)   /* DMA channel 2 transfer select 22: Reserved  */
1131
#define DMA2TSEL_23            (23*0x0001u)   /* DMA channel 2 transfer select 23: Reserved  */
1132
#define DMA2TSEL_24            (24*0x0001u)   /* DMA channel 2 transfer select 24: Reserved */
1133
#define DMA2TSEL_25            (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
1134
#define DMA2TSEL_26            (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
1135
#define DMA2TSEL_27            (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
1136
#define DMA2TSEL_28            (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
1137
#define DMA2TSEL_29            (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1138
#define DMA2TSEL_30            (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1139
#define DMA2TSEL_31            (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1140
 
1141
#define DMA0TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 0 transfer select 0:  DMA_REQ (sw) */
1142
#define DMA0TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 0 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1143
#define DMA0TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 0 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1144
#define DMA0TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 0 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1145
#define DMA0TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 0 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1146
#define DMA0TSEL__TB0CCR0      (5*0x0001u)    /* DMA channel 0 transfer select 5:  TimerB (TB0CCR0.IFG) */
1147
#define DMA0TSEL__TB0CCR2      (6*0x0001u)    /* DMA channel 0 transfer select 6:  TimerB (TB0CCR2.IFG) */
1148
#define DMA0TSEL__RES7         (7*0x0001u)    /* DMA channel 0 transfer select 7:  Reserved */
1149
#define DMA0TSEL__RES8         (8*0x0001u)    /* DMA channel 0 transfer select 8:  Reserved */
1150
#define DMA0TSEL__RES9         (9*0x0001u)    /* DMA channel 0 transfer select 9:  Reserved */
1151
#define DMA0TSEL__RES10        (10*0x0001u)   /* DMA channel 0 transfer select 10: Reserved */
1152
#define DMA0TSEL__RES11        (11*0x0001u)   /* DMA channel 0 transfer select 11: Reserved */
1153
#define DMA0TSEL__RES12        (12*0x0001u)   /* DMA channel 0 transfer select 12: Reserved */
1154
#define DMA0TSEL__RES13        (13*0x0001u)   /* DMA channel 0 transfer select 13: Reserved */
1155
#define DMA0TSEL__RFRXIFG      (14*0x0001u)   /* DMA channel 0 transfer select 14: RFRXIFG */
1156
#define DMA0TSEL__RFTXIFG      (15*0x0001u)   /* DMA channel 0 transfer select 15: RFTXIFG */
1157
#define DMA0TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 0 transfer select 16: USCIA0 receive */
1158
#define DMA0TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 0 transfer select 17: USCIA0 transmit */
1159
#define DMA0TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 0 transfer select 18: USCIB0 receive */
1160
#define DMA0TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 0 transfer select 19: USCIB0 transmit */
1161
#define DMA0TSEL__RES20        (20*0x0001u)   /* DMA channel 0 transfer select 20: Reserved  */
1162
#define DMA0TSEL__RES21        (21*0x0001u)   /* DMA channel 0 transfer select 21: Reserved  */
1163
#define DMA0TSEL__RES22        (22*0x0001u)   /* DMA channel 0 transfer select 22: Reserved  */
1164
#define DMA0TSEL__RES23        (23*0x0001u)   /* DMA channel 0 transfer select 23: Reserved  */
1165
#define DMA0TSEL__RES24        (24*0x0001u)   /* DMA channel 0 transfer select 24: Reserved */
1166
#define DMA0TSEL__RES25        (25*0x0001u)   /* DMA channel 0 transfer select 25: Reserved */
1167
#define DMA0TSEL__RES26        (26*0x0001u)   /* DMA channel 0 transfer select 26: Reserved */
1168
#define DMA0TSEL__RES27        (27*0x0001u)   /* DMA channel 0 transfer select 27: Reserved */
1169
#define DMA0TSEL__RES28        (28*0x0001u)   /* DMA channel 0 transfer select 28: Reserved */
1170
#define DMA0TSEL__MPY          (29*0x0001u)   /* DMA channel 0 transfer select 29: Multiplier ready */
1171
#define DMA0TSEL__DMA2IFG      (30*0x0001u)   /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
1172
#define DMA0TSEL__DMAE0        (31*0x0001u)   /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
1173
 
1174
#define DMA1TSEL__DMA_REQ      (0*0x0100u)    /* DMA channel 1 transfer select 0:  DMA_REQ (sw) */
1175
#define DMA1TSEL__TA0CCR0      (1*0x0100u)    /* DMA channel 1 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1176
#define DMA1TSEL__TA0CCR2      (2*0x0100u)    /* DMA channel 1 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1177
#define DMA1TSEL__TA1CCR0      (3*0x0100u)    /* DMA channel 1 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1178
#define DMA1TSEL__TA1CCR2      (4*0x0100u)    /* DMA channel 1 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1179
#define DMA1TSEL__TB0CCR0      (5*0x0100u)    /* DMA channel 1 transfer select 5:  TimerB (TB0CCR0.IFG) */
1180
#define DMA1TSEL__TB0CCR2      (6*0x0100u)    /* DMA channel 1 transfer select 6:  TimerB (TB0CCR2.IFG) */
1181
#define DMA1TSEL__RES7         (7*0x0100u)    /* DMA channel 1 transfer select 7:  Reserved */
1182
#define DMA1TSEL__RES8         (8*0x0100u)    /* DMA channel 1 transfer select 8:  Reserved */
1183
#define DMA1TSEL__RES9         (9*0x0100u)    /* DMA channel 1 transfer select 9:  Reserved */
1184
#define DMA1TSEL__RES10        (10*0x0100u)   /* DMA channel 1 transfer select 10: Reserved */
1185
#define DMA1TSEL__RES11        (11*0x0100u)   /* DMA channel 1 transfer select 11: Reserved */
1186
#define DMA1TSEL__RES12        (12*0x0100u)   /* DMA channel 1 transfer select 12: Reserved */
1187
#define DMA1TSEL__RES13        (13*0x0100u)   /* DMA channel 1 transfer select 13: Reserved */
1188
#define DMA1TSEL__RFRXIFG      (14*0x0100u)   /* DMA channel 1 transfer select 14: RFRXIFG */
1189
#define DMA1TSEL__RFTXIFG      (15*0x0100u)   /* DMA channel 1 transfer select 15: RFTXIFG */
1190
#define DMA1TSEL__USCIA0RX     (16*0x0100u)   /* DMA channel 1 transfer select 16: USCIA0 receive */
1191
#define DMA1TSEL__USCIA0TX     (17*0x0100u)   /* DMA channel 1 transfer select 17: USCIA0 transmit */
1192
#define DMA1TSEL__USCIB0RX     (18*0x0100u)   /* DMA channel 1 transfer select 18: USCIB0 receive */
1193
#define DMA1TSEL__USCIB0TX     (19*0x0100u)   /* DMA channel 1 transfer select 19: USCIB0 transmit */
1194
#define DMA1TSEL__RES20        (20*0x0100u)   /* DMA channel 1 transfer select 20: Reserved  */
1195
#define DMA1TSEL__RES21        (21*0x0100u)   /* DMA channel 1 transfer select 21: Reserved  */
1196
#define DMA1TSEL__RES22        (22*0x0100u)   /* DMA channel 1 transfer select 22: Reserved  */
1197
#define DMA1TSEL__RES23        (23*0x0100u)   /* DMA channel 1 transfer select 23: Reserved  */
1198
#define DMA1TSEL__RES24        (24*0x0100u)   /* DMA channel 1 transfer select 24: Reserved */
1199
#define DMA1TSEL__RES25        (25*0x0100u)   /* DMA channel 1 transfer select 25: Reserved */
1200
#define DMA1TSEL__RES26        (26*0x0100u)   /* DMA channel 1 transfer select 26: Reserved */
1201
#define DMA1TSEL__RES27        (27*0x0100u)   /* DMA channel 1 transfer select 27: Reserved */
1202
#define DMA1TSEL__RES28        (28*0x0100u)   /* DMA channel 1 transfer select 28: Reserved */
1203
#define DMA1TSEL__MPY          (29*0x0100u)   /* DMA channel 1 transfer select 29: Multiplier ready */
1204
#define DMA1TSEL__DMA0IFG      (30*0x0100u)   /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
1205
#define DMA1TSEL__DMAE0        (31*0x0100u)   /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
1206
 
1207
#define DMA2TSEL__DMA_REQ      (0*0x0001u)    /* DMA channel 2 transfer select 0:  DMA_REQ (sw) */
1208
#define DMA2TSEL__TA0CCR0      (1*0x0001u)    /* DMA channel 2 transfer select 1:  Timer0_A (TA0CCR0.IFG) */
1209
#define DMA2TSEL__TA0CCR2      (2*0x0001u)    /* DMA channel 2 transfer select 2:  Timer0_A (TA0CCR2.IFG) */
1210
#define DMA2TSEL__TA1CCR0      (3*0x0001u)    /* DMA channel 2 transfer select 3:  Timer1_A (TA1CCR0.IFG) */
1211
#define DMA2TSEL__TA1CCR2      (4*0x0001u)    /* DMA channel 2 transfer select 4:  Timer1_A (TA1CCR2.IFG) */
1212
#define DMA2TSEL__TB0CCR0      (5*0x0001u)    /* DMA channel 2 transfer select 5:  TimerB (TB0CCR0.IFG) */
1213
#define DMA2TSEL__TB0CCR2      (6*0x0001u)    /* DMA channel 2 transfer select 6:  TimerB (TB0CCR2.IFG) */
1214
#define DMA2TSEL__RES7         (7*0x0001u)    /* DMA channel 2 transfer select 7:  Reserved */
1215
#define DMA2TSEL__RES8         (8*0x0001u)    /* DMA channel 2 transfer select 8:  Reserved */
1216
#define DMA2TSEL__RES9         (9*0x0001u)    /* DMA channel 2 transfer select 9:  Reserved */
1217
#define DMA2TSEL__RES10        (10*0x0001u)   /* DMA channel 2 transfer select 10: Reserved */
1218
#define DMA2TSEL__RES11        (11*0x0001u)   /* DMA channel 2 transfer select 11: Reserved */
1219
#define DMA2TSEL__RES12        (12*0x0001u)   /* DMA channel 2 transfer select 12: Reserved */
1220
#define DMA2TSEL__RES13        (13*0x0001u)   /* DMA channel 2 transfer select 13: Reserved */
1221
#define DMA2TSEL__RFRXIFG      (14*0x0001u)   /* DMA channel 2 transfer select 14: RFRXIFG */
1222
#define DMA2TSEL__RFTXIFG      (15*0x0001u)   /* DMA channel 2 transfer select 15: RFTXIFG */
1223
#define DMA2TSEL__USCIA0RX     (16*0x0001u)   /* DMA channel 2 transfer select 16: USCIA0 receive */
1224
#define DMA2TSEL__USCIA0TX     (17*0x0001u)   /* DMA channel 2 transfer select 17: USCIA0 transmit */
1225
#define DMA2TSEL__USCIB0RX     (18*0x0001u)   /* DMA channel 2 transfer select 18: USCIB0 receive */
1226
#define DMA2TSEL__USCIB0TX     (19*0x0001u)   /* DMA channel 2 transfer select 19: USCIB0 transmit */
1227
#define DMA2TSEL__RES20        (20*0x0001u)   /* DMA channel 2 transfer select 20: Reserved  */
1228
#define DMA2TSEL__RES21        (21*0x0001u)   /* DMA channel 2 transfer select 21: Reserved  */
1229
#define DMA2TSEL__RES22        (22*0x0001u)   /* DMA channel 2 transfer select 22: Reserved  */
1230
#define DMA2TSEL__RES23        (23*0x0001u)   /* DMA channel 2 transfer select 23: Reserved  */
1231
#define DMA2TSEL__RES24        (24*0x0001u)   /* DMA channel 2 transfer select 24: Reserved */
1232
#define DMA2TSEL__RES25        (25*0x0001u)   /* DMA channel 2 transfer select 25: Reserved */
1233
#define DMA2TSEL__RES26        (26*0x0001u)   /* DMA channel 2 transfer select 26: Reserved */
1234
#define DMA2TSEL__RES27        (27*0x0001u)   /* DMA channel 2 transfer select 27: Reserved */
1235
#define DMA2TSEL__RES28        (28*0x0001u)   /* DMA channel 2 transfer select 28: Reserved */
1236
#define DMA2TSEL__MPY          (29*0x0001u)   /* DMA channel 2 transfer select 29: Multiplier ready */
1237
#define DMA2TSEL__DMA1IFG      (30*0x0001u)   /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
1238
#define DMA2TSEL__DMAE0        (31*0x0001u)   /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
1239
 
1240
/*************************************************************
1241
* Flash Memory
1242
*************************************************************/
1243
#define __MSP430_HAS_FLASH__                  /* Definition to show that Module is available */
1244
#define __MSP430_BASEADDRESS_FLASH__ 0x0140
1245
 
1246
SFR_16BIT(FCTL1);                             /* FLASH Control 1 */
1247
SFR_8BIT(FCTL1_L);                            /* FLASH Control 1 */
1248
SFR_8BIT(FCTL1_H);                            /* FLASH Control 1 */
1249
//sfrbw    FCTL2               (0x0142)  /* FLASH Control 2 */
1250
SFR_16BIT(FCTL3);                             /* FLASH Control 3 */
1251
SFR_8BIT(FCTL3_L);                            /* FLASH Control 3 */
1252
SFR_8BIT(FCTL3_H);                            /* FLASH Control 3 */
1253
SFR_16BIT(FCTL4);                             /* FLASH Control 4 */
1254
SFR_8BIT(FCTL4_L);                            /* FLASH Control 4 */
1255
SFR_8BIT(FCTL4_H);                            /* FLASH Control 4 */
1256
 
1257
#define FRPW                   (0x9600)       /* Flash password returned by read */
1258
#define FWPW                   (0xA500)       /* Flash password for write */
1259
#define FXPW                   (0x3300)       /* for use with XOR instruction */
1260
#define FRKEY                  (0x9600)       /* (legacy definition) Flash key returned by read */
1261
#define FWKEY                  (0xA500)       /* (legacy definition) Flash key for write */
1262
#define FXKEY                  (0x3300)       /* (legacy definition) for use with XOR instruction */
1263
 
1264
/* FCTL1 Control Bits */
1265
//#define RESERVED            (0x0001)  /* Reserved */
1266
#define ERASE                  (0x0002)       /* Enable bit for Flash segment erase */
1267
#define MERAS                  (0x0004)       /* Enable bit for Flash mass erase */
1268
//#define RESERVED            (0x0008)  /* Reserved */
1269
//#define RESERVED            (0x0010)  /* Reserved */
1270
#define SWRT                   (0x0020)       /* Smart Write enable */
1271
#define WRT                    (0x0040)       /* Enable bit for Flash write */
1272
#define BLKWRT                 (0x0080)       /* Enable bit for Flash segment write */
1273
 
1274
/* FCTL1 Control Bits */
1275
//#define RESERVED            (0x0001)  /* Reserved */
1276
#define ERASE_L                (0x0002)       /* Enable bit for Flash segment erase */
1277
#define MERAS_L                (0x0004)       /* Enable bit for Flash mass erase */
1278
//#define RESERVED            (0x0008)  /* Reserved */
1279
//#define RESERVED            (0x0010)  /* Reserved */
1280
#define SWRT_L                 (0x0020)       /* Smart Write enable */
1281
#define WRT_L                  (0x0040)       /* Enable bit for Flash write */
1282
#define BLKWRT_L               (0x0080)       /* Enable bit for Flash segment write */
1283
 
1284
/* FCTL1 Control Bits */
1285
//#define RESERVED            (0x0001)  /* Reserved */
1286
//#define RESERVED            (0x0008)  /* Reserved */
1287
//#define RESERVED            (0x0010)  /* Reserved */
1288
 
1289
/* FCTL3 Control Bits */
1290
#define BUSY                   (0x0001)       /* Flash busy: 1 */
1291
#define KEYV                   (0x0002)       /* Flash Key violation flag */
1292
#define ACCVIFG                (0x0004)       /* Flash Access violation flag */
1293
#define WAIT                   (0x0008)       /* Wait flag for segment write */
1294
#define LOCK                   (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1295
#define EMEX                   (0x0020)       /* Flash Emergency Exit */
1296
#define LOCKA                  (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1297
//#define RESERVED            (0x0080)  /* Reserved */
1298
 
1299
/* FCTL3 Control Bits */
1300
#define BUSY_L                 (0x0001)       /* Flash busy: 1 */
1301
#define KEYV_L                 (0x0002)       /* Flash Key violation flag */
1302
#define ACCVIFG_L              (0x0004)       /* Flash Access violation flag */
1303
#define WAIT_L                 (0x0008)       /* Wait flag for segment write */
1304
#define LOCK_L                 (0x0010)       /* Lock bit: 1 - Flash is locked (read only) */
1305
#define EMEX_L                 (0x0020)       /* Flash Emergency Exit */
1306
#define LOCKA_L                (0x0040)       /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
1307
//#define RESERVED            (0x0080)  /* Reserved */
1308
 
1309
/* FCTL3 Control Bits */
1310
//#define RESERVED            (0x0080)  /* Reserved */
1311
 
1312
/* FCTL4 Control Bits */
1313
#define VPE                    (0x0001)       /* Voltage Changed during Program Error Flag */
1314
#define MGR0                   (0x0010)       /* Marginal read 0 mode. */
1315
#define MGR1                   (0x0020)       /* Marginal read 1 mode. */
1316
#define LOCKINFO               (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1317
 
1318
/* FCTL4 Control Bits */
1319
#define VPE_L                  (0x0001)       /* Voltage Changed during Program Error Flag */
1320
#define MGR0_L                 (0x0010)       /* Marginal read 0 mode. */
1321
#define MGR1_L                 (0x0020)       /* Marginal read 1 mode. */
1322
#define LOCKINFO_L             (0x0080)       /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
1323
 
1324
/* FCTL4 Control Bits */
1325
 
1326
/************************************************************
1327
* LCD_B
1328
************************************************************/
1329
#define __MSP430_HAS_LCD_B__                  /* Definition to show that Module is available */
1330
#define __MSP430_BASEADDRESS_LCD_B__ 0x0A00
1331
 
1332
SFR_16BIT(LCDBCTL0);                          /* LCD_B Control Register 0 */
1333
SFR_8BIT(LCDBCTL0_L);                         /* LCD_B Control Register 0 */
1334
SFR_8BIT(LCDBCTL0_H);                         /* LCD_B Control Register 0 */
1335
SFR_16BIT(LCDBCTL1);                          /* LCD_B Control Register 1 */
1336
SFR_8BIT(LCDBCTL1_L);                         /* LCD_B Control Register 1 */
1337
SFR_8BIT(LCDBCTL1_H);                         /* LCD_B Control Register 1 */
1338
SFR_16BIT(LCDBBLKCTL);                        /* LCD_B blinking control register */
1339
SFR_8BIT(LCDBBLKCTL_L);                       /* LCD_B blinking control register */
1340
SFR_8BIT(LCDBBLKCTL_H);                       /* LCD_B blinking control register */
1341
SFR_16BIT(LCDBMEMCTL);                        /* LCD_B memory control register */
1342
SFR_8BIT(LCDBMEMCTL_L);                       /* LCD_B memory control register */
1343
SFR_8BIT(LCDBMEMCTL_H);                       /* LCD_B memory control register */
1344
SFR_16BIT(LCDBVCTL);                          /* LCD_B Voltage Control Register */
1345
SFR_8BIT(LCDBVCTL_L);                         /* LCD_B Voltage Control Register */
1346
SFR_8BIT(LCDBVCTL_H);                         /* LCD_B Voltage Control Register */
1347
SFR_16BIT(LCDBPCTL0);                         /* LCD_B Port Control Register 0 */
1348
SFR_8BIT(LCDBPCTL0_L);                        /* LCD_B Port Control Register 0 */
1349
SFR_8BIT(LCDBPCTL0_H);                        /* LCD_B Port Control Register 0 */
1350
SFR_16BIT(LCDBPCTL1);                         /* LCD_B Port Control Register 1 */
1351
SFR_8BIT(LCDBPCTL1_L);                        /* LCD_B Port Control Register 1 */
1352
SFR_8BIT(LCDBPCTL1_H);                        /* LCD_B Port Control Register 1 */
1353
SFR_16BIT(LCDBPCTL2);                         /* LCD_B Port Control Register 2 */
1354
SFR_8BIT(LCDBPCTL2_L);                        /* LCD_B Port Control Register 2 */
1355
SFR_8BIT(LCDBPCTL2_H);                        /* LCD_B Port Control Register 2 */
1356
SFR_16BIT(LCDBPCTL3);                         /* LCD_B Port Control Register 3 */
1357
SFR_8BIT(LCDBPCTL3_L);                        /* LCD_B Port Control Register 3 */
1358
SFR_8BIT(LCDBPCTL3_H);                        /* LCD_B Port Control Register 3 */
1359
SFR_16BIT(LCDBCPCTL);                         /* LCD_B Charge Pump Control Register 3 */
1360
SFR_8BIT(LCDBCPCTL_L);                        /* LCD_B Charge Pump Control Register 3 */
1361
SFR_8BIT(LCDBCPCTL_H);                        /* LCD_B Charge Pump Control Register 3 */
1362
SFR_16BIT(LCDBIV);                            /* LCD_B Interrupt Vector Register */
1363
 
1364
// LCDBCTL0
1365
#define LCDON                  (0x0001)       /* LCD_B LCD On */
1366
#define LCDSON                 (0x0004)       /* LCD_B LCD Segments On */
1367
#define LCDMX0                 (0x0008)       /* LCD_B Mux Rate Bit: 0 */
1368
#define LCDMX1                 (0x0010)       /* LCD_B Mux Rate Bit: 1 */
1369
//#define RESERVED            (0x0020)  /* LCD_B RESERVED */
1370
//#define RESERVED            (0x0040)  /* LCD_B RESERVED */
1371
#define LCDSSEL                (0x0080)       /* LCD_B Clock Select */
1372
#define LCDPRE0                (0x0100)       /* LCD_B LCD frequency pre-scaler Bit: 0 */
1373
#define LCDPRE1                (0x0200)       /* LCD_B LCD frequency pre-scaler Bit: 1 */
1374
#define LCDPRE2                (0x0400)       /* LCD_B LCD frequency pre-scaler Bit: 2 */
1375
#define LCDDIV0                (0x0800)       /* LCD_B LCD frequency divider Bit: 0 */
1376
#define LCDDIV1                (0x1000)       /* LCD_B LCD frequency divider Bit: 1 */
1377
#define LCDDIV2                (0x2000)       /* LCD_B LCD frequency divider Bit: 2 */
1378
#define LCDDIV3                (0x4000)       /* LCD_B LCD frequency divider Bit: 3 */
1379
#define LCDDIV4                (0x8000)       /* LCD_B LCD frequency divider Bit: 4 */
1380
 
1381
// LCDBCTL0
1382
#define LCDON_L                (0x0001)       /* LCD_B LCD On */
1383
#define LCDSON_L               (0x0004)       /* LCD_B LCD Segments On */
1384
#define LCDMX0_L               (0x0008)       /* LCD_B Mux Rate Bit: 0 */
1385
#define LCDMX1_L               (0x0010)       /* LCD_B Mux Rate Bit: 1 */
1386
//#define RESERVED            (0x0020)  /* LCD_B RESERVED */
1387
//#define RESERVED            (0x0040)  /* LCD_B RESERVED */
1388
#define LCDSSEL_L              (0x0080)       /* LCD_B Clock Select */
1389
 
1390
// LCDBCTL0
1391
//#define RESERVED            (0x0020)  /* LCD_B RESERVED */
1392
//#define RESERVED            (0x0040)  /* LCD_B RESERVED */
1393
#define LCDPRE0_H              (0x0001)       /* LCD_B LCD frequency pre-scaler Bit: 0 */
1394
#define LCDPRE1_H              (0x0002)       /* LCD_B LCD frequency pre-scaler Bit: 1 */
1395
#define LCDPRE2_H              (0x0004)       /* LCD_B LCD frequency pre-scaler Bit: 2 */
1396
#define LCDDIV0_H              (0x0008)       /* LCD_B LCD frequency divider Bit: 0 */
1397
#define LCDDIV1_H              (0x0010)       /* LCD_B LCD frequency divider Bit: 1 */
1398
#define LCDDIV2_H              (0x0020)       /* LCD_B LCD frequency divider Bit: 2 */
1399
#define LCDDIV3_H              (0x0040)       /* LCD_B LCD frequency divider Bit: 3 */
1400
#define LCDDIV4_H              (0x0080)       /* LCD_B LCD frequency divider Bit: 4 */
1401
 
1402
#define LCDPRE_0               (0x0000)       /* LCD_B LCD frequency pre-scaler: /1 */
1403
#define LCDPRE_1               (0x0100)       /* LCD_B LCD frequency pre-scaler: /2 */
1404
#define LCDPRE_2               (0x0200)       /* LCD_B LCD frequency pre-scaler: /4 */
1405
#define LCDPRE_3               (0x0300)       /* LCD_B LCD frequency pre-scaler: /8 */
1406
#define LCDPRE_4               (0x0400)       /* LCD_B LCD frequency pre-scaler: /16 */
1407
#define LCDPRE_5               (0x0500)       /* LCD_B LCD frequency pre-scaler: /32 */
1408
#define LCDPRE__1              (0x0000)       /* LCD_B LCD frequency pre-scaler: /1 */
1409
#define LCDPRE__2              (0x0100)       /* LCD_B LCD frequency pre-scaler: /2 */
1410
#define LCDPRE__4              (0x0200)       /* LCD_B LCD frequency pre-scaler: /4 */
1411
#define LCDPRE__8              (0x0300)       /* LCD_B LCD frequency pre-scaler: /8 */
1412
#define LCDPRE__16             (0x0400)       /* LCD_B LCD frequency pre-scaler: /16 */
1413
#define LCDPRE__32             (0x0500)       /* LCD_B LCD frequency pre-scaler: /32 */
1414
 
1415
#define LCDDIV_0               (0x0000)       /* LCD_B LCD frequency divider: /1 */
1416
#define LCDDIV_1               (0x0800)       /* LCD_B LCD frequency divider: /2 */
1417
#define LCDDIV_2               (0x1000)       /* LCD_B LCD frequency divider: /3 */
1418
#define LCDDIV_3               (0x1800)       /* LCD_B LCD frequency divider: /4 */
1419
#define LCDDIV_4               (0x2000)       /* LCD_B LCD frequency divider: /5 */
1420
#define LCDDIV_5               (0x2800)       /* LCD_B LCD frequency divider: /6 */
1421
#define LCDDIV_6               (0x3000)       /* LCD_B LCD frequency divider: /7 */
1422
#define LCDDIV_7               (0x3800)       /* LCD_B LCD frequency divider: /8 */
1423
#define LCDDIV_8               (0x4000)       /* LCD_B LCD frequency divider: /9 */
1424
#define LCDDIV_9               (0x4800)       /* LCD_B LCD frequency divider: /10 */
1425
#define LCDDIV_10              (0x5000)       /* LCD_B LCD frequency divider: /11 */
1426
#define LCDDIV_11              (0x5800)       /* LCD_B LCD frequency divider: /12 */
1427
#define LCDDIV_12              (0x6000)       /* LCD_B LCD frequency divider: /13 */
1428
#define LCDDIV_13              (0x6800)       /* LCD_B LCD frequency divider: /14 */
1429
#define LCDDIV_14              (0x7000)       /* LCD_B LCD frequency divider: /15 */
1430
#define LCDDIV_15              (0x7800)       /* LCD_B LCD frequency divider: /16 */
1431
#define LCDDIV_16              (0x8000)       /* LCD_B LCD frequency divider: /17 */
1432
#define LCDDIV_17              (0x8800)       /* LCD_B LCD frequency divider: /18 */
1433
#define LCDDIV_18              (0x9000)       /* LCD_B LCD frequency divider: /19 */
1434
#define LCDDIV_19              (0x9800)       /* LCD_B LCD frequency divider: /20 */
1435
#define LCDDIV_20              (0xA000)       /* LCD_B LCD frequency divider: /21 */
1436
#define LCDDIV_21              (0xA800)       /* LCD_B LCD frequency divider: /22 */
1437
#define LCDDIV_22              (0xB000)       /* LCD_B LCD frequency divider: /23 */
1438
#define LCDDIV_23              (0xB800)       /* LCD_B LCD frequency divider: /24 */
1439
#define LCDDIV_24              (0xC000)       /* LCD_B LCD frequency divider: /25 */
1440
#define LCDDIV_25              (0xC800)       /* LCD_B LCD frequency divider: /26 */
1441
#define LCDDIV_26              (0xD000)       /* LCD_B LCD frequency divider: /27 */
1442
#define LCDDIV_27              (0xD800)       /* LCD_B LCD frequency divider: /28 */
1443
#define LCDDIV_28              (0xE000)       /* LCD_B LCD frequency divider: /29 */
1444
#define LCDDIV_29              (0xE800)       /* LCD_B LCD frequency divider: /30 */
1445
#define LCDDIV_30              (0xF000)       /* LCD_B LCD frequency divider: /31 */
1446
#define LCDDIV_31              (0xF800)       /* LCD_B LCD frequency divider: /32 */
1447
#define LCDDIV__1              (0x0000)       /* LCD_B LCD frequency divider: /1 */
1448
#define LCDDIV__2              (0x0800)       /* LCD_B LCD frequency divider: /2 */
1449
#define LCDDIV__3              (0x1000)       /* LCD_B LCD frequency divider: /3 */
1450
#define LCDDIV__4              (0x1800)       /* LCD_B LCD frequency divider: /4 */
1451
#define LCDDIV__5              (0x2000)       /* LCD_B LCD frequency divider: /5 */
1452
#define LCDDIV__6              (0x2800)       /* LCD_B LCD frequency divider: /6 */
1453
#define LCDDIV__7              (0x3000)       /* LCD_B LCD frequency divider: /7 */
1454
#define LCDDIV__8              (0x3800)       /* LCD_B LCD frequency divider: /8 */
1455
#define LCDDIV__9              (0x4000)       /* LCD_B LCD frequency divider: /9 */
1456
#define LCDDIV__10             (0x4800)       /* LCD_B LCD frequency divider: /10 */
1457
#define LCDDIV__11             (0x5000)       /* LCD_B LCD frequency divider: /11 */
1458
#define LCDDIV__12             (0x5800)       /* LCD_B LCD frequency divider: /12 */
1459
#define LCDDIV__13             (0x6000)       /* LCD_B LCD frequency divider: /13 */
1460
#define LCDDIV__14             (0x6800)       /* LCD_B LCD frequency divider: /14 */
1461
#define LCDDIV__15             (0x7000)       /* LCD_B LCD frequency divider: /15 */
1462
#define LCDDIV__16             (0x7800)       /* LCD_B LCD frequency divider: /16 */
1463
#define LCDDIV__17             (0x8000)       /* LCD_B LCD frequency divider: /17 */
1464
#define LCDDIV__18             (0x8800)       /* LCD_B LCD frequency divider: /18 */
1465
#define LCDDIV__19             (0x9000)       /* LCD_B LCD frequency divider: /19 */
1466
#define LCDDIV__20             (0x9800)       /* LCD_B LCD frequency divider: /20 */
1467
#define LCDDIV__21             (0xA000)       /* LCD_B LCD frequency divider: /21 */
1468
#define LCDDIV__22             (0xA800)       /* LCD_B LCD frequency divider: /22 */
1469
#define LCDDIV__23             (0xB000)       /* LCD_B LCD frequency divider: /23 */
1470
#define LCDDIV__24             (0xB800)       /* LCD_B LCD frequency divider: /24 */
1471
#define LCDDIV__25             (0xC000)       /* LCD_B LCD frequency divider: /25 */
1472
#define LCDDIV__26             (0xC800)       /* LCD_B LCD frequency divider: /26 */
1473
#define LCDDIV__27             (0xD000)       /* LCD_B LCD frequency divider: /27 */
1474
#define LCDDIV__28             (0xD800)       /* LCD_B LCD frequency divider: /28 */
1475
#define LCDDIV__29             (0xE000)       /* LCD_B LCD frequency divider: /29 */
1476
#define LCDDIV__30             (0xE800)       /* LCD_B LCD frequency divider: /30 */
1477
#define LCDDIV__31             (0xF000)       /* LCD_B LCD frequency divider: /31 */
1478
#define LCDDIV__32             (0xF800)       /* LCD_B LCD frequency divider: /32 */
1479
 
1480
/* Display modes coded with Bits 2-4 */
1481
#define LCDSTATIC              (LCDSON)
1482
#define LCD2MUX                (LCDMX0+LCDSON)
1483
#define LCD3MUX                (LCDMX1+LCDSON)
1484
#define LCD4MUX                (LCDMX1+LCDMX0+LCDSON)
1485
 
1486
// LCDBCTL1
1487
#define LCDFRMIFG              (0x0001)       /* LCD_B LCD frame interrupt flag */
1488
#define LCDBLKOFFIFG           (0x0002)       /* LCD_B LCD blinking off interrupt flag, */
1489
#define LCDBLKONIFG            (0x0004)       /* LCD_B LCD blinking on interrupt flag, */
1490
#define LCDNOCAPIFG            (0x0008)       /* LCD_B No cpacitance connected interrupt flag */
1491
#define LCDFRMIE               (0x0100)       /* LCD_B LCD frame interrupt enable */
1492
#define LCDBLKOFFIE            (0x0200)       /* LCD_B LCD blinking off interrupt flag, */
1493
#define LCDBLKONIE             (0x0400)       /* LCD_B LCD blinking on interrupt flag, */
1494
#define LCDNOCAPIE             (0x0800)       /* LCD_B No cpacitance connected interrupt enable */
1495
 
1496
// LCDBCTL1
1497
#define LCDFRMIFG_L            (0x0001)       /* LCD_B LCD frame interrupt flag */
1498
#define LCDBLKOFFIFG_L         (0x0002)       /* LCD_B LCD blinking off interrupt flag, */
1499
#define LCDBLKONIFG_L          (0x0004)       /* LCD_B LCD blinking on interrupt flag, */
1500
#define LCDNOCAPIFG_L          (0x0008)       /* LCD_B No cpacitance connected interrupt flag */
1501
 
1502
// LCDBCTL1
1503
#define LCDFRMIE_H             (0x0001)       /* LCD_B LCD frame interrupt enable */
1504
#define LCDBLKOFFIE_H          (0x0002)       /* LCD_B LCD blinking off interrupt flag, */
1505
#define LCDBLKONIE_H           (0x0004)       /* LCD_B LCD blinking on interrupt flag, */
1506
#define LCDNOCAPIE_H           (0x0008)       /* LCD_B No cpacitance connected interrupt enable */
1507
 
1508
// LCDBBLKCTL
1509
#define LCDBLKMOD0             (0x0001)       /* LCD_B Blinking mode Bit: 0 */
1510
#define LCDBLKMOD1             (0x0002)       /* LCD_B Blinking mode Bit: 1 */
1511
#define LCDBLKPRE0             (0x0004)       /* LCD_B Clock pre-scaler for blinking frequency Bit: 0 */
1512
#define LCDBLKPRE1             (0x0008)       /* LCD_B Clock pre-scaler for blinking frequency Bit: 1 */
1513
#define LCDBLKPRE2             (0x0010)       /* LCD_B Clock pre-scaler for blinking frequency Bit: 2 */
1514
#define LCDBLKDIV0             (0x0020)       /* LCD_B Clock divider for blinking frequency Bit: 0 */
1515
#define LCDBLKDIV1             (0x0040)       /* LCD_B Clock divider for blinking frequency Bit: 1 */
1516
#define LCDBLKDIV2             (0x0080)       /* LCD_B Clock divider for blinking frequency Bit: 2 */
1517
 
1518
// LCDBBLKCTL
1519
#define LCDBLKMOD0_L           (0x0001)       /* LCD_B Blinking mode Bit: 0 */
1520
#define LCDBLKMOD1_L           (0x0002)       /* LCD_B Blinking mode Bit: 1 */
1521
#define LCDBLKPRE0_L           (0x0004)       /* LCD_B Clock pre-scaler for blinking frequency Bit: 0 */
1522
#define LCDBLKPRE1_L           (0x0008)       /* LCD_B Clock pre-scaler for blinking frequency Bit: 1 */
1523
#define LCDBLKPRE2_L           (0x0010)       /* LCD_B Clock pre-scaler for blinking frequency Bit: 2 */
1524
#define LCDBLKDIV0_L           (0x0020)       /* LCD_B Clock divider for blinking frequency Bit: 0 */
1525
#define LCDBLKDIV1_L           (0x0040)       /* LCD_B Clock divider for blinking frequency Bit: 1 */
1526
#define LCDBLKDIV2_L           (0x0080)       /* LCD_B Clock divider for blinking frequency Bit: 2 */
1527
 
1528
// LCDBBLKCTL
1529
 
1530
#define LCDBLKMOD_0            (0x0000)       /* LCD_B Blinking mode: Off */
1531
#define LCDBLKMOD_1            (0x0001)       /* LCD_B Blinking mode: Individual */
1532
#define LCDBLKMOD_2            (0x0002)       /* LCD_B Blinking mode: All */
1533
#define LCDBLKMOD_3            (0x0003)       /* LCD_B Blinking mode: Switching */
1534
 
1535
// LCDBMEMCTL
1536
#define LCDDISP                (0x0001)       /* LCD_B LCD memory registers for display */
1537
#define LCDCLRM                (0x0002)       /* LCD_B Clear LCD memory */
1538
#define LCDCLRBM               (0x0004)       /* LCD_B Clear LCD blinking memory */
1539
 
1540
// LCDBMEMCTL
1541
#define LCDDISP_L              (0x0001)       /* LCD_B LCD memory registers for display */
1542
#define LCDCLRM_L              (0x0002)       /* LCD_B Clear LCD memory */
1543
#define LCDCLRBM_L             (0x0004)       /* LCD_B Clear LCD blinking memory */
1544
 
1545
// LCDBMEMCTL
1546
 
1547
// LCDBVCTL
1548
#define LCD2B                  (0x0001)       /* Selects 1/2 bias. */
1549
#define VLCDREF0               (0x0002)       /* Selects reference voltage for regulated charge pump: 0 */
1550
#define VLCDREF1               (0x0004)       /* Selects reference voltage for regulated charge pump: 1 */
1551
#define LCDCPEN                (0x0008)       /* LCD Voltage Charge Pump Enable. */
1552
#define VLCDEXT                (0x0010)       /* Select external source for VLCD. */
1553
#define LCDEXTBIAS             (0x0020)       /* V2 - V4 voltage select. */
1554
#define R03EXT                 (0x0040)       /* Selects external connections for LCD mid voltages. */
1555
#define LCDREXT                (0x0080)       /* Selects external connection for lowest LCD voltage. */
1556
#define VLCD0                  (0x0200)       /* VLCD select: 0 */
1557
#define VLCD1                  (0x0400)       /* VLCD select: 1 */
1558
#define VLCD2                  (0x0800)       /* VLCD select: 2 */
1559
#define VLCD3                  (0x1000)       /* VLCD select: 3 */
1560
 
1561
// LCDBVCTL
1562
#define LCD2B_L                (0x0001)       /* Selects 1/2 bias. */
1563
#define VLCDREF0_L             (0x0002)       /* Selects reference voltage for regulated charge pump: 0 */
1564
#define VLCDREF1_L             (0x0004)       /* Selects reference voltage for regulated charge pump: 1 */
1565
#define LCDCPEN_L              (0x0008)       /* LCD Voltage Charge Pump Enable. */
1566
#define VLCDEXT_L              (0x0010)       /* Select external source for VLCD. */
1567
#define LCDEXTBIAS_L           (0x0020)       /* V2 - V4 voltage select. */
1568
#define R03EXT_L               (0x0040)       /* Selects external connections for LCD mid voltages. */
1569
#define LCDREXT_L              (0x0080)       /* Selects external connection for lowest LCD voltage. */
1570
 
1571
// LCDBVCTL
1572
#define VLCD0_H                (0x0002)       /* VLCD select: 0 */
1573
#define VLCD1_H                (0x0004)       /* VLCD select: 1 */
1574
#define VLCD2_H                (0x0008)       /* VLCD select: 2 */
1575
#define VLCD3_H                (0x0010)       /* VLCD select: 3 */
1576
 
1577
/* Reference voltage source select for the regulated charge pump */
1578
#define VLCDREF_0              (0<<1)         /* Internal */
1579
#define VLCDREF_1              (1<<1)         /* External */
1580
#define VLCDREF_2              (2<<1)         /* Reserved */
1581
#define VLCDREF_3              (3<<1)         /* Reserved */
1582
 
1583
/* Charge pump voltage selections */
1584
#define VLCD_0                 (0<<9)         /* Charge pump disabled */
1585
#define VLCD_1                 (1<<9)         /* VLCD = 2.60V */
1586
#define VLCD_2                 (2<<9)         /* VLCD = 2.66V */
1587
#define VLCD_3                 (3<<9)         /* VLCD = 2.72V */
1588
#define VLCD_4                 (4<<9)         /* VLCD = 2.78V */
1589
#define VLCD_5                 (5<<9)         /* VLCD = 2.84V */
1590
#define VLCD_6                 (6<<9)         /* VLCD = 2.90V */
1591
#define VLCD_7                 (7<<9)         /* VLCD = 2.96V */
1592
#define VLCD_8                 (8<<9)         /* VLCD = 3.02V */
1593
#define VLCD_9                 (9<<9)         /* VLCD = 3.08V */
1594
#define VLCD_10                (10<<9)        /* VLCD = 3.14V */
1595
#define VLCD_11                (11<<9)        /* VLCD = 3.20V */
1596
#define VLCD_12                (12<<9)        /* VLCD = 3.26V */
1597
#define VLCD_13                (12<<9)        /* VLCD = 3.32V */
1598
#define VLCD_14                (13<<9)        /* VLCD = 3.38V */
1599
#define VLCD_15                (15<<9)        /* VLCD = 3.44V */
1600
 
1601
#define VLCD_DISABLED          (0<<9)         /* Charge pump disabled */
1602
#define VLCD_2_60              (1<<9)         /* VLCD = 2.60V */
1603
#define VLCD_2_66              (2<<9)         /* VLCD = 2.66V */
1604
#define VLCD_2_72              (3<<9)         /* VLCD = 2.72V */
1605
#define VLCD_2_78              (4<<9)         /* VLCD = 2.78V */
1606
#define VLCD_2_84              (5<<9)         /* VLCD = 2.84V */
1607
#define VLCD_2_90              (6<<9)         /* VLCD = 2.90V */
1608
#define VLCD_2_96              (7<<9)         /* VLCD = 2.96V */
1609
#define VLCD_3_02              (8<<9)         /* VLCD = 3.02V */
1610
#define VLCD_3_08              (9<<9)         /* VLCD = 3.08V */
1611
#define VLCD_3_14              (10<<9)        /* VLCD = 3.14V */
1612
#define VLCD_3_20              (11<<9)        /* VLCD = 3.20V */
1613
#define VLCD_3_26              (12<<9)        /* VLCD = 3.26V */
1614
#define VLCD_3_32              (12<<9)        /* VLCD = 3.32V */
1615
#define VLCD_3_38              (13<<9)        /* VLCD = 3.38V */
1616
#define VLCD_3_44              (15<<9)        /* VLCD = 3.44V */
1617
 
1618
// LCDBPCTL0
1619
#define LCDS0                  (0x0001)       /* LCD Segment  0 enable. */
1620
#define LCDS1                  (0x0002)       /* LCD Segment  1 enable. */
1621
#define LCDS2                  (0x0004)       /* LCD Segment  2 enable. */
1622
#define LCDS3                  (0x0008)       /* LCD Segment  3 enable. */
1623
#define LCDS4                  (0x0010)       /* LCD Segment  4 enable. */
1624
#define LCDS5                  (0x0020)       /* LCD Segment  5 enable. */
1625
#define LCDS6                  (0x0040)       /* LCD Segment  6 enable. */
1626
#define LCDS7                  (0x0080)       /* LCD Segment  7 enable. */
1627
#define LCDS8                  (0x0100)       /* LCD Segment  8 enable. */
1628
#define LCDS9                  (0x0200)       /* LCD Segment  9 enable. */
1629
#define LCDS10                 (0x0400)       /* LCD Segment 10 enable. */
1630
#define LCDS11                 (0x0800)       /* LCD Segment 11 enable. */
1631
#define LCDS12                 (0x1000)       /* LCD Segment 12 enable. */
1632
#define LCDS13                 (0x2000)       /* LCD Segment 13 enable. */
1633
#define LCDS14                 (0x4000)       /* LCD Segment 14 enable. */
1634
#define LCDS15                 (0x8000)       /* LCD Segment 15 enable. */
1635
 
1636
// LCDBPCTL0
1637
#define LCDS0_L                (0x0001)       /* LCD Segment  0 enable. */
1638
#define LCDS1_L                (0x0002)       /* LCD Segment  1 enable. */
1639
#define LCDS2_L                (0x0004)       /* LCD Segment  2 enable. */
1640
#define LCDS3_L                (0x0008)       /* LCD Segment  3 enable. */
1641
#define LCDS4_L                (0x0010)       /* LCD Segment  4 enable. */
1642
#define LCDS5_L                (0x0020)       /* LCD Segment  5 enable. */
1643
#define LCDS6_L                (0x0040)       /* LCD Segment  6 enable. */
1644
#define LCDS7_L                (0x0080)       /* LCD Segment  7 enable. */
1645
 
1646
// LCDBPCTL0
1647
#define LCDS8_H                (0x0001)       /* LCD Segment  8 enable. */
1648
#define LCDS9_H                (0x0002)       /* LCD Segment  9 enable. */
1649
#define LCDS10_H               (0x0004)       /* LCD Segment 10 enable. */
1650
#define LCDS11_H               (0x0008)       /* LCD Segment 11 enable. */
1651
#define LCDS12_H               (0x0010)       /* LCD Segment 12 enable. */
1652
#define LCDS13_H               (0x0020)       /* LCD Segment 13 enable. */
1653
#define LCDS14_H               (0x0040)       /* LCD Segment 14 enable. */
1654
#define LCDS15_H               (0x0080)       /* LCD Segment 15 enable. */
1655
 
1656
// LCDBPCTL1
1657
#define LCDS16                 (0x0001)       /* LCD Segment 16 enable. */
1658
#define LCDS17                 (0x0002)       /* LCD Segment 17 enable. */
1659
#define LCDS18                 (0x0004)       /* LCD Segment 18 enable. */
1660
#define LCDS19                 (0x0008)       /* LCD Segment 19 enable. */
1661
#define LCDS20                 (0x0010)       /* LCD Segment 20 enable. */
1662
#define LCDS21                 (0x0020)       /* LCD Segment 21 enable. */
1663
#define LCDS22                 (0x0040)       /* LCD Segment 22 enable. */
1664
#define LCDS23                 (0x0080)       /* LCD Segment 23 enable. */
1665
#define LCDS24                 (0x0100)       /* LCD Segment 24 enable. */
1666
#define LCDS25                 (0x0200)       /* LCD Segment 25 enable. */
1667
#define LCDS26                 (0x0400)       /* LCD Segment 26 enable. */
1668
#define LCDS27                 (0x0800)       /* LCD Segment 27 enable. */
1669
#define LCDS28                 (0x1000)       /* LCD Segment 28 enable. */
1670
#define LCDS29                 (0x2000)       /* LCD Segment 29 enable. */
1671
#define LCDS30                 (0x4000)       /* LCD Segment 30 enable. */
1672
#define LCDS31                 (0x8000)       /* LCD Segment 31 enable. */
1673
 
1674
// LCDBPCTL1
1675
#define LCDS16_L               (0x0001)       /* LCD Segment 16 enable. */
1676
#define LCDS17_L               (0x0002)       /* LCD Segment 17 enable. */
1677
#define LCDS18_L               (0x0004)       /* LCD Segment 18 enable. */
1678
#define LCDS19_L               (0x0008)       /* LCD Segment 19 enable. */
1679
#define LCDS20_L               (0x0010)       /* LCD Segment 20 enable. */
1680
#define LCDS21_L               (0x0020)       /* LCD Segment 21 enable. */
1681
#define LCDS22_L               (0x0040)       /* LCD Segment 22 enable. */
1682
#define LCDS23_L               (0x0080)       /* LCD Segment 23 enable. */
1683
 
1684
// LCDBPCTL1
1685
#define LCDS24_H               (0x0001)       /* LCD Segment 24 enable. */
1686
#define LCDS25_H               (0x0002)       /* LCD Segment 25 enable. */
1687
#define LCDS26_H               (0x0004)       /* LCD Segment 26 enable. */
1688
#define LCDS27_H               (0x0008)       /* LCD Segment 27 enable. */
1689
#define LCDS28_H               (0x0010)       /* LCD Segment 28 enable. */
1690
#define LCDS29_H               (0x0020)       /* LCD Segment 29 enable. */
1691
#define LCDS30_H               (0x0040)       /* LCD Segment 30 enable. */
1692
#define LCDS31_H               (0x0080)       /* LCD Segment 31 enable. */
1693
 
1694
// LCDBPCTL2
1695
#define LCDS32                 (0x0001)       /* LCD Segment 32 enable. */
1696
#define LCDS33                 (0x0002)       /* LCD Segment 33 enable. */
1697
#define LCDS34                 (0x0004)       /* LCD Segment 34 enable. */
1698
#define LCDS35                 (0x0008)       /* LCD Segment 35 enable. */
1699
#define LCDS36                 (0x0010)       /* LCD Segment 36 enable. */
1700
#define LCDS37                 (0x0020)       /* LCD Segment 37 enable. */
1701
#define LCDS38                 (0x0040)       /* LCD Segment 38 enable. */
1702
#define LCDS39                 (0x0080)       /* LCD Segment 39 enable. */
1703
#define LCDS40                 (0x0100)       /* LCD Segment 40 enable. */
1704
#define LCDS41                 (0x0200)       /* LCD Segment 41 enable. */
1705
#define LCDS42                 (0x0400)       /* LCD Segment 42 enable. */
1706
#define LCDS43                 (0x0800)       /* LCD Segment 43 enable. */
1707
#define LCDS44                 (0x1000)       /* LCD Segment 44 enable. */
1708
#define LCDS45                 (0x2000)       /* LCD Segment 45 enable. */
1709
#define LCDS46                 (0x4000)       /* LCD Segment 46 enable. */
1710
#define LCDS47                 (0x8000)       /* LCD Segment 47 enable. */
1711
 
1712
// LCDBPCTL2
1713
#define LCDS32_L               (0x0001)       /* LCD Segment 32 enable. */
1714
#define LCDS33_L               (0x0002)       /* LCD Segment 33 enable. */
1715
#define LCDS34_L               (0x0004)       /* LCD Segment 34 enable. */
1716
#define LCDS35_L               (0x0008)       /* LCD Segment 35 enable. */
1717
#define LCDS36_L               (0x0010)       /* LCD Segment 36 enable. */
1718
#define LCDS37_L               (0x0020)       /* LCD Segment 37 enable. */
1719
#define LCDS38_L               (0x0040)       /* LCD Segment 38 enable. */
1720
#define LCDS39_L               (0x0080)       /* LCD Segment 39 enable. */
1721
 
1722
// LCDBPCTL2
1723
#define LCDS40_H               (0x0001)       /* LCD Segment 40 enable. */
1724
#define LCDS41_H               (0x0002)       /* LCD Segment 41 enable. */
1725
#define LCDS42_H               (0x0004)       /* LCD Segment 42 enable. */
1726
#define LCDS43_H               (0x0008)       /* LCD Segment 43 enable. */
1727
#define LCDS44_H               (0x0010)       /* LCD Segment 44 enable. */
1728
#define LCDS45_H               (0x0020)       /* LCD Segment 45 enable. */
1729
#define LCDS46_H               (0x0040)       /* LCD Segment 46 enable. */
1730
#define LCDS47_H               (0x0080)       /* LCD Segment 47 enable. */
1731
 
1732
// LCDBPCTL3
1733
#define LCDS48                 (0x0001)       /* LCD Segment 48 enable. */
1734
#define LCDS49                 (0x0002)       /* LCD Segment 49 enable. */
1735
#define LCDS50                 (0x0004)       /* LCD Segment 50 enable. */
1736
 
1737
// LCDBPCTL3
1738
#define LCDS48_L               (0x0001)       /* LCD Segment 48 enable. */
1739
#define LCDS49_L               (0x0002)       /* LCD Segment 49 enable. */
1740
#define LCDS50_L               (0x0004)       /* LCD Segment 50 enable. */
1741
 
1742
// LCDBPCTL3
1743
 
1744
// LCDBCPCTL
1745
#define LCDCPDIS0              (0x0001)       /* LCD charge pump disable */
1746
#define LCDCPDIS1              (0x0002)       /* LCD charge pump disable */
1747
#define LCDCPDIS2              (0x0004)       /* LCD charge pump disable */
1748
#define LCDCPDIS3              (0x0008)       /* LCD charge pump disable */
1749
#define LCDCPDIS4              (0x0010)       /* LCD charge pump disable */
1750
#define LCDCPDIS5              (0x0020)       /* LCD charge pump disable */
1751
#define LCDCPDIS6              (0x0040)       /* LCD charge pump disable */
1752
#define LCDCPDIS7              (0x0080)       /* LCD charge pump disable */
1753
#define LCDCPCLKSYNC           (0x8000)       /* LCD charge pump clock synchronization */
1754
 
1755
// LCDBCPCTL
1756
#define LCDCPDIS0_L            (0x0001)       /* LCD charge pump disable */
1757
#define LCDCPDIS1_L            (0x0002)       /* LCD charge pump disable */
1758
#define LCDCPDIS2_L            (0x0004)       /* LCD charge pump disable */
1759
#define LCDCPDIS3_L            (0x0008)       /* LCD charge pump disable */
1760
#define LCDCPDIS4_L            (0x0010)       /* LCD charge pump disable */
1761
#define LCDCPDIS5_L            (0x0020)       /* LCD charge pump disable */
1762
#define LCDCPDIS6_L            (0x0040)       /* LCD charge pump disable */
1763
#define LCDCPDIS7_L            (0x0080)       /* LCD charge pump disable */
1764
 
1765
// LCDBCPCTL
1766
#define LCDCPCLKSYNC_H         (0x0080)       /* LCD charge pump clock synchronization */
1767
 
1768
SFR_8BIT(LCDM1);                              /* LCD Memory 1 */
1769
#define LCDMEM_                LCDM1          /* LCD Memory */
1770
#ifdef __ASM_HEADER__
1771
#define LCDMEM                 LCDM1          /* LCD Memory (for assembler) */
1772
#else
1773
#define LCDMEM                 ((char*)       &LCDM1) /* LCD Memory (for C) */
1774
#endif
1775
SFR_8BIT(LCDM2);                              /* LCD Memory 2 */
1776
SFR_8BIT(LCDM3);                              /* LCD Memory 3 */
1777
SFR_8BIT(LCDM4);                              /* LCD Memory 4 */
1778
SFR_8BIT(LCDM5);                              /* LCD Memory 5 */
1779
SFR_8BIT(LCDM6);                              /* LCD Memory 6 */
1780
SFR_8BIT(LCDM7);                              /* LCD Memory 7 */
1781
SFR_8BIT(LCDM8);                              /* LCD Memory 8 */
1782
SFR_8BIT(LCDM9);                              /* LCD Memory 9 */
1783
SFR_8BIT(LCDM10);                             /* LCD Memory 10 */
1784
SFR_8BIT(LCDM11);                             /* LCD Memory 11 */
1785
SFR_8BIT(LCDM12);                             /* LCD Memory 12 */
1786
SFR_8BIT(LCDM13);                             /* LCD Memory 13 */
1787
SFR_8BIT(LCDM14);                             /* LCD Memory 14 */
1788
SFR_8BIT(LCDM15);                             /* LCD Memory 15 */
1789
SFR_8BIT(LCDM16);                             /* LCD Memory 16 */
1790
SFR_8BIT(LCDM17);                             /* LCD Memory 17 */
1791
SFR_8BIT(LCDM18);                             /* LCD Memory 18 */
1792
SFR_8BIT(LCDM19);                             /* LCD Memory 19 */
1793
SFR_8BIT(LCDM20);                             /* LCD Memory 20 */
1794
SFR_8BIT(LCDM21);                             /* LCD Memory 21 */
1795
SFR_8BIT(LCDM22);                             /* LCD Memory 22 */
1796
SFR_8BIT(LCDM23);                             /* LCD Memory 23 */
1797
SFR_8BIT(LCDM24);                             /* LCD Memory 24 */
1798
 
1799
SFR_8BIT(LCDBM1);                             /* LCD Blinking Memory 1 */
1800
#define LCDBMEM_               LCDBM1         /* LCD Blinking Memory */
1801
#ifdef __ASM_HEADER__
1802
#define LCDBMEM                (LCDBM1)       /* LCD Blinking Memory (for assembler) */
1803
#else
1804
#define LCDBMEM                ((char*)       &LCDBM1) /* LCD Blinking Memory (for C) */
1805
#endif
1806
SFR_8BIT(LCDBM2);                             /* LCD Blinking Memory 2 */
1807
SFR_8BIT(LCDBM3);                             /* LCD Blinking Memory 3 */
1808
SFR_8BIT(LCDBM4);                             /* LCD Blinking Memory 4 */
1809
SFR_8BIT(LCDBM5);                             /* LCD Blinking Memory 5 */
1810
SFR_8BIT(LCDBM6);                             /* LCD Blinking Memory 6 */
1811
SFR_8BIT(LCDBM7);                             /* LCD Blinking Memory 7 */
1812
SFR_8BIT(LCDBM8);                             /* LCD Blinking Memory 8 */
1813
SFR_8BIT(LCDBM9);                             /* LCD Blinking Memory 9 */
1814
SFR_8BIT(LCDBM10);                            /* LCD Blinking Memory 10 */
1815
SFR_8BIT(LCDBM11);                            /* LCD Blinking Memory 11 */
1816
SFR_8BIT(LCDBM12);                            /* LCD Blinking Memory 12 */
1817
SFR_8BIT(LCDBM13);                            /* LCD Blinking Memory 13 */
1818
SFR_8BIT(LCDBM14);                            /* LCD Blinking Memory 14 */
1819
SFR_8BIT(LCDBM15);                            /* LCD Blinking Memory 15 */
1820
SFR_8BIT(LCDBM16);                            /* LCD Blinking Memory 16 */
1821
SFR_8BIT(LCDBM17);                            /* LCD Blinking Memory 17 */
1822
SFR_8BIT(LCDBM18);                            /* LCD Blinking Memory 18 */
1823
SFR_8BIT(LCDBM19);                            /* LCD Blinking Memory 19 */
1824
SFR_8BIT(LCDBM20);                            /* LCD Blinking Memory 20 */
1825
SFR_8BIT(LCDBM21);                            /* LCD Blinking Memory 21 */
1826
SFR_8BIT(LCDBM22);                            /* LCD Blinking Memory 22 */
1827
SFR_8BIT(LCDBM23);                            /* LCD Blinking Memory 23 */
1828
SFR_8BIT(LCDBM24);                            /* LCD Blinking Memory 24 */
1829
 
1830
/* LCDBIV Definitions */
1831
#define LCDBIV_NONE            (0x0000)       /* No Interrupt pending */
1832
#define LCDBIV_LCDNOCAPIFG     (0x0002)       /* No capacitor connected */
1833
#define LCDBIV_LCDBLKOFFIFG    (0x0004)       /* Blink, segments off */
1834
#define LCDBIV_LCDBLKONIFG     (0x0006)       /* Blink, segments on */
1835
#define LCDBIV_LCDFRMIFG       (0x0008)       /* Frame interrupt */
1836
 
1837
/************************************************************
1838
* HARDWARE MULTIPLIER 32Bit
1839
************************************************************/
1840
#define __MSP430_HAS_MPY32__                  /* Definition to show that Module is available */
1841
#define __MSP430_BASEADDRESS_MPY32__ 0x04C0
1842
 
1843
SFR_16BIT(MPY);                               /* Multiply Unsigned/Operand 1 */
1844
SFR_8BIT(MPY_L);                              /* Multiply Unsigned/Operand 1 */
1845
SFR_8BIT(MPY_H);                              /* Multiply Unsigned/Operand 1 */
1846
SFR_16BIT(MPYS);                              /* Multiply Signed/Operand 1 */
1847
SFR_8BIT(MPYS_L);                             /* Multiply Signed/Operand 1 */
1848
SFR_8BIT(MPYS_H);                             /* Multiply Signed/Operand 1 */
1849
SFR_16BIT(MAC);                               /* Multiply Unsigned and Accumulate/Operand 1 */
1850
SFR_8BIT(MAC_L);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1851
SFR_8BIT(MAC_H);                              /* Multiply Unsigned and Accumulate/Operand 1 */
1852
SFR_16BIT(MACS);                              /* Multiply Signed and Accumulate/Operand 1 */
1853
SFR_8BIT(MACS_L);                             /* Multiply Signed and Accumulate/Operand 1 */
1854
SFR_8BIT(MACS_H);                             /* Multiply Signed and Accumulate/Operand 1 */
1855
SFR_16BIT(OP2);                               /* Operand 2 */
1856
SFR_8BIT(OP2_L);                              /* Operand 2 */
1857
SFR_8BIT(OP2_H);                              /* Operand 2 */
1858
SFR_16BIT(RESLO);                             /* Result Low Word */
1859
SFR_8BIT(RESLO_L);                            /* Result Low Word */
1860
SFR_8BIT(RESLO_H);                            /* Result Low Word */
1861
SFR_16BIT(RESHI);                             /* Result High Word */
1862
SFR_8BIT(RESHI_L);                            /* Result High Word */
1863
SFR_8BIT(RESHI_H);                            /* Result High Word */
1864
SFR_16BIT(SUMEXT);                            /* Sum Extend */
1865
SFR_8BIT(SUMEXT_L);                           /* Sum Extend */
1866
SFR_8BIT(SUMEXT_H);                           /* Sum Extend */
1867
 
1868
SFR_16BIT(MPY32L);                            /* 32-bit operand 1 - multiply - low word */
1869
SFR_8BIT(MPY32L_L);                           /* 32-bit operand 1 - multiply - low word */
1870
SFR_8BIT(MPY32L_H);                           /* 32-bit operand 1 - multiply - low word */
1871
SFR_16BIT(MPY32H);                            /* 32-bit operand 1 - multiply - high word */
1872
SFR_8BIT(MPY32H_L);                           /* 32-bit operand 1 - multiply - high word */
1873
SFR_8BIT(MPY32H_H);                           /* 32-bit operand 1 - multiply - high word */
1874
SFR_16BIT(MPYS32L);                           /* 32-bit operand 1 - signed multiply - low word */
1875
SFR_8BIT(MPYS32L_L);                          /* 32-bit operand 1 - signed multiply - low word */
1876
SFR_8BIT(MPYS32L_H);                          /* 32-bit operand 1 - signed multiply - low word */
1877
SFR_16BIT(MPYS32H);                           /* 32-bit operand 1 - signed multiply - high word */
1878
SFR_8BIT(MPYS32H_L);                          /* 32-bit operand 1 - signed multiply - high word */
1879
SFR_8BIT(MPYS32H_H);                          /* 32-bit operand 1 - signed multiply - high word */
1880
SFR_16BIT(MAC32L);                            /* 32-bit operand 1 - multiply accumulate - low word */
1881
SFR_8BIT(MAC32L_L);                           /* 32-bit operand 1 - multiply accumulate - low word */
1882
SFR_8BIT(MAC32L_H);                           /* 32-bit operand 1 - multiply accumulate - low word */
1883
SFR_16BIT(MAC32H);                            /* 32-bit operand 1 - multiply accumulate - high word */
1884
SFR_8BIT(MAC32H_L);                           /* 32-bit operand 1 - multiply accumulate - high word */
1885
SFR_8BIT(MAC32H_H);                           /* 32-bit operand 1 - multiply accumulate - high word */
1886
SFR_16BIT(MACS32L);                           /* 32-bit operand 1 - signed multiply accumulate - low word */
1887
SFR_8BIT(MACS32L_L);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1888
SFR_8BIT(MACS32L_H);                          /* 32-bit operand 1 - signed multiply accumulate - low word */
1889
SFR_16BIT(MACS32H);                           /* 32-bit operand 1 - signed multiply accumulate - high word */
1890
SFR_8BIT(MACS32H_L);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1891
SFR_8BIT(MACS32H_H);                          /* 32-bit operand 1 - signed multiply accumulate - high word */
1892
SFR_16BIT(OP2L);                              /* 32-bit operand 2 - low word */
1893
SFR_8BIT(OP2L_L);                             /* 32-bit operand 2 - low word */
1894
SFR_8BIT(OP2L_H);                             /* 32-bit operand 2 - low word */
1895
SFR_16BIT(OP2H);                              /* 32-bit operand 2 - high word */
1896
SFR_8BIT(OP2H_L);                             /* 32-bit operand 2 - high word */
1897
SFR_8BIT(OP2H_H);                             /* 32-bit operand 2 - high word */
1898
SFR_16BIT(RES0);                              /* 32x32-bit result 0 - least significant word */
1899
SFR_8BIT(RES0_L);                             /* 32x32-bit result 0 - least significant word */
1900
SFR_8BIT(RES0_H);                             /* 32x32-bit result 0 - least significant word */
1901
SFR_16BIT(RES1);                              /* 32x32-bit result 1 */
1902
SFR_8BIT(RES1_L);                             /* 32x32-bit result 1 */
1903
SFR_8BIT(RES1_H);                             /* 32x32-bit result 1 */
1904
SFR_16BIT(RES2);                              /* 32x32-bit result 2 */
1905
SFR_8BIT(RES2_L);                             /* 32x32-bit result 2 */
1906
SFR_8BIT(RES2_H);                             /* 32x32-bit result 2 */
1907
SFR_16BIT(RES3);                              /* 32x32-bit result 3 - most significant word */
1908
SFR_8BIT(RES3_L);                             /* 32x32-bit result 3 - most significant word */
1909
SFR_8BIT(RES3_H);                             /* 32x32-bit result 3 - most significant word */
1910
SFR_16BIT(MPY32CTL0);                         /* MPY32 Control Register 0 */
1911
SFR_8BIT(MPY32CTL0_L);                        /* MPY32 Control Register 0 */
1912
SFR_8BIT(MPY32CTL0_H);                        /* MPY32 Control Register 0 */
1913
 
1914
#define MPY_B                  MPY_L          /* Multiply Unsigned/Operand 1 (Byte Access) */
1915
#define MPYS_B                 MPYS_L         /* Multiply Signed/Operand 1 (Byte Access) */
1916
#define MAC_B                  MAC_L          /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
1917
#define MACS_B                 MACS_L         /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
1918
#define OP2_B                  OP2_L          /* Operand 2 (Byte Access) */
1919
#define MPY32L_B               MPY32L_L       /* 32-bit operand 1 - multiply - low word (Byte Access) */
1920
#define MPY32H_B               MPY32H_L       /* 32-bit operand 1 - multiply - high word (Byte Access) */
1921
#define MPYS32L_B              MPYS32L_L      /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
1922
#define MPYS32H_B              MPYS32H_L      /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
1923
#define MAC32L_B               MAC32L_L       /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
1924
#define MAC32H_B               MAC32H_L       /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
1925
#define MACS32L_B              MACS32L_L      /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
1926
#define MACS32H_B              MACS32H_L      /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
1927
#define OP2L_B                 OP2L_L         /* 32-bit operand 2 - low word (Byte Access) */
1928
#define OP2H_B                 OP2H_L         /* 32-bit operand 2 - high word (Byte Access) */
1929
 
1930
/* MPY32CTL0 Control Bits */
1931
#define MPYC                   (0x0001)       /* Carry of the multiplier */
1932
//#define RESERVED            (0x0002)  /* Reserved */
1933
#define MPYFRAC                (0x0004)       /* Fractional mode */
1934
#define MPYSAT                 (0x0008)       /* Saturation mode */
1935
#define MPYM0                  (0x0010)       /* Multiplier mode Bit:0 */
1936
#define MPYM1                  (0x0020)       /* Multiplier mode Bit:1 */
1937
#define OP1_32                 (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1938
#define OP2_32                 (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1939
#define MPYDLYWRTEN            (0x0100)       /* Delayed write enable */
1940
#define MPYDLY32               (0x0200)       /* Delayed write mode */
1941
 
1942
/* MPY32CTL0 Control Bits */
1943
#define MPYC_L                 (0x0001)       /* Carry of the multiplier */
1944
//#define RESERVED            (0x0002)  /* Reserved */
1945
#define MPYFRAC_L              (0x0004)       /* Fractional mode */
1946
#define MPYSAT_L               (0x0008)       /* Saturation mode */
1947
#define MPYM0_L                (0x0010)       /* Multiplier mode Bit:0 */
1948
#define MPYM1_L                (0x0020)       /* Multiplier mode Bit:1 */
1949
#define OP1_32_L               (0x0040)       /* Bit-width of operand 1 0:16Bit / 1:32Bit */
1950
#define OP2_32_L               (0x0080)       /* Bit-width of operand 2 0:16Bit / 1:32Bit */
1951
 
1952
/* MPY32CTL0 Control Bits */
1953
//#define RESERVED            (0x0002)  /* Reserved */
1954
#define MPYDLYWRTEN_H          (0x0001)       /* Delayed write enable */
1955
#define MPYDLY32_H             (0x0002)       /* Delayed write mode */
1956
 
1957
#define MPYM_0                 (0x0000)       /* Multiplier mode: MPY */
1958
#define MPYM_1                 (0x0010)       /* Multiplier mode: MPYS */
1959
#define MPYM_2                 (0x0020)       /* Multiplier mode: MAC */
1960
#define MPYM_3                 (0x0030)       /* Multiplier mode: MACS */
1961
#define MPYM__MPY              (0x0000)       /* Multiplier mode: MPY */
1962
#define MPYM__MPYS             (0x0010)       /* Multiplier mode: MPYS */
1963
#define MPYM__MAC              (0x0020)       /* Multiplier mode: MAC */
1964
#define MPYM__MACS             (0x0030)       /* Multiplier mode: MACS */
1965
 
1966
/************************************************************
1967
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
1968
************************************************************/
1969
#define __MSP430_HAS_PORT1_R__                /* Definition to show that Module is available */
1970
#define __MSP430_BASEADDRESS_PORT1_R__ 0x0200
1971
#define __MSP430_HAS_PORT2_R__                /* Definition to show that Module is available */
1972
#define __MSP430_BASEADDRESS_PORT2_R__ 0x0200
1973
#define __MSP430_HAS_PORTA_R__                /* Definition to show that Module is available */
1974
#define __MSP430_BASEADDRESS_PORTA_R__ 0x0200
1975
 
1976
SFR_16BIT(PAIN);                              /* Port A Input */
1977
SFR_8BIT(PAIN_L);                             /* Port A Input */
1978
SFR_8BIT(PAIN_H);                             /* Port A Input */
1979
SFR_16BIT(PAOUT);                             /* Port A Output */
1980
SFR_8BIT(PAOUT_L);                            /* Port A Output */
1981
SFR_8BIT(PAOUT_H);                            /* Port A Output */
1982
SFR_16BIT(PADIR);                             /* Port A Direction */
1983
SFR_8BIT(PADIR_L);                            /* Port A Direction */
1984
SFR_8BIT(PADIR_H);                            /* Port A Direction */
1985
SFR_16BIT(PAREN);                             /* Port A Resistor Enable */
1986
SFR_8BIT(PAREN_L);                            /* Port A Resistor Enable */
1987
SFR_8BIT(PAREN_H);                            /* Port A Resistor Enable */
1988
SFR_16BIT(PADS);                              /* Port A Resistor Drive Strenght */
1989
SFR_8BIT(PADS_L);                             /* Port A Resistor Drive Strenght */
1990
SFR_8BIT(PADS_H);                             /* Port A Resistor Drive Strenght */
1991
SFR_16BIT(PASEL);                             /* Port A Selection */
1992
SFR_8BIT(PASEL_L);                            /* Port A Selection */
1993
SFR_8BIT(PASEL_H);                            /* Port A Selection */
1994
SFR_16BIT(PAIES);                             /* Port A Interrupt Edge Select */
1995
SFR_8BIT(PAIES_L);                            /* Port A Interrupt Edge Select */
1996
SFR_8BIT(PAIES_H);                            /* Port A Interrupt Edge Select */
1997
SFR_16BIT(PAIE);                              /* Port A Interrupt Enable */
1998
SFR_8BIT(PAIE_L);                             /* Port A Interrupt Enable */
1999
SFR_8BIT(PAIE_H);                             /* Port A Interrupt Enable */
2000
SFR_16BIT(PAIFG);                             /* Port A Interrupt Flag */
2001
SFR_8BIT(PAIFG_L);                            /* Port A Interrupt Flag */
2002
SFR_8BIT(PAIFG_H);                            /* Port A Interrupt Flag */
2003
 
2004
 
2005
SFR_16BIT(P1IV);                              /* Port 1 Interrupt Vector Word */
2006
SFR_16BIT(P2IV);                              /* Port 2 Interrupt Vector Word */
2007
#define P1IN                   (PAIN_L)       /* Port 1 Input */
2008
#define P1OUT                  (PAOUT_L)      /* Port 1 Output */
2009
#define P1DIR                  (PADIR_L)      /* Port 1 Direction */
2010
#define P1REN                  (PAREN_L)      /* Port 1 Resistor Enable */
2011
#define P1DS                   (PADS_L)       /* Port 1 Resistor Drive Strenght */
2012
#define P1SEL                  (PASEL_L)      /* Port 1 Selection */
2013
#define P1IES                  (PAIES_L)      /* Port 1 Interrupt Edge Select */
2014
#define P1IE                   (PAIE_L)       /* Port 1 Interrupt Enable */
2015
#define P1IFG                  (PAIFG_L)      /* Port 1 Interrupt Flag */
2016
 
2017
//Definitions for P1IV
2018
#define P1IV_NONE              (0x0000)       /* No Interrupt pending */
2019
#define P1IV_P1IFG0            (0x0002)       /* P1IV P1IFG.0 */
2020
#define P1IV_P1IFG1            (0x0004)       /* P1IV P1IFG.1 */
2021
#define P1IV_P1IFG2            (0x0006)       /* P1IV P1IFG.2 */
2022
#define P1IV_P1IFG3            (0x0008)       /* P1IV P1IFG.3 */
2023
#define P1IV_P1IFG4            (0x000A)       /* P1IV P1IFG.4 */
2024
#define P1IV_P1IFG5            (0x000C)       /* P1IV P1IFG.5 */
2025
#define P1IV_P1IFG6            (0x000E)       /* P1IV P1IFG.6 */
2026
#define P1IV_P1IFG7            (0x0010)       /* P1IV P1IFG.7 */
2027
 
2028
#define P2IN                   (PAIN_H)       /* Port 2 Input */
2029
#define P2OUT                  (PAOUT_H)      /* Port 2 Output */
2030
#define P2DIR                  (PADIR_H)      /* Port 2 Direction */
2031
#define P2REN                  (PAREN_H)      /* Port 2 Resistor Enable */
2032
#define P2DS                   (PADS_H)       /* Port 2 Resistor Drive Strenght */
2033
#define P2SEL                  (PASEL_H)      /* Port 2 Selection */
2034
#define P2IES                  (PAIES_H)      /* Port 2 Interrupt Edge Select */
2035
#define P2IE                   (PAIE_H)       /* Port 2 Interrupt Enable */
2036
#define P2IFG                  (PAIFG_H)      /* Port 2 Interrupt Flag */
2037
 
2038
//Definitions for P2IV
2039
#define P2IV_NONE              (0x0000)       /* No Interrupt pending */
2040
#define P2IV_P2IFG0            (0x0002)       /* P2IV P2IFG.0 */
2041
#define P2IV_P2IFG1            (0x0004)       /* P2IV P2IFG.1 */
2042
#define P2IV_P2IFG2            (0x0006)       /* P2IV P2IFG.2 */
2043
#define P2IV_P2IFG3            (0x0008)       /* P2IV P2IFG.3 */
2044
#define P2IV_P2IFG4            (0x000A)       /* P2IV P2IFG.4 */
2045
#define P2IV_P2IFG5            (0x000C)       /* P2IV P2IFG.5 */
2046
#define P2IV_P2IFG6            (0x000E)       /* P2IV P2IFG.6 */
2047
#define P2IV_P2IFG7            (0x0010)       /* P2IV P2IFG.7 */
2048
 
2049
 
2050
/************************************************************
2051
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
2052
************************************************************/
2053
#define __MSP430_HAS_PORT3_R__                /* Definition to show that Module is available */
2054
#define __MSP430_BASEADDRESS_PORT3_R__ 0x0220
2055
#define __MSP430_HAS_PORT4_R__                /* Definition to show that Module is available */
2056
#define __MSP430_BASEADDRESS_PORT4_R__ 0x0220
2057
#define __MSP430_HAS_PORTB_R__                /* Definition to show that Module is available */
2058
#define __MSP430_BASEADDRESS_PORTB_R__ 0x0220
2059
 
2060
SFR_16BIT(PBIN);                              /* Port B Input */
2061
SFR_8BIT(PBIN_L);                             /* Port B Input */
2062
SFR_8BIT(PBIN_H);                             /* Port B Input */
2063
SFR_16BIT(PBOUT);                             /* Port B Output */
2064
SFR_8BIT(PBOUT_L);                            /* Port B Output */
2065
SFR_8BIT(PBOUT_H);                            /* Port B Output */
2066
SFR_16BIT(PBDIR);                             /* Port B Direction */
2067
SFR_8BIT(PBDIR_L);                            /* Port B Direction */
2068
SFR_8BIT(PBDIR_H);                            /* Port B Direction */
2069
SFR_16BIT(PBREN);                             /* Port B Resistor Enable */
2070
SFR_8BIT(PBREN_L);                            /* Port B Resistor Enable */
2071
SFR_8BIT(PBREN_H);                            /* Port B Resistor Enable */
2072
SFR_16BIT(PBDS);                              /* Port B Resistor Drive Strenght */
2073
SFR_8BIT(PBDS_L);                             /* Port B Resistor Drive Strenght */
2074
SFR_8BIT(PBDS_H);                             /* Port B Resistor Drive Strenght */
2075
SFR_16BIT(PBSEL);                             /* Port B Selection */
2076
SFR_8BIT(PBSEL_L);                            /* Port B Selection */
2077
SFR_8BIT(PBSEL_H);                            /* Port B Selection */
2078
 
2079
 
2080
#define P3IN                   (PBIN_L)       /* Port 3 Input */
2081
#define P3OUT                  (PBOUT_L)      /* Port 3 Output */
2082
#define P3DIR                  (PBDIR_L)      /* Port 3 Direction */
2083
#define P3REN                  (PBREN_L)      /* Port 3 Resistor Enable */
2084
#define P3DS                   (PBDS_L)       /* Port 3 Resistor Drive Strenght */
2085
#define P3SEL                  (PBSEL_L)      /* Port 3 Selection */
2086
 
2087
#define P4IN                   (PBIN_H)       /* Port 4 Input */
2088
#define P4OUT                  (PBOUT_H)      /* Port 4 Output */
2089
#define P4DIR                  (PBDIR_H)      /* Port 4 Direction */
2090
#define P4REN                  (PBREN_H)      /* Port 4 Resistor Enable */
2091
#define P4DS                   (PBDS_H)       /* Port 4 Resistor Drive Strenght */
2092
#define P4SEL                  (PBSEL_H)      /* Port 4 Selection */
2093
 
2094
 
2095
/************************************************************
2096
* DIGITAL I/O Port5 Pull up / Pull down Resistors
2097
************************************************************/
2098
#define __MSP430_HAS_PORT5_R__                /* Definition to show that Module is available */
2099
#define __MSP430_BASEADDRESS_PORT5_R__ 0x0240
2100
#define __MSP430_HAS_PORTC_R__                /* Definition to show that Module is available */
2101
#define __MSP430_BASEADDRESS_PORTC_R__ 0x0240
2102
 
2103
SFR_16BIT(PCIN);                              /* Port C Input */
2104
SFR_8BIT(PCIN_L);                             /* Port C Input */
2105
SFR_8BIT(PCIN_H);                             /* Port C Input */
2106
SFR_16BIT(PCOUT);                             /* Port C Output */
2107
SFR_8BIT(PCOUT_L);                            /* Port C Output */
2108
SFR_8BIT(PCOUT_H);                            /* Port C Output */
2109
SFR_16BIT(PCDIR);                             /* Port C Direction */
2110
SFR_8BIT(PCDIR_L);                            /* Port C Direction */
2111
SFR_8BIT(PCDIR_H);                            /* Port C Direction */
2112
SFR_16BIT(PCREN);                             /* Port C Resistor Enable */
2113
SFR_8BIT(PCREN_L);                            /* Port C Resistor Enable */
2114
SFR_8BIT(PCREN_H);                            /* Port C Resistor Enable */
2115
SFR_16BIT(PCDS);                              /* Port C Resistor Drive Strenght */
2116
SFR_8BIT(PCDS_L);                             /* Port C Resistor Drive Strenght */
2117
SFR_8BIT(PCDS_H);                             /* Port C Resistor Drive Strenght */
2118
SFR_16BIT(PCSEL);                             /* Port C Selection */
2119
SFR_8BIT(PCSEL_L);                            /* Port C Selection */
2120
SFR_8BIT(PCSEL_H);                            /* Port C Selection */
2121
 
2122
 
2123
#define P5IN                   (PCIN_L)       /* Port 5 Input */
2124
#define P5OUT                  (PCOUT_L)      /* Port 5 Output */
2125
#define P5DIR                  (PCDIR_L)      /* Port 5 Direction */
2126
#define P5REN                  (PCREN_L)      /* Port 5 Resistor Enable */
2127
#define P5DS                   (PCDS_L)       /* Port 5 Resistor Drive Strenght */
2128
#define P5SEL                  (PCSEL_L)      /* Port 5 Selection */
2129
 
2130
 
2131
/************************************************************
2132
* DIGITAL I/O PortJ Pull up / Pull down Resistors
2133
************************************************************/
2134
#define __MSP430_HAS_PORTJ_R__                /* Definition to show that Module is available */
2135
#define __MSP430_BASEADDRESS_PORTJ_R__ 0x0320
2136
 
2137
SFR_16BIT(PJIN);                              /* Port J Input */
2138
SFR_8BIT(PJIN_L);                             /* Port J Input */
2139
SFR_8BIT(PJIN_H);                             /* Port J Input */
2140
SFR_16BIT(PJOUT);                             /* Port J Output */
2141
SFR_8BIT(PJOUT_L);                            /* Port J Output */
2142
SFR_8BIT(PJOUT_H);                            /* Port J Output */
2143
SFR_16BIT(PJDIR);                             /* Port J Direction */
2144
SFR_8BIT(PJDIR_L);                            /* Port J Direction */
2145
SFR_8BIT(PJDIR_H);                            /* Port J Direction */
2146
SFR_16BIT(PJREN);                             /* Port J Resistor Enable */
2147
SFR_8BIT(PJREN_L);                            /* Port J Resistor Enable */
2148
SFR_8BIT(PJREN_H);                            /* Port J Resistor Enable */
2149
SFR_16BIT(PJDS);                              /* Port J Resistor Drive Strenght */
2150
SFR_8BIT(PJDS_L);                             /* Port J Resistor Drive Strenght */
2151
SFR_8BIT(PJDS_H);                             /* Port J Resistor Drive Strenght */
2152
 
2153
/************************************************************
2154
* PORT MAPPING CONTROLLER
2155
************************************************************/
2156
#define __MSP430_HAS_PORT_MAPPING__                /* Definition to show that Module is available */
2157
#define __MSP430_BASEADDRESS_PORT_MAPPING__ 0x01C0
2158
 
2159
SFR_16BIT(PMAPKEYID);                         /* Port Mapping Key register */
2160
SFR_8BIT(PMAPKEYID_L);                        /* Port Mapping Key register */
2161
SFR_8BIT(PMAPKEYID_H);                        /* Port Mapping Key register */
2162
SFR_16BIT(PMAPCTL);                           /* Port Mapping control register */
2163
SFR_8BIT(PMAPCTL_L);                          /* Port Mapping control register */
2164
SFR_8BIT(PMAPCTL_H);                          /* Port Mapping control register */
2165
 
2166
#define  PMAPKEY               (0x2D52)       /* Port Mapping Key */
2167
#define  PMAPPWD               PMAPKEYID      /* Legacy Definition: Mapping Key register */
2168
#define  PMAPPW                (0x2D52)       /* Legacy Definition: Port Mapping Password */
2169
 
2170
/* PMAPCTL Control Bits */
2171
#define PMAPLOCKED             (0x0001)       /* Port Mapping Lock bit. Read only */
2172
#define PMAPRECFG              (0x0002)       /* Port Mapping re-configuration control bit */
2173
 
2174
/* PMAPCTL Control Bits */
2175
#define PMAPLOCKED_L           (0x0001)       /* Port Mapping Lock bit. Read only */
2176
#define PMAPRECFG_L            (0x0002)       /* Port Mapping re-configuration control bit */
2177
 
2178
/* PMAPCTL Control Bits */
2179
 
2180
/************************************************************
2181
* PORT 1 MAPPING CONTROLLER
2182
************************************************************/
2183
#define __MSP430_HAS_PORT1_MAPPING__                /* Definition to show that Module is available */
2184
#define __MSP430_BASEADDRESS_PORT1_MAPPING__ 0x01C8
2185
 
2186
SFR_16BIT(P1MAP01);                           /* Port P1.0/1 mapping register */
2187
SFR_8BIT(P1MAP01_L);                          /* Port P1.0/1 mapping register */
2188
SFR_8BIT(P1MAP01_H);                          /* Port P1.0/1 mapping register */
2189
SFR_16BIT(P1MAP23);                           /* Port P1.2/3 mapping register */
2190
SFR_8BIT(P1MAP23_L);                          /* Port P1.2/3 mapping register */
2191
SFR_8BIT(P1MAP23_H);                          /* Port P1.2/3 mapping register */
2192
SFR_16BIT(P1MAP45);                           /* Port P1.4/5 mapping register */
2193
SFR_8BIT(P1MAP45_L);                          /* Port P1.4/5 mapping register */
2194
SFR_8BIT(P1MAP45_H);                          /* Port P1.4/5 mapping register */
2195
SFR_16BIT(P1MAP67);                           /* Port P1.6/7 mapping register */
2196
SFR_8BIT(P1MAP67_L);                          /* Port P1.6/7 mapping register */
2197
SFR_8BIT(P1MAP67_H);                          /* Port P1.6/7 mapping register */
2198
 
2199
#define  P1MAP0                P1MAP01_L      /* Port P1.0 mapping register */
2200
#define  P1MAP1                P1MAP01_H      /* Port P1.1 mapping register */
2201
#define  P1MAP2                P1MAP23_L      /* Port P1.2 mapping register */
2202
#define  P1MAP3                P1MAP23_H      /* Port P1.3 mapping register */
2203
#define  P1MAP4                P1MAP45_L      /* Port P1.4 mapping register */
2204
#define  P1MAP5                P1MAP45_H      /* Port P1.5 mapping register */
2205
#define  P1MAP6                P1MAP67_L      /* Port P1.6 mapping register */
2206
#define  P1MAP7                P1MAP67_H      /* Port P1.7 mapping register */
2207
 
2208
/************************************************************
2209
* PORT 2 MAPPING CONTROLLER
2210
************************************************************/
2211
#define __MSP430_HAS_PORT2_MAPPING__                /* Definition to show that Module is available */
2212
#define __MSP430_BASEADDRESS_PORT2_MAPPING__ 0x01D0
2213
 
2214
SFR_16BIT(P2MAP01);                           /* Port P2.0/1 mapping register */
2215
SFR_8BIT(P2MAP01_L);                          /* Port P2.0/1 mapping register */
2216
SFR_8BIT(P2MAP01_H);                          /* Port P2.0/1 mapping register */
2217
SFR_16BIT(P2MAP23);                           /* Port P2.2/3 mapping register */
2218
SFR_8BIT(P2MAP23_L);                          /* Port P2.2/3 mapping register */
2219
SFR_8BIT(P2MAP23_H);                          /* Port P2.2/3 mapping register */
2220
SFR_16BIT(P2MAP45);                           /* Port P2.4/5 mapping register */
2221
SFR_8BIT(P2MAP45_L);                          /* Port P2.4/5 mapping register */
2222
SFR_8BIT(P2MAP45_H);                          /* Port P2.4/5 mapping register */
2223
SFR_16BIT(P2MAP67);                           /* Port P2.6/7 mapping register */
2224
SFR_8BIT(P2MAP67_L);                          /* Port P2.6/7 mapping register */
2225
SFR_8BIT(P2MAP67_H);                          /* Port P2.6/7 mapping register */
2226
 
2227
#define  P2MAP0                P2MAP01_L      /* Port P2.0 mapping register */
2228
#define  P2MAP1                P2MAP01_H      /* Port P2.1 mapping register */
2229
#define  P2MAP2                P2MAP23_L      /* Port P2.2 mapping register */
2230
#define  P2MAP3                P2MAP23_H      /* Port P2.3 mapping register */
2231
#define  P2MAP4                P2MAP45_L      /* Port P2.4 mapping register */
2232
#define  P2MAP5                P2MAP45_H      /* Port P2.5 mapping register */
2233
#define  P2MAP6                P2MAP67_L      /* Port P2.6 mapping register */
2234
#define  P2MAP7                P2MAP67_H      /* Port P2.7 mapping register */
2235
 
2236
/************************************************************
2237
* PORT 3 MAPPING CONTROLLER
2238
************************************************************/
2239
#define __MSP430_HAS_PORT3_MAPPING__                /* Definition to show that Module is available */
2240
#define __MSP430_BASEADDRESS_PORT3_MAPPING__ 0x01D8
2241
 
2242
SFR_16BIT(P3MAP01);                           /* Port P3.0/1 mapping register */
2243
SFR_8BIT(P3MAP01_L);                          /* Port P3.0/1 mapping register */
2244
SFR_8BIT(P3MAP01_H);                          /* Port P3.0/1 mapping register */
2245
SFR_16BIT(P3MAP23);                           /* Port P3.2/3 mapping register */
2246
SFR_8BIT(P3MAP23_L);                          /* Port P3.2/3 mapping register */
2247
SFR_8BIT(P3MAP23_H);                          /* Port P3.2/3 mapping register */
2248
SFR_16BIT(P3MAP45);                           /* Port P3.4/5 mapping register */
2249
SFR_8BIT(P3MAP45_L);                          /* Port P3.4/5 mapping register */
2250
SFR_8BIT(P3MAP45_H);                          /* Port P3.4/5 mapping register */
2251
SFR_16BIT(P3MAP67);                           /* Port P3.6/7 mapping register */
2252
SFR_8BIT(P3MAP67_L);                          /* Port P3.6/7 mapping register */
2253
SFR_8BIT(P3MAP67_H);                          /* Port P3.6/7 mapping register */
2254
 
2255
#define  P3MAP0                P3MAP01_L      /* Port P3.0 mapping register */
2256
#define  P3MAP1                P3MAP01_H      /* Port P3.1 mapping register */
2257
#define  P3MAP2                P3MAP23_L      /* Port P3.2 mapping register */
2258
#define  P3MAP3                P3MAP23_H      /* Port P3.3 mapping register */
2259
#define  P3MAP4                P3MAP45_L      /* Port P3.4 mapping register */
2260
#define  P3MAP5                P3MAP45_H      /* Port P3.5 mapping register */
2261
#define  P3MAP6                P3MAP67_L      /* Port P3.6 mapping register */
2262
#define  P3MAP7                P3MAP67_H      /* Port P3.7 mapping register */
2263
 
2264
#define PM_NONE                0
2265
#define PM_CBOUT0              1
2266
#define PM_TA0CLK              1
2267
#define PM_CBOUT1              2
2268
#define PM_TA1CLK              2
2269
#define PM_ACLK                3
2270
#define PM_MCLK                4
2271
#define PM_SMCLK               5
2272
#define PM_RTCCLK              6
2273
#define PM_MODCLK              7
2274
#define PM_DMAE0               7
2275
#define PM_SVMOUT              8
2276
#define PM_TA0CCR0A            9
2277
#define PM_TA0CCR1A            10
2278
#define PM_TA0CCR2A            11
2279
#define PM_TA0CCR3A            12
2280
#define PM_TA0CCR4A            13
2281
#define PM_TA1CCR0A            14
2282
#define PM_TA1CCR1A            15
2283
#define PM_TA1CCR2A            16
2284
#define PM_UCA0RXD             17
2285
#define PM_UCA0SOMI            17
2286
#define PM_UCA0TXD             18
2287
#define PM_UCA0SIMO            18
2288
#define PM_UCA0CLK             19
2289
#define PM_UCB0STE             19
2290
#define PM_UCB0SOMI            20
2291
#define PM_UCB0SCL             20
2292
#define PM_UCB0SIMO            21
2293
#define PM_UCB0SDA             21
2294
#define PM_UCB0CLK             22
2295
#define PM_UCA0STE             22
2296
#define PM_RFGDO0              23
2297
#define PM_RFGDO1              24
2298
#define PM_RFGDO2              25
2299
#define PM_ANALOG              31
2300
 
2301
/************************************************************
2302
* PMM - Power Management System
2303
************************************************************/
2304
#define __MSP430_HAS_PMM__                    /* Definition to show that Module is available */
2305
#define __MSP430_BASEADDRESS_PMM__ 0x0120
2306
 
2307
SFR_16BIT(PMMCTL0);                           /* PMM Control 0 */
2308
SFR_8BIT(PMMCTL0_L);                          /* PMM Control 0 */
2309
SFR_8BIT(PMMCTL0_H);                          /* PMM Control 0 */
2310
SFR_16BIT(PMMCTL1);                           /* PMM Control 1 */
2311
SFR_8BIT(PMMCTL1_L);                          /* PMM Control 1 */
2312
SFR_8BIT(PMMCTL1_H);                          /* PMM Control 1 */
2313
SFR_16BIT(SVSMHCTL);                          /* SVS and SVM high side control register */
2314
SFR_8BIT(SVSMHCTL_L);                         /* SVS and SVM high side control register */
2315
SFR_8BIT(SVSMHCTL_H);                         /* SVS and SVM high side control register */
2316
SFR_16BIT(SVSMLCTL);                          /* SVS and SVM low side control register */
2317
SFR_8BIT(SVSMLCTL_L);                         /* SVS and SVM low side control register */
2318
SFR_8BIT(SVSMLCTL_H);                         /* SVS and SVM low side control register */
2319
SFR_16BIT(SVSMIO);                            /* SVSIN and SVSOUT control register */
2320
SFR_8BIT(SVSMIO_L);                           /* SVSIN and SVSOUT control register */
2321
SFR_8BIT(SVSMIO_H);                           /* SVSIN and SVSOUT control register */
2322
SFR_16BIT(PMMIFG);                            /* PMM Interrupt Flag */
2323
SFR_8BIT(PMMIFG_L);                           /* PMM Interrupt Flag */
2324
SFR_8BIT(PMMIFG_H);                           /* PMM Interrupt Flag */
2325
SFR_16BIT(PMMRIE);                            /* PMM and RESET Interrupt Enable */
2326
SFR_8BIT(PMMRIE_L);                           /* PMM and RESET Interrupt Enable */
2327
SFR_8BIT(PMMRIE_H);                           /* PMM and RESET Interrupt Enable */
2328
 
2329
#define PMMPW                  (0xA500)       /* PMM Register Write Password */
2330
#define PMMPW_H                (0xA5)         /* PMM Register Write Password for high word access */
2331
 
2332
/* PMMCTL0 Control Bits */
2333
#define PMMCOREV0              (0x0001)       /* PMM Core Voltage Bit: 0 */
2334
#define PMMCOREV1              (0x0002)       /* PMM Core Voltage Bit: 1 */
2335
#define PMMSWBOR               (0x0004)       /* PMM Software BOR */
2336
#define PMMSWPOR               (0x0008)       /* PMM Software POR */
2337
#define PMMREGOFF              (0x0010)       /* PMM Turn Regulator off */
2338
#define PMMHPMRE               (0x0080)       /* PMM Global High Power Module Request Enable */
2339
 
2340
/* PMMCTL0 Control Bits */
2341
#define PMMCOREV0_L            (0x0001)       /* PMM Core Voltage Bit: 0 */
2342
#define PMMCOREV1_L            (0x0002)       /* PMM Core Voltage Bit: 1 */
2343
#define PMMSWBOR_L             (0x0004)       /* PMM Software BOR */
2344
#define PMMSWPOR_L             (0x0008)       /* PMM Software POR */
2345
#define PMMREGOFF_L            (0x0010)       /* PMM Turn Regulator off */
2346
#define PMMHPMRE_L             (0x0080)       /* PMM Global High Power Module Request Enable */
2347
 
2348
/* PMMCTL0 Control Bits */
2349
 
2350
#define PMMCOREV_0             (0x0000)       /* PMM Core Voltage 0 (1.35V) */
2351
#define PMMCOREV_1             (0x0001)       /* PMM Core Voltage 1 (1.55V) */
2352
#define PMMCOREV_2             (0x0002)       /* PMM Core Voltage 2 (1.75V) */
2353
#define PMMCOREV_3             (0x0003)       /* PMM Core Voltage 3 (1.85V) */
2354
 
2355
/* PMMCTL1 Control Bits */
2356
#define PMMREFMD               (0x0001)       /* PMM Reference Mode */
2357
#define PMMCMD0                (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
2358
#define PMMCMD1                (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
2359
 
2360
/* PMMCTL1 Control Bits */
2361
#define PMMREFMD_L             (0x0001)       /* PMM Reference Mode */
2362
#define PMMCMD0_L              (0x0010)       /* PMM Voltage Regulator Current Mode Bit: 0 */
2363
#define PMMCMD1_L              (0x0020)       /* PMM Voltage Regulator Current Mode Bit: 1 */
2364
 
2365
/* PMMCTL1 Control Bits */
2366
 
2367
/* SVSMHCTL Control Bits */
2368
#define SVSMHRRL0              (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
2369
#define SVSMHRRL1              (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
2370
#define SVSMHRRL2              (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
2371
#define SVSMHDLYST             (0x0008)       /* SVS and SVM high side delay status */
2372
#define SVSHMD                 (0x0010)       /* SVS high side mode */
2373
#define SVSMHEVM               (0x0040)       /* SVS and SVM high side event mask */
2374
#define SVSMHACE               (0x0080)       /* SVS and SVM high side auto control enable */
2375
#define SVSHRVL0               (0x0100)       /* SVS high side reset voltage level Bit: 0 */
2376
#define SVSHRVL1               (0x0200)       /* SVS high side reset voltage level Bit: 1 */
2377
#define SVSHE                  (0x0400)       /* SVS high side enable */
2378
#define SVSHFP                 (0x0800)       /* SVS high side full performace mode */
2379
#define SVMHOVPE               (0x1000)       /* SVM high side over-voltage enable */
2380
#define SVMHE                  (0x4000)       /* SVM high side enable */
2381
#define SVMHFP                 (0x8000)       /* SVM high side full performace mode */
2382
 
2383
/* SVSMHCTL Control Bits */
2384
#define SVSMHRRL0_L            (0x0001)       /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
2385
#define SVSMHRRL1_L            (0x0002)       /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
2386
#define SVSMHRRL2_L            (0x0004)       /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
2387
#define SVSMHDLYST_L           (0x0008)       /* SVS and SVM high side delay status */
2388
#define SVSHMD_L               (0x0010)       /* SVS high side mode */
2389
#define SVSMHEVM_L             (0x0040)       /* SVS and SVM high side event mask */
2390
#define SVSMHACE_L             (0x0080)       /* SVS and SVM high side auto control enable */
2391
 
2392
/* SVSMHCTL Control Bits */
2393
#define SVSHRVL0_H             (0x0001)       /* SVS high side reset voltage level Bit: 0 */
2394
#define SVSHRVL1_H             (0x0002)       /* SVS high side reset voltage level Bit: 1 */
2395
#define SVSHE_H                (0x0004)       /* SVS high side enable */
2396
#define SVSHFP_H               (0x0008)       /* SVS high side full performace mode */
2397
#define SVMHOVPE_H             (0x0010)       /* SVM high side over-voltage enable */
2398
#define SVMHE_H                (0x0040)       /* SVM high side enable */
2399
#define SVMHFP_H               (0x0080)       /* SVM high side full performace mode */
2400
 
2401
#define SVSMHRRL_0             (0x0000)       /* SVS and SVM high side Reset Release Voltage Level 0 */
2402
#define SVSMHRRL_1             (0x0001)       /* SVS and SVM high side Reset Release Voltage Level 1 */
2403
#define SVSMHRRL_2             (0x0002)       /* SVS and SVM high side Reset Release Voltage Level 2 */
2404
#define SVSMHRRL_3             (0x0003)       /* SVS and SVM high side Reset Release Voltage Level 3 */
2405
#define SVSMHRRL_4             (0x0004)       /* SVS and SVM high side Reset Release Voltage Level 4 */
2406
#define SVSMHRRL_5             (0x0005)       /* SVS and SVM high side Reset Release Voltage Level 5 */
2407
#define SVSMHRRL_6             (0x0006)       /* SVS and SVM high side Reset Release Voltage Level 6 */
2408
#define SVSMHRRL_7             (0x0007)       /* SVS and SVM high side Reset Release Voltage Level 7 */
2409
 
2410
#define SVSHRVL_0              (0x0000)       /* SVS high side Reset Release Voltage Level 0 */
2411
#define SVSHRVL_1              (0x0100)       /* SVS high side Reset Release Voltage Level 1 */
2412
#define SVSHRVL_2              (0x0200)       /* SVS high side Reset Release Voltage Level 2 */
2413
#define SVSHRVL_3              (0x0300)       /* SVS high side Reset Release Voltage Level 3 */
2414
 
2415
/* SVSMLCTL Control Bits */
2416
#define SVSMLRRL0              (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
2417
#define SVSMLRRL1              (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
2418
#define SVSMLRRL2              (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
2419
#define SVSMLDLYST             (0x0008)       /* SVS and SVM low side delay status */
2420
#define SVSLMD                 (0x0010)       /* SVS low side mode */
2421
#define SVSMLEVM               (0x0040)       /* SVS and SVM low side event mask */
2422
#define SVSMLACE               (0x0080)       /* SVS and SVM low side auto control enable */
2423
#define SVSLRVL0               (0x0100)       /* SVS low side reset voltage level Bit: 0 */
2424
#define SVSLRVL1               (0x0200)       /* SVS low side reset voltage level Bit: 1 */
2425
#define SVSLE                  (0x0400)       /* SVS low side enable */
2426
#define SVSLFP                 (0x0800)       /* SVS low side full performace mode */
2427
#define SVMLOVPE               (0x1000)       /* SVM low side over-voltage enable */
2428
#define SVMLE                  (0x4000)       /* SVM low side enable */
2429
#define SVMLFP                 (0x8000)       /* SVM low side full performace mode */
2430
 
2431
/* SVSMLCTL Control Bits */
2432
#define SVSMLRRL0_L            (0x0001)       /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
2433
#define SVSMLRRL1_L            (0x0002)       /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
2434
#define SVSMLRRL2_L            (0x0004)       /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
2435
#define SVSMLDLYST_L           (0x0008)       /* SVS and SVM low side delay status */
2436
#define SVSLMD_L               (0x0010)       /* SVS low side mode */
2437
#define SVSMLEVM_L             (0x0040)       /* SVS and SVM low side event mask */
2438
#define SVSMLACE_L             (0x0080)       /* SVS and SVM low side auto control enable */
2439
 
2440
/* SVSMLCTL Control Bits */
2441
#define SVSLRVL0_H             (0x0001)       /* SVS low side reset voltage level Bit: 0 */
2442
#define SVSLRVL1_H             (0x0002)       /* SVS low side reset voltage level Bit: 1 */
2443
#define SVSLE_H                (0x0004)       /* SVS low side enable */
2444
#define SVSLFP_H               (0x0008)       /* SVS low side full performace mode */
2445
#define SVMLOVPE_H             (0x0010)       /* SVM low side over-voltage enable */
2446
#define SVMLE_H                (0x0040)       /* SVM low side enable */
2447
#define SVMLFP_H               (0x0080)       /* SVM low side full performace mode */
2448
 
2449
#define SVSMLRRL_0             (0x0000)       /* SVS and SVM low side Reset Release Voltage Level 0 */
2450
#define SVSMLRRL_1             (0x0001)       /* SVS and SVM low side Reset Release Voltage Level 1 */
2451
#define SVSMLRRL_2             (0x0002)       /* SVS and SVM low side Reset Release Voltage Level 2 */
2452
#define SVSMLRRL_3             (0x0003)       /* SVS and SVM low side Reset Release Voltage Level 3 */
2453
#define SVSMLRRL_4             (0x0004)       /* SVS and SVM low side Reset Release Voltage Level 4 */
2454
#define SVSMLRRL_5             (0x0005)       /* SVS and SVM low side Reset Release Voltage Level 5 */
2455
#define SVSMLRRL_6             (0x0006)       /* SVS and SVM low side Reset Release Voltage Level 6 */
2456
#define SVSMLRRL_7             (0x0007)       /* SVS and SVM low side Reset Release Voltage Level 7 */
2457
 
2458
#define SVSLRVL_0              (0x0000)       /* SVS low side Reset Release Voltage Level 0 */
2459
#define SVSLRVL_1              (0x0100)       /* SVS low side Reset Release Voltage Level 1 */
2460
#define SVSLRVL_2              (0x0200)       /* SVS low side Reset Release Voltage Level 2 */
2461
#define SVSLRVL_3              (0x0300)       /* SVS low side Reset Release Voltage Level 3 */
2462
 
2463
/* SVSMIO Control Bits */
2464
#define SVMLOE                 (0x0008)       /* SVM low side output enable */
2465
#define SVMLVLROE              (0x0010)       /* SVM low side voltage level reached output enable */
2466
#define SVMOUTPOL              (0x0020)       /* SVMOUT pin polarity */
2467
#define SVMHOE                 (0x0800)       /* SVM high side output enable */
2468
#define SVMHVLROE              (0x1000)       /* SVM high side voltage level reached output enable */
2469
 
2470
/* SVSMIO Control Bits */
2471
#define SVMLOE_L               (0x0008)       /* SVM low side output enable */
2472
#define SVMLVLROE_L            (0x0010)       /* SVM low side voltage level reached output enable */
2473
#define SVMOUTPOL_L            (0x0020)       /* SVMOUT pin polarity */
2474
 
2475
/* SVSMIO Control Bits */
2476
#define SVMHOE_H               (0x0008)       /* SVM high side output enable */
2477
#define SVMHVLROE_H            (0x0010)       /* SVM high side voltage level reached output enable */
2478
 
2479
/* PMMIFG Control Bits */
2480
#define SVSMLDLYIFG            (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
2481
#define SVMLIFG                (0x0002)       /* SVM low side interrupt flag */
2482
#define SVMLVLRIFG             (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
2483
#define SVSMHDLYIFG            (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
2484
#define SVMHIFG                (0x0020)       /* SVM high side interrupt flag */
2485
#define SVMHVLRIFG             (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
2486
#define PMMBORIFG              (0x0100)       /* PMM Software BOR interrupt flag */
2487
#define PMMRSTIFG              (0x0200)       /* PMM RESET pin interrupt flag */
2488
#define PMMPORIFG              (0x0400)       /* PMM Software POR interrupt flag */
2489
#define SVSHIFG                (0x1000)       /* SVS low side interrupt flag */
2490
#define SVSLIFG                (0x2000)       /* SVS high side interrupt flag */
2491
#define PMMLPM5IFG             (0x8000)       /* LPM5 indication Flag */
2492
 
2493
/* PMMIFG Control Bits */
2494
#define SVSMLDLYIFG_L          (0x0001)       /* SVS and SVM low side Delay expired interrupt flag */
2495
#define SVMLIFG_L              (0x0002)       /* SVM low side interrupt flag */
2496
#define SVMLVLRIFG_L           (0x0004)       /* SVM low side Voltage Level Reached interrupt flag */
2497
#define SVSMHDLYIFG_L          (0x0010)       /* SVS and SVM high side Delay expired interrupt flag */
2498
#define SVMHIFG_L              (0x0020)       /* SVM high side interrupt flag */
2499
#define SVMHVLRIFG_L           (0x0040)       /* SVM high side Voltage Level Reached interrupt flag */
2500
 
2501
/* PMMIFG Control Bits */
2502
#define PMMBORIFG_H            (0x0001)       /* PMM Software BOR interrupt flag */
2503
#define PMMRSTIFG_H            (0x0002)       /* PMM RESET pin interrupt flag */
2504
#define PMMPORIFG_H            (0x0004)       /* PMM Software POR interrupt flag */
2505
#define SVSHIFG_H              (0x0010)       /* SVS low side interrupt flag */
2506
#define SVSLIFG_H              (0x0020)       /* SVS high side interrupt flag */
2507
#define PMMLPM5IFG_H           (0x0080)       /* LPM5 indication Flag */
2508
 
2509
#define PMMRSTLPM5IFG          PMMLPM5IFG     /* LPM5 indication Flag */
2510
 
2511
/* PMMIE and RESET Control Bits */
2512
#define SVSMLDLYIE             (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
2513
#define SVMLIE                 (0x0002)       /* SVM low side interrupt enable */
2514
#define SVMLVLRIE              (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
2515
#define SVSMHDLYIE             (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
2516
#define SVMHIE                 (0x0020)       /* SVM high side interrupt enable */
2517
#define SVMHVLRIE              (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
2518
#define SVSLPE                 (0x0100)       /* SVS low side POR enable */
2519
#define SVMLVLRPE              (0x0200)       /* SVM low side Voltage Level reached POR enable */
2520
#define SVSHPE                 (0x1000)       /* SVS high side POR enable */
2521
#define SVMHVLRPE              (0x2000)       /* SVM high side Voltage Level reached POR enable */
2522
 
2523
/* PMMIE and RESET Control Bits */
2524
#define SVSMLDLYIE_L           (0x0001)       /* SVS and SVM low side Delay expired interrupt enable */
2525
#define SVMLIE_L               (0x0002)       /* SVM low side interrupt enable */
2526
#define SVMLVLRIE_L            (0x0004)       /* SVM low side Voltage Level Reached interrupt enable */
2527
#define SVSMHDLYIE_L           (0x0010)       /* SVS and SVM high side Delay expired interrupt enable */
2528
#define SVMHIE_L               (0x0020)       /* SVM high side interrupt enable */
2529
#define SVMHVLRIE_L            (0x0040)       /* SVM high side Voltage Level Reached interrupt enable */
2530
 
2531
/* PMMIE and RESET Control Bits */
2532
#define SVSLPE_H               (0x0001)       /* SVS low side POR enable */
2533
#define SVMLVLRPE_H            (0x0002)       /* SVM low side Voltage Level reached POR enable */
2534
#define SVSHPE_H               (0x0010)       /* SVS high side POR enable */
2535
#define SVMHVLRPE_H            (0x0020)       /* SVM high side Voltage Level reached POR enable */
2536
 
2537
/*************************************************************
2538
* RAM Control Module
2539
*************************************************************/
2540
#define __MSP430_HAS_RC__                     /* Definition to show that Module is available */
2541
#define __MSP430_BASEADDRESS_RC__ 0x0158
2542
 
2543
SFR_16BIT(RCCTL0);                            /* Ram Controller Control Register */
2544
SFR_8BIT(RCCTL0_L);                           /* Ram Controller Control Register */
2545
SFR_8BIT(RCCTL0_H);                           /* Ram Controller Control Register */
2546
 
2547
/* RCCTL0 Control Bits */
2548
#define RCRS0OFF               (0x0001)       /* RAM Controller RAM Sector 0 Off */
2549
#define RCRS1OFF               (0x0002)       /* RAM Controller RAM Sector 1 Off */
2550
#define RCRS2OFF               (0x0004)       /* RAM Controller RAM Sector 2 Off */
2551
#define RCRS3OFF               (0x0008)       /* RAM Controller RAM Sector 3 Off */
2552
 
2553
/* RCCTL0 Control Bits */
2554
#define RCRS0OFF_L             (0x0001)       /* RAM Controller RAM Sector 0 Off */
2555
#define RCRS1OFF_L             (0x0002)       /* RAM Controller RAM Sector 1 Off */
2556
#define RCRS2OFF_L             (0x0004)       /* RAM Controller RAM Sector 2 Off */
2557
#define RCRS3OFF_L             (0x0008)       /* RAM Controller RAM Sector 3 Off */
2558
 
2559
/* RCCTL0 Control Bits */
2560
 
2561
#define RCKEY                  (0x5A00)
2562
 
2563
/************************************************************
2564
* Shared Reference
2565
************************************************************/
2566
#define __MSP430_HAS_REF__                    /* Definition to show that Module is available */
2567
#define __MSP430_BASEADDRESS_REF__ 0x01B0
2568
 
2569
SFR_16BIT(REFCTL0);                           /* REF Shared Reference control register 0 */
2570
SFR_8BIT(REFCTL0_L);                          /* REF Shared Reference control register 0 */
2571
SFR_8BIT(REFCTL0_H);                          /* REF Shared Reference control register 0 */
2572
 
2573
/* REFCTL0 Control Bits */
2574
#define REFON                  (0x0001)       /* REF Reference On */
2575
#define REFOUT                 (0x0002)       /* REF Reference output Buffer On */
2576
//#define RESERVED            (0x0004)  /* Reserved */
2577
#define REFTCOFF               (0x0008)       /* REF Temp.Sensor off */
2578
#define REFVSEL0               (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2579
#define REFVSEL1               (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2580
//#define RESERVED            (0x0040)  /* Reserved */
2581
#define REFMSTR                (0x0080)       /* REF Master Control */
2582
#define REFGENACT              (0x0100)       /* REF Reference generator active */
2583
#define REFBGACT               (0x0200)       /* REF Reference bandgap active */
2584
#define REFGENBUSY             (0x0400)       /* REF Reference generator busy */
2585
#define BGMODE                 (0x0800)       /* REF Bandgap mode */
2586
//#define RESERVED            (0x1000)  /* Reserved */
2587
//#define RESERVED            (0x2000)  /* Reserved */
2588
//#define RESERVED            (0x4000)  /* Reserved */
2589
//#define RESERVED            (0x8000)  /* Reserved */
2590
 
2591
/* REFCTL0 Control Bits */
2592
#define REFON_L                (0x0001)       /* REF Reference On */
2593
#define REFOUT_L               (0x0002)       /* REF Reference output Buffer On */
2594
//#define RESERVED            (0x0004)  /* Reserved */
2595
#define REFTCOFF_L             (0x0008)       /* REF Temp.Sensor off */
2596
#define REFVSEL0_L             (0x0010)       /* REF Reference Voltage Level Select Bit:0 */
2597
#define REFVSEL1_L             (0x0020)       /* REF Reference Voltage Level Select Bit:1 */
2598
//#define RESERVED            (0x0040)  /* Reserved */
2599
#define REFMSTR_L              (0x0080)       /* REF Master Control */
2600
//#define RESERVED            (0x1000)  /* Reserved */
2601
//#define RESERVED            (0x2000)  /* Reserved */
2602
//#define RESERVED            (0x4000)  /* Reserved */
2603
//#define RESERVED            (0x8000)  /* Reserved */
2604
 
2605
/* REFCTL0 Control Bits */
2606
//#define RESERVED            (0x0004)  /* Reserved */
2607
//#define RESERVED            (0x0040)  /* Reserved */
2608
#define REFGENACT_H            (0x0001)       /* REF Reference generator active */
2609
#define REFBGACT_H             (0x0002)       /* REF Reference bandgap active */
2610
#define REFGENBUSY_H           (0x0004)       /* REF Reference generator busy */
2611
#define BGMODE_H               (0x0008)       /* REF Bandgap mode */
2612
//#define RESERVED            (0x1000)  /* Reserved */
2613
//#define RESERVED            (0x2000)  /* Reserved */
2614
//#define RESERVED            (0x4000)  /* Reserved */
2615
//#define RESERVED            (0x8000)  /* Reserved */
2616
 
2617
#define REFVSEL_0              (0x0000)       /* REF Reference Voltage Level Select 1.5V */
2618
#define REFVSEL_1              (0x0010)       /* REF Reference Voltage Level Select 2.0V */
2619
#define REFVSEL_2              (0x0020)       /* REF Reference Voltage Level Select 2.5V */
2620
#define REFVSEL_3              (0x0030)       /* REF Reference Voltage Level Select 2.5V */
2621
 
2622
/************************************************************
2623
* Real Time Clock
2624
************************************************************/
2625
#define __MSP430_HAS_RTC__                    /* Definition to show that Module is available */
2626
#define __MSP430_BASEADDRESS_RTC__ 0x04A0
2627
 
2628
SFR_16BIT(RTCCTL01);                          /* Real Timer Control 0/1 */
2629
SFR_8BIT(RTCCTL01_L);                         /* Real Timer Control 0/1 */
2630
SFR_8BIT(RTCCTL01_H);                         /* Real Timer Control 0/1 */
2631
SFR_16BIT(RTCCTL23);                          /* Real Timer Control 2/3 */
2632
SFR_8BIT(RTCCTL23_L);                         /* Real Timer Control 2/3 */
2633
SFR_8BIT(RTCCTL23_H);                         /* Real Timer Control 2/3 */
2634
SFR_16BIT(RTCPS0CTL);                         /* Real Timer Prescale Timer 0 Control */
2635
SFR_8BIT(RTCPS0CTL_L);                        /* Real Timer Prescale Timer 0 Control */
2636
SFR_8BIT(RTCPS0CTL_H);                        /* Real Timer Prescale Timer 0 Control */
2637
SFR_16BIT(RTCPS1CTL);                         /* Real Timer Prescale Timer 1 Control */
2638
SFR_8BIT(RTCPS1CTL_L);                        /* Real Timer Prescale Timer 1 Control */
2639
SFR_8BIT(RTCPS1CTL_H);                        /* Real Timer Prescale Timer 1 Control */
2640
SFR_16BIT(RTCPS);                             /* Real Timer Prescale Timer Control */
2641
SFR_8BIT(RTCPS_L);                            /* Real Timer Prescale Timer Control */
2642
SFR_8BIT(RTCPS_H);                            /* Real Timer Prescale Timer Control */
2643
SFR_16BIT(RTCIV);                             /* Real Time Clock Interrupt Vector */
2644
SFR_16BIT(RTCTIM0);                           /* Real Time Clock Time 0 */
2645
SFR_8BIT(RTCTIM0_L);                          /* Real Time Clock Time 0 */
2646
SFR_8BIT(RTCTIM0_H);                          /* Real Time Clock Time 0 */
2647
SFR_16BIT(RTCTIM1);                           /* Real Time Clock Time 1 */
2648
SFR_8BIT(RTCTIM1_L);                          /* Real Time Clock Time 1 */
2649
SFR_8BIT(RTCTIM1_H);                          /* Real Time Clock Time 1 */
2650
SFR_16BIT(RTCDATE);                           /* Real Time Clock Date */
2651
SFR_8BIT(RTCDATE_L);                          /* Real Time Clock Date */
2652
SFR_8BIT(RTCDATE_H);                          /* Real Time Clock Date */
2653
SFR_16BIT(RTCYEAR);                           /* Real Time Clock Year */
2654
SFR_8BIT(RTCYEAR_L);                          /* Real Time Clock Year */
2655
SFR_8BIT(RTCYEAR_H);                          /* Real Time Clock Year */
2656
SFR_16BIT(RTCAMINHR);                         /* Real Time Clock Alarm Min/Hour */
2657
SFR_8BIT(RTCAMINHR_L);                        /* Real Time Clock Alarm Min/Hour */
2658
SFR_8BIT(RTCAMINHR_H);                        /* Real Time Clock Alarm Min/Hour */
2659
SFR_16BIT(RTCADOWDAY);                        /* Real Time Clock Alarm day of week/day */
2660
SFR_8BIT(RTCADOWDAY_L);                       /* Real Time Clock Alarm day of week/day */
2661
SFR_8BIT(RTCADOWDAY_H);                       /* Real Time Clock Alarm day of week/day */
2662
 
2663
#define RTCCTL0                RTCCTL01_L     /* Real Time Clock Control 0 */
2664
#define RTCCTL1                RTCCTL01_H     /* Real Time Clock Control 1 */
2665
#define RTCCTL2                RTCCTL23_L     /* Real Time Clock Control 2 */
2666
#define RTCCTL3                RTCCTL23_H     /* Real Time Clock Control 3 */
2667
#define RTCNT12                RTCTIM0
2668
#define RTCNT34                RTCTIM1
2669
#define RTCNT1                 RTCTIM0_L
2670
#define RTCNT2                 RTCTIM0_H
2671
#define RTCNT3                 RTCTIM1_L
2672
#define RTCNT4                 RTCTIM1_H
2673
#define RTCSEC                 RTCTIM0_L
2674
#define RTCMIN                 RTCTIM0_H
2675
#define RTCHOUR                RTCTIM1_L
2676
#define RTCDOW                 RTCTIM1_H
2677
#define RTCDAY                 RTCDATE_L
2678
#define RTCMON                 RTCDATE_H
2679
#define RTCYEARL               RTCYEAR_L
2680
#define RTCYEARH               RTCYEAR_H
2681
#define RT0PS                  RTCPS_L
2682
#define RT1PS                  RTCPS_H
2683
#define RTCAMIN                RTCAMINHR_L    /* Real Time Clock Alarm Min */
2684
#define RTCAHOUR               RTCAMINHR_H    /* Real Time Clock Alarm Hour */
2685
#define RTCADOW                RTCADOWDAY_L   /* Real Time Clock Alarm day of week */
2686
#define RTCADAY                RTCADOWDAY_H   /* Real Time Clock Alarm day */
2687
 
2688
/* RTCCTL01 Control Bits */
2689
#define RTCBCD                 (0x8000)       /* RTC BCD  0:Binary / 1:BCD */
2690
#define RTCHOLD                (0x4000)       /* RTC Hold */
2691
#define RTCMODE                (0x2000)       /* RTC Mode 0:Counter / 1: Calendar */
2692
#define RTCRDY                 (0x1000)       /* RTC Ready */
2693
#define RTCSSEL1               (0x0800)       /* RTC Source Select 1 */
2694
#define RTCSSEL0               (0x0400)       /* RTC Source Select 0 */
2695
#define RTCTEV1                (0x0200)       /* RTC Time Event 1 */
2696
#define RTCTEV0                (0x0100)       /* RTC Time Event 0 */
2697
//#define Reserved          (0x0080)
2698
#define RTCTEVIE               (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2699
#define RTCAIE                 (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2700
#define RTCRDYIE               (0x0010)       /* RTC Ready Interrupt Enable Flag */
2701
//#define Reserved          (0x0008)
2702
#define RTCTEVIFG              (0x0004)       /* RTC Time Event Interrupt Flag */
2703
#define RTCAIFG                (0x0002)       /* RTC Alarm Interrupt Flag */
2704
#define RTCRDYIFG              (0x0001)       /* RTC Ready Interrupt Flag */
2705
 
2706
/* RTCCTL01 Control Bits */
2707
//#define Reserved          (0x0080)
2708
#define RTCTEVIE_L             (0x0040)       /* RTC Time Event Interrupt Enable Flag */
2709
#define RTCAIE_L               (0x0020)       /* RTC Alarm Interrupt Enable Flag */
2710
#define RTCRDYIE_L             (0x0010)       /* RTC Ready Interrupt Enable Flag */
2711
//#define Reserved          (0x0008)
2712
#define RTCTEVIFG_L            (0x0004)       /* RTC Time Event Interrupt Flag */
2713
#define RTCAIFG_L              (0x0002)       /* RTC Alarm Interrupt Flag */
2714
#define RTCRDYIFG_L            (0x0001)       /* RTC Ready Interrupt Flag */
2715
 
2716
/* RTCCTL01 Control Bits */
2717
#define RTCBCD_H               (0x0080)       /* RTC BCD  0:Binary / 1:BCD */
2718
#define RTCHOLD_H              (0x0040)       /* RTC Hold */
2719
#define RTCMODE_H              (0x0020)       /* RTC Mode 0:Counter / 1: Calendar */
2720
#define RTCRDY_H               (0x0010)       /* RTC Ready */
2721
#define RTCSSEL1_H             (0x0008)       /* RTC Source Select 1 */
2722
#define RTCSSEL0_H             (0x0004)       /* RTC Source Select 0 */
2723
#define RTCTEV1_H              (0x0002)       /* RTC Time Event 1 */
2724
#define RTCTEV0_H              (0x0001)       /* RTC Time Event 0 */
2725
//#define Reserved          (0x0080)
2726
//#define Reserved          (0x0008)
2727
 
2728
#define RTCSSEL_0              (0x0000)       /* RTC Source Select ACLK */
2729
#define RTCSSEL_1              (0x0400)       /* RTC Source Select SMCLK */
2730
#define RTCSSEL_2              (0x0800)       /* RTC Source Select RT1PS */
2731
#define RTCSSEL_3              (0x0C00)       /* RTC Source Select RT1PS */
2732
#define RTCSSEL__ACLK          (0x0000)       /* RTC Source Select ACLK */
2733
#define RTCSSEL__SMCLK         (0x0400)       /* RTC Source Select SMCLK */
2734
#define RTCSSEL__RT1PS         (0x0800)       /* RTC Source Select RT1PS */
2735
#define RTCTEV_0               (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2736
#define RTCTEV_1               (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2737
#define RTCTEV_2               (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
2738
#define RTCTEV_3               (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
2739
#define RTCTEV__MIN            (0x0000)       /* RTC Time Event: 0 (Min. changed) */
2740
#define RTCTEV__HOUR           (0x0100)       /* RTC Time Event: 1 (Hour changed) */
2741
#define RTCTEV__1200           (0x0200)       /* RTC Time Event: 2 (12:00 changed) */
2742
#define RTCTEV__0000           (0x0300)       /* RTC Time Event: 3 (00:00 changed) */
2743
 
2744
/* RTCCTL23 Control Bits */
2745
#define RTCCALF1               (0x0200)       /* RTC Calibration Frequency Bit 1 */
2746
#define RTCCALF0               (0x0100)       /* RTC Calibration Frequency Bit 0 */
2747
#define RTCCALS                (0x0080)       /* RTC Calibration Sign */
2748
//#define Reserved          (0x0040)
2749
#define RTCCAL5                (0x0020)       /* RTC Calibration Bit 5 */
2750
#define RTCCAL4                (0x0010)       /* RTC Calibration Bit 4 */
2751
#define RTCCAL3                (0x0008)       /* RTC Calibration Bit 3 */
2752
#define RTCCAL2                (0x0004)       /* RTC Calibration Bit 2 */
2753
#define RTCCAL1                (0x0002)       /* RTC Calibration Bit 1 */
2754
#define RTCCAL0                (0x0001)       /* RTC Calibration Bit 0 */
2755
 
2756
/* RTCCTL23 Control Bits */
2757
#define RTCCALS_L              (0x0080)       /* RTC Calibration Sign */
2758
//#define Reserved          (0x0040)
2759
#define RTCCAL5_L              (0x0020)       /* RTC Calibration Bit 5 */
2760
#define RTCCAL4_L              (0x0010)       /* RTC Calibration Bit 4 */
2761
#define RTCCAL3_L              (0x0008)       /* RTC Calibration Bit 3 */
2762
#define RTCCAL2_L              (0x0004)       /* RTC Calibration Bit 2 */
2763
#define RTCCAL1_L              (0x0002)       /* RTC Calibration Bit 1 */
2764
#define RTCCAL0_L              (0x0001)       /* RTC Calibration Bit 0 */
2765
 
2766
/* RTCCTL23 Control Bits */
2767
#define RTCCALF1_H             (0x0002)       /* RTC Calibration Frequency Bit 1 */
2768
#define RTCCALF0_H             (0x0001)       /* RTC Calibration Frequency Bit 0 */
2769
//#define Reserved          (0x0040)
2770
 
2771
#define RTCCALF_0              (0x0000)       /* RTC Calibration Frequency: No Output */
2772
#define RTCCALF_1              (0x0100)       /* RTC Calibration Frequency: 512 Hz */
2773
#define RTCCALF_2              (0x0200)       /* RTC Calibration Frequency: 256 Hz */
2774
#define RTCCALF_3              (0x0300)       /* RTC Calibration Frequency: 1 Hz */
2775
 
2776
/* RTCPS0CTL Control Bits */
2777
//#define Reserved          (0x8000)
2778
#define RT0SSEL                (0x4000)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
2779
#define RT0PSDIV2              (0x2000)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
2780
#define RT0PSDIV1              (0x1000)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
2781
#define RT0PSDIV0              (0x0800)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
2782
//#define Reserved          (0x0400)
2783
//#define Reserved          (0x0200)
2784
#define RT0PSHOLD              (0x0100)       /* RTC Prescale Timer 0 Hold */
2785
//#define Reserved          (0x0080)
2786
//#define Reserved          (0x0040)
2787
//#define Reserved          (0x0020)
2788
#define RT0IP2                 (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2789
#define RT0IP1                 (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2790
#define RT0IP0                 (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2791
#define RT0PSIE                (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2792
#define RT0PSIFG               (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2793
 
2794
/* RTCPS0CTL Control Bits */
2795
//#define Reserved          (0x8000)
2796
//#define Reserved          (0x0400)
2797
//#define Reserved          (0x0200)
2798
//#define Reserved          (0x0080)
2799
//#define Reserved          (0x0040)
2800
//#define Reserved          (0x0020)
2801
#define RT0IP2_L               (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
2802
#define RT0IP1_L               (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
2803
#define RT0IP0_L               (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
2804
#define RT0PSIE_L              (0x0002)       /* RTC Prescale Timer 0 Interrupt Enable Flag */
2805
#define RT0PSIFG_L             (0x0001)       /* RTC Prescale Timer 0 Interrupt Flag */
2806
 
2807
/* RTCPS0CTL Control Bits */
2808
//#define Reserved          (0x8000)
2809
#define RT0SSEL_H              (0x0040)       /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
2810
#define RT0PSDIV2_H            (0x0020)       /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
2811
#define RT0PSDIV1_H            (0x0010)       /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
2812
#define RT0PSDIV0_H            (0x0008)       /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
2813
//#define Reserved          (0x0400)
2814
//#define Reserved          (0x0200)
2815
#define RT0PSHOLD_H            (0x0001)       /* RTC Prescale Timer 0 Hold */
2816
//#define Reserved          (0x0080)
2817
//#define Reserved          (0x0040)
2818
//#define Reserved          (0x0020)
2819
 
2820
#define RT0IP_0                (0x0000)       /* RTC Prescale Timer 0 Interrupt Interval /2 */
2821
#define RT0IP_1                (0x0004)       /* RTC Prescale Timer 0 Interrupt Interval /4 */
2822
#define RT0IP_2                (0x0008)       /* RTC Prescale Timer 0 Interrupt Interval /8 */
2823
#define RT0IP_3                (0x000C)       /* RTC Prescale Timer 0 Interrupt Interval /16 */
2824
#define RT0IP_4                (0x0010)       /* RTC Prescale Timer 0 Interrupt Interval /32 */
2825
#define RT0IP_5                (0x0014)       /* RTC Prescale Timer 0 Interrupt Interval /64 */
2826
#define RT0IP_6                (0x0018)       /* RTC Prescale Timer 0 Interrupt Interval /128 */
2827
#define RT0IP_7                (0x001C)       /* RTC Prescale Timer 0 Interrupt Interval /256 */
2828
 
2829
#define RT0PSDIV_0             (0x0000)       /* RTC Prescale Timer 0 Clock Divide /2 */
2830
#define RT0PSDIV_1             (0x0800)       /* RTC Prescale Timer 0 Clock Divide /4 */
2831
#define RT0PSDIV_2             (0x1000)       /* RTC Prescale Timer 0 Clock Divide /8 */
2832
#define RT0PSDIV_3             (0x1800)       /* RTC Prescale Timer 0 Clock Divide /16 */
2833
#define RT0PSDIV_4             (0x2000)       /* RTC Prescale Timer 0 Clock Divide /32 */
2834
#define RT0PSDIV_5             (0x2800)       /* RTC Prescale Timer 0 Clock Divide /64 */
2835
#define RT0PSDIV_6             (0x3000)       /* RTC Prescale Timer 0 Clock Divide /128 */
2836
#define RT0PSDIV_7             (0x3800)       /* RTC Prescale Timer 0 Clock Divide /256 */
2837
 
2838
/* RTCPS1CTL Control Bits */
2839
#define RT1SSEL1               (0x8000)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2840
#define RT1SSEL0               (0x4000)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2841
#define RT1PSDIV2              (0x2000)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2842
#define RT1PSDIV1              (0x1000)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2843
#define RT1PSDIV0              (0x0800)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2844
//#define Reserved          (0x0400)
2845
//#define Reserved          (0x0200)
2846
#define RT1PSHOLD              (0x0100)       /* RTC Prescale Timer 1 Hold */
2847
//#define Reserved          (0x0080)
2848
//#define Reserved          (0x0040)
2849
//#define Reserved          (0x0020)
2850
#define RT1IP2                 (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2851
#define RT1IP1                 (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2852
#define RT1IP0                 (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2853
#define RT1PSIE                (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2854
#define RT1PSIFG               (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2855
 
2856
/* RTCPS1CTL Control Bits */
2857
//#define Reserved          (0x0400)
2858
//#define Reserved          (0x0200)
2859
//#define Reserved          (0x0080)
2860
//#define Reserved          (0x0040)
2861
//#define Reserved          (0x0020)
2862
#define RT1IP2_L               (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
2863
#define RT1IP1_L               (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
2864
#define RT1IP0_L               (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
2865
#define RT1PSIE_L              (0x0002)       /* RTC Prescale Timer 1 Interrupt Enable Flag */
2866
#define RT1PSIFG_L             (0x0001)       /* RTC Prescale Timer 1 Interrupt Flag */
2867
 
2868
/* RTCPS1CTL Control Bits */
2869
#define RT1SSEL1_H             (0x0080)       /* RTC Prescale Timer 1 Source Select Bit 1 */
2870
#define RT1SSEL0_H             (0x0040)       /* RTC Prescale Timer 1 Source Select Bit 0 */
2871
#define RT1PSDIV2_H            (0x0020)       /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
2872
#define RT1PSDIV1_H            (0x0010)       /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
2873
#define RT1PSDIV0_H            (0x0008)       /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
2874
//#define Reserved          (0x0400)
2875
//#define Reserved          (0x0200)
2876
#define RT1PSHOLD_H            (0x0001)       /* RTC Prescale Timer 1 Hold */
2877
//#define Reserved          (0x0080)
2878
//#define Reserved          (0x0040)
2879
//#define Reserved          (0x0020)
2880
 
2881
#define RT1IP_0                (0x0000)       /* RTC Prescale Timer 1 Interrupt Interval /2 */
2882
#define RT1IP_1                (0x0004)       /* RTC Prescale Timer 1 Interrupt Interval /4 */
2883
#define RT1IP_2                (0x0008)       /* RTC Prescale Timer 1 Interrupt Interval /8 */
2884
#define RT1IP_3                (0x000C)       /* RTC Prescale Timer 1 Interrupt Interval /16 */
2885
#define RT1IP_4                (0x0010)       /* RTC Prescale Timer 1 Interrupt Interval /32 */
2886
#define RT1IP_5                (0x0014)       /* RTC Prescale Timer 1 Interrupt Interval /64 */
2887
#define RT1IP_6                (0x0018)       /* RTC Prescale Timer 1 Interrupt Interval /128 */
2888
#define RT1IP_7                (0x001C)       /* RTC Prescale Timer 1 Interrupt Interval /256 */
2889
 
2890
#define RT1PSDIV_0             (0x0000)       /* RTC Prescale Timer 1 Clock Divide /2 */
2891
#define RT1PSDIV_1             (0x0800)       /* RTC Prescale Timer 1 Clock Divide /4 */
2892
#define RT1PSDIV_2             (0x1000)       /* RTC Prescale Timer 1 Clock Divide /8 */
2893
#define RT1PSDIV_3             (0x1800)       /* RTC Prescale Timer 1 Clock Divide /16 */
2894
#define RT1PSDIV_4             (0x2000)       /* RTC Prescale Timer 1 Clock Divide /32 */
2895
#define RT1PSDIV_5             (0x2800)       /* RTC Prescale Timer 1 Clock Divide /64 */
2896
#define RT1PSDIV_6             (0x3000)       /* RTC Prescale Timer 1 Clock Divide /128 */
2897
#define RT1PSDIV_7             (0x3800)       /* RTC Prescale Timer 1 Clock Divide /256 */
2898
 
2899
#define RT1SSEL_0              (0x0000)       /* RTC Prescale Timer Source Select ACLK */
2900
#define RT1SSEL_1              (0x4000)       /* RTC Prescale Timer Source Select SMCLK */
2901
#define RT1SSEL_2              (0x8000)       /* RTC Prescale Timer Source Select RT0PS */
2902
#define RT1SSEL_3              (0xC000)       /* RTC Prescale Timer Source Select RT0PS */
2903
 
2904
/* RTC Definitions */
2905
#define RTCIV_NONE             (0x0000)       /* No Interrupt pending */
2906
#define RTCIV_RTCRDYIFG        (0x0002)       /* RTC ready: RTCRDYIFG */
2907
#define RTCIV_RTCTEVIFG        (0x0004)       /* RTC interval timer: RTCTEVIFG */
2908
#define RTCIV_RTCAIFG          (0x0006)       /* RTC user alarm: RTCAIFG */
2909
#define RTCIV_RT0PSIFG         (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2910
#define RTCIV_RT1PSIFG         (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2911
 
2912
/* Legacy Definitions */
2913
#define RTC_NONE               (0x0000)       /* No Interrupt pending */
2914
#define RTC_RTCRDYIFG          (0x0002)       /* RTC ready: RTCRDYIFG */
2915
#define RTC_RTCTEVIFG          (0x0004)       /* RTC interval timer: RTCTEVIFG */
2916
#define RTC_RTCAIFG            (0x0006)       /* RTC user alarm: RTCAIFG */
2917
#define RTC_RT0PSIFG           (0x0008)       /* RTC prescaler 0: RT0PSIFG */
2918
#define RTC_RT1PSIFG           (0x000A)       /* RTC prescaler 1: RT1PSIFG */
2919
 
2920
#define RTC_A_VECTOR           RTC_VECTOR     /* 0xFFDC RTC */
2921
 
2922
/************************************************************
2923
* SFR - Special Function Register Module
2924
************************************************************/
2925
#define __MSP430_HAS_SFR__                    /* Definition to show that Module is available */
2926
#define __MSP430_BASEADDRESS_SFR__ 0x0100
2927
 
2928
SFR_16BIT(SFRIE1);                            /* Interrupt Enable 1 */
2929
SFR_8BIT(SFRIE1_L);                           /* Interrupt Enable 1 */
2930
SFR_8BIT(SFRIE1_H);                           /* Interrupt Enable 1 */
2931
 
2932
/* SFRIE1 Control Bits */
2933
#define WDTIE                  (0x0001)       /* WDT Interrupt Enable */
2934
#define OFIE                   (0x0002)       /* Osc Fault Enable */
2935
//#define Reserved          (0x0004)
2936
#define VMAIE                  (0x0008)       /* Vacant Memory Interrupt Enable */
2937
#define NMIIE                  (0x0010)       /* NMI Interrupt Enable */
2938
#define ACCVIE                 (0x0020)       /* Flash Access Violation Interrupt Enable */
2939
#define JMBINIE                (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2940
#define JMBOUTIE               (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2941
 
2942
#define WDTIE_L                (0x0001)       /* WDT Interrupt Enable */
2943
#define OFIE_L                 (0x0002)       /* Osc Fault Enable */
2944
//#define Reserved          (0x0004)
2945
#define VMAIE_L                (0x0008)       /* Vacant Memory Interrupt Enable */
2946
#define NMIIE_L                (0x0010)       /* NMI Interrupt Enable */
2947
#define ACCVIE_L               (0x0020)       /* Flash Access Violation Interrupt Enable */
2948
#define JMBINIE_L              (0x0040)       /* JTAG Mail Box input Interrupt Enable */
2949
#define JMBOUTIE_L             (0x0080)       /* JTAG Mail Box output Interrupt Enable */
2950
 
2951
//#define Reserved          (0x0004)
2952
 
2953
SFR_16BIT(SFRIFG1);                           /* Interrupt Flag 1 */
2954
SFR_8BIT(SFRIFG1_L);                          /* Interrupt Flag 1 */
2955
SFR_8BIT(SFRIFG1_H);                          /* Interrupt Flag 1 */
2956
/* SFRIFG1 Control Bits */
2957
#define WDTIFG                 (0x0001)       /* WDT Interrupt Flag */
2958
#define OFIFG                  (0x0002)       /* Osc Fault Flag */
2959
//#define Reserved          (0x0004)
2960
#define VMAIFG                 (0x0008)       /* Vacant Memory Interrupt Flag */
2961
#define NMIIFG                 (0x0010)       /* NMI Interrupt Flag */
2962
//#define Reserved          (0x0020)
2963
#define JMBINIFG               (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2964
#define JMBOUTIFG              (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2965
 
2966
#define WDTIFG_L               (0x0001)       /* WDT Interrupt Flag */
2967
#define OFIFG_L                (0x0002)       /* Osc Fault Flag */
2968
//#define Reserved          (0x0004)
2969
#define VMAIFG_L               (0x0008)       /* Vacant Memory Interrupt Flag */
2970
#define NMIIFG_L               (0x0010)       /* NMI Interrupt Flag */
2971
//#define Reserved          (0x0020)
2972
#define JMBINIFG_L             (0x0040)       /* JTAG Mail Box input Interrupt Flag */
2973
#define JMBOUTIFG_L            (0x0080)       /* JTAG Mail Box output Interrupt Flag */
2974
 
2975
//#define Reserved          (0x0004)
2976
//#define Reserved          (0x0020)
2977
 
2978
SFR_16BIT(SFRRPCR);                           /* RESET Pin Control Register */
2979
SFR_8BIT(SFRRPCR_L);                          /* RESET Pin Control Register */
2980
SFR_8BIT(SFRRPCR_H);                          /* RESET Pin Control Register */
2981
/* SFRRPCR Control Bits */
2982
#define SYSNMI                 (0x0001)       /* NMI select */
2983
#define SYSNMIIES              (0x0002)       /* NMI edge select */
2984
#define SYSRSTUP               (0x0004)       /* RESET Pin pull down/up select */
2985
#define SYSRSTRE               (0x0008)       /* RESET Pin Resistor enable */
2986
 
2987
#define SYSNMI_L               (0x0001)       /* NMI select */
2988
#define SYSNMIIES_L            (0x0002)       /* NMI edge select */
2989
#define SYSRSTUP_L             (0x0004)       /* RESET Pin pull down/up select */
2990
#define SYSRSTRE_L             (0x0008)       /* RESET Pin Resistor enable */
2991
 
2992
/************************************************************
2993
* SYS - System Module
2994
************************************************************/
2995
#define __MSP430_HAS_SYS__                    /* Definition to show that Module is available */
2996
#define __MSP430_BASEADDRESS_SYS__ 0x0180
2997
 
2998
SFR_16BIT(SYSCTL);                            /* System control */
2999
SFR_8BIT(SYSCTL_L);                           /* System control */
3000
SFR_8BIT(SYSCTL_H);                           /* System control */
3001
SFR_16BIT(SYSBSLC);                           /* Boot strap configuration area */
3002
SFR_8BIT(SYSBSLC_L);                          /* Boot strap configuration area */
3003
SFR_8BIT(SYSBSLC_H);                          /* Boot strap configuration area */
3004
SFR_16BIT(SYSJMBC);                           /* JTAG mailbox control */
3005
SFR_8BIT(SYSJMBC_L);                          /* JTAG mailbox control */
3006
SFR_8BIT(SYSJMBC_H);                          /* JTAG mailbox control */
3007
SFR_16BIT(SYSJMBI0);                          /* JTAG mailbox input 0 */
3008
SFR_8BIT(SYSJMBI0_L);                         /* JTAG mailbox input 0 */
3009
SFR_8BIT(SYSJMBI0_H);                         /* JTAG mailbox input 0 */
3010
SFR_16BIT(SYSJMBI1);                          /* JTAG mailbox input 1 */
3011
SFR_8BIT(SYSJMBI1_L);                         /* JTAG mailbox input 1 */
3012
SFR_8BIT(SYSJMBI1_H);                         /* JTAG mailbox input 1 */
3013
SFR_16BIT(SYSJMBO0);                          /* JTAG mailbox output 0 */
3014
SFR_8BIT(SYSJMBO0_L);                         /* JTAG mailbox output 0 */
3015
SFR_8BIT(SYSJMBO0_H);                         /* JTAG mailbox output 0 */
3016
SFR_16BIT(SYSJMBO1);                          /* JTAG mailbox output 1 */
3017
SFR_8BIT(SYSJMBO1_L);                         /* JTAG mailbox output 1 */
3018
SFR_8BIT(SYSJMBO1_H);                         /* JTAG mailbox output 1 */
3019
 
3020
SFR_16BIT(SYSBERRIV);                         /* Bus Error vector generator */
3021
SFR_8BIT(SYSBERRIV_L);                        /* Bus Error vector generator */
3022
SFR_8BIT(SYSBERRIV_H);                        /* Bus Error vector generator */
3023
SFR_16BIT(SYSUNIV);                           /* User NMI vector generator */
3024
SFR_8BIT(SYSUNIV_L);                          /* User NMI vector generator */
3025
SFR_8BIT(SYSUNIV_H);                          /* User NMI vector generator */
3026
SFR_16BIT(SYSSNIV);                           /* System NMI vector generator */
3027
SFR_8BIT(SYSSNIV_L);                          /* System NMI vector generator */
3028
SFR_8BIT(SYSSNIV_H);                          /* System NMI vector generator */
3029
SFR_16BIT(SYSRSTIV);                          /* Reset vector generator */
3030
SFR_8BIT(SYSRSTIV_L);                         /* Reset vector generator */
3031
SFR_8BIT(SYSRSTIV_H);                         /* Reset vector generator */
3032
 
3033
/* SYSCTL Control Bits */
3034
#define SYSRIVECT              (0x0001)       /* SYS - RAM based interrupt vectors */
3035
//#define RESERVED            (0x0002)  /* SYS - Reserved */
3036
#define SYSPMMPE               (0x0004)       /* SYS - PMM access protect */
3037
//#define RESERVED            (0x0008)  /* SYS - Reserved */
3038
#define SYSBSLIND              (0x0010)       /* SYS - TCK/RST indication detected */
3039
#define SYSJTAGPIN             (0x0020)       /* SYS - Dedicated JTAG pins enabled */
3040
//#define RESERVED            (0x0040)  /* SYS - Reserved */
3041
//#define RESERVED            (0x0080)  /* SYS - Reserved */
3042
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3043
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3044
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3045
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3046
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3047
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3048
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3049
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3050
 
3051
/* SYSCTL Control Bits */
3052
#define SYSRIVECT_L            (0x0001)       /* SYS - RAM based interrupt vectors */
3053
//#define RESERVED            (0x0002)  /* SYS - Reserved */
3054
#define SYSPMMPE_L             (0x0004)       /* SYS - PMM access protect */
3055
//#define RESERVED            (0x0008)  /* SYS - Reserved */
3056
#define SYSBSLIND_L            (0x0010)       /* SYS - TCK/RST indication detected */
3057
#define SYSJTAGPIN_L           (0x0020)       /* SYS - Dedicated JTAG pins enabled */
3058
//#define RESERVED            (0x0040)  /* SYS - Reserved */
3059
//#define RESERVED            (0x0080)  /* SYS - Reserved */
3060
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3061
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3062
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3063
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3064
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3065
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3066
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3067
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3068
 
3069
/* SYSCTL Control Bits */
3070
//#define RESERVED            (0x0002)  /* SYS - Reserved */
3071
//#define RESERVED            (0x0008)  /* SYS - Reserved */
3072
//#define RESERVED            (0x0040)  /* SYS - Reserved */
3073
//#define RESERVED            (0x0080)  /* SYS - Reserved */
3074
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3075
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3076
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3077
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3078
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3079
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3080
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3081
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3082
 
3083
/* SYSBSLC Control Bits */
3084
#define SYSBSLSIZE0            (0x0001)       /* SYS - BSL Protection Size 0 */
3085
#define SYSBSLSIZE1            (0x0002)       /* SYS - BSL Protection Size 1 */
3086
#define SYSBSLR                (0x0004)       /* SYS - RAM assigned to BSL */
3087
//#define RESERVED            (0x0008)  /* SYS - Reserved */
3088
//#define RESERVED            (0x0010)  /* SYS - Reserved */
3089
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3090
//#define RESERVED            (0x0040)  /* SYS - Reserved */
3091
//#define RESERVED            (0x0080)  /* SYS - Reserved */
3092
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3093
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3094
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3095
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3096
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3097
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3098
#define SYSBSLOFF              (0x4000)       /* SYS - BSL Memeory disabled */
3099
#define SYSBSLPE               (0x8000)       /* SYS - BSL Memory protection enabled */
3100
 
3101
/* SYSBSLC Control Bits */
3102
#define SYSBSLSIZE0_L          (0x0001)       /* SYS - BSL Protection Size 0 */
3103
#define SYSBSLSIZE1_L          (0x0002)       /* SYS - BSL Protection Size 1 */
3104
#define SYSBSLR_L              (0x0004)       /* SYS - RAM assigned to BSL */
3105
//#define RESERVED            (0x0008)  /* SYS - Reserved */
3106
//#define RESERVED            (0x0010)  /* SYS - Reserved */
3107
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3108
//#define RESERVED            (0x0040)  /* SYS - Reserved */
3109
//#define RESERVED            (0x0080)  /* SYS - Reserved */
3110
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3111
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3112
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3113
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3114
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3115
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3116
 
3117
/* SYSBSLC Control Bits */
3118
//#define RESERVED            (0x0008)  /* SYS - Reserved */
3119
//#define RESERVED            (0x0010)  /* SYS - Reserved */
3120
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3121
//#define RESERVED            (0x0040)  /* SYS - Reserved */
3122
//#define RESERVED            (0x0080)  /* SYS - Reserved */
3123
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3124
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3125
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3126
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3127
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3128
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3129
#define SYSBSLOFF_H            (0x0040)       /* SYS - BSL Memeory disabled */
3130
#define SYSBSLPE_H             (0x0080)       /* SYS - BSL Memory protection enabled */
3131
 
3132
/* SYSJMBC Control Bits */
3133
#define JMBIN0FG               (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
3134
#define JMBIN1FG               (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
3135
#define JMBOUT0FG              (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
3136
#define JMBOUT1FG              (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
3137
#define JMBMODE                (0x0010)       /* SYS - JMB 16/32 Bit Mode */
3138
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3139
#define JMBCLR0OFF             (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
3140
#define JMBCLR1OFF             (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
3141
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3142
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3143
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3144
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3145
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3146
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3147
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3148
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3149
 
3150
/* SYSJMBC Control Bits */
3151
#define JMBIN0FG_L             (0x0001)       /* SYS - Incoming JTAG Mailbox 0 Flag */
3152
#define JMBIN1FG_L             (0x0002)       /* SYS - Incoming JTAG Mailbox 1 Flag */
3153
#define JMBOUT0FG_L            (0x0004)       /* SYS - Outgoing JTAG Mailbox 0 Flag */
3154
#define JMBOUT1FG_L            (0x0008)       /* SYS - Outgoing JTAG Mailbox 1 Flag */
3155
#define JMBMODE_L              (0x0010)       /* SYS - JMB 16/32 Bit Mode */
3156
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3157
#define JMBCLR0OFF_L           (0x0040)       /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
3158
#define JMBCLR1OFF_L           (0x0080)       /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
3159
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3160
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3161
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3162
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3163
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3164
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3165
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3166
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3167
 
3168
/* SYSJMBC Control Bits */
3169
//#define RESERVED            (0x0020)  /* SYS - Reserved */
3170
//#define RESERVED            (0x0100)  /* SYS - Reserved */
3171
//#define RESERVED            (0x0200)  /* SYS - Reserved */
3172
//#define RESERVED            (0x0400)  /* SYS - Reserved */
3173
//#define RESERVED            (0x0800)  /* SYS - Reserved */
3174
//#define RESERVED            (0x1000)  /* SYS - Reserved */
3175
//#define RESERVED            (0x2000)  /* SYS - Reserved */
3176
//#define RESERVED            (0x4000)  /* SYS - Reserved */
3177
//#define RESERVED            (0x8000)  /* SYS - Reserved */
3178
 
3179
/* SYSUNIV Definitions */
3180
#define SYSUNIV_NONE           (0x0000)       /* No Interrupt pending */
3181
#define SYSUNIV_NMIIFG         (0x0002)       /* SYSUNIV : NMIIFG */
3182
#define SYSUNIV_OFIFG          (0x0004)       /* SYSUNIV : Osc. Fail - OFIFG */
3183
#define SYSUNIV_ACCVIFG        (0x0006)       /* SYSUNIV : Access Violation - ACCVIFG */
3184
#define SYSUNIV_SYSBERRIV      (0x0008)       /* SYSUNIV : Bus Error - SYSBERRIV */
3185
 
3186
/* SYSSNIV Definitions */
3187
#define SYSSNIV_NONE           (0x0000)       /* No Interrupt pending */
3188
#define SYSSNIV_SVMLIFG        (0x0002)       /* SYSSNIV : SVMLIFG */
3189
#define SYSSNIV_SVMHIFG        (0x0004)       /* SYSSNIV : SVMHIFG */
3190
#define SYSSNIV_DLYLIFG        (0x0006)       /* SYSSNIV : DLYLIFG */
3191
#define SYSSNIV_DLYHIFG        (0x0008)       /* SYSSNIV : DLYHIFG */
3192
#define SYSSNIV_VMAIFG         (0x000A)       /* SYSSNIV : VMAIFG */
3193
#define SYSSNIV_JMBINIFG       (0x000C)       /* SYSSNIV : JMBINIFG */
3194
#define SYSSNIV_JMBOUTIFG      (0x000E)       /* SYSSNIV : JMBOUTIFG */
3195
#define SYSSNIV_VLRLIFG        (0x0010)       /* SYSSNIV : VLRLIFG */
3196
#define SYSSNIV_VLRHIFG        (0x0012)       /* SYSSNIV : VLRHIFG */
3197
 
3198
/* SYSRSTIV Definitions */
3199
#define SYSRSTIV_NONE          (0x0000)       /* No Interrupt pending */
3200
#define SYSRSTIV_BOR           (0x0002)       /* SYSRSTIV : BOR */
3201
#define SYSRSTIV_RSTNMI        (0x0004)       /* SYSRSTIV : RST/NMI */
3202
#define SYSRSTIV_DOBOR         (0x0006)       /* SYSRSTIV : Do BOR */
3203
#define SYSRSTIV_LPM5WU        (0x0008)       /* SYSRSTIV : Port LPM5 Wake Up */
3204
#define SYSRSTIV_SECYV         (0x000A)       /* SYSRSTIV : Security violation */
3205
#define SYSRSTIV_SVSL          (0x000C)       /* SYSRSTIV : SVSL */
3206
#define SYSRSTIV_SVSH          (0x000E)       /* SYSRSTIV : SVSH */
3207
#define SYSRSTIV_SVML_OVP      (0x0010)       /* SYSRSTIV : SVML_OVP */
3208
#define SYSRSTIV_SVMH_OVP      (0x0012)       /* SYSRSTIV : SVMH_OVP */
3209
#define SYSRSTIV_DOPOR         (0x0014)       /* SYSRSTIV : Do POR */
3210
#define SYSRSTIV_WDTTO         (0x0016)       /* SYSRSTIV : WDT Time out */
3211
#define SYSRSTIV_WDTKEY        (0x0018)       /* SYSRSTIV : WDTKEY violation */
3212
#define SYSRSTIV_KEYV          (0x001A)       /* SYSRSTIV : Flash Key violation */
3213
#define SYSRSTIV_PLLUL         (0x001C)       /* SYSRSTIV : PLL unlock */
3214
#define SYSRSTIV_PERF          (0x001E)       /* SYSRSTIV : peripheral/config area fetch */
3215
#define SYSRSTIV_PMMKEY        (0x0020)       /* SYSRSTIV : PMMKEY violation */
3216
 
3217
#define SYSRSTIV_PSSKEY        (0x0020)       /* SYSRSTIV : Legacy: PMMKEY violation */
3218
 
3219
/************************************************************
3220
* Timer0_A5
3221
************************************************************/
3222
#define __MSP430_HAS_T0A5__                   /* Definition to show that Module is available */
3223
#define __MSP430_BASEADDRESS_T0A5__ 0x0340
3224
 
3225
SFR_16BIT(TA0CTL);                            /* Timer0_A5 Control */
3226
SFR_16BIT(TA0CCTL0);                          /* Timer0_A5 Capture/Compare Control 0 */
3227
SFR_16BIT(TA0CCTL1);                          /* Timer0_A5 Capture/Compare Control 1 */
3228
SFR_16BIT(TA0CCTL2);                          /* Timer0_A5 Capture/Compare Control 2 */
3229
SFR_16BIT(TA0CCTL3);                          /* Timer0_A5 Capture/Compare Control 3 */
3230
SFR_16BIT(TA0CCTL4);                          /* Timer0_A5 Capture/Compare Control 4 */
3231
SFR_16BIT(TA0R);                              /* Timer0_A5 */
3232
SFR_16BIT(TA0CCR0);                           /* Timer0_A5 Capture/Compare 0 */
3233
SFR_16BIT(TA0CCR1);                           /* Timer0_A5 Capture/Compare 1 */
3234
SFR_16BIT(TA0CCR2);                           /* Timer0_A5 Capture/Compare 2 */
3235
SFR_16BIT(TA0CCR3);                           /* Timer0_A5 Capture/Compare 3 */
3236
SFR_16BIT(TA0CCR4);                           /* Timer0_A5 Capture/Compare 4 */
3237
SFR_16BIT(TA0IV);                             /* Timer0_A5 Interrupt Vector Word */
3238
SFR_16BIT(TA0EX0);                            /* Timer0_A5 Expansion Register 0 */
3239
 
3240
/* TAxCTL Control Bits */
3241
#define TASSEL1                (0x0200)       /* Timer A clock source select 0 */
3242
#define TASSEL0                (0x0100)       /* Timer A clock source select 1 */
3243
#define ID1                    (0x0080)       /* Timer A clock input divider 1 */
3244
#define ID0                    (0x0040)       /* Timer A clock input divider 0 */
3245
#define MC1                    (0x0020)       /* Timer A mode control 1 */
3246
#define MC0                    (0x0010)       /* Timer A mode control 0 */
3247
#define TACLR                  (0x0004)       /* Timer A counter clear */
3248
#define TAIE                   (0x0002)       /* Timer A counter interrupt enable */
3249
#define TAIFG                  (0x0001)       /* Timer A counter interrupt flag */
3250
 
3251
#define MC_0                   (0*0x10u)      /* Timer A mode control: 0 - Stop */
3252
#define MC_1                   (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
3253
#define MC_2                   (2*0x10u)      /* Timer A mode control: 2 - Continous up */
3254
#define MC_3                   (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
3255
#define ID_0                   (0*0x40u)      /* Timer A input divider: 0 - /1 */
3256
#define ID_1                   (1*0x40u)      /* Timer A input divider: 1 - /2 */
3257
#define ID_2                   (2*0x40u)      /* Timer A input divider: 2 - /4 */
3258
#define ID_3                   (3*0x40u)      /* Timer A input divider: 3 - /8 */
3259
#define TASSEL_0               (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
3260
#define TASSEL_1               (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
3261
#define TASSEL_2               (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
3262
#define TASSEL_3               (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
3263
#define MC__STOP               (0*0x10u)      /* Timer A mode control: 0 - Stop */
3264
#define MC__UP                 (1*0x10u)      /* Timer A mode control: 1 - Up to CCR0 */
3265
#define MC__CONTINOUS          (2*0x10u)      /* Timer A mode control: 2 - Continous up */
3266
#define MC__UPDOWN             (3*0x10u)      /* Timer A mode control: 3 - Up/Down */
3267
#define ID__1                  (0*0x40u)      /* Timer A input divider: 0 - /1 */
3268
#define ID__2                  (1*0x40u)      /* Timer A input divider: 1 - /2 */
3269
#define ID__4                  (2*0x40u)      /* Timer A input divider: 2 - /4 */
3270
#define ID__8                  (3*0x40u)      /* Timer A input divider: 3 - /8 */
3271
#define TASSEL__TACLK          (0*0x100u)     /* Timer A clock source select: 0 - TACLK */
3272
#define TASSEL__ACLK           (1*0x100u)     /* Timer A clock source select: 1 - ACLK  */
3273
#define TASSEL__SMCLK          (2*0x100u)     /* Timer A clock source select: 2 - SMCLK */
3274
#define TASSEL__INCLK          (3*0x100u)     /* Timer A clock source select: 3 - INCLK */
3275
 
3276
/* TAxCCTLx Control Bits */
3277
#define CM1                    (0x8000)       /* Capture mode 1 */
3278
#define CM0                    (0x4000)       /* Capture mode 0 */
3279
#define CCIS1                  (0x2000)       /* Capture input select 1 */
3280
#define CCIS0                  (0x1000)       /* Capture input select 0 */
3281
#define SCS                    (0x0800)       /* Capture sychronize */
3282
#define SCCI                   (0x0400)       /* Latched capture signal (read) */
3283
#define CAP                    (0x0100)       /* Capture mode: 1 /Compare mode : 0 */
3284
#define OUTMOD2                (0x0080)       /* Output mode 2 */
3285
#define OUTMOD1                (0x0040)       /* Output mode 1 */
3286
#define OUTMOD0                (0x0020)       /* Output mode 0 */
3287
#define CCIE                   (0x0010)       /* Capture/compare interrupt enable */
3288
#define CCI                    (0x0008)       /* Capture input signal (read) */
3289
#define OUT                    (0x0004)       /* PWM Output signal if output mode 0 */
3290
#define COV                    (0x0002)       /* Capture/compare overflow flag */
3291
#define CCIFG                  (0x0001)       /* Capture/compare interrupt flag */
3292
 
3293
#define OUTMOD_0               (0*0x20u)      /* PWM output mode: 0 - output only */
3294
#define OUTMOD_1               (1*0x20u)      /* PWM output mode: 1 - set */
3295
#define OUTMOD_2               (2*0x20u)      /* PWM output mode: 2 - PWM toggle/reset */
3296
#define OUTMOD_3               (3*0x20u)      /* PWM output mode: 3 - PWM set/reset */
3297
#define OUTMOD_4               (4*0x20u)      /* PWM output mode: 4 - toggle */
3298
#define OUTMOD_5               (5*0x20u)      /* PWM output mode: 5 - Reset */
3299
#define OUTMOD_6               (6*0x20u)      /* PWM output mode: 6 - PWM toggle/set */
3300
#define OUTMOD_7               (7*0x20u)      /* PWM output mode: 7 - PWM reset/set */
3301
#define CCIS_0                 (0*0x1000u)    /* Capture input select: 0 - CCIxA */
3302
#define CCIS_1                 (1*0x1000u)    /* Capture input select: 1 - CCIxB */
3303
#define CCIS_2                 (2*0x1000u)    /* Capture input select: 2 - GND */
3304
#define CCIS_3                 (3*0x1000u)    /* Capture input select: 3 - Vcc */
3305
#define CM_0                   (0*0x4000u)    /* Capture mode: 0 - disabled */
3306
#define CM_1                   (1*0x4000u)    /* Capture mode: 1 - pos. edge */
3307
#define CM_2                   (2*0x4000u)    /* Capture mode: 1 - neg. edge */
3308
#define CM_3                   (3*0x4000u)    /* Capture mode: 1 - both edges */
3309
 
3310
/* TAxEX0 Control Bits */
3311
#define TAIDEX0                (0x0001)       /* Timer A Input divider expansion Bit: 0 */
3312
#define TAIDEX1                (0x0002)       /* Timer A Input divider expansion Bit: 1 */
3313
#define TAIDEX2                (0x0004)       /* Timer A Input divider expansion Bit: 2 */
3314
 
3315
#define TAIDEX_0               (0*0x0001u)    /* Timer A Input divider expansion : /1 */
3316
#define TAIDEX_1               (1*0x0001u)    /* Timer A Input divider expansion : /2 */
3317
#define TAIDEX_2               (2*0x0001u)    /* Timer A Input divider expansion : /3 */
3318
#define TAIDEX_3               (3*0x0001u)    /* Timer A Input divider expansion : /4 */
3319
#define TAIDEX_4               (4*0x0001u)    /* Timer A Input divider expansion : /5 */
3320
#define TAIDEX_5               (5*0x0001u)    /* Timer A Input divider expansion : /6 */
3321
#define TAIDEX_6               (6*0x0001u)    /* Timer A Input divider expansion : /7 */
3322
#define TAIDEX_7               (7*0x0001u)    /* Timer A Input divider expansion : /8 */
3323
 
3324
/* T0A5IV Definitions */
3325
#define TA0IV_NONE             (0x0000)       /* No Interrupt pending */
3326
#define TA0IV_TA0CCR1          (0x0002)       /* TA0CCR1_CCIFG */
3327
#define TA0IV_TA0CCR2          (0x0004)       /* TA0CCR2_CCIFG */
3328
#define TA0IV_TA0CCR3          (0x0006)       /* TA0CCR3_CCIFG */
3329
#define TA0IV_TA0CCR4          (0x0008)       /* TA0CCR4_CCIFG */
3330
#define TA0IV_5                (0x000A)       /* Reserved */
3331
#define TA0IV_6                (0x000C)       /* Reserved */
3332
#define TA0IV_TA0IFG           (0x000E)       /* TA0IFG */
3333
 
3334
/************************************************************
3335
* Timer1_A3
3336
************************************************************/
3337
#define __MSP430_HAS_T1A3__                   /* Definition to show that Module is available */
3338
#define __MSP430_BASEADDRESS_T1A3__ 0x0380
3339
 
3340
SFR_16BIT(TA1CTL);                            /* Timer1_A3 Control */
3341
SFR_16BIT(TA1CCTL0);                          /* Timer1_A3 Capture/Compare Control 0 */
3342
SFR_16BIT(TA1CCTL1);                          /* Timer1_A3 Capture/Compare Control 1 */
3343
SFR_16BIT(TA1CCTL2);                          /* Timer1_A3 Capture/Compare Control 2 */
3344
SFR_16BIT(TA1R);                              /* Timer1_A3 */
3345
SFR_16BIT(TA1CCR0);                           /* Timer1_A3 Capture/Compare 0 */
3346
SFR_16BIT(TA1CCR1);                           /* Timer1_A3 Capture/Compare 1 */
3347
SFR_16BIT(TA1CCR2);                           /* Timer1_A3 Capture/Compare 2 */
3348
SFR_16BIT(TA1IV);                             /* Timer1_A3 Interrupt Vector Word */
3349
SFR_16BIT(TA1EX0);                            /* Timer1_A3 Expansion Register 0 */
3350
 
3351
/* Bits are already defined within the Timer0_Ax */
3352
 
3353
/* TA1IV Definitions */
3354
#define TA1IV_NONE             (0x0000)       /* No Interrupt pending */
3355
#define TA1IV_TA1CCR1          (0x0002)       /* TA1CCR1_CCIFG */
3356
#define TA1IV_TA1CCR2          (0x0004)       /* TA1CCR2_CCIFG */
3357
#define TA1IV_3                (0x0006)       /* Reserved */
3358
#define TA1IV_4                (0x0008)       /* Reserved */
3359
#define TA1IV_5                (0x000A)       /* Reserved */
3360
#define TA1IV_6                (0x000C)       /* Reserved */
3361
#define TA1IV_TA1IFG           (0x000E)       /* TA1IFG */
3362
 
3363
/************************************************************
3364
* UNIFIED CLOCK SYSTEM FOR Radio Devices
3365
************************************************************/
3366
#define __MSP430_HAS_UCS_RF__                 /* Definition to show that Module is available */
3367
#define __MSP430_BASEADDRESS_UCS_RF__ 0x0160
3368
 
3369
SFR_16BIT(UCSCTL0);                           /* UCS Control Register 0 */
3370
SFR_8BIT(UCSCTL0_L);                          /* UCS Control Register 0 */
3371
SFR_8BIT(UCSCTL0_H);                          /* UCS Control Register 0 */
3372
SFR_16BIT(UCSCTL1);                           /* UCS Control Register 1 */
3373
SFR_8BIT(UCSCTL1_L);                          /* UCS Control Register 1 */
3374
SFR_8BIT(UCSCTL1_H);                          /* UCS Control Register 1 */
3375
SFR_16BIT(UCSCTL2);                           /* UCS Control Register 2 */
3376
SFR_8BIT(UCSCTL2_L);                          /* UCS Control Register 2 */
3377
SFR_8BIT(UCSCTL2_H);                          /* UCS Control Register 2 */
3378
SFR_16BIT(UCSCTL3);                           /* UCS Control Register 3 */
3379
SFR_8BIT(UCSCTL3_L);                          /* UCS Control Register 3 */
3380
SFR_8BIT(UCSCTL3_H);                          /* UCS Control Register 3 */
3381
SFR_16BIT(UCSCTL4);                           /* UCS Control Register 4 */
3382
SFR_8BIT(UCSCTL4_L);                          /* UCS Control Register 4 */
3383
SFR_8BIT(UCSCTL4_H);                          /* UCS Control Register 4 */
3384
SFR_16BIT(UCSCTL5);                           /* UCS Control Register 5 */
3385
SFR_8BIT(UCSCTL5_L);                          /* UCS Control Register 5 */
3386
SFR_8BIT(UCSCTL5_H);                          /* UCS Control Register 5 */
3387
SFR_16BIT(UCSCTL6);                           /* UCS Control Register 6 */
3388
SFR_8BIT(UCSCTL6_L);                          /* UCS Control Register 6 */
3389
SFR_8BIT(UCSCTL6_H);                          /* UCS Control Register 6 */
3390
SFR_16BIT(UCSCTL7);                           /* UCS Control Register 7 */
3391
SFR_8BIT(UCSCTL7_L);                          /* UCS Control Register 7 */
3392
SFR_8BIT(UCSCTL7_H);                          /* UCS Control Register 7 */
3393
SFR_16BIT(UCSCTL8);                           /* UCS Control Register 8 */
3394
SFR_8BIT(UCSCTL8_L);                          /* UCS Control Register 8 */
3395
SFR_8BIT(UCSCTL8_H);                          /* UCS Control Register 8 */
3396
 
3397
/* UCSCTL0 Control Bits */
3398
//#define RESERVED            (0x0001)    /* RESERVED */
3399
//#define RESERVED            (0x0002)    /* RESERVED */
3400
//#define RESERVED            (0x0004)    /* RESERVED */
3401
#define MOD0                   (0x0008)       /* Modulation Bit Counter Bit : 0 */
3402
#define MOD1                   (0x0010)       /* Modulation Bit Counter Bit : 1 */
3403
#define MOD2                   (0x0020)       /* Modulation Bit Counter Bit : 2 */
3404
#define MOD3                   (0x0040)       /* Modulation Bit Counter Bit : 3 */
3405
#define MOD4                   (0x0080)       /* Modulation Bit Counter Bit : 4 */
3406
#define DCO0                   (0x0100)       /* DCO TAP Bit : 0 */
3407
#define DCO1                   (0x0200)       /* DCO TAP Bit : 1 */
3408
#define DCO2                   (0x0400)       /* DCO TAP Bit : 2 */
3409
#define DCO3                   (0x0800)       /* DCO TAP Bit : 3 */
3410
#define DCO4                   (0x1000)       /* DCO TAP Bit : 4 */
3411
//#define RESERVED            (0x2000)    /* RESERVED */
3412
//#define RESERVED            (0x4000)    /* RESERVED */
3413
//#define RESERVED            (0x8000)    /* RESERVED */
3414
 
3415
/* UCSCTL0 Control Bits */
3416
//#define RESERVED            (0x0001)    /* RESERVED */
3417
//#define RESERVED            (0x0002)    /* RESERVED */
3418
//#define RESERVED            (0x0004)    /* RESERVED */
3419
#define MOD0_L                 (0x0008)       /* Modulation Bit Counter Bit : 0 */
3420
#define MOD1_L                 (0x0010)       /* Modulation Bit Counter Bit : 1 */
3421
#define MOD2_L                 (0x0020)       /* Modulation Bit Counter Bit : 2 */
3422
#define MOD3_L                 (0x0040)       /* Modulation Bit Counter Bit : 3 */
3423
#define MOD4_L                 (0x0080)       /* Modulation Bit Counter Bit : 4 */
3424
//#define RESERVED            (0x2000)    /* RESERVED */
3425
//#define RESERVED            (0x4000)    /* RESERVED */
3426
//#define RESERVED            (0x8000)    /* RESERVED */
3427
 
3428
/* UCSCTL0 Control Bits */
3429
//#define RESERVED            (0x0001)    /* RESERVED */
3430
//#define RESERVED            (0x0002)    /* RESERVED */
3431
//#define RESERVED            (0x0004)    /* RESERVED */
3432
#define DCO0_H                 (0x0001)       /* DCO TAP Bit : 0 */
3433
#define DCO1_H                 (0x0002)       /* DCO TAP Bit : 1 */
3434
#define DCO2_H                 (0x0004)       /* DCO TAP Bit : 2 */
3435
#define DCO3_H                 (0x0008)       /* DCO TAP Bit : 3 */
3436
#define DCO4_H                 (0x0010)       /* DCO TAP Bit : 4 */
3437
//#define RESERVED            (0x2000)    /* RESERVED */
3438
//#define RESERVED            (0x4000)    /* RESERVED */
3439
//#define RESERVED            (0x8000)    /* RESERVED */
3440
 
3441
/* UCSCTL1 Control Bits */
3442
#define DISMOD                 (0x0001)       /* Disable Modulation */
3443
//#define RESERVED            (0x0002)    /* RESERVED */
3444
//#define RESERVED            (0x0004)    /* RESERVED */
3445
//#define RESERVED            (0x0008)    /* RESERVED */
3446
#define DCORSEL0               (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3447
#define DCORSEL1               (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3448
#define DCORSEL2               (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3449
//#define RESERVED            (0x0080)    /* RESERVED */
3450
//#define RESERVED            (0x0100)    /* RESERVED */
3451
//#define RESERVED            (0x0200)    /* RESERVED */
3452
//#define RESERVED            (0x0400)    /* RESERVED */
3453
//#define RESERVED            (0x0800)    /* RESERVED */
3454
//#define RESERVED            (0x1000)    /* RESERVED */
3455
//#define RESERVED            (0x2000)    /* RESERVED */
3456
//#define RESERVED            (0x4000)    /* RESERVED */
3457
//#define RESERVED            (0x8000)    /* RESERVED */
3458
 
3459
/* UCSCTL1 Control Bits */
3460
#define DISMOD_L               (0x0001)       /* Disable Modulation */
3461
//#define RESERVED            (0x0002)    /* RESERVED */
3462
//#define RESERVED            (0x0004)    /* RESERVED */
3463
//#define RESERVED            (0x0008)    /* RESERVED */
3464
#define DCORSEL0_L             (0x0010)       /* DCO Freq. Range Select Bit : 0 */
3465
#define DCORSEL1_L             (0x0020)       /* DCO Freq. Range Select Bit : 1 */
3466
#define DCORSEL2_L             (0x0040)       /* DCO Freq. Range Select Bit : 2 */
3467
//#define RESERVED            (0x0080)    /* RESERVED */
3468
//#define RESERVED            (0x0100)    /* RESERVED */
3469
//#define RESERVED            (0x0200)    /* RESERVED */
3470
//#define RESERVED            (0x0400)    /* RESERVED */
3471
//#define RESERVED            (0x0800)    /* RESERVED */
3472
//#define RESERVED            (0x1000)    /* RESERVED */
3473
//#define RESERVED            (0x2000)    /* RESERVED */
3474
//#define RESERVED            (0x4000)    /* RESERVED */
3475
//#define RESERVED            (0x8000)    /* RESERVED */
3476
 
3477
/* UCSCTL1 Control Bits */
3478
//#define RESERVED            (0x0002)    /* RESERVED */
3479
//#define RESERVED            (0x0004)    /* RESERVED */
3480
//#define RESERVED            (0x0008)    /* RESERVED */
3481
//#define RESERVED            (0x0080)    /* RESERVED */
3482
//#define RESERVED            (0x0100)    /* RESERVED */
3483
//#define RESERVED            (0x0200)    /* RESERVED */
3484
//#define RESERVED            (0x0400)    /* RESERVED */
3485
//#define RESERVED            (0x0800)    /* RESERVED */
3486
//#define RESERVED            (0x1000)    /* RESERVED */
3487
//#define RESERVED            (0x2000)    /* RESERVED */
3488
//#define RESERVED            (0x4000)    /* RESERVED */
3489
//#define RESERVED            (0x8000)    /* RESERVED */
3490
 
3491
#define DCORSEL_0              (0x0000)       /* DCO RSEL 0 */
3492
#define DCORSEL_1              (0x0010)       /* DCO RSEL 1 */
3493
#define DCORSEL_2              (0x0020)       /* DCO RSEL 2 */
3494
#define DCORSEL_3              (0x0030)       /* DCO RSEL 3 */
3495
#define DCORSEL_4              (0x0040)       /* DCO RSEL 4 */
3496
#define DCORSEL_5              (0x0050)       /* DCO RSEL 5 */
3497
#define DCORSEL_6              (0x0060)       /* DCO RSEL 6 */
3498
#define DCORSEL_7              (0x0070)       /* DCO RSEL 7 */
3499
 
3500
/* UCSCTL2 Control Bits */
3501
#define FLLN0                  (0x0001)       /* FLL Multipier Bit : 0 */
3502
#define FLLN1                  (0x0002)       /* FLL Multipier Bit : 1 */
3503
#define FLLN2                  (0x0004)       /* FLL Multipier Bit : 2 */
3504
#define FLLN3                  (0x0008)       /* FLL Multipier Bit : 3 */
3505
#define FLLN4                  (0x0010)       /* FLL Multipier Bit : 4 */
3506
#define FLLN5                  (0x0020)       /* FLL Multipier Bit : 5 */
3507
#define FLLN6                  (0x0040)       /* FLL Multipier Bit : 6 */
3508
#define FLLN7                  (0x0080)       /* FLL Multipier Bit : 7 */
3509
#define FLLN8                  (0x0100)       /* FLL Multipier Bit : 8 */
3510
#define FLLN9                  (0x0200)       /* FLL Multipier Bit : 9 */
3511
//#define RESERVED            (0x0400)    /* RESERVED */
3512
//#define RESERVED            (0x0800)    /* RESERVED */
3513
#define FLLD0                  (0x1000)       /* Loop Divider Bit : 0 */
3514
#define FLLD1                  (0x2000)       /* Loop Divider Bit : 1 */
3515
#define FLLD2                  (0x4000)       /* Loop Divider Bit : 1 */
3516
//#define RESERVED            (0x8000)    /* RESERVED */
3517
 
3518
/* UCSCTL2 Control Bits */
3519
#define FLLN0_L                (0x0001)       /* FLL Multipier Bit : 0 */
3520
#define FLLN1_L                (0x0002)       /* FLL Multipier Bit : 1 */
3521
#define FLLN2_L                (0x0004)       /* FLL Multipier Bit : 2 */
3522
#define FLLN3_L                (0x0008)       /* FLL Multipier Bit : 3 */
3523
#define FLLN4_L                (0x0010)       /* FLL Multipier Bit : 4 */
3524
#define FLLN5_L                (0x0020)       /* FLL Multipier Bit : 5 */
3525
#define FLLN6_L                (0x0040)       /* FLL Multipier Bit : 6 */
3526
#define FLLN7_L                (0x0080)       /* FLL Multipier Bit : 7 */
3527
//#define RESERVED            (0x0400)    /* RESERVED */
3528
//#define RESERVED            (0x0800)    /* RESERVED */
3529
//#define RESERVED            (0x8000)    /* RESERVED */
3530
 
3531
/* UCSCTL2 Control Bits */
3532
#define FLLN8_H                (0x0001)       /* FLL Multipier Bit : 8 */
3533
#define FLLN9_H                (0x0002)       /* FLL Multipier Bit : 9 */
3534
//#define RESERVED            (0x0400)    /* RESERVED */
3535
//#define RESERVED            (0x0800)    /* RESERVED */
3536
#define FLLD0_H                (0x0010)       /* Loop Divider Bit : 0 */
3537
#define FLLD1_H                (0x0020)       /* Loop Divider Bit : 1 */
3538
#define FLLD2_H                (0x0040)       /* Loop Divider Bit : 1 */
3539
//#define RESERVED            (0x8000)    /* RESERVED */
3540
 
3541
#define FLLD_0                 (0x0000)       /* Multiply Selected Loop Freq. 1 */
3542
#define FLLD_1                 (0x1000)       /* Multiply Selected Loop Freq. 2 */
3543
#define FLLD_2                 (0x2000)       /* Multiply Selected Loop Freq. 4 */
3544
#define FLLD_3                 (0x3000)       /* Multiply Selected Loop Freq. 8 */
3545
#define FLLD_4                 (0x4000)       /* Multiply Selected Loop Freq. 16 */
3546
#define FLLD_5                 (0x5000)       /* Multiply Selected Loop Freq. 32 */
3547
#define FLLD_6                 (0x6000)       /* Multiply Selected Loop Freq. 32 */
3548
#define FLLD_7                 (0x7000)       /* Multiply Selected Loop Freq. 32 */
3549
#define FLLD__1                (0x0000)       /* Multiply Selected Loop Freq. By 1 */
3550
#define FLLD__2                (0x1000)       /* Multiply Selected Loop Freq. By 2 */
3551
#define FLLD__4                (0x2000)       /* Multiply Selected Loop Freq. By 4 */
3552
#define FLLD__8                (0x3000)       /* Multiply Selected Loop Freq. By 8 */
3553
#define FLLD__16               (0x4000)       /* Multiply Selected Loop Freq. By 16 */
3554
#define FLLD__32               (0x5000)       /* Multiply Selected Loop Freq. By 32 */
3555
 
3556
/* UCSCTL3 Control Bits */
3557
#define FLLREFDIV0             (0x0001)       /* Reference Divider Bit : 0 */
3558
#define FLLREFDIV1             (0x0002)       /* Reference Divider Bit : 1 */
3559
#define FLLREFDIV2             (0x0004)       /* Reference Divider Bit : 2 */
3560
//#define RESERVED            (0x0008)    /* RESERVED */
3561
#define SELREF0                (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3562
#define SELREF1                (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3563
#define SELREF2                (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3564
//#define RESERVED            (0x0080)    /* RESERVED */
3565
//#define RESERVED            (0x0100)    /* RESERVED */
3566
//#define RESERVED            (0x0200)    /* RESERVED */
3567
//#define RESERVED            (0x0400)    /* RESERVED */
3568
//#define RESERVED            (0x0800)    /* RESERVED */
3569
//#define RESERVED            (0x1000)    /* RESERVED */
3570
//#define RESERVED            (0x2000)    /* RESERVED */
3571
//#define RESERVED            (0x4000)    /* RESERVED */
3572
//#define RESERVED            (0x8000)    /* RESERVED */
3573
 
3574
/* UCSCTL3 Control Bits */
3575
#define FLLREFDIV0_L           (0x0001)       /* Reference Divider Bit : 0 */
3576
#define FLLREFDIV1_L           (0x0002)       /* Reference Divider Bit : 1 */
3577
#define FLLREFDIV2_L           (0x0004)       /* Reference Divider Bit : 2 */
3578
//#define RESERVED            (0x0008)    /* RESERVED */
3579
#define SELREF0_L              (0x0010)       /* FLL Reference Clock Select Bit : 0 */
3580
#define SELREF1_L              (0x0020)       /* FLL Reference Clock Select Bit : 1 */
3581
#define SELREF2_L              (0x0040)       /* FLL Reference Clock Select Bit : 2 */
3582
//#define RESERVED            (0x0080)    /* RESERVED */
3583
//#define RESERVED            (0x0100)    /* RESERVED */
3584
//#define RESERVED            (0x0200)    /* RESERVED */
3585
//#define RESERVED            (0x0400)    /* RESERVED */
3586
//#define RESERVED            (0x0800)    /* RESERVED */
3587
//#define RESERVED            (0x1000)    /* RESERVED */
3588
//#define RESERVED            (0x2000)    /* RESERVED */
3589
//#define RESERVED            (0x4000)    /* RESERVED */
3590
//#define RESERVED            (0x8000)    /* RESERVED */
3591
 
3592
/* UCSCTL3 Control Bits */
3593
//#define RESERVED            (0x0008)    /* RESERVED */
3594
//#define RESERVED            (0x0080)    /* RESERVED */
3595
//#define RESERVED            (0x0100)    /* RESERVED */
3596
//#define RESERVED            (0x0200)    /* RESERVED */
3597
//#define RESERVED            (0x0400)    /* RESERVED */
3598
//#define RESERVED            (0x0800)    /* RESERVED */
3599
//#define RESERVED            (0x1000)    /* RESERVED */
3600
//#define RESERVED            (0x2000)    /* RESERVED */
3601
//#define RESERVED            (0x4000)    /* RESERVED */
3602
//#define RESERVED            (0x8000)    /* RESERVED */
3603
 
3604
#define FLLREFDIV_0            (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3605
#define FLLREFDIV_1            (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3606
#define FLLREFDIV_2            (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3607
#define FLLREFDIV_3            (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3608
#define FLLREFDIV_4            (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3609
#define FLLREFDIV_5            (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3610
#define FLLREFDIV_6            (0x0006)       /* Reference Divider: f(LFCLK)/16 */
3611
#define FLLREFDIV_7            (0x0007)       /* Reference Divider: f(LFCLK)/16 */
3612
#define FLLREFDIV__1           (0x0000)       /* Reference Divider: f(LFCLK)/1 */
3613
#define FLLREFDIV__2           (0x0001)       /* Reference Divider: f(LFCLK)/2 */
3614
#define FLLREFDIV__4           (0x0002)       /* Reference Divider: f(LFCLK)/4 */
3615
#define FLLREFDIV__8           (0x0003)       /* Reference Divider: f(LFCLK)/8 */
3616
#define FLLREFDIV__12          (0x0004)       /* Reference Divider: f(LFCLK)/12 */
3617
#define FLLREFDIV__16          (0x0005)       /* Reference Divider: f(LFCLK)/16 */
3618
#define SELREF_0               (0x0000)       /* FLL Reference Clock Select 0 */
3619
#define SELREF_1               (0x0010)       /* FLL Reference Clock Select 1 */
3620
#define SELREF_2               (0x0020)       /* FLL Reference Clock Select 2 */
3621
#define SELREF_3               (0x0030)       /* FLL Reference Clock Select 3 */
3622
#define SELREF_4               (0x0040)       /* FLL Reference Clock Select 4 */
3623
#define SELREF_5               (0x0050)       /* FLL Reference Clock Select 5 */
3624
#define SELREF_6               (0x0060)       /* FLL Reference Clock Select 6 */
3625
#define SELREF_7               (0x0070)       /* FLL Reference Clock Select 7 */
3626
#define SELREF__XT1CLK         (0x0000)       /* Multiply Selected Loop Freq. By XT1CLK */
3627
#define SELREF__REFOCLK        (0x0020)       /* Multiply Selected Loop Freq. By REFOCLK */
3628
#define SELREF__XT2CLK         (0x0050)       /* Multiply Selected Loop Freq. By XT2CLK */
3629
 
3630
/* UCSCTL4 Control Bits */
3631
#define SELM0                  (0x0001)       /* MCLK Source Select Bit: 0 */
3632
#define SELM1                  (0x0002)       /* MCLK Source Select Bit: 1 */
3633
#define SELM2                  (0x0004)       /* MCLK Source Select Bit: 2 */
3634
//#define RESERVED            (0x0008)    /* RESERVED */
3635
#define SELS0                  (0x0010)       /* SMCLK Source Select Bit: 0 */
3636
#define SELS1                  (0x0020)       /* SMCLK Source Select Bit: 1 */
3637
#define SELS2                  (0x0040)       /* SMCLK Source Select Bit: 2 */
3638
//#define RESERVED            (0x0080)    /* RESERVED */
3639
#define SELA0                  (0x0100)       /* ACLK Source Select Bit: 0 */
3640
#define SELA1                  (0x0200)       /* ACLK Source Select Bit: 1 */
3641
#define SELA2                  (0x0400)       /* ACLK Source Select Bit: 2 */
3642
//#define RESERVED            (0x0800)    /* RESERVED */
3643
//#define RESERVED            (0x1000)    /* RESERVED */
3644
//#define RESERVED            (0x2000)    /* RESERVED */
3645
//#define RESERVED            (0x4000)    /* RESERVED */
3646
//#define RESERVED            (0x8000)    /* RESERVED */
3647
 
3648
/* UCSCTL4 Control Bits */
3649
#define SELM0_L                (0x0001)       /* MCLK Source Select Bit: 0 */
3650
#define SELM1_L                (0x0002)       /* MCLK Source Select Bit: 1 */
3651
#define SELM2_L                (0x0004)       /* MCLK Source Select Bit: 2 */
3652
//#define RESERVED            (0x0008)    /* RESERVED */
3653
#define SELS0_L                (0x0010)       /* SMCLK Source Select Bit: 0 */
3654
#define SELS1_L                (0x0020)       /* SMCLK Source Select Bit: 1 */
3655
#define SELS2_L                (0x0040)       /* SMCLK Source Select Bit: 2 */
3656
//#define RESERVED            (0x0080)    /* RESERVED */
3657
//#define RESERVED            (0x0800)    /* RESERVED */
3658
//#define RESERVED            (0x1000)    /* RESERVED */
3659
//#define RESERVED            (0x2000)    /* RESERVED */
3660
//#define RESERVED            (0x4000)    /* RESERVED */
3661
//#define RESERVED            (0x8000)    /* RESERVED */
3662
 
3663
/* UCSCTL4 Control Bits */
3664
//#define RESERVED            (0x0008)    /* RESERVED */
3665
//#define RESERVED            (0x0080)    /* RESERVED */
3666
#define SELA0_H                (0x0001)       /* ACLK Source Select Bit: 0 */
3667
#define SELA1_H                (0x0002)       /* ACLK Source Select Bit: 1 */
3668
#define SELA2_H                (0x0004)       /* ACLK Source Select Bit: 2 */
3669
//#define RESERVED            (0x0800)    /* RESERVED */
3670
//#define RESERVED            (0x1000)    /* RESERVED */
3671
//#define RESERVED            (0x2000)    /* RESERVED */
3672
//#define RESERVED            (0x4000)    /* RESERVED */
3673
//#define RESERVED            (0x8000)    /* RESERVED */
3674
 
3675
#define SELM_0                 (0x0000)       /* MCLK Source Select 0 */
3676
#define SELM_1                 (0x0001)       /* MCLK Source Select 1 */
3677
#define SELM_2                 (0x0002)       /* MCLK Source Select 2 */
3678
#define SELM_3                 (0x0003)       /* MCLK Source Select 3 */
3679
#define SELM_4                 (0x0004)       /* MCLK Source Select 4 */
3680
#define SELM_5                 (0x0005)       /* MCLK Source Select 5 */
3681
#define SELM_6                 (0x0006)       /* MCLK Source Select 6 */
3682
#define SELM_7                 (0x0007)       /* MCLK Source Select 7 */
3683
#define SELM__XT1CLK           (0x0000)       /* MCLK Source Select XT1CLK */
3684
#define SELM__VLOCLK           (0x0001)       /* MCLK Source Select VLOCLK */
3685
#define SELM__REFOCLK          (0x0002)       /* MCLK Source Select REFOCLK */
3686
#define SELM__DCOCLK           (0x0003)       /* MCLK Source Select DCOCLK */
3687
#define SELM__DCOCLKDIV        (0x0004)       /* MCLK Source Select DCOCLKDIV */
3688
#define SELM__XT2CLK           (0x0005)       /* MCLK Source Select XT2CLK */
3689
 
3690
#define SELS_0                 (0x0000)       /* SMCLK Source Select 0 */
3691
#define SELS_1                 (0x0010)       /* SMCLK Source Select 1 */
3692
#define SELS_2                 (0x0020)       /* SMCLK Source Select 2 */
3693
#define SELS_3                 (0x0030)       /* SMCLK Source Select 3 */
3694
#define SELS_4                 (0x0040)       /* SMCLK Source Select 4 */
3695
#define SELS_5                 (0x0050)       /* SMCLK Source Select 5 */
3696
#define SELS_6                 (0x0060)       /* SMCLK Source Select 6 */
3697
#define SELS_7                 (0x0070)       /* SMCLK Source Select 7 */
3698
#define SELS__XT1CLK           (0x0000)       /* SMCLK Source Select XT1CLK */
3699
#define SELS__VLOCLK           (0x0010)       /* SMCLK Source Select VLOCLK */
3700
#define SELS__REFOCLK          (0x0020)       /* SMCLK Source Select REFOCLK */
3701
#define SELS__DCOCLK           (0x0030)       /* SMCLK Source Select DCOCLK */
3702
#define SELS__DCOCLKDIV        (0x0040)       /* SMCLK Source Select DCOCLKDIV */
3703
#define SELS__XT2CLK           (0x0050)       /* SMCLK Source Select XT2CLK */
3704
 
3705
#define SELA_0                 (0x0000)       /* ACLK Source Select 0 */
3706
#define SELA_1                 (0x0100)       /* ACLK Source Select 1 */
3707
#define SELA_2                 (0x0200)       /* ACLK Source Select 2 */
3708
#define SELA_3                 (0x0300)       /* ACLK Source Select 3 */
3709
#define SELA_4                 (0x0400)       /* ACLK Source Select 4 */
3710
#define SELA_5                 (0x0500)       /* ACLK Source Select 5 */
3711
#define SELA_6                 (0x0600)       /* ACLK Source Select 6 */
3712
#define SELA_7                 (0x0700)       /* ACLK Source Select 7 */
3713
#define SELA__XT1CLK           (0x0000)       /* ACLK Source Select XT1CLK */
3714
#define SELA__VLOCLK           (0x0100)       /* ACLK Source Select VLOCLK */
3715
#define SELA__REFOCLK          (0x0200)       /* ACLK Source Select REFOCLK */
3716
#define SELA__DCOCLK           (0x0300)       /* ACLK Source Select DCOCLK */
3717
#define SELA__DCOCLKDIV        (0x0400)       /* ACLK Source Select DCOCLKDIV */
3718
#define SELA__XT2CLK           (0x0500)       /* ACLK Source Select XT2CLK */
3719
 
3720
/* UCSCTL5 Control Bits */
3721
#define DIVM0                  (0x0001)       /* MCLK Divider Bit: 0 */
3722
#define DIVM1                  (0x0002)       /* MCLK Divider Bit: 1 */
3723
#define DIVM2                  (0x0004)       /* MCLK Divider Bit: 2 */
3724
//#define RESERVED            (0x0008)    /* RESERVED */
3725
#define DIVS0                  (0x0010)       /* SMCLK Divider Bit: 0 */
3726
#define DIVS1                  (0x0020)       /* SMCLK Divider Bit: 1 */
3727
#define DIVS2                  (0x0040)       /* SMCLK Divider Bit: 2 */
3728
//#define RESERVED            (0x0080)    /* RESERVED */
3729
#define DIVA0                  (0x0100)       /* ACLK Divider Bit: 0 */
3730
#define DIVA1                  (0x0200)       /* ACLK Divider Bit: 1 */
3731
#define DIVA2                  (0x0400)       /* ACLK Divider Bit: 2 */
3732
//#define RESERVED            (0x0800)    /* RESERVED */
3733
#define DIVPA0                 (0x1000)       /* ACLK from Pin Divider Bit: 0 */
3734
#define DIVPA1                 (0x2000)       /* ACLK from Pin Divider Bit: 1 */
3735
#define DIVPA2                 (0x4000)       /* ACLK from Pin Divider Bit: 2 */
3736
//#define RESERVED            (0x8000)    /* RESERVED */
3737
 
3738
/* UCSCTL5 Control Bits */
3739
#define DIVM0_L                (0x0001)       /* MCLK Divider Bit: 0 */
3740
#define DIVM1_L                (0x0002)       /* MCLK Divider Bit: 1 */
3741
#define DIVM2_L                (0x0004)       /* MCLK Divider Bit: 2 */
3742
//#define RESERVED            (0x0008)    /* RESERVED */
3743
#define DIVS0_L                (0x0010)       /* SMCLK Divider Bit: 0 */
3744
#define DIVS1_L                (0x0020)       /* SMCLK Divider Bit: 1 */
3745
#define DIVS2_L                (0x0040)       /* SMCLK Divider Bit: 2 */
3746
//#define RESERVED            (0x0080)    /* RESERVED */
3747
//#define RESERVED            (0x0800)    /* RESERVED */
3748
//#define RESERVED            (0x8000)    /* RESERVED */
3749
 
3750
/* UCSCTL5 Control Bits */
3751
//#define RESERVED            (0x0008)    /* RESERVED */
3752
//#define RESERVED            (0x0080)    /* RESERVED */
3753
#define DIVA0_H                (0x0001)       /* ACLK Divider Bit: 0 */
3754
#define DIVA1_H                (0x0002)       /* ACLK Divider Bit: 1 */
3755
#define DIVA2_H                (0x0004)       /* ACLK Divider Bit: 2 */
3756
//#define RESERVED            (0x0800)    /* RESERVED */
3757
#define DIVPA0_H               (0x0010)       /* ACLK from Pin Divider Bit: 0 */
3758
#define DIVPA1_H               (0x0020)       /* ACLK from Pin Divider Bit: 1 */
3759
#define DIVPA2_H               (0x0040)       /* ACLK from Pin Divider Bit: 2 */
3760
//#define RESERVED            (0x8000)    /* RESERVED */
3761
 
3762
#define DIVM_0                 (0x0000)       /* MCLK Source Divider 0 */
3763
#define DIVM_1                 (0x0001)       /* MCLK Source Divider 1 */
3764
#define DIVM_2                 (0x0002)       /* MCLK Source Divider 2 */
3765
#define DIVM_3                 (0x0003)       /* MCLK Source Divider 3 */
3766
#define DIVM_4                 (0x0004)       /* MCLK Source Divider 4 */
3767
#define DIVM_5                 (0x0005)       /* MCLK Source Divider 5 */
3768
#define DIVM_6                 (0x0006)       /* MCLK Source Divider 6 */
3769
#define DIVM_7                 (0x0007)       /* MCLK Source Divider 7 */
3770
#define DIVM__1                (0x0000)       /* MCLK Source Divider f(MCLK)/1 */
3771
#define DIVM__2                (0x0001)       /* MCLK Source Divider f(MCLK)/2 */
3772
#define DIVM__4                (0x0002)       /* MCLK Source Divider f(MCLK)/4 */
3773
#define DIVM__8                (0x0003)       /* MCLK Source Divider f(MCLK)/8 */
3774
#define DIVM__16               (0x0004)       /* MCLK Source Divider f(MCLK)/16 */
3775
#define DIVM__32               (0x0005)       /* MCLK Source Divider f(MCLK)/32 */
3776
 
3777
#define DIVS_0                 (0x0000)       /* SMCLK Source Divider 0 */
3778
#define DIVS_1                 (0x0010)       /* SMCLK Source Divider 1 */
3779
#define DIVS_2                 (0x0020)       /* SMCLK Source Divider 2 */
3780
#define DIVS_3                 (0x0030)       /* SMCLK Source Divider 3 */
3781
#define DIVS_4                 (0x0040)       /* SMCLK Source Divider 4 */
3782
#define DIVS_5                 (0x0050)       /* SMCLK Source Divider 5 */
3783
#define DIVS_6                 (0x0060)       /* SMCLK Source Divider 6 */
3784
#define DIVS_7                 (0x0070)       /* SMCLK Source Divider 7 */
3785
#define DIVS__1                (0x0000)       /* SMCLK Source Divider f(SMCLK)/1 */
3786
#define DIVS__2                (0x0010)       /* SMCLK Source Divider f(SMCLK)/2 */
3787
#define DIVS__4                (0x0020)       /* SMCLK Source Divider f(SMCLK)/4 */
3788
#define DIVS__8                (0x0030)       /* SMCLK Source Divider f(SMCLK)/8 */
3789
#define DIVS__16               (0x0040)       /* SMCLK Source Divider f(SMCLK)/16 */
3790
#define DIVS__32               (0x0050)       /* SMCLK Source Divider f(SMCLK)/32 */
3791
 
3792
#define DIVA_0                 (0x0000)       /* ACLK Source Divider 0 */
3793
#define DIVA_1                 (0x0100)       /* ACLK Source Divider 1 */
3794
#define DIVA_2                 (0x0200)       /* ACLK Source Divider 2 */
3795
#define DIVA_3                 (0x0300)       /* ACLK Source Divider 3 */
3796
#define DIVA_4                 (0x0400)       /* ACLK Source Divider 4 */
3797
#define DIVA_5                 (0x0500)       /* ACLK Source Divider 5 */
3798
#define DIVA_6                 (0x0600)       /* ACLK Source Divider 6 */
3799
#define DIVA_7                 (0x0700)       /* ACLK Source Divider 7 */
3800
#define DIVA__1                (0x0000)       /* ACLK Source Divider f(ACLK)/1 */
3801
#define DIVA__2                (0x0100)       /* ACLK Source Divider f(ACLK)/2 */
3802
#define DIVA__4                (0x0200)       /* ACLK Source Divider f(ACLK)/4 */
3803
#define DIVA__8                (0x0300)       /* ACLK Source Divider f(ACLK)/8 */
3804
#define DIVA__16               (0x0400)       /* ACLK Source Divider f(ACLK)/16 */
3805
#define DIVA__32               (0x0500)       /* ACLK Source Divider f(ACLK)/32 */
3806
 
3807
#define DIVPA_0                (0x0000)       /* ACLK from Pin Source Divider 0 */
3808
#define DIVPA_1                (0x1000)       /* ACLK from Pin Source Divider 1 */
3809
#define DIVPA_2                (0x2000)       /* ACLK from Pin Source Divider 2 */
3810
#define DIVPA_3                (0x3000)       /* ACLK from Pin Source Divider 3 */
3811
#define DIVPA_4                (0x4000)       /* ACLK from Pin Source Divider 4 */
3812
#define DIVPA_5                (0x5000)       /* ACLK from Pin Source Divider 5 */
3813
#define DIVPA_6                (0x6000)       /* ACLK from Pin Source Divider 6 */
3814
#define DIVPA_7                (0x7000)       /* ACLK from Pin Source Divider 7 */
3815
#define DIVPA__1               (0x0000)       /* ACLK from Pin Source Divider f(ACLK)/1 */
3816
#define DIVPA__2               (0x1000)       /* ACLK from Pin Source Divider f(ACLK)/2 */
3817
#define DIVPA__4               (0x2000)       /* ACLK from Pin Source Divider f(ACLK)/4 */
3818
#define DIVPA__8               (0x3000)       /* ACLK from Pin Source Divider f(ACLK)/8 */
3819
#define DIVPA__16              (0x4000)       /* ACLK from Pin Source Divider f(ACLK)/16 */
3820
#define DIVPA__32              (0x5000)       /* ACLK from Pin Source Divider f(ACLK)/32 */
3821
 
3822
/* UCSCTL6 Control Bits */
3823
#define XT1OFF                 (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3824
#define SMCLKOFF               (0x0002)       /* SMCLK Off */
3825
#define XCAP0                  (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3826
#define XCAP1                  (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3827
#define XT1BYPASS              (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3828
#define XTS                    (0x0020)       /* 1: Selects high-freq. oscillator */
3829
#define XT1DRIVE0              (0x0040)       /* XT1 Drive Level mode Bit 0 */
3830
#define XT1DRIVE1              (0x0080)       /* XT1 Drive Level mode Bit 1 */
3831
#define XT2OFF                 (0x0100)       /* High Frequency Oscillator 2 (XT2) disable */
3832
//#define RESERVED            (0x0200)    /* RESERVED */
3833
//#define RESERVED            (0x0400)    /* RESERVED */
3834
//#define RESERVED            (0x0800)    /* RESERVED */
3835
//#define RESERVED            (0x1000)    /* RESERVED */
3836
//#define RESERVED            (0x2000)    /* RESERVED */
3837
//#define RESERVED            (0x4000)    /* RESERVED */
3838
//#define RESERVED            (0x8000)    /* RESERVED */
3839
 
3840
/* UCSCTL6 Control Bits */
3841
#define XT1OFF_L               (0x0001)       /* High Frequency Oscillator 1 (XT1) disable */
3842
#define SMCLKOFF_L             (0x0002)       /* SMCLK Off */
3843
#define XCAP0_L                (0x0004)       /* XIN/XOUT Cap Bit: 0 */
3844
#define XCAP1_L                (0x0008)       /* XIN/XOUT Cap Bit: 1 */
3845
#define XT1BYPASS_L            (0x0010)       /* XT1 bypass mode : 0: internal 1:sourced from external pin */
3846
#define XTS_L                  (0x0020)       /* 1: Selects high-freq. oscillator */
3847
#define XT1DRIVE0_L            (0x0040)       /* XT1 Drive Level mode Bit 0 */
3848
#define XT1DRIVE1_L            (0x0080)       /* XT1 Drive Level mode Bit 1 */
3849
//#define RESERVED            (0x0200)    /* RESERVED */
3850
//#define RESERVED            (0x0400)    /* RESERVED */
3851
//#define RESERVED            (0x0800)    /* RESERVED */
3852
//#define RESERVED            (0x1000)    /* RESERVED */
3853
//#define RESERVED            (0x2000)    /* RESERVED */
3854
//#define RESERVED            (0x4000)    /* RESERVED */
3855
//#define RESERVED            (0x8000)    /* RESERVED */
3856
 
3857
/* UCSCTL6 Control Bits */
3858
#define XT2OFF_H               (0x0001)       /* High Frequency Oscillator 2 (XT2) disable */
3859
//#define RESERVED            (0x0200)    /* RESERVED */
3860
//#define RESERVED            (0x0400)    /* RESERVED */
3861
//#define RESERVED            (0x0800)    /* RESERVED */
3862
//#define RESERVED            (0x1000)    /* RESERVED */
3863
//#define RESERVED            (0x2000)    /* RESERVED */
3864
//#define RESERVED            (0x4000)    /* RESERVED */
3865
//#define RESERVED            (0x8000)    /* RESERVED */
3866
 
3867
#define XCAP_0                 (0x0000)       /* XIN/XOUT Cap 0 */
3868
#define XCAP_1                 (0x0004)       /* XIN/XOUT Cap 1 */
3869
#define XCAP_2                 (0x0008)       /* XIN/XOUT Cap 2 */
3870
#define XCAP_3                 (0x000C)       /* XIN/XOUT Cap 3 */
3871
#define XT1DRIVE_0             (0x0000)       /* XT1 Drive Level mode: 0 */
3872
#define XT1DRIVE_1             (0x0040)       /* XT1 Drive Level mode: 1 */
3873
#define XT1DRIVE_2             (0x0080)       /* XT1 Drive Level mode: 2 */
3874
#define XT1DRIVE_3             (0x00C0)       /* XT1 Drive Level mode: 3 */
3875
 
3876
/* UCSCTL7 Control Bits */
3877
#define DCOFFG                 (0x0001)       /* DCO Fault Flag */
3878
#define XT1LFOFFG              (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3879
#define XT1HFOFFG              (0x0004)       /* XT1 High Frequency Oscillator 1 Fault Flag */
3880
#define XT2OFFG                (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3881
//#define RESERVED            (0x0010)    /* RESERVED */
3882
//#define RESERVED            (0x0020)    /* RESERVED */
3883
//#define RESERVED            (0x0040)    /* RESERVED */
3884
//#define RESERVED            (0x0080)    /* RESERVED */
3885
//#define RESERVED            (0x0100)    /* RESERVED */
3886
//#define RESERVED            (0x0200)    /* RESERVED */
3887
//#define RESERVED            (0x0400)    /* RESERVED */
3888
//#define RESERVED            (0x0800)    /* RESERVED */
3889
//#define RESERVED            (0x1000)    /* RESERVED */
3890
//#define RESERVED            (0x2000)    /* RESERVED */
3891
//#define RESERVED            (0x4000)    /* RESERVED */
3892
//#define RESERVED            (0x8000)    /* RESERVED */
3893
 
3894
/* UCSCTL7 Control Bits */
3895
#define DCOFFG_L               (0x0001)       /* DCO Fault Flag */
3896
#define XT1LFOFFG_L            (0x0002)       /* XT1 Low Frequency Oscillator Fault Flag */
3897
#define XT1HFOFFG_L            (0x0004)       /* XT1 High Frequency Oscillator 1 Fault Flag */
3898
#define XT2OFFG_L              (0x0008)       /* High Frequency Oscillator 2 Fault Flag */
3899
//#define RESERVED            (0x0010)    /* RESERVED */
3900
//#define RESERVED            (0x0020)    /* RESERVED */
3901
//#define RESERVED            (0x0040)    /* RESERVED */
3902
//#define RESERVED            (0x0080)    /* RESERVED */
3903
//#define RESERVED            (0x0100)    /* RESERVED */
3904
//#define RESERVED            (0x0200)    /* RESERVED */
3905
//#define RESERVED            (0x0400)    /* RESERVED */
3906
//#define RESERVED            (0x0800)    /* RESERVED */
3907
//#define RESERVED            (0x1000)    /* RESERVED */
3908
//#define RESERVED            (0x2000)    /* RESERVED */
3909
//#define RESERVED            (0x4000)    /* RESERVED */
3910
//#define RESERVED            (0x8000)    /* RESERVED */
3911
 
3912
/* UCSCTL7 Control Bits */
3913
//#define RESERVED            (0x0010)    /* RESERVED */
3914
//#define RESERVED            (0x0020)    /* RESERVED */
3915
//#define RESERVED            (0x0040)    /* RESERVED */
3916
//#define RESERVED            (0x0080)    /* RESERVED */
3917
//#define RESERVED            (0x0100)    /* RESERVED */
3918
//#define RESERVED            (0x0200)    /* RESERVED */
3919
//#define RESERVED            (0x0400)    /* RESERVED */
3920
//#define RESERVED            (0x0800)    /* RESERVED */
3921
//#define RESERVED            (0x1000)    /* RESERVED */
3922
//#define RESERVED            (0x2000)    /* RESERVED */
3923
//#define RESERVED            (0x4000)    /* RESERVED */
3924
//#define RESERVED            (0x8000)    /* RESERVED */
3925
 
3926
/* UCSCTL8 Control Bits */
3927
#define ACLKREQEN              (0x0001)       /* ACLK Clock Request Enable */
3928
#define MCLKREQEN              (0x0002)       /* MCLK Clock Request Enable */
3929
#define SMCLKREQEN             (0x0004)       /* SMCLK Clock Request Enable */
3930
#define MODOSCREQEN            (0x0008)       /* MODOSC Clock Request Enable */
3931
//#define RESERVED            (0x0010)    /* RESERVED */
3932
//#define RESERVED            (0x0020)    /* RESERVED */
3933
//#define RESERVED            (0x0040)    /* RESERVED */
3934
//#define RESERVED            (0x0080)    /* RESERVED */
3935
//#define RESERVED            (0x0100)    /* RESERVED */
3936
//#define RESERVED            (0x0200)    /* RESERVED */
3937
//#define RESERVED            (0x0400)    /* RESERVED */
3938
//#define RESERVED            (0x0800)    /* RESERVED */
3939
//#define RESERVED            (0x1000)    /* RESERVED */
3940
//#define RESERVED            (0x2000)    /* RESERVED */
3941
//#define RESERVED            (0x4000)    /* RESERVED */
3942
//#define RESERVED            (0x8000)    /* RESERVED */
3943
 
3944
/* UCSCTL8 Control Bits */
3945
#define ACLKREQEN_L            (0x0001)       /* ACLK Clock Request Enable */
3946
#define MCLKREQEN_L            (0x0002)       /* MCLK Clock Request Enable */
3947
#define SMCLKREQEN_L           (0x0004)       /* SMCLK Clock Request Enable */
3948
#define MODOSCREQEN_L          (0x0008)       /* MODOSC Clock Request Enable */
3949
//#define RESERVED            (0x0010)    /* RESERVED */
3950
//#define RESERVED            (0x0020)    /* RESERVED */
3951
//#define RESERVED            (0x0040)    /* RESERVED */
3952
//#define RESERVED            (0x0080)    /* RESERVED */
3953
//#define RESERVED            (0x0100)    /* RESERVED */
3954
//#define RESERVED            (0x0200)    /* RESERVED */
3955
//#define RESERVED            (0x0400)    /* RESERVED */
3956
//#define RESERVED            (0x0800)    /* RESERVED */
3957
//#define RESERVED            (0x1000)    /* RESERVED */
3958
//#define RESERVED            (0x2000)    /* RESERVED */
3959
//#define RESERVED            (0x4000)    /* RESERVED */
3960
//#define RESERVED            (0x8000)    /* RESERVED */
3961
 
3962
/* UCSCTL8 Control Bits */
3963
//#define RESERVED            (0x0010)    /* RESERVED */
3964
//#define RESERVED            (0x0020)    /* RESERVED */
3965
//#define RESERVED            (0x0040)    /* RESERVED */
3966
//#define RESERVED            (0x0080)    /* RESERVED */
3967
//#define RESERVED            (0x0100)    /* RESERVED */
3968
//#define RESERVED            (0x0200)    /* RESERVED */
3969
//#define RESERVED            (0x0400)    /* RESERVED */
3970
//#define RESERVED            (0x0800)    /* RESERVED */
3971
//#define RESERVED            (0x1000)    /* RESERVED */
3972
//#define RESERVED            (0x2000)    /* RESERVED */
3973
//#define RESERVED            (0x4000)    /* RESERVED */
3974
//#define RESERVED            (0x8000)    /* RESERVED */
3975
 
3976
/************************************************************
3977
* USCI A0
3978
************************************************************/
3979
#define __MSP430_HAS_USCI_A0__                /* Definition to show that Module is available */
3980
#define __MSP430_BASEADDRESS_USCI_A0__ 0x05C0
3981
 
3982
SFR_16BIT(UCA0CTLW0);                         /* USCI A0 Control Word Register 0 */
3983
SFR_8BIT(UCA0CTLW0_L);                        /* USCI A0 Control Word Register 0 */
3984
SFR_8BIT(UCA0CTLW0_H);                        /* USCI A0 Control Word Register 0 */
3985
#define UCA0CTL1               UCA0CTLW0_L    /* USCI A0 Control Register 1 */
3986
#define UCA0CTL0               UCA0CTLW0_H    /* USCI A0 Control Register 0 */
3987
SFR_16BIT(UCA0BRW);                           /* USCI A0 Baud Word Rate 0 */
3988
SFR_8BIT(UCA0BRW_L);                          /* USCI A0 Baud Word Rate 0 */
3989
SFR_8BIT(UCA0BRW_H);                          /* USCI A0 Baud Word Rate 0 */
3990
#define UCA0BR0                UCA0BRW_L      /* USCI A0 Baud Rate 0 */
3991
#define UCA0BR1                UCA0BRW_H      /* USCI A0 Baud Rate 1 */
3992
SFR_8BIT(UCA0MCTL);                           /* USCI A0 Modulation Control */
3993
SFR_8BIT(UCA0STAT);                           /* USCI A0 Status Register */
3994
SFR_8BIT(UCA0RXBUF);                          /* USCI A0 Receive Buffer */
3995
SFR_8BIT(UCA0TXBUF);                          /* USCI A0 Transmit Buffer */
3996
SFR_8BIT(UCA0ABCTL);                          /* USCI A0 LIN Control */
3997
SFR_16BIT(UCA0IRCTL);                         /* USCI A0 IrDA Transmit Control */
3998
SFR_8BIT(UCA0IRCTL_L);                        /* USCI A0 IrDA Transmit Control */
3999
SFR_8BIT(UCA0IRCTL_H);                        /* USCI A0 IrDA Transmit Control */
4000
#define UCA0IRTCTL             UCA0IRCTL_L    /* USCI A0 IrDA Transmit Control */
4001
#define UCA0IRRCTL             UCA0IRCTL_H    /* USCI A0 IrDA Receive Control */
4002
SFR_16BIT(UCA0ICTL);                          /* USCI A0 Interrupt Enable Register */
4003
SFR_8BIT(UCA0ICTL_L);                         /* USCI A0 Interrupt Enable Register */
4004
SFR_8BIT(UCA0ICTL_H);                         /* USCI A0 Interrupt Enable Register */
4005
#define UCA0IE                 UCA0ICTL_L     /* USCI A0 Interrupt Enable Register */
4006
#define UCA0IFG                UCA0ICTL_H     /* USCI A0 Interrupt Flags Register */
4007
SFR_16BIT(UCA0IV);                            /* USCI A0 Interrupt Vector Register */
4008
 
4009
 
4010
/************************************************************
4011
* USCI B0
4012
************************************************************/
4013
#define __MSP430_HAS_USCI_B0__                /* Definition to show that Module is available */
4014
#define __MSP430_BASEADDRESS_USCI_B0__ 0x05E0
4015
 
4016
 
4017
SFR_16BIT(UCB0CTLW0);                         /* USCI B0 Control Word Register 0 */
4018
SFR_8BIT(UCB0CTLW0_L);                        /* USCI B0 Control Word Register 0 */
4019
SFR_8BIT(UCB0CTLW0_H);                        /* USCI B0 Control Word Register 0 */
4020
#define UCB0CTL1               UCB0CTLW0_L    /* USCI B0 Control Register 1 */
4021
#define UCB0CTL0               UCB0CTLW0_H    /* USCI B0 Control Register 0 */
4022
SFR_16BIT(UCB0BRW);                           /* USCI B0 Baud Word Rate 0 */
4023
SFR_8BIT(UCB0BRW_L);                          /* USCI B0 Baud Word Rate 0 */
4024
SFR_8BIT(UCB0BRW_H);                          /* USCI B0 Baud Word Rate 0 */
4025
#define UCB0BR0                UCB0BRW_L      /* USCI B0 Baud Rate 0 */
4026
#define UCB0BR1                UCB0BRW_H      /* USCI B0 Baud Rate 1 */
4027
SFR_8BIT(UCB0STAT);                           /* USCI B0 Status Register */
4028
SFR_8BIT(UCB0RXBUF);                          /* USCI B0 Receive Buffer */
4029
SFR_8BIT(UCB0TXBUF);                          /* USCI B0 Transmit Buffer */
4030
SFR_16BIT(UCB0I2COA);                         /* USCI B0 I2C Own Address */
4031
SFR_8BIT(UCB0I2COA_L);                        /* USCI B0 I2C Own Address */
4032
SFR_8BIT(UCB0I2COA_H);                        /* USCI B0 I2C Own Address */
4033
SFR_16BIT(UCB0I2CSA);                         /* USCI B0 I2C Slave Address */
4034
SFR_8BIT(UCB0I2CSA_L);                        /* USCI B0 I2C Slave Address */
4035
SFR_8BIT(UCB0I2CSA_H);                        /* USCI B0 I2C Slave Address */
4036
SFR_16BIT(UCB0ICTL);                          /* USCI B0 Interrupt Enable Register */
4037
SFR_8BIT(UCB0ICTL_L);                         /* USCI B0 Interrupt Enable Register */
4038
SFR_8BIT(UCB0ICTL_H);                         /* USCI B0 Interrupt Enable Register */
4039
#define UCB0IE                 UCB0ICTL_L     /* USCI B0 Interrupt Enable Register */
4040
#define UCB0IFG                UCB0ICTL_H     /* USCI B0 Interrupt Flags Register */
4041
SFR_16BIT(UCB0IV);                            /* USCI B0 Interrupt Vector Register */
4042
 
4043
// UCAxCTL0 UART-Mode Control Bits
4044
#define UCPEN                  (0x80)         /* Async. Mode: Parity enable */
4045
#define UCPAR                  (0x40)         /* Async. Mode: Parity     0:odd / 1:even */
4046
#define UCMSB                  (0x20)         /* Async. Mode: MSB first  0:LSB / 1:MSB */
4047
#define UC7BIT                 (0x10)         /* Async. Mode: Data Bits  0:8-bits / 1:7-bits */
4048
#define UCSPB                  (0x08)         /* Async. Mode: Stop Bits  0:one / 1: two */
4049
#define UCMODE1                (0x04)         /* Async. Mode: USCI Mode 1 */
4050
#define UCMODE0                (0x02)         /* Async. Mode: USCI Mode 0 */
4051
#define UCSYNC                 (0x01)         /* Sync-Mode  0:UART-Mode / 1:SPI-Mode */
4052
 
4053
// UCxxCTL0 SPI-Mode Control Bits
4054
#define UCCKPH                 (0x80)         /* Sync. Mode: Clock Phase */
4055
#define UCCKPL                 (0x40)         /* Sync. Mode: Clock Polarity */
4056
#define UCMST                  (0x08)         /* Sync. Mode: Master Select */
4057
 
4058
// UCBxCTL0 I2C-Mode Control Bits
4059
#define UCA10                  (0x80)         /* 10-bit Address Mode */
4060
#define UCSLA10                (0x40)         /* 10-bit Slave Address Mode */
4061
#define UCMM                   (0x20)         /* Multi-Master Environment */
4062
//#define res               (0x10)    /* reserved */
4063
#define UCMODE_0               (0x00)         /* Sync. Mode: USCI Mode: 0 */
4064
#define UCMODE_1               (0x02)         /* Sync. Mode: USCI Mode: 1 */
4065
#define UCMODE_2               (0x04)         /* Sync. Mode: USCI Mode: 2 */
4066
#define UCMODE_3               (0x06)         /* Sync. Mode: USCI Mode: 3 */
4067
 
4068
// UCAxCTL1 UART-Mode Control Bits
4069
#define UCSSEL1                (0x80)         /* USCI 0 Clock Source Select 1 */
4070
#define UCSSEL0                (0x40)         /* USCI 0 Clock Source Select 0 */
4071
#define UCRXEIE                (0x20)         /* RX Error interrupt enable */
4072
#define UCBRKIE                (0x10)         /* Break interrupt enable */
4073
#define UCDORM                 (0x08)         /* Dormant (Sleep) Mode */
4074
#define UCTXADDR               (0x04)         /* Send next Data as Address */
4075
#define UCTXBRK                (0x02)         /* Send next Data as Break */
4076
#define UCSWRST                (0x01)         /* USCI Software Reset */
4077
 
4078
// UCxxCTL1 SPI-Mode Control Bits
4079
//#define res               (0x20)    /* reserved */
4080
//#define res               (0x10)    /* reserved */
4081
//#define res               (0x08)    /* reserved */
4082
//#define res               (0x04)    /* reserved */
4083
//#define res               (0x02)    /* reserved */
4084
 
4085
// UCBxCTL1 I2C-Mode Control Bits
4086
//#define res               (0x20)    /* reserved */
4087
#define UCTR                   (0x10)         /* Transmit/Receive Select/Flag */
4088
#define UCTXNACK               (0x08)         /* Transmit NACK */
4089
#define UCTXSTP                (0x04)         /* Transmit STOP */
4090
#define UCTXSTT                (0x02)         /* Transmit START */
4091
#define UCSSEL_0               (0x00)         /* USCI 0 Clock Source: 0 */
4092
#define UCSSEL_1               (0x40)         /* USCI 0 Clock Source: 1 */
4093
#define UCSSEL_2               (0x80)         /* USCI 0 Clock Source: 2 */
4094
#define UCSSEL_3               (0xC0)         /* USCI 0 Clock Source: 3 */
4095
#define UCSSEL__UCLK           (0x00)         /* USCI 0 Clock Source: UCLK */
4096
#define UCSSEL__ACLK           (0x40)         /* USCI 0 Clock Source: ACLK */
4097
#define UCSSEL__SMCLK          (0x80)         /* USCI 0 Clock Source: SMCLK */
4098
 
4099
/* UCAxMCTL Control Bits */
4100
#define UCBRF3                 (0x80)         /* USCI First Stage Modulation Select 3 */
4101
#define UCBRF2                 (0x40)         /* USCI First Stage Modulation Select 2 */
4102
#define UCBRF1                 (0x20)         /* USCI First Stage Modulation Select 1 */
4103
#define UCBRF0                 (0x10)         /* USCI First Stage Modulation Select 0 */
4104
#define UCBRS2                 (0x08)         /* USCI Second Stage Modulation Select 2 */
4105
#define UCBRS1                 (0x04)         /* USCI Second Stage Modulation Select 1 */
4106
#define UCBRS0                 (0x02)         /* USCI Second Stage Modulation Select 0 */
4107
#define UCOS16                 (0x01)         /* USCI 16-times Oversampling enable */
4108
 
4109
#define UCBRF_0                (0x00)         /* USCI First Stage Modulation: 0 */
4110
#define UCBRF_1                (0x10)         /* USCI First Stage Modulation: 1 */
4111
#define UCBRF_2                (0x20)         /* USCI First Stage Modulation: 2 */
4112
#define UCBRF_3                (0x30)         /* USCI First Stage Modulation: 3 */
4113
#define UCBRF_4                (0x40)         /* USCI First Stage Modulation: 4 */
4114
#define UCBRF_5                (0x50)         /* USCI First Stage Modulation: 5 */
4115
#define UCBRF_6                (0x60)         /* USCI First Stage Modulation: 6 */
4116
#define UCBRF_7                (0x70)         /* USCI First Stage Modulation: 7 */
4117
#define UCBRF_8                (0x80)         /* USCI First Stage Modulation: 8 */
4118
#define UCBRF_9                (0x90)         /* USCI First Stage Modulation: 9 */
4119
#define UCBRF_10               (0xA0)         /* USCI First Stage Modulation: A */
4120
#define UCBRF_11               (0xB0)         /* USCI First Stage Modulation: B */
4121
#define UCBRF_12               (0xC0)         /* USCI First Stage Modulation: C */
4122
#define UCBRF_13               (0xD0)         /* USCI First Stage Modulation: D */
4123
#define UCBRF_14               (0xE0)         /* USCI First Stage Modulation: E */
4124
#define UCBRF_15               (0xF0)         /* USCI First Stage Modulation: F */
4125
 
4126
#define UCBRS_0                (0x00)         /* USCI Second Stage Modulation: 0 */
4127
#define UCBRS_1                (0x02)         /* USCI Second Stage Modulation: 1 */
4128
#define UCBRS_2                (0x04)         /* USCI Second Stage Modulation: 2 */
4129
#define UCBRS_3                (0x06)         /* USCI Second Stage Modulation: 3 */
4130
#define UCBRS_4                (0x08)         /* USCI Second Stage Modulation: 4 */
4131
#define UCBRS_5                (0x0A)         /* USCI Second Stage Modulation: 5 */
4132
#define UCBRS_6                (0x0C)         /* USCI Second Stage Modulation: 6 */
4133
#define UCBRS_7                (0x0E)         /* USCI Second Stage Modulation: 7 */
4134
 
4135
/* UCAxSTAT Control Bits */
4136
#define UCLISTEN               (0x80)         /* USCI Listen mode */
4137
#define UCFE                   (0x40)         /* USCI Frame Error Flag */
4138
#define UCOE                   (0x20)         /* USCI Overrun Error Flag */
4139
#define UCPE                   (0x10)         /* USCI Parity Error Flag */
4140
#define UCBRK                  (0x08)         /* USCI Break received */
4141
#define UCRXERR                (0x04)         /* USCI RX Error Flag */
4142
#define UCADDR                 (0x02)         /* USCI Address received Flag */
4143
#define UCBUSY                 (0x01)         /* USCI Busy Flag */
4144
#define UCIDLE                 (0x02)         /* USCI Idle line detected Flag */
4145
 
4146
/* UCBxSTAT Control Bits */
4147
#define UCSCLLOW               (0x40)         /* SCL low */
4148
#define UCGC                   (0x20)         /* General Call address received Flag */
4149
#define UCBBUSY                (0x10)         /* Bus Busy Flag */
4150
 
4151
/* UCAxIRTCTL Control Bits */
4152
#define UCIRTXPL5              (0x80)         /* IRDA Transmit Pulse Length 5 */
4153
#define UCIRTXPL4              (0x40)         /* IRDA Transmit Pulse Length 4 */
4154
#define UCIRTXPL3              (0x20)         /* IRDA Transmit Pulse Length 3 */
4155
#define UCIRTXPL2              (0x10)         /* IRDA Transmit Pulse Length 2 */
4156
#define UCIRTXPL1              (0x08)         /* IRDA Transmit Pulse Length 1 */
4157
#define UCIRTXPL0              (0x04)         /* IRDA Transmit Pulse Length 0 */
4158
#define UCIRTXCLK              (0x02)         /* IRDA Transmit Pulse Clock Select */
4159
#define UCIREN                 (0x01)         /* IRDA Encoder/Decoder enable */
4160
 
4161
/* UCAxIRRCTL Control Bits */
4162
#define UCIRRXFL5              (0x80)         /* IRDA Receive Filter Length 5 */
4163
#define UCIRRXFL4              (0x40)         /* IRDA Receive Filter Length 4 */
4164
#define UCIRRXFL3              (0x20)         /* IRDA Receive Filter Length 3 */
4165
#define UCIRRXFL2              (0x10)         /* IRDA Receive Filter Length 2 */
4166
#define UCIRRXFL1              (0x08)         /* IRDA Receive Filter Length 1 */
4167
#define UCIRRXFL0              (0x04)         /* IRDA Receive Filter Length 0 */
4168
#define UCIRRXPL               (0x02)         /* IRDA Receive Input Polarity */
4169
#define UCIRRXFE               (0x01)         /* IRDA Receive Filter enable */
4170
 
4171
/* UCAxABCTL Control Bits */
4172
//#define res               (0x80)    /* reserved */
4173
//#define res               (0x40)    /* reserved */
4174
#define UCDELIM1               (0x20)         /* Break Sync Delimiter 1 */
4175
#define UCDELIM0               (0x10)         /* Break Sync Delimiter 0 */
4176
#define UCSTOE                 (0x08)         /* Sync-Field Timeout error */
4177
#define UCBTOE                 (0x04)         /* Break Timeout error */
4178
//#define res               (0x02)    /* reserved */
4179
#define UCABDEN                (0x01)         /* Auto Baud Rate detect enable */
4180
 
4181
/* UCBxI2COA Control Bits */
4182
#define UCGCEN                 (0x8000)       /* I2C General Call enable */
4183
#define UCOA9                  (0x0200)       /* I2C Own Address 9 */
4184
#define UCOA8                  (0x0100)       /* I2C Own Address 8 */
4185
#define UCOA7                  (0x0080)       /* I2C Own Address 7 */
4186
#define UCOA6                  (0x0040)       /* I2C Own Address 6 */
4187
#define UCOA5                  (0x0020)       /* I2C Own Address 5 */
4188
#define UCOA4                  (0x0010)       /* I2C Own Address 4 */
4189
#define UCOA3                  (0x0008)       /* I2C Own Address 3 */
4190
#define UCOA2                  (0x0004)       /* I2C Own Address 2 */
4191
#define UCOA1                  (0x0002)       /* I2C Own Address 1 */
4192
#define UCOA0                  (0x0001)       /* I2C Own Address 0 */
4193
 
4194
/* UCBxI2COA Control Bits */
4195
#define UCOA7_L                (0x0080)       /* I2C Own Address 7 */
4196
#define UCOA6_L                (0x0040)       /* I2C Own Address 6 */
4197
#define UCOA5_L                (0x0020)       /* I2C Own Address 5 */
4198
#define UCOA4_L                (0x0010)       /* I2C Own Address 4 */
4199
#define UCOA3_L                (0x0008)       /* I2C Own Address 3 */
4200
#define UCOA2_L                (0x0004)       /* I2C Own Address 2 */
4201
#define UCOA1_L                (0x0002)       /* I2C Own Address 1 */
4202
#define UCOA0_L                (0x0001)       /* I2C Own Address 0 */
4203
 
4204
/* UCBxI2COA Control Bits */
4205
#define UCGCEN_H               (0x0080)       /* I2C General Call enable */
4206
#define UCOA9_H                (0x0002)       /* I2C Own Address 9 */
4207
#define UCOA8_H                (0x0001)       /* I2C Own Address 8 */
4208
 
4209
/* UCBxI2CSA Control Bits */
4210
#define UCSA9                  (0x0200)       /* I2C Slave Address 9 */
4211
#define UCSA8                  (0x0100)       /* I2C Slave Address 8 */
4212
#define UCSA7                  (0x0080)       /* I2C Slave Address 7 */
4213
#define UCSA6                  (0x0040)       /* I2C Slave Address 6 */
4214
#define UCSA5                  (0x0020)       /* I2C Slave Address 5 */
4215
#define UCSA4                  (0x0010)       /* I2C Slave Address 4 */
4216
#define UCSA3                  (0x0008)       /* I2C Slave Address 3 */
4217
#define UCSA2                  (0x0004)       /* I2C Slave Address 2 */
4218
#define UCSA1                  (0x0002)       /* I2C Slave Address 1 */
4219
#define UCSA0                  (0x0001)       /* I2C Slave Address 0 */
4220
 
4221
/* UCBxI2CSA Control Bits */
4222
#define UCSA7_L                (0x0080)       /* I2C Slave Address 7 */
4223
#define UCSA6_L                (0x0040)       /* I2C Slave Address 6 */
4224
#define UCSA5_L                (0x0020)       /* I2C Slave Address 5 */
4225
#define UCSA4_L                (0x0010)       /* I2C Slave Address 4 */
4226
#define UCSA3_L                (0x0008)       /* I2C Slave Address 3 */
4227
#define UCSA2_L                (0x0004)       /* I2C Slave Address 2 */
4228
#define UCSA1_L                (0x0002)       /* I2C Slave Address 1 */
4229
#define UCSA0_L                (0x0001)       /* I2C Slave Address 0 */
4230
 
4231
/* UCBxI2CSA Control Bits */
4232
#define UCSA9_H                (0x0002)       /* I2C Slave Address 9 */
4233
#define UCSA8_H                (0x0001)       /* I2C Slave Address 8 */
4234
 
4235
/* UCAxIE Control Bits */
4236
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4237
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4238
 
4239
/* UCBxIE Control Bits */
4240
#define UCNACKIE               (0x0020)       /* NACK Condition interrupt enable */
4241
#define UCALIE                 (0x0010)       /* Arbitration Lost interrupt enable */
4242
#define UCSTPIE                (0x0008)       /* STOP Condition interrupt enable */
4243
#define UCSTTIE                (0x0004)       /* START Condition interrupt enable */
4244
#define UCTXIE                 (0x0002)       /* USCI Transmit Interrupt Enable */
4245
#define UCRXIE                 (0x0001)       /* USCI Receive Interrupt Enable */
4246
 
4247
/* UCAxIFG Control Bits */
4248
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4249
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4250
 
4251
/* UCBxIFG Control Bits */
4252
#define UCNACKIFG              (0x0020)       /* NAK Condition interrupt Flag */
4253
#define UCALIFG                (0x0010)       /* Arbitration Lost interrupt Flag */
4254
#define UCSTPIFG               (0x0008)       /* STOP Condition interrupt Flag */
4255
#define UCSTTIFG               (0x0004)       /* START Condition interrupt Flag */
4256
#define UCTXIFG                (0x0002)       /* USCI Transmit Interrupt Flag */
4257
#define UCRXIFG                (0x0001)       /* USCI Receive Interrupt Flag */
4258
 
4259
/* USCI Definitions */
4260
#define USCI_NONE              (0x0000)       /* No Interrupt pending */
4261
#define USCI_UCRXIFG           (0x0002)       /* USCI UCRXIFG */
4262
#define USCI_UCTXIFG           (0x0004)       /* USCI UCTXIFG */
4263
#define USCI_I2C_UCALIFG       (0x0002)       /* USCI I2C Mode: UCALIFG */
4264
#define USCI_I2C_UCNACKIFG     (0x0004)       /* USCI I2C Mode: UCNACKIFG */
4265
#define USCI_I2C_UCSTTIFG      (0x0006)       /* USCI I2C Mode: UCSTTIFG*/
4266
#define USCI_I2C_UCSTPIFG      (0x0008)       /* USCI I2C Mode: UCSTPIFG*/
4267
#define USCI_I2C_UCRXIFG       (0x000A)       /* USCI I2C Mode: UCRXIFG */
4268
#define USCI_I2C_UCTXIFG       (0x000C)       /* USCI I2C Mode: UCTXIFG */
4269
 
4270
/************************************************************
4271
* WATCHDOG TIMER A
4272
************************************************************/
4273
#define __MSP430_HAS_WDT_A__                  /* Definition to show that Module is available */
4274
#define __MSP430_BASEADDRESS_WDT_A__ 0x0150
4275
 
4276
SFR_16BIT(WDTCTL);                            /* Watchdog Timer Control */
4277
SFR_8BIT(WDTCTL_L);                           /* Watchdog Timer Control */
4278
SFR_8BIT(WDTCTL_H);                           /* Watchdog Timer Control */
4279
/* The bit names have been prefixed with "WDT" */
4280
/* WDTCTL Control Bits */
4281
#define WDTIS0                 (0x0001)       /* WDT - Timer Interval Select 0 */
4282
#define WDTIS1                 (0x0002)       /* WDT - Timer Interval Select 1 */
4283
#define WDTIS2                 (0x0004)       /* WDT - Timer Interval Select 2 */
4284
#define WDTCNTCL               (0x0008)       /* WDT - Timer Clear */
4285
#define WDTTMSEL               (0x0010)       /* WDT - Timer Mode Select */
4286
#define WDTSSEL0               (0x0020)       /* WDT - Timer Clock Source Select 0 */
4287
#define WDTSSEL1               (0x0040)       /* WDT - Timer Clock Source Select 1 */
4288
#define WDTHOLD                (0x0080)       /* WDT - Timer hold */
4289
 
4290
/* WDTCTL Control Bits */
4291
#define WDTIS0_L               (0x0001)       /* WDT - Timer Interval Select 0 */
4292
#define WDTIS1_L               (0x0002)       /* WDT - Timer Interval Select 1 */
4293
#define WDTIS2_L               (0x0004)       /* WDT - Timer Interval Select 2 */
4294
#define WDTCNTCL_L             (0x0008)       /* WDT - Timer Clear */
4295
#define WDTTMSEL_L             (0x0010)       /* WDT - Timer Mode Select */
4296
#define WDTSSEL0_L             (0x0020)       /* WDT - Timer Clock Source Select 0 */
4297
#define WDTSSEL1_L             (0x0040)       /* WDT - Timer Clock Source Select 1 */
4298
#define WDTHOLD_L              (0x0080)       /* WDT - Timer hold */
4299
 
4300
/* WDTCTL Control Bits */
4301
 
4302
#define WDTPW                  (0x5A00)
4303
 
4304
#define WDTIS_0                (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4305
#define WDTIS_1                (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4306
#define WDTIS_2                (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4307
#define WDTIS_3                (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4308
#define WDTIS_4                (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4309
#define WDTIS_5                (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4310
#define WDTIS_6                (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4311
#define WDTIS_7                (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4312
#define WDTIS__2G              (0*0x0001u)    /* WDT - Timer Interval Select: /2G */
4313
#define WDTIS__128M            (1*0x0001u)    /* WDT - Timer Interval Select: /128M */
4314
#define WDTIS__8192K           (2*0x0001u)    /* WDT - Timer Interval Select: /8192k */
4315
#define WDTIS__512K            (3*0x0001u)    /* WDT - Timer Interval Select: /512k */
4316
#define WDTIS__32K             (4*0x0001u)    /* WDT - Timer Interval Select: /32k */
4317
#define WDTIS__8192            (5*0x0001u)    /* WDT - Timer Interval Select: /8192 */
4318
#define WDTIS__512             (6*0x0001u)    /* WDT - Timer Interval Select: /512 */
4319
#define WDTIS__64              (7*0x0001u)    /* WDT - Timer Interval Select: /64 */
4320
 
4321
#define WDTSSEL_0              (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4322
#define WDTSSEL_1              (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4323
#define WDTSSEL_2              (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4324
#define WDTSSEL_3              (3*0x0020u)    /* WDT - Timer Clock Source Select: reserved */
4325
#define WDTSSEL__SMCLK         (0*0x0020u)    /* WDT - Timer Clock Source Select: SMCLK */
4326
#define WDTSSEL__ACLK          (1*0x0020u)    /* WDT - Timer Clock Source Select: ACLK */
4327
#define WDTSSEL__VLO           (2*0x0020u)    /* WDT - Timer Clock Source Select: VLO_CLK */
4328
 
4329
/* WDT-interval times [1ms] coded with Bits 0-2 */
4330
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4331
#define WDT_MDLY_32         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2)                         /* 32ms interval (default) */
4332
#define WDT_MDLY_8          (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0)                  /* 8ms     " */
4333
#define WDT_MDLY_0_5        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1)                  /* 0.5ms   " */
4334
#define WDT_MDLY_0_064      (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)           /* 0.064ms " */
4335
/* WDT is clocked by fACLK (assumed 32KHz) */
4336
#define WDT_ADLY_1000       (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0)                /* 1000ms  " */
4337
#define WDT_ADLY_250        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0)         /* 250ms   " */
4338
#define WDT_ADLY_16         (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1)         /* 16ms    " */
4339
#define WDT_ADLY_1_9        (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0)  /* 1.9ms   " */
4340
/* Watchdog mode -> reset after expired time */
4341
/* WDT is clocked by fSMCLK (assumed 1MHz) */
4342
#define WDT_MRST_32         (WDTPW+WDTCNTCL+WDTIS2)                                  /* 32ms interval (default) */
4343
#define WDT_MRST_8          (WDTPW+WDTCNTCL+WDTIS2+WDTIS0)                           /* 8ms     " */
4344
#define WDT_MRST_0_5        (WDTPW+WDTCNTCL+WDTIS2+WDTIS1)                           /* 0.5ms   " */
4345
#define WDT_MRST_0_064      (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0)                    /* 0.064ms " */
4346
/* WDT is clocked by fACLK (assumed 32KHz) */
4347
#define WDT_ARST_1000       (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2)                         /* 1000ms  " */
4348
#define WDT_ARST_250        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0)                  /* 250ms   " */
4349
#define WDT_ARST_16         (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1)                  /* 16ms    " */
4350
#define WDT_ARST_1_9        (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0)           /* 1.9ms   " */
4351
 
4352
 
4353
/************************************************************
4354
* TLV Descriptors
4355
************************************************************/
4356
#define __MSP430_HAS_TLV__                    /* Definition to show that Module is available */
4357
 
4358
#define TLV_START              (0x1A08)       /* Start Address of the TLV structure */
4359
#define TLV_END                (0x1AFF)       /* End Address of the TLV structure */
4360
 
4361
#define TLV_LDTAG              (0x01)         /*  Legacy descriptor (1xx, 2xx, 4xx families) */
4362
#define TLV_PDTAG              (0x02)         /*  Peripheral discovery descriptor */
4363
#define TLV_Reserved3          (0x03)         /*  Future usage */
4364
#define TLV_Reserved4          (0x04)         /*  Future usage */
4365
#define TLV_BLANK              (0x05)         /*  Blank descriptor */
4366
#define TLV_Reserved6          (0x06)         /*  Future usage */
4367
#define TLV_Reserved7          (0x07)         /*  Serial Number */
4368
#define TLV_DIERECORD          (0x08)         /*  Die Record  */
4369
#define TLV_ADCCAL             (0x11)         /*  ADC12 calibration */
4370
#define TLV_ADC12CAL           (0x11)         /*  ADC12 calibration */
4371
#define TLV_ADC10CAL           (0x13)         /*  ADC10 calibration */
4372
#define TLV_REFCAL             (0x12)         /*  REF calibration */
4373
#define TLV_TAGEXT             (0xFE)         /*  Tag extender */
4374
#define TLV_TAGEND             (0xFF)         //  Tag End of Table
4375
 
4376
/************************************************************
4377
* Interrupt Vectors (offset from 0xFF80)
4378
************************************************************/
4379
 
4380
#pragma diag_suppress 1107
4381
#define VECTOR_NAME(name)             name##_ptr
4382
#define EMIT_PRAGMA(x)                _Pragma(#x)
4383
#define CREATE_VECTOR(name)           void * const VECTOR_NAME(name) = (void *)(long)&name
4384
#define PLACE_VECTOR(vector,section)  EMIT_PRAGMA(DATA_SECTION(vector,section))
4385
#define PLACE_INTERRUPT(func)         EMIT_PRAGMA(CODE_SECTION(func,".text:_isr"))
4386
#define ISR_VECTOR(func,offset)       CREATE_VECTOR(func); \
4387
                                      PLACE_VECTOR(VECTOR_NAME(func), offset) \
4388
                                      PLACE_INTERRUPT(func)
4389
 
4390
 
4391
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4392
#define AES_VECTOR              ".int45"                    /* 0xFFDA AES */
4393
#else
4394
#define AES_VECTOR              (45 * 1u)                    /* 0xFFDA AES */
4395
/*#define AES_ISR(func)           ISR_VECTOR(func, ".int45")  */ /* 0xFFDA AES */ /* CCE V2 Style */
4396
#endif
4397
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4398
#define RTC_VECTOR              ".int46"                    /* 0xFFDC RTC */
4399
#else
4400
#define RTC_VECTOR              (46 * 1u)                    /* 0xFFDC RTC */
4401
/*#define RTC_ISR(func)           ISR_VECTOR(func, ".int46")  */ /* 0xFFDC RTC */ /* CCE V2 Style */
4402
#endif
4403
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4404
#define LCD_B_VECTOR            ".int47"                    /* 0xFFDE LCD B */
4405
#else
4406
#define LCD_B_VECTOR            (47 * 1u)                    /* 0xFFDE LCD B */
4407
/*#define LCD_B_ISR(func)         ISR_VECTOR(func, ".int47")  */ /* 0xFFDE LCD B */ /* CCE V2 Style */
4408
#endif
4409
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4410
#define PORT2_VECTOR            ".int48"                    /* 0xFFE0 Port 2 */
4411
#else
4412
#define PORT2_VECTOR            (48 * 1u)                    /* 0xFFE0 Port 2 */
4413
/*#define PORT2_ISR(func)         ISR_VECTOR(func, ".int48")  */ /* 0xFFE0 Port 2 */ /* CCE V2 Style */
4414
#endif
4415
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4416
#define PORT1_VECTOR            ".int49"                    /* 0xFFE2 Port 1 */
4417
#else
4418
#define PORT1_VECTOR            (49 * 1u)                    /* 0xFFE2 Port 1 */
4419
/*#define PORT1_ISR(func)         ISR_VECTOR(func, ".int49")  */ /* 0xFFE2 Port 1 */ /* CCE V2 Style */
4420
#endif
4421
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4422
#define TIMER1_A1_VECTOR        ".int50"                    /* 0xFFE4 Timer1_A3 CC1-2, TA1 */
4423
#else
4424
#define TIMER1_A1_VECTOR        (50 * 1u)                    /* 0xFFE4 Timer1_A3 CC1-2, TA1 */
4425
/*#define TIMER1_A1_ISR(func)     ISR_VECTOR(func, ".int50")  */ /* 0xFFE4 Timer1_A3 CC1-2, TA1 */ /* CCE V2 Style */
4426
#endif
4427
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4428
#define TIMER1_A0_VECTOR        ".int51"                    /* 0xFFE6 Timer1_A3 CC0 */
4429
#else
4430
#define TIMER1_A0_VECTOR        (51 * 1u)                    /* 0xFFE6 Timer1_A3 CC0 */
4431
/*#define TIMER1_A0_ISR(func)     ISR_VECTOR(func, ".int51")  */ /* 0xFFE6 Timer1_A3 CC0 */ /* CCE V2 Style */
4432
#endif
4433
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4434
#define DMA_VECTOR              ".int52"                    /* 0xFFE8 DMA */
4435
#else
4436
#define DMA_VECTOR              (52 * 1u)                    /* 0xFFE8 DMA */
4437
/*#define DMA_ISR(func)           ISR_VECTOR(func, ".int52")  */ /* 0xFFE8 DMA */ /* CCE V2 Style */
4438
#endif
4439
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4440
#define CC1101_VECTOR           ".int53"                    /* 0xFFEA CC1101 Radio Interface */
4441
#else
4442
#define CC1101_VECTOR           (53 * 1u)                    /* 0xFFEA CC1101 Radio Interface */
4443
/*#define CC1101_ISR(func)        ISR_VECTOR(func, ".int53")  */ /* 0xFFEA CC1101 Radio Interface */ /* CCE V2 Style */
4444
#endif
4445
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4446
#define TIMER0_A1_VECTOR        ".int54"                    /* 0xFFEC Timer0_A5 CC1-4, TA */
4447
#else
4448
#define TIMER0_A1_VECTOR        (54 * 1u)                    /* 0xFFEC Timer0_A5 CC1-4, TA */
4449
/*#define TIMER0_A1_ISR(func)     ISR_VECTOR(func, ".int54")  */ /* 0xFFEC Timer0_A5 CC1-4, TA */ /* CCE V2 Style */
4450
#endif
4451
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4452
#define TIMER0_A0_VECTOR        ".int55"                    /* 0xFFEE Timer0_A5 CC0 */
4453
#else
4454
#define TIMER0_A0_VECTOR        (55 * 1u)                    /* 0xFFEE Timer0_A5 CC0 */
4455
/*#define TIMER0_A0_ISR(func)     ISR_VECTOR(func, ".int55")  */ /* 0xFFEE Timer0_A5 CC0 */ /* CCE V2 Style */
4456
#endif
4457
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4458
#define USCI_B0_VECTOR          ".int57"                    /* 0xFFF2 USCI B0 Receive/Transmit */
4459
#else
4460
#define USCI_B0_VECTOR          (57 * 1u)                    /* 0xFFF2 USCI B0 Receive/Transmit */
4461
/*#define USCI_B0_ISR(func)       ISR_VECTOR(func, ".int57")  */ /* 0xFFF2 USCI B0 Receive/Transmit */ /* CCE V2 Style */
4462
#endif
4463
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4464
#define USCI_A0_VECTOR          ".int58"                    /* 0xFFF4 USCI A0 Receive/Transmit */
4465
#else
4466
#define USCI_A0_VECTOR          (58 * 1u)                    /* 0xFFF4 USCI A0 Receive/Transmit */
4467
/*#define USCI_A0_ISR(func)       ISR_VECTOR(func, ".int58")  */ /* 0xFFF4 USCI A0 Receive/Transmit */ /* CCE V2 Style */
4468
#endif
4469
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4470
#define WDT_VECTOR              ".int59"                    /* 0xFFF6 Watchdog Timer */
4471
#else
4472
#define WDT_VECTOR              (59 * 1u)                    /* 0xFFF6 Watchdog Timer */
4473
/*#define WDT_ISR(func)           ISR_VECTOR(func, ".int59")  */ /* 0xFFF6 Watchdog Timer */ /* CCE V2 Style */
4474
#endif
4475
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4476
#define COMP_B_VECTOR           ".int60"                    /* 0xFFF8 Comparator B */
4477
#else
4478
#define COMP_B_VECTOR           (60 * 1u)                    /* 0xFFF8 Comparator B */
4479
/*#define COMP_B_ISR(func)        ISR_VECTOR(func, ".int60")  */ /* 0xFFF8 Comparator B */ /* CCE V2 Style */
4480
#endif
4481
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4482
#define UNMI_VECTOR             ".int61"                    /* 0xFFFA User Non-maskable */
4483
#else
4484
#define UNMI_VECTOR             (61 * 1u)                    /* 0xFFFA User Non-maskable */
4485
/*#define UNMI_ISR(func)          ISR_VECTOR(func, ".int61")  */ /* 0xFFFA User Non-maskable */ /* CCE V2 Style */
4486
#endif
4487
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4488
#define SYSNMI_VECTOR           ".int62"                    /* 0xFFFC System Non-maskable */
4489
#else
4490
#define SYSNMI_VECTOR           (62 * 1u)                    /* 0xFFFC System Non-maskable */
4491
/*#define SYSNMI_ISR(func)        ISR_VECTOR(func, ".int62")  */ /* 0xFFFC System Non-maskable */ /* CCE V2 Style */
4492
#endif
4493
#ifdef __ASM_HEADER__ /* Begin #defines for assembler */
4494
#define RESET_VECTOR            ".reset"                    /* 0xFFFE Reset [Highest Priority] */
4495
#else
4496
#define RESET_VECTOR            (63 * 1u)                    /* 0xFFFE Reset [Highest Priority] */
4497
/*#define RESET_ISR(func)         ISR_VECTOR(func, ".int63")  */ /* 0xFFFE Reset [Highest Priority] */ /* CCE V2 Style */
4498
#endif
4499
 
4500
/************************************************************
4501
* End of Modules
4502
************************************************************/
4503
 
4504
#ifdef __cplusplus
4505
}
4506
#endif /* extern "C" */
4507
 
4508
#endif /* #ifndef __cc430x612x */
4509